blob: 568cfa57083c3265d620ffce99ad5325231ef740 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- MipsInstrFPU.td - Mips FPU Instruction Information --*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
50let PrintMethod = "printFCCOperand" in
51 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanakaaa757902011-09-28 18:11:19 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">;
58def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000059def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">;
60def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">;
61
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000062//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000063// Instruction Class Templates
64//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000065// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000066//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000067// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000069// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000070// D32 - double precision in 16 32bit even fp registers
71// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000073// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000076// FP load.
77class FPLoad<bits<6> op, string opstr, PatFrag FOp, RegisterClass RC,
78 Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000079 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
80 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (FOp addr:$addr))],
81 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000082
83// FP store.
84class FPStore<bits<6> op, string opstr, PatFrag FOp, RegisterClass RC,
85 Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000086 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
87 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
88 IIStore>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000089
Akira Hatanakaa8de1c12011-10-08 03:19:38 +000090// Instructions that convert an FP value to 32-bit fixed point.
91multiclass FFR1_W_M<bits<6> funct, string opstr> {
92 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
93 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
94 Requires<[NotFP64bit]>;
95 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
96 Requires<[IsFP64bit]>;
97}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000098
Akira Hatanakaa8de1c12011-10-08 03:19:38 +000099// Instructions that convert an FP value to 64-bit fixed point.
100let Predicates = [IsFP64bit] in
101multiclass FFR1_L_M<bits<6> funct, string opstr> {
102 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
103 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000104}
105
Akira Hatanakabfca0792011-10-08 03:29:22 +0000106// FP-to-FP conversion instructions.
107multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
108 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
109 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
110 Requires<[NotFP64bit]>;
111 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
112 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000113}
114
Akira Hatanakac9289f62011-10-08 03:38:41 +0000115multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000116 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000117 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
118 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
119 Requires<[NotFP64bit]>;
120 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
121 Requires<[IsFP64bit]>;
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000122 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000123}
124
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000125//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000126// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000127//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000128defm ROUND_W : FFR1_W_M<0xc, "round">;
129defm ROUND_L : FFR1_L_M<0x8, "round">;
130defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
131defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
132defm CEIL_W : FFR1_W_M<0xe, "ceil">;
133defm CEIL_L : FFR1_L_M<0xa, "ceil">;
134defm FLOOR_W : FFR1_W_M<0xf, "floor">;
135defm FLOOR_L : FFR1_L_M<0xb, "floor">;
136defm CVT_W : FFR1_W_M<0x24, "cvt">;
137defm CVT_L : FFR1_L_M<0x25, "cvt">;
138
139def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>;
140
141let Predicates = [NotFP64bit] in {
142 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
143 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
144 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
145}
146
147let Predicates = [IsFP64bit] in {
148 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
149 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
150 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
151 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
152 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
153}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000154
Akira Hatanakabfca0792011-10-08 03:29:22 +0000155defm FABS : FFR1P_M<0x5, "abs", fabs>;
156defm FNEG : FFR1P_M<0x7, "neg", fneg>;
157defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000158
159// The odd-numbered registers are only referenced when doing loads,
160// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000161// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000162// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000163
164class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
165 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
166 bits<5> rt;
167 let ft = rt;
168 let fd = 0;
169}
170
171/// Move Control Registers From/To CPU Registers
172def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000173 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000174
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000175def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
176 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000177
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000178def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000179 "mfc1\t$rt, $fs",
180 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000181
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000182def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000183 "mtc1\t$rt, $fs",
184 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000185
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000186def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
187 "dmfc1\t$rt, $fs",
188 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
189
190def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
191 "dmtc1\t$rt, $fs",
192 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
193
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000194def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
195def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
196 Requires<[NotFP64bit]>;
197def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
198 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000199
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000200/// Floating Point Memory Instructions
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000201let Predicates = [IsN64] in {
202 def LWC1_P8 : FPLoad<0x31, "lwc1", load, FGR32, mem64>;
203 def SWC1_P8 : FPStore<0x39, "swc1", store, FGR32, mem64>;
204 def LDC164_P8 : FPLoad<0x35, "ldc1", load, FGR64, mem64>;
205 def SDC164_P8 : FPStore<0x3d, "sdc1", store, FGR64, mem64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000206}
207
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000208let Predicates = [NotN64] in {
209 def LWC1 : FPLoad<0x31, "lwc1", load, FGR32, mem>;
210 def SWC1 : FPStore<0x39, "swc1", store, FGR32, mem>;
211 let Predicates = [HasMips64] in {
212 def LDC164 : FPLoad<0x35, "ldc1", load, FGR64, mem>;
213 def SDC164 : FPStore<0x3d, "sdc1", store, FGR64, mem>;
214 }
215 let Predicates = [NotMips64] in {
216 def LDC1 : FPLoad<0x35, "ldc1", load, AFGR64, mem>;
217 def SDC1 : FPStore<0x3d, "sdc1", store, AFGR64, mem>;
218 }
219}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000220
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000222defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000223defm FDIV : FFR2P_M<0x03, "div", fdiv>;
224defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
225defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000227//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000228// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000229//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000230// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000231// They must be kept in synch.
232def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
233def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000234
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000235/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000236let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000237 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
238 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
239 [(MipsFPBrcond op, bb:$dst)]> {
240 let Inst{20-18} = 0;
241 let Inst{17} = nd;
242 let Inst{16} = tf;
243}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000244
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000245def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
246def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000247
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000248//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000249// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000250//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000251// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000252// They must be kept in synch.
253def MIPS_FCOND_F : PatLeaf<(i32 0)>;
254def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000255def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000256def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
257def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
258def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
259def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
260def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
261def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
262def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
263def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
264def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
265def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
266def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
267def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
268def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
269
Akira Hatanakac3706192011-11-07 21:37:33 +0000270class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
271 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
272 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
273 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
274
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000275/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000276let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000277 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
278 def FCMP_D32 : FCMP<0x11, AFGR64, "d">, Requires<[NotFP64bit]>;
279 def FCMP_D64 : FCMP<0x11, FGR64, "d">, Requires<[IsFP64bit]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000280}
281
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000282//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000283// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000284//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000285def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
286 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000287
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000288// This pseudo instr gets expanded into 2 mtc1 instrs after register
289// allocation.
290def BuildPairF64 :
291 MipsPseudo<(outs AFGR64:$dst),
292 (ins CPURegs:$lo, CPURegs:$hi), "",
293 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
294
295// This pseudo instr gets expanded into 2 mfc1 instrs after register
296// allocation.
297// if n is 0, lower part of src is extracted.
298// if n is 1, higher part of src is extracted.
299def ExtractElementF64 :
300 MipsPseudo<(outs CPURegs:$dst),
301 (ins AFGR64:$src, i32imm:$n), "",
302 [(set CPURegs:$dst,
303 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
304
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000305//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000306// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000307//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000308def fpimm0 : PatLeaf<(fpimm), [{
Bruno Cardoso Lopes9089ba82009-11-11 23:09:33 +0000309 return N->isExactlyValue(+0.0);
310}]>;
311
312def fpimm0neg : PatLeaf<(fpimm), [{
313 return N->isExactlyValue(-0.0);
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000314}]>;
315
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000316def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000317def : Pat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000318
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000319def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000320def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000321
Akira Hatanakaaa757902011-09-28 18:11:19 +0000322let Predicates = [NotFP64bit] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000323 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D32_W (MTC1 CPURegs:$src))>;
324 def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000325 def : Pat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
326 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000327}
328
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000329let Predicates = [IsFP64bit] in {
330 def : Pat<(f64 fpimm0), (DMTC1 ZERO_64)>;
331 def : Pat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
332
333 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D64_W (MTC1 CPURegs:$src))>;
334 def : Pat<(f32 (sint_to_fp CPU64Regs:$src)),
335 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
336 def : Pat<(f64 (sint_to_fp CPU64Regs:$src)),
337 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
338
339 def : Pat<(i32 (fp_to_sint FGR64:$src)), (MFC1 (TRUNC_W_D64 FGR64:$src))>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000340 def : Pat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000341 def : Pat<(i64 (fp_to_sint FGR64:$src)), (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
342
343 def : Pat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
344 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000345}