blob: e34d69a44d9f63f2639d1b96d8687873aa8110e3 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Cameron Zwarichc0e6d782011-03-30 23:01:21 +000083def NEONvbsl : SDNode<"ARMISD::VBSL",
84 SDTypeProfile<1, 3, [SDTCisVec<0>,
85 SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>>;
88
Bob Wilsonc1d287b2009-08-14 05:13:08 +000089def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
90
Bob Wilson0ce37102009-08-14 05:08:32 +000091// VDUPLANE can produce a quad-register result from a double-register source,
92// so the result is not constrained to match the source.
93def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
94 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
95 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000096
Bob Wilsonde95c1b82009-08-19 17:03:43 +000097def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
98 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
99def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
100
Bob Wilsond8e17572009-08-12 22:31:50 +0000101def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
102def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
103def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
104def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
105
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000107 SDTCisSameAs<0, 2>,
108 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000109def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
110def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
111def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000112
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000113def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
114 SDTCisSameAs<1, 2>]>;
115def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
116def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
117
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000118def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
119 SDTCisSameAs<0, 2>]>;
120def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
121def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
122
Bob Wilsoncba270d2010-07-13 21:16:48 +0000123def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
124 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000125 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000126 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
127 return (EltBits == 32 && EltVal == 0);
128}]>;
129
130def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
131 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000132 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000133 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
134 return (EltBits == 8 && EltVal == 0xff);
135}]>;
136
Bob Wilson5bafff32009-06-22 23:27:02 +0000137//===----------------------------------------------------------------------===//
138// NEON operand definitions
139//===----------------------------------------------------------------------===//
140
Bob Wilson1a913ed2010-06-11 21:34:50 +0000141def nModImm : Operand<i32> {
142 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143}
144
Bob Wilson5bafff32009-06-22 23:27:02 +0000145//===----------------------------------------------------------------------===//
146// NEON load / store instructions
147//===----------------------------------------------------------------------===//
148
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000149// Use VLDM to load a Q register as a D register pair.
150// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000151def VLDMQIA
152 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
153 IIC_fpLoad_m, "",
154 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000155
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000156// Use VSTM to store a Q register as a D register pair.
157// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000158def VSTMQIA
159 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
160 IIC_fpStore_m, "",
161 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000162
Bob Wilsonffde0802010-09-02 16:00:54 +0000163// Classes for VLD* pseudo-instructions with multi-register operands.
164// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000165class VLDQPseudo<InstrItinClass itin>
166 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
167class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000168 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000169 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171class VLDQQPseudo<InstrItinClass itin>
172 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
173class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000174 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000175 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000177class VLDQQQQPseudo<InstrItinClass itin>
178 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src), itin,"">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson7de68142011-02-07 17:43:15 +0000415// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000428def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
429def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
430def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
431
Evan Cheng84f69e82010-10-09 01:45:34 +0000432def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
433def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
434def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000435
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000436// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000437class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
438 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000439 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000440 (ins addrmode6:$Rn), IIC_VLD4,
441 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
442 let Rm = 0b1111;
443 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000444}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000445
Owen Andersoncf667be2010-11-02 01:24:55 +0000446def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
447def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
448def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000449
Bob Wilson9d84fb32010-09-14 20:59:49 +0000450def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
451def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
452def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000453
Bob Wilson92cb9322010-03-20 20:10:51 +0000454// ...with address register writeback:
455class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
456 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000457 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000458 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000459 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
460 "$Rn.addr = $wb", []> {
461 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000462}
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Owen Andersoncf667be2010-11-02 01:24:55 +0000464def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
465def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
466def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000467
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000468def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
469def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
470def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000471
Bob Wilson7de68142011-02-07 17:43:15 +0000472// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000473def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
474def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
475def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
476def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
477def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
478def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000479
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000480def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
481def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
482def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000483
Bob Wilson92cb9322010-03-20 20:10:51 +0000484// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000485def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
486def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
487def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
488
489def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
490def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
491def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000492
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000493} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
494
Bob Wilson8466fa12010-09-13 23:01:35 +0000495// Classes for VLD*LN pseudo-instructions with multi-register operands.
496// These are expanded to real instructions after register allocation.
497class VLDQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QPR:$dst),
499 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQPR:$dst),
507 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513class VLDQQQQLNPseudo<InstrItinClass itin>
514 : PseudoNLdSt<(outs QQQQPR:$dst),
515 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
516 itin, "$src = $dst">;
517class VLDQQQQLNWBPseudo<InstrItinClass itin>
518 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
519 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
520 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
521
Bob Wilsonb07c1712009-10-07 21:53:04 +0000522// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
524 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000525 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000526 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
527 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000528 "$src = $Vd",
529 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000530 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000531 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000532 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000534class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
535 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
536 (i32 (LoadOp addrmode6:$addr)),
537 imm:$lane))];
538}
539
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000540def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
541 let Inst{7-5} = lane{2-0};
542}
543def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
544 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000546}
547def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
548 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 let Inst{5} = Rn{4};
550 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000551}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000552
553def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
554def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
555def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
556
Bob Wilson746fa172010-12-10 22:13:32 +0000557def : Pat<(vector_insert (v2f32 DPR:$src),
558 (f32 (load addrmode6:$addr)), imm:$lane),
559 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
560def : Pat<(vector_insert (v4f32 QPR:$src),
561 (f32 (load addrmode6:$addr)), imm:$lane),
562 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
563
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000564let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
565
566// ...with address register writeback:
567class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000568 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000569 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000570 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 "\\{$Vd[$lane]\\}, $Rn$Rm",
572 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000573
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000574def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
575 let Inst{7-5} = lane{2-0};
576}
577def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
578 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580}
581def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
582 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000583 let Inst{5} = Rn{4};
584 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000585}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000586
587def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
588def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
589def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000590
Bob Wilson243fcc52009-09-01 04:26:28 +0000591// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000592class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000593 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000594 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
595 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000596 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000597 let Rm = 0b1111;
598 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000599}
Bob Wilson243fcc52009-09-01 04:26:28 +0000600
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
602 let Inst{7-5} = lane{2-0};
603}
604def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
605 let Inst{7-6} = lane{1-0};
606}
607def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
608 let Inst{7} = lane{0};
609}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000610
Evan Chengd2ca8132010-10-09 01:03:04 +0000611def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
612def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
613def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000614
Bob Wilson41315282010-03-20 20:39:53 +0000615// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000616def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
617 let Inst{7-6} = lane{1-0};
618}
619def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
620 let Inst{7} = lane{0};
621}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000622
Evan Chengd2ca8132010-10-09 01:03:04 +0000623def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
624def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000625
Bob Wilsona1023642010-03-20 20:47:18 +0000626// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000627class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000628 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000629 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000630 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
632 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
633 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634}
Bob Wilsona1023642010-03-20 20:47:18 +0000635
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
637 let Inst{7-5} = lane{2-0};
638}
639def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
640 let Inst{7-6} = lane{1-0};
641}
642def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
643 let Inst{7} = lane{0};
644}
Bob Wilsona1023642010-03-20 20:47:18 +0000645
Evan Chengd2ca8132010-10-09 01:03:04 +0000646def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
647def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
648def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000649
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000650def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
651 let Inst{7-6} = lane{1-0};
652}
653def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
654 let Inst{7} = lane{0};
655}
Bob Wilsona1023642010-03-20 20:47:18 +0000656
Evan Chengd2ca8132010-10-09 01:03:04 +0000657def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
658def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000659
Bob Wilson243fcc52009-09-01 04:26:28 +0000660// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000661class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000662 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000663 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000664 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668}
Bob Wilson243fcc52009-09-01 04:26:28 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000679
Evan Cheng84f69e82010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
681def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
682def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Bob Wilson41315282010-03-20 20:39:53 +0000684// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000685def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
686 let Inst{7-6} = lane{1-0};
687}
688def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
689 let Inst{7} = lane{0};
690}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000691
Evan Cheng84f69e82010-10-09 01:45:34 +0000692def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
693def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000694
Bob Wilsona1023642010-03-20 20:47:18 +0000695// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000696class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000697 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000698 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000699 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000700 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000701 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
703 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000704 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
713 let Inst{7} = lane{0};
714}
Bob Wilsona1023642010-03-20 20:47:18 +0000715
Evan Cheng84f69e82010-10-09 01:45:34 +0000716def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
717def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
718def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000719
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
721 let Inst{7-6} = lane{1-0};
722}
723def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
724 let Inst{7} = lane{0};
725}
Bob Wilsona1023642010-03-20 20:47:18 +0000726
Evan Cheng84f69e82010-10-09 01:45:34 +0000727def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
728def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000729
Bob Wilson243fcc52009-09-01 04:26:28 +0000730// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000731class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000732 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000733 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000735 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000736 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000737 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000738 let Rm = 0b1111;
739 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740}
Bob Wilson243fcc52009-09-01 04:26:28 +0000741
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
743 let Inst{7-5} = lane{2-0};
744}
745def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
746 let Inst{7-6} = lane{1-0};
747}
748def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
749 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751}
Bob Wilson62e053e2009-10-08 22:53:57 +0000752
Evan Cheng10dc63f2010-10-09 04:07:58 +0000753def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
754def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
755def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000756
Bob Wilson41315282010-03-20 20:39:53 +0000757// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000758def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
759 let Inst{7-6} = lane{1-0};
760}
761def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
762 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000763 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764}
Bob Wilson62e053e2009-10-08 22:53:57 +0000765
Evan Cheng10dc63f2010-10-09 04:07:58 +0000766def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
767def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000768
Bob Wilsona1023642010-03-20 20:47:18 +0000769// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000770class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000771 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000774 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000775 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000776"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
777"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000779 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000780}
Bob Wilsona1023642010-03-20 20:47:18 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
783 let Inst{7-5} = lane{2-0};
784}
785def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
786 let Inst{7-6} = lane{1-0};
787}
788def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
789 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000790 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000791}
Bob Wilsona1023642010-03-20 20:47:18 +0000792
Evan Cheng10dc63f2010-10-09 04:07:58 +0000793def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
794def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
795def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000796
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000797def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
798 let Inst{7-6} = lane{1-0};
799}
800def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
801 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000802 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803}
Bob Wilsona1023642010-03-20 20:47:18 +0000804
Evan Cheng10dc63f2010-10-09 04:07:58 +0000805def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
806def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000807
Bob Wilson2a0e9742010-11-27 06:35:16 +0000808} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
809
Bob Wilsonb07c1712009-10-07 21:53:04 +0000810// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000811class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000812 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000813 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000814 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000815 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000816 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000817}
818class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
819 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000820 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000821}
822
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000823def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
824def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
825def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000826
827def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
828def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
829def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
830
Bob Wilson746fa172010-12-10 22:13:32 +0000831def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
832 (VLD1DUPd32 addrmode6:$addr)>;
833def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
834 (VLD1DUPq32Pseudo addrmode6:$addr)>;
835
Bob Wilson2a0e9742010-11-27 06:35:16 +0000836let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
837
Bob Wilson20d55152010-12-10 22:13:24 +0000838class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000839 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000840 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000841 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
842 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000843 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000844}
845
Bob Wilson20d55152010-12-10 22:13:24 +0000846def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
847def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
848def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000849
850// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000851class VLD1DUPWB<bits<4> op7_4, string Dt>
852 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000853 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000854 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
855 let Inst{4} = Rn{4};
856}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000857class VLD1QDUPWB<bits<4> op7_4, string Dt>
858 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000859 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000860 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
861 let Inst{4} = Rn{4};
862}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000863
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000864def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
865def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
866def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000867
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000868def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
869def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
870def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000871
872def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
873def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
874def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
875
Bob Wilsonb07c1712009-10-07 21:53:04 +0000876// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000877class VLD2DUP<bits<4> op7_4, string Dt>
878 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000879 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000880 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
881 let Rm = 0b1111;
882 let Inst{4} = Rn{4};
883}
884
885def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
886def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
887def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
888
889def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
890def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
891def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
892
893// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000894def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
895def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
896def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000897
898// ...with address register writeback:
899class VLD2DUPWB<bits<4> op7_4, string Dt>
900 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000901 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000902 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
903 let Inst{4} = Rn{4};
904}
905
906def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
907def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
908def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
909
Bob Wilson173fb142010-11-30 00:00:38 +0000910def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
911def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
912def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000913
914def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
915def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
916def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
917
Bob Wilsonb07c1712009-10-07 21:53:04 +0000918// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000919class VLD3DUP<bits<4> op7_4, string Dt>
920 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000921 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000922 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
923 let Rm = 0b1111;
924 let Inst{4} = Rn{4};
925}
926
927def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
928def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
929def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
930
931def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
932def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
933def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
934
935// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000936def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
937def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
938def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000939
940// ...with address register writeback:
941class VLD3DUPWB<bits<4> op7_4, string Dt>
942 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000943 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000944 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
945 "$Rn.addr = $wb", []> {
946 let Inst{4} = Rn{4};
947}
948
949def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
950def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
951def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
952
Bob Wilson173fb142010-11-30 00:00:38 +0000953def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
954def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
955def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000956
957def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
958def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
959def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
960
Bob Wilsonb07c1712009-10-07 21:53:04 +0000961// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000962class VLD4DUP<bits<4> op7_4, string Dt>
963 : NLdSt<1, 0b10, 0b1111, op7_4,
964 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000965 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000966 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
967 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000968 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000969}
970
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000971def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
972def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
973def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000974
975def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
976def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
977def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
978
979// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000980def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
981def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
982def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000983
984// ...with address register writeback:
985class VLD4DUPWB<bits<4> op7_4, string Dt>
986 : NLdSt<1, 0b10, 0b1111, op7_4,
987 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000988 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000989 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000990 "$Rn.addr = $wb", []> {
991 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000992}
993
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000994def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
995def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
996def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
997
998def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
999def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1000def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001001
1002def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1003def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1004def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1005
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001006} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001007
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001008let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001009
Bob Wilson709d5922010-08-25 23:27:42 +00001010// Classes for VST* pseudo-instructions with multi-register operands.
1011// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001012class VSTQPseudo<InstrItinClass itin>
1013 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1014class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001015 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001016 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001017 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001018class VSTQQPseudo<InstrItinClass itin>
1019 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1020class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001021 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001022 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001023 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001024class VSTQQQQPseudo<InstrItinClass itin>
1025 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001026class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001027 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001028 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001029 "$addr.addr = $wb">;
1030
Bob Wilson11d98992010-03-23 06:20:33 +00001031// VST1 : Vector Store (multiple single elements)
1032class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001033 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1034 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1035 let Rm = 0b1111;
1036 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001037}
Bob Wilson11d98992010-03-23 06:20:33 +00001038class VST1Q<bits<4> op7_4, string Dt>
1039 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001040 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1041 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1042 let Rm = 0b1111;
1043 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001044}
Bob Wilson11d98992010-03-23 06:20:33 +00001045
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001046def VST1d8 : VST1D<{0,0,0,?}, "8">;
1047def VST1d16 : VST1D<{0,1,0,?}, "16">;
1048def VST1d32 : VST1D<{1,0,0,?}, "32">;
1049def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001050
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001051def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1052def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1053def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1054def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001055
Evan Cheng60ff8792010-10-11 22:03:18 +00001056def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1057def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1058def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1059def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001060
Bob Wilson25eb5012010-03-20 20:54:36 +00001061// ...with address register writeback:
1062class VST1DWB<bits<4> op7_4, string Dt>
1063 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001064 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1065 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1066 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001067}
Bob Wilson25eb5012010-03-20 20:54:36 +00001068class VST1QWB<bits<4> op7_4, string Dt>
1069 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1071 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1072 "$Rn.addr = $wb", []> {
1073 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001074}
Bob Wilson25eb5012010-03-20 20:54:36 +00001075
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001076def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1077def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1078def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1079def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001080
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001081def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1082def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1083def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1084def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001085
Evan Cheng60ff8792010-10-11 22:03:18 +00001086def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1087def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1088def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1089def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001090
Bob Wilson052ba452010-03-22 18:22:06 +00001091// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001092class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001093 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001094 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1095 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1096 let Rm = 0b1111;
1097 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001098}
Bob Wilson25eb5012010-03-20 20:54:36 +00001099class VST1D3WB<bits<4> op7_4, string Dt>
1100 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001101 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001102 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001103 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1104 "$Rn.addr = $wb", []> {
1105 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001106}
Bob Wilson052ba452010-03-22 18:22:06 +00001107
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001108def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1109def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1110def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1111def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001112
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001113def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1114def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1115def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1116def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001117
Evan Cheng60ff8792010-10-11 22:03:18 +00001118def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1119def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001120
Bob Wilson052ba452010-03-22 18:22:06 +00001121// ...with 4 registers (some of these are only for the disassembler):
1122class VST1D4<bits<4> op7_4, string Dt>
1123 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001124 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1125 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001126 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001127 let Rm = 0b1111;
1128 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001129}
Bob Wilson25eb5012010-03-20 20:54:36 +00001130class VST1D4WB<bits<4> op7_4, string Dt>
1131 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001132 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001133 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001134 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1135 "$Rn.addr = $wb", []> {
1136 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001137}
Bob Wilson25eb5012010-03-20 20:54:36 +00001138
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001139def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1140def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1141def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1142def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001143
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001144def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1145def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1146def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1147def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001148
Evan Cheng60ff8792010-10-11 22:03:18 +00001149def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1150def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001151
Bob Wilsonb36ec862009-08-06 18:47:44 +00001152// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001153class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1154 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1156 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1157 let Rm = 0b1111;
1158 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001159}
Bob Wilson95808322010-03-18 20:18:39 +00001160class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001161 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001162 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1163 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001164 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001165 let Rm = 0b1111;
1166 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001167}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001168
Owen Andersond2f37942010-11-02 21:16:58 +00001169def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1170def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1171def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001172
Owen Andersond2f37942010-11-02 21:16:58 +00001173def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1174def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1175def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001176
Evan Cheng60ff8792010-10-11 22:03:18 +00001177def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1178def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1179def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001180
Evan Cheng60ff8792010-10-11 22:03:18 +00001181def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1182def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1183def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001184
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001185// ...with address register writeback:
1186class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1187 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001188 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1189 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1190 "$Rn.addr = $wb", []> {
1191 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001192}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001193class VST2QWB<bits<4> op7_4, string Dt>
1194 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001195 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001196 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1198 "$Rn.addr = $wb", []> {
1199 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001200}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001201
Owen Andersond2f37942010-11-02 21:16:58 +00001202def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1203def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1204def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001205
Owen Andersond2f37942010-11-02 21:16:58 +00001206def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1207def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1208def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001209
Evan Cheng60ff8792010-10-11 22:03:18 +00001210def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1211def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1212def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001213
Evan Cheng60ff8792010-10-11 22:03:18 +00001214def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1215def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1216def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001217
Bob Wilson068b18b2010-03-20 21:15:48 +00001218// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001219def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1220def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1221def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1222def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1223def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1224def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001225
Bob Wilsonb36ec862009-08-06 18:47:44 +00001226// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001227class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1228 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001229 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1230 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1231 let Rm = 0b1111;
1232 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001233}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001234
Owen Andersona1a45fd2010-11-02 21:47:03 +00001235def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1236def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1237def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001238
Evan Cheng60ff8792010-10-11 22:03:18 +00001239def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1240def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1241def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001242
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001243// ...with address register writeback:
1244class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1245 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001246 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001247 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1249 "$Rn.addr = $wb", []> {
1250 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001251}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001252
Owen Andersona1a45fd2010-11-02 21:47:03 +00001253def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1254def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1255def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001256
Evan Cheng60ff8792010-10-11 22:03:18 +00001257def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1258def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1259def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001260
Bob Wilson7de68142011-02-07 17:43:15 +00001261// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001262def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1263def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1264def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1265def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1266def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1267def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001268
Evan Cheng60ff8792010-10-11 22:03:18 +00001269def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1270def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1271def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001272
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001273// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001274def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1275def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1276def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1277
Evan Cheng60ff8792010-10-11 22:03:18 +00001278def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1279def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1280def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001281
Bob Wilsonb36ec862009-08-06 18:47:44 +00001282// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001283class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1284 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001285 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1286 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001287 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001288 let Rm = 0b1111;
1289 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001290}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001291
Owen Andersona1a45fd2010-11-02 21:47:03 +00001292def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1293def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1294def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001295
Evan Cheng60ff8792010-10-11 22:03:18 +00001296def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1297def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1298def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001299
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001300// ...with address register writeback:
1301class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1302 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001303 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001304 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001305 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1306 "$Rn.addr = $wb", []> {
1307 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001308}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001309
Owen Andersona1a45fd2010-11-02 21:47:03 +00001310def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1311def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1312def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001313
Evan Cheng60ff8792010-10-11 22:03:18 +00001314def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1315def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1316def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001317
Bob Wilson7de68142011-02-07 17:43:15 +00001318// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001319def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1320def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1321def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1322def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1323def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1324def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1327def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1328def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001329
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001330// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001331def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1332def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1333def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1334
Evan Cheng60ff8792010-10-11 22:03:18 +00001335def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1336def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1337def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001338
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001339} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1340
Bob Wilson8466fa12010-09-13 23:01:35 +00001341// Classes for VST*LN pseudo-instructions with multi-register operands.
1342// These are expanded to real instructions after register allocation.
1343class VSTQLNPseudo<InstrItinClass itin>
1344 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1345 itin, "">;
1346class VSTQLNWBPseudo<InstrItinClass itin>
1347 : PseudoNLdSt<(outs GPR:$wb),
1348 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1349 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1350class VSTQQLNPseudo<InstrItinClass itin>
1351 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1352 itin, "">;
1353class VSTQQLNWBPseudo<InstrItinClass itin>
1354 : PseudoNLdSt<(outs GPR:$wb),
1355 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1356 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1357class VSTQQQQLNPseudo<InstrItinClass itin>
1358 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1359 itin, "">;
1360class VSTQQQQLNWBPseudo<InstrItinClass itin>
1361 : PseudoNLdSt<(outs GPR:$wb),
1362 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1363 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1364
Bob Wilsonb07c1712009-10-07 21:53:04 +00001365// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001366class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1367 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001368 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001370 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1371 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001372 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001373}
Bob Wilsond168cef2010-11-03 16:24:53 +00001374class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1375 : VSTQLNPseudo<IIC_VST1ln> {
1376 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1377 addrmode6:$addr)];
1378}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001379
Bob Wilsond168cef2010-11-03 16:24:53 +00001380def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1381 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001382 let Inst{7-5} = lane{2-0};
1383}
Bob Wilsond168cef2010-11-03 16:24:53 +00001384def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1385 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001386 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001387 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001388}
Bob Wilsond168cef2010-11-03 16:24:53 +00001389def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001390 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001391 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001392}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001393
Bob Wilsond168cef2010-11-03 16:24:53 +00001394def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1395def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1396def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001397
Bob Wilson746fa172010-12-10 22:13:32 +00001398def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1399 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1400def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1401 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1402
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001403// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001404class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1405 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001406 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001407 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001408 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001410 "$Rn.addr = $wb",
1411 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
1412 addrmode6:$Rn, am6offset:$Rm))]>;
1413class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1414 : VSTQLNWBPseudo<IIC_VST1lnu> {
1415 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1416 addrmode6:$addr, am6offset:$offset))];
1417}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001418
Bob Wilsonda525062011-02-25 06:42:42 +00001419def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1420 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001421 let Inst{7-5} = lane{2-0};
1422}
Bob Wilsonda525062011-02-25 06:42:42 +00001423def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1424 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001425 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001426 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001427}
Bob Wilsonda525062011-02-25 06:42:42 +00001428def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1429 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001430 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001431 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001432}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001433
Bob Wilsonda525062011-02-25 06:42:42 +00001434def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1435def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1436def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1437
1438let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001439
Bob Wilson8a3198b2009-09-01 18:51:56 +00001440// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001441class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001442 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001443 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1444 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001445 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001446 let Rm = 0b1111;
1447 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001448}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001449
Owen Andersonb20594f2010-11-02 22:18:18 +00001450def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1451 let Inst{7-5} = lane{2-0};
1452}
1453def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1454 let Inst{7-6} = lane{1-0};
1455}
1456def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1457 let Inst{7} = lane{0};
1458}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001459
Evan Cheng60ff8792010-10-11 22:03:18 +00001460def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1461def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1462def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001463
Bob Wilson41315282010-03-20 20:39:53 +00001464// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001465def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1466 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001467 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001468}
1469def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1470 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001471 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001472}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001473
Evan Cheng60ff8792010-10-11 22:03:18 +00001474def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1475def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001476
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001477// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001478class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001479 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001480 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001481 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001482 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001483 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001484 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001485}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001486
Owen Andersonb20594f2010-11-02 22:18:18 +00001487def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1488 let Inst{7-5} = lane{2-0};
1489}
1490def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1491 let Inst{7-6} = lane{1-0};
1492}
1493def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1494 let Inst{7} = lane{0};
1495}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001496
Evan Cheng60ff8792010-10-11 22:03:18 +00001497def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1498def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1499def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001500
Owen Andersonb20594f2010-11-02 22:18:18 +00001501def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1502 let Inst{7-6} = lane{1-0};
1503}
1504def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1505 let Inst{7} = lane{0};
1506}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001507
Evan Cheng60ff8792010-10-11 22:03:18 +00001508def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1509def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001510
Bob Wilson8a3198b2009-09-01 18:51:56 +00001511// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001512class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001513 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001515 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1517 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001518}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001519
Owen Andersonb20594f2010-11-02 22:18:18 +00001520def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1521 let Inst{7-5} = lane{2-0};
1522}
1523def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1524 let Inst{7-6} = lane{1-0};
1525}
1526def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1527 let Inst{7} = lane{0};
1528}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001529
Evan Cheng60ff8792010-10-11 22:03:18 +00001530def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1531def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1532def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001533
Bob Wilson41315282010-03-20 20:39:53 +00001534// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001535def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1536 let Inst{7-6} = lane{1-0};
1537}
1538def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1539 let Inst{7} = lane{0};
1540}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001541
Evan Cheng60ff8792010-10-11 22:03:18 +00001542def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1543def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001544
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001545// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001546class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001547 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001548 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001549 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001550 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001551 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1552 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001553
Owen Andersonb20594f2010-11-02 22:18:18 +00001554def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1555 let Inst{7-5} = lane{2-0};
1556}
1557def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1558 let Inst{7-6} = lane{1-0};
1559}
1560def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1561 let Inst{7} = lane{0};
1562}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001563
Evan Cheng60ff8792010-10-11 22:03:18 +00001564def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1565def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1566def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001567
Owen Andersonb20594f2010-11-02 22:18:18 +00001568def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1569 let Inst{7-6} = lane{1-0};
1570}
1571def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1572 let Inst{7} = lane{0};
1573}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001574
Evan Cheng60ff8792010-10-11 22:03:18 +00001575def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1576def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001577
Bob Wilson8a3198b2009-09-01 18:51:56 +00001578// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001579class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001580 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001582 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001583 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001584 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001585 let Rm = 0b1111;
1586 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001587}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001588
Owen Andersonb20594f2010-11-02 22:18:18 +00001589def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1590 let Inst{7-5} = lane{2-0};
1591}
1592def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1593 let Inst{7-6} = lane{1-0};
1594}
1595def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1596 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001597 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001598}
Bob Wilson56311392009-10-09 00:01:36 +00001599
Evan Cheng60ff8792010-10-11 22:03:18 +00001600def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1601def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1602def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001603
Bob Wilson41315282010-03-20 20:39:53 +00001604// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001605def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1606 let Inst{7-6} = lane{1-0};
1607}
1608def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1609 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001610 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001611}
Bob Wilson56311392009-10-09 00:01:36 +00001612
Evan Cheng60ff8792010-10-11 22:03:18 +00001613def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1614def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001615
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001616// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001617class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001618 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001619 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001620 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001621 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001622 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1623 "$Rn.addr = $wb", []> {
1624 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001625}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001626
Owen Andersonb20594f2010-11-02 22:18:18 +00001627def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1628 let Inst{7-5} = lane{2-0};
1629}
1630def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1631 let Inst{7-6} = lane{1-0};
1632}
1633def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1634 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001635 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001636}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001637
Evan Cheng60ff8792010-10-11 22:03:18 +00001638def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1639def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1640def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001641
Owen Andersonb20594f2010-11-02 22:18:18 +00001642def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1643 let Inst{7-6} = lane{1-0};
1644}
1645def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1646 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001648}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001649
Evan Cheng60ff8792010-10-11 22:03:18 +00001650def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1651def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001652
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001653} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001654
Bob Wilson205a5ca2009-07-08 18:11:30 +00001655
Bob Wilson5bafff32009-06-22 23:27:02 +00001656//===----------------------------------------------------------------------===//
1657// NEON pattern fragments
1658//===----------------------------------------------------------------------===//
1659
1660// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001661def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001662 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1663 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001665def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001666 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1667 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001668}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001669def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001670 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1671 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001673def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001674 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1675 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001676}]>;
1677
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001678// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001679def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001680 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1681 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001682}]>;
1683
Bob Wilson5bafff32009-06-22 23:27:02 +00001684// Translate lane numbers from Q registers to D subregs.
1685def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001687}]>;
1688def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001690}]>;
1691def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001693}]>;
1694
1695//===----------------------------------------------------------------------===//
1696// Instruction Classes
1697//===----------------------------------------------------------------------===//
1698
Bob Wilson4711d5c2010-12-13 23:02:37 +00001699// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001700class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001701 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1702 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001703 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1704 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1705 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001706class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001707 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1708 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001709 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1710 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1711 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001712
Bob Wilson69bfbd62010-02-17 22:42:54 +00001713// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001714class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001715 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001716 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001718 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1719 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1720 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001721class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001722 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001725 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1726 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1727 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001728
Bob Wilson973a0742010-08-30 20:02:30 +00001729// Narrow 2-register operations.
1730class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1731 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1732 InstrItinClass itin, string OpcodeStr, string Dt,
1733 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001734 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1735 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1736 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001737
Bob Wilson5bafff32009-06-22 23:27:02 +00001738// Narrow 2-register intrinsics.
1739class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1740 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001742 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001743 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1744 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1745 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001746
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001747// Long 2-register operations (currently only used for VMOVL).
1748class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1749 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1750 InstrItinClass itin, string OpcodeStr, string Dt,
1751 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001752 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1753 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1754 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001755
Bob Wilson04063562010-12-15 22:14:12 +00001756// Long 2-register intrinsics.
1757class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1758 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1759 InstrItinClass itin, string OpcodeStr, string Dt,
1760 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1761 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1762 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1763 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1764
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001765// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001766class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001767 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001768 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001769 OpcodeStr, Dt, "$Vd, $Vm",
1770 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001771class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001773 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1774 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1775 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001776
Bob Wilson4711d5c2010-12-13 23:02:37 +00001777// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001778class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001780 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001781 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001782 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1783 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1784 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001785 let isCommutable = Commutable;
1786}
1787// Same as N3VD but no data type.
1788class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1789 InstrItinClass itin, string OpcodeStr,
1790 ValueType ResTy, ValueType OpTy,
1791 SDNode OpNode, bit Commutable>
1792 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001793 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1794 OpcodeStr, "$Vd, $Vn, $Vm", "",
1795 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 let isCommutable = Commutable;
1797}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001798
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001799class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 InstrItinClass itin, string OpcodeStr, string Dt,
1801 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001802 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001803 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1804 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1805 [(set (Ty DPR:$Vd),
1806 (Ty (ShOp (Ty DPR:$Vn),
1807 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001808 let isCommutable = 0;
1809}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001810class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001812 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001813 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1814 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1815 [(set (Ty DPR:$Vd),
1816 (Ty (ShOp (Ty DPR:$Vn),
1817 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001818 let isCommutable = 0;
1819}
1820
Bob Wilson5bafff32009-06-22 23:27:02 +00001821class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001823 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001824 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001825 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1826 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1827 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001828 let isCommutable = Commutable;
1829}
1830class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1831 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001832 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001833 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001834 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1835 OpcodeStr, "$Vd, $Vn, $Vm", "",
1836 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001837 let isCommutable = Commutable;
1838}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001839class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001840 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001841 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001842 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001843 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1844 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1845 [(set (ResTy QPR:$Vd),
1846 (ResTy (ShOp (ResTy QPR:$Vn),
1847 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001848 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001849 let isCommutable = 0;
1850}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001851class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001853 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001854 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1855 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1856 [(set (ResTy QPR:$Vd),
1857 (ResTy (ShOp (ResTy QPR:$Vn),
1858 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001859 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001860 let isCommutable = 0;
1861}
Bob Wilson5bafff32009-06-22 23:27:02 +00001862
1863// Basic 3-register intrinsics, both double- and quad-register.
1864class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001865 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001867 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001868 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1869 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1870 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001871 let isCommutable = Commutable;
1872}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001873class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001874 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001875 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001876 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1877 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1878 [(set (Ty DPR:$Vd),
1879 (Ty (IntOp (Ty DPR:$Vn),
1880 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001881 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001882 let isCommutable = 0;
1883}
David Goodwin658ea602009-09-25 18:38:29 +00001884class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001886 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001887 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1888 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1889 [(set (Ty DPR:$Vd),
1890 (Ty (IntOp (Ty DPR:$Vn),
1891 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001892 let isCommutable = 0;
1893}
Owen Anderson3557d002010-10-26 20:56:57 +00001894class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1895 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001896 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001897 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1898 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1899 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1900 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001901 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001902}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001903
Bob Wilson5bafff32009-06-22 23:27:02 +00001904class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001905 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001906 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001907 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001908 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1909 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1910 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001911 let isCommutable = Commutable;
1912}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001913class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001914 string OpcodeStr, string Dt,
1915 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001916 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001917 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1918 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1919 [(set (ResTy QPR:$Vd),
1920 (ResTy (IntOp (ResTy QPR:$Vn),
1921 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001922 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001923 let isCommutable = 0;
1924}
David Goodwin658ea602009-09-25 18:38:29 +00001925class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001926 string OpcodeStr, string Dt,
1927 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001928 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1930 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1931 [(set (ResTy QPR:$Vd),
1932 (ResTy (IntOp (ResTy QPR:$Vn),
1933 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001934 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001935 let isCommutable = 0;
1936}
Owen Anderson3557d002010-10-26 20:56:57 +00001937class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1938 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001939 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001940 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1941 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1942 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1943 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001944 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001945}
Bob Wilson5bafff32009-06-22 23:27:02 +00001946
Bob Wilson4711d5c2010-12-13 23:02:37 +00001947// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001948class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001950 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001951 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001952 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1953 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1954 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1955 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1956
David Goodwin658ea602009-09-25 18:38:29 +00001957class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001959 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001960 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001961 (outs DPR:$Vd),
1962 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001963 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001964 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1965 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001966 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001967 (Ty (MulOp DPR:$Vn,
1968 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001969 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001970class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 string OpcodeStr, string Dt,
1972 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001973 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001974 (outs DPR:$Vd),
1975 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001976 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001977 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1978 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001979 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001980 (Ty (MulOp DPR:$Vn,
1981 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001982 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001983
Bob Wilson5bafff32009-06-22 23:27:02 +00001984class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001985 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001986 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001988 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1989 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1990 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1991 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001992class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001994 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001995 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001996 (outs QPR:$Vd),
1997 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001998 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001999 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2000 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002001 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002002 (ResTy (MulOp QPR:$Vn,
2003 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002004 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002005class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 string OpcodeStr, string Dt,
2007 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002008 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002009 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002010 (outs QPR:$Vd),
2011 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002012 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002013 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2014 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002015 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002016 (ResTy (MulOp QPR:$Vn,
2017 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002018 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002019
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002020// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2021class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2022 InstrItinClass itin, string OpcodeStr, string Dt,
2023 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2024 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002025 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2026 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2027 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2028 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002029class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2030 InstrItinClass itin, string OpcodeStr, string Dt,
2031 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2032 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002033 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2034 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2035 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2036 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002037
Bob Wilson5bafff32009-06-22 23:27:02 +00002038// Neon 3-argument intrinsics, both double- and quad-register.
2039// The destination register is also used as the first source operand register.
2040class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002041 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002042 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002043 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002044 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2045 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2046 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2047 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002048class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002049 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002050 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002052 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2053 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2054 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2055 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002057// Long Multiply-Add/Sub operations.
2058class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2059 InstrItinClass itin, string OpcodeStr, string Dt,
2060 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2061 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002062 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2063 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2064 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2065 (TyQ (MulOp (TyD DPR:$Vn),
2066 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002067class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2068 InstrItinClass itin, string OpcodeStr, string Dt,
2069 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002070 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002071 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002072 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002073 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2074 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002075 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002076 (TyQ (MulOp (TyD DPR:$Vn),
2077 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002078 imm:$lane))))))]>;
2079class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2080 InstrItinClass itin, string OpcodeStr, string Dt,
2081 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002082 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002083 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002084 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002085 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2086 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002087 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002088 (TyQ (MulOp (TyD DPR:$Vn),
2089 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002090 imm:$lane))))))]>;
2091
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002092// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2093class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2094 InstrItinClass itin, string OpcodeStr, string Dt,
2095 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2096 SDNode OpNode>
2097 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002098 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2099 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2100 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2101 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2102 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002103
Bob Wilson5bafff32009-06-22 23:27:02 +00002104// Neon Long 3-argument intrinsic. The destination register is
2105// a quad-register and is also used as the first source operand register.
2106class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002107 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002108 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002110 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2111 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2112 [(set QPR:$Vd,
2113 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002114class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002115 string OpcodeStr, string Dt,
2116 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002117 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002118 (outs QPR:$Vd),
2119 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002120 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2122 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002123 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002124 (OpTy DPR:$Vn),
2125 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002127class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2128 InstrItinClass itin, string OpcodeStr, string Dt,
2129 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002130 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002131 (outs QPR:$Vd),
2132 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002133 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002134 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2135 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002136 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 (OpTy DPR:$Vn),
2138 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002139 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002140
Bob Wilson5bafff32009-06-22 23:27:02 +00002141// Narrowing 3-register intrinsics.
2142class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002144 Intrinsic IntOp, bit Commutable>
2145 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002146 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2147 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2148 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 let isCommutable = Commutable;
2150}
2151
Bob Wilson04d6c282010-08-29 05:57:34 +00002152// Long 3-register operations.
2153class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2154 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002155 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2156 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002157 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2158 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2159 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002160 let isCommutable = Commutable;
2161}
2162class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2163 InstrItinClass itin, string OpcodeStr, string Dt,
2164 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002165 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002166 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2167 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2168 [(set QPR:$Vd,
2169 (TyQ (OpNode (TyD DPR:$Vn),
2170 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002171class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2172 InstrItinClass itin, string OpcodeStr, string Dt,
2173 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002174 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2176 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2177 [(set QPR:$Vd,
2178 (TyQ (OpNode (TyD DPR:$Vn),
2179 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002180
2181// Long 3-register operations with explicitly extended operands.
2182class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2183 InstrItinClass itin, string OpcodeStr, string Dt,
2184 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2185 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002186 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2188 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2189 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2190 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002191 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002192}
2193
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002194// Long 3-register intrinsics with explicit extend (VABDL).
2195class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2196 InstrItinClass itin, string OpcodeStr, string Dt,
2197 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2198 bit Commutable>
2199 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002200 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2201 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2202 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2203 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002204 let isCommutable = Commutable;
2205}
2206
Bob Wilson5bafff32009-06-22 23:27:02 +00002207// Long 3-register intrinsics.
2208class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 InstrItinClass itin, string OpcodeStr, string Dt,
2210 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2213 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2214 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002215 let isCommutable = Commutable;
2216}
David Goodwin658ea602009-09-25 18:38:29 +00002217class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002218 string OpcodeStr, string Dt,
2219 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002220 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2222 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2223 [(set (ResTy QPR:$Vd),
2224 (ResTy (IntOp (OpTy DPR:$Vn),
2225 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002226 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002227class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2228 InstrItinClass itin, string OpcodeStr, string Dt,
2229 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002230 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2232 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2233 [(set (ResTy QPR:$Vd),
2234 (ResTy (IntOp (OpTy DPR:$Vn),
2235 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002237
Bob Wilson04d6c282010-08-29 05:57:34 +00002238// Wide 3-register operations.
2239class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2240 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2241 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002243 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2244 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2245 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2246 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002247 let isCommutable = Commutable;
2248}
2249
2250// Pairwise long 2-register intrinsics, both double- and quad-register.
2251class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 bits<2> op17_16, bits<5> op11_7, bit op4,
2253 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002254 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002255 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2256 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2257 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002258class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 bits<2> op17_16, bits<5> op11_7, bit op4,
2260 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2263 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2264 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002265
2266// Pairwise long 2-register accumulate intrinsics,
2267// both double- and quad-register.
2268// The destination register is also used as the first source operand register.
2269class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 bits<2> op17_16, bits<5> op11_7, bit op4,
2271 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002272 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2273 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002274 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2275 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2276 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 bits<2> op17_16, bits<5> op11_7, bit op4,
2279 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2281 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002282 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2283 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2284 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
2286// Shift by immediate,
2287// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002288class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002289 Format f, InstrItinClass itin, Operand ImmTy,
2290 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002291 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002292 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2294 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002295class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002296 Format f, InstrItinClass itin, Operand ImmTy,
2297 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002298 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002299 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002300 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2301 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002302
Johnny Chen6c8648b2010-03-17 23:26:50 +00002303// Long shift by immediate.
2304class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2305 string OpcodeStr, string Dt,
2306 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2307 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002308 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2309 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2310 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002311 (i32 imm:$SIMM))))]>;
2312
Bob Wilson5bafff32009-06-22 23:27:02 +00002313// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002314class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002316 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002317 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002318 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002319 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2320 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 (i32 imm:$SIMM))))]>;
2322
2323// Shift right by immediate and accumulate,
2324// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002325class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002326 Operand ImmTy, string OpcodeStr, string Dt,
2327 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002328 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002329 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002330 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2331 [(set DPR:$Vd, (Ty (add DPR:$src1,
2332 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002333class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002334 Operand ImmTy, string OpcodeStr, string Dt,
2335 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002336 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002337 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002338 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2339 [(set QPR:$Vd, (Ty (add QPR:$src1,
2340 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
2342// Shift by immediate and insert,
2343// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002344class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002345 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2346 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002347 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002348 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002349 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2350 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002351class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002352 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2353 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002354 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002355 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002356 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2357 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358
2359// Convert, with fractional bits immediate,
2360// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002361class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002364 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002365 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2366 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2367 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002368class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002370 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002371 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002372 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2373 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2374 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
2376//===----------------------------------------------------------------------===//
2377// Multiclasses
2378//===----------------------------------------------------------------------===//
2379
Bob Wilson916ac5b2009-10-03 04:44:16 +00002380// Abbreviations used in multiclass suffixes:
2381// Q = quarter int (8 bit) elements
2382// H = half int (16 bit) elements
2383// S = single int (32 bit) elements
2384// D = double int (64 bit) elements
2385
Bob Wilson094dd802010-12-18 00:42:58 +00002386// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002387
Bob Wilson094dd802010-12-18 00:42:58 +00002388// Neon 2-register comparisons.
2389// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002390multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2391 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002392 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002393 // 64-bit vector types.
2394 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002396 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002398 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002400 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002402 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002404 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002406 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002408 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002409 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002410 let Inst{10} = 1; // overwrite F = 1
2411 }
2412
2413 // 128-bit vector types.
2414 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002415 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002416 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002417 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002418 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002420 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002421 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002422 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002423 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002424 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002425 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002426 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002428 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002429 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002430 let Inst{10} = 1; // overwrite F = 1
2431 }
2432}
2433
Bob Wilson094dd802010-12-18 00:42:58 +00002434
2435// Neon 2-register vector intrinsics,
2436// element sizes of 8, 16 and 32 bits:
2437multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2438 bits<5> op11_7, bit op4,
2439 InstrItinClass itinD, InstrItinClass itinQ,
2440 string OpcodeStr, string Dt, Intrinsic IntOp> {
2441 // 64-bit vector types.
2442 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2443 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2444 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2445 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2446 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2447 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2448
2449 // 128-bit vector types.
2450 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2451 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2452 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2453 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2454 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2455 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2456}
2457
2458
2459// Neon Narrowing 2-register vector operations,
2460// source operand element sizes of 16, 32 and 64 bits:
2461multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2462 bits<5> op11_7, bit op6, bit op4,
2463 InstrItinClass itin, string OpcodeStr, string Dt,
2464 SDNode OpNode> {
2465 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2466 itin, OpcodeStr, !strconcat(Dt, "16"),
2467 v8i8, v8i16, OpNode>;
2468 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2469 itin, OpcodeStr, !strconcat(Dt, "32"),
2470 v4i16, v4i32, OpNode>;
2471 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2472 itin, OpcodeStr, !strconcat(Dt, "64"),
2473 v2i32, v2i64, OpNode>;
2474}
2475
2476// Neon Narrowing 2-register vector intrinsics,
2477// source operand element sizes of 16, 32 and 64 bits:
2478multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2479 bits<5> op11_7, bit op6, bit op4,
2480 InstrItinClass itin, string OpcodeStr, string Dt,
2481 Intrinsic IntOp> {
2482 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2483 itin, OpcodeStr, !strconcat(Dt, "16"),
2484 v8i8, v8i16, IntOp>;
2485 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2486 itin, OpcodeStr, !strconcat(Dt, "32"),
2487 v4i16, v4i32, IntOp>;
2488 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2489 itin, OpcodeStr, !strconcat(Dt, "64"),
2490 v2i32, v2i64, IntOp>;
2491}
2492
2493
2494// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2495// source operand element sizes of 16, 32 and 64 bits:
2496multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2497 string OpcodeStr, string Dt, SDNode OpNode> {
2498 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2499 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2500 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2501 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2502 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2503 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2504}
2505
2506
Bob Wilson5bafff32009-06-22 23:27:02 +00002507// Neon 3-register vector operations.
2508
2509// First with only element sizes of 8, 16 and 32 bits:
2510multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002511 InstrItinClass itinD16, InstrItinClass itinD32,
2512 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt,
2514 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002516 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002517 OpcodeStr, !strconcat(Dt, "8"),
2518 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002519 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002520 OpcodeStr, !strconcat(Dt, "16"),
2521 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002522 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002523 OpcodeStr, !strconcat(Dt, "32"),
2524 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002525
2526 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002527 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002528 OpcodeStr, !strconcat(Dt, "8"),
2529 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002530 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002531 OpcodeStr, !strconcat(Dt, "16"),
2532 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002533 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002534 OpcodeStr, !strconcat(Dt, "32"),
2535 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002536}
2537
Evan Chengf81bf152009-11-23 21:57:23 +00002538multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2539 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2540 v4i16, ShOp>;
2541 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002542 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002543 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002544 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002545 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002546 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002547}
2548
Bob Wilson5bafff32009-06-22 23:27:02 +00002549// ....then also with element size 64 bits:
2550multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002551 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 string OpcodeStr, string Dt,
2553 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002554 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002556 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 OpcodeStr, !strconcat(Dt, "64"),
2558 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002559 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 OpcodeStr, !strconcat(Dt, "64"),
2561 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562}
2563
2564
Bob Wilson5bafff32009-06-22 23:27:02 +00002565// Neon 3-register vector intrinsics.
2566
2567// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002568multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002569 InstrItinClass itinD16, InstrItinClass itinD32,
2570 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 string OpcodeStr, string Dt,
2572 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002573 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002574 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002575 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002576 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002577 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 v2i32, v2i32, IntOp, Commutable>;
2580
2581 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002582 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002583 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002584 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002585 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002587 v4i32, v4i32, IntOp, Commutable>;
2588}
Owen Anderson3557d002010-10-26 20:56:57 +00002589multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2590 InstrItinClass itinD16, InstrItinClass itinD32,
2591 InstrItinClass itinQ16, InstrItinClass itinQ32,
2592 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002593 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002594 // 64-bit vector types.
2595 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2596 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002597 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002598 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2599 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002600 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002601
2602 // 128-bit vector types.
2603 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2604 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002605 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002606 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2607 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002608 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002609}
Bob Wilson5bafff32009-06-22 23:27:02 +00002610
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002611multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002612 InstrItinClass itinD16, InstrItinClass itinD32,
2613 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002614 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002615 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002617 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002619 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002620 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002621 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002623}
2624
Bob Wilson5bafff32009-06-22 23:27:02 +00002625// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002626multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002627 InstrItinClass itinD16, InstrItinClass itinD32,
2628 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002629 string OpcodeStr, string Dt,
2630 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002631 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002632 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002633 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002634 OpcodeStr, !strconcat(Dt, "8"),
2635 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002636 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002637 OpcodeStr, !strconcat(Dt, "8"),
2638 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639}
Owen Anderson3557d002010-10-26 20:56:57 +00002640multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2641 InstrItinClass itinD16, InstrItinClass itinD32,
2642 InstrItinClass itinQ16, InstrItinClass itinQ32,
2643 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002644 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002645 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002646 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002647 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2648 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002649 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002650 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2651 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002652 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002653}
2654
Bob Wilson5bafff32009-06-22 23:27:02 +00002655
2656// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002657multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002658 InstrItinClass itinD16, InstrItinClass itinD32,
2659 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002660 string OpcodeStr, string Dt,
2661 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002662 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002663 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002664 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002665 OpcodeStr, !strconcat(Dt, "64"),
2666 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002667 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002668 OpcodeStr, !strconcat(Dt, "64"),
2669 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670}
Owen Anderson3557d002010-10-26 20:56:57 +00002671multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2672 InstrItinClass itinD16, InstrItinClass itinD32,
2673 InstrItinClass itinQ16, InstrItinClass itinQ32,
2674 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002675 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002676 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002677 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002678 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2679 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002680 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002681 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2682 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002683 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002684}
Bob Wilson5bafff32009-06-22 23:27:02 +00002685
Bob Wilson5bafff32009-06-22 23:27:02 +00002686// Neon Narrowing 3-register vector intrinsics,
2687// source operand element sizes of 16, 32 and 64 bits:
2688multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002689 string OpcodeStr, string Dt,
2690 Intrinsic IntOp, bit Commutable = 0> {
2691 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2692 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002694 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2695 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002696 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002697 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2698 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 v2i32, v2i64, IntOp, Commutable>;
2700}
2701
2702
Bob Wilson04d6c282010-08-29 05:57:34 +00002703// Neon Long 3-register vector operations.
2704
2705multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2706 InstrItinClass itin16, InstrItinClass itin32,
2707 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002708 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002709 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2710 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002711 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002712 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002713 OpcodeStr, !strconcat(Dt, "16"),
2714 v4i32, v4i16, OpNode, Commutable>;
2715 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2716 OpcodeStr, !strconcat(Dt, "32"),
2717 v2i64, v2i32, OpNode, Commutable>;
2718}
2719
2720multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2721 InstrItinClass itin, string OpcodeStr, string Dt,
2722 SDNode OpNode> {
2723 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2724 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2725 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2726 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2727}
2728
2729multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2730 InstrItinClass itin16, InstrItinClass itin32,
2731 string OpcodeStr, string Dt,
2732 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2733 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2734 OpcodeStr, !strconcat(Dt, "8"),
2735 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002736 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002737 OpcodeStr, !strconcat(Dt, "16"),
2738 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2739 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2740 OpcodeStr, !strconcat(Dt, "32"),
2741 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002742}
2743
Bob Wilson5bafff32009-06-22 23:27:02 +00002744// Neon Long 3-register vector intrinsics.
2745
2746// First with only element sizes of 16 and 32 bits:
2747multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002748 InstrItinClass itin16, InstrItinClass itin32,
2749 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002750 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002751 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "16"),
2753 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002754 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 OpcodeStr, !strconcat(Dt, "32"),
2756 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757}
2758
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002759multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 InstrItinClass itin, string OpcodeStr, string Dt,
2761 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002762 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002764 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002766}
2767
Bob Wilson5bafff32009-06-22 23:27:02 +00002768// ....then also with element size of 8 bits:
2769multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002770 InstrItinClass itin16, InstrItinClass itin32,
2771 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002772 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002773 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002775 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "8"),
2777 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002778}
2779
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002780// ....with explicit extend (VABDL).
2781multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2782 InstrItinClass itin, string OpcodeStr, string Dt,
2783 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2784 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2785 OpcodeStr, !strconcat(Dt, "8"),
2786 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002787 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002788 OpcodeStr, !strconcat(Dt, "16"),
2789 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2790 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2791 OpcodeStr, !strconcat(Dt, "32"),
2792 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2793}
2794
Bob Wilson5bafff32009-06-22 23:27:02 +00002795
2796// Neon Wide 3-register vector intrinsics,
2797// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002798multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2799 string OpcodeStr, string Dt,
2800 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2801 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2802 OpcodeStr, !strconcat(Dt, "8"),
2803 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2804 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2805 OpcodeStr, !strconcat(Dt, "16"),
2806 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2807 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2808 OpcodeStr, !strconcat(Dt, "32"),
2809 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002810}
2811
2812
2813// Neon Multiply-Op vector operations,
2814// element sizes of 8, 16 and 32 bits:
2815multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002816 InstrItinClass itinD16, InstrItinClass itinD32,
2817 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002820 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002822 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002824 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002826
2827 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002828 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002829 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002830 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002832 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834}
2835
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002836multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002837 InstrItinClass itinD16, InstrItinClass itinD32,
2838 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002840 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002842 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002844 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002845 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2846 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002847 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002848 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2849 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002850}
Bob Wilson5bafff32009-06-22 23:27:02 +00002851
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002852// Neon Intrinsic-Op vector operations,
2853// element sizes of 8, 16 and 32 bits:
2854multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2855 InstrItinClass itinD, InstrItinClass itinQ,
2856 string OpcodeStr, string Dt, Intrinsic IntOp,
2857 SDNode OpNode> {
2858 // 64-bit vector types.
2859 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2860 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2861 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2862 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2863 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2864 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2865
2866 // 128-bit vector types.
2867 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2868 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2869 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2870 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2871 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2872 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2873}
2874
Bob Wilson5bafff32009-06-22 23:27:02 +00002875// Neon 3-argument intrinsics,
2876// element sizes of 8, 16 and 32 bits:
2877multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002878 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002881 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002882 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002883 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002884 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002885 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002887
2888 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002889 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002891 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002892 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002893 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002894 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895}
2896
2897
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002898// Neon Long Multiply-Op vector operations,
2899// element sizes of 8, 16 and 32 bits:
2900multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2901 InstrItinClass itin16, InstrItinClass itin32,
2902 string OpcodeStr, string Dt, SDNode MulOp,
2903 SDNode OpNode> {
2904 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2905 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2906 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2907 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2908 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2909 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2910}
2911
2912multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2913 string Dt, SDNode MulOp, SDNode OpNode> {
2914 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2915 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2916 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2917 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2918}
2919
2920
Bob Wilson5bafff32009-06-22 23:27:02 +00002921// Neon Long 3-argument intrinsics.
2922
2923// First with only element sizes of 16 and 32 bits:
2924multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002925 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002927 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002929 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931}
2932
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002933multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002935 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002937 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002939}
2940
Bob Wilson5bafff32009-06-22 23:27:02 +00002941// ....then also with element size of 8 bits:
2942multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002943 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002945 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2946 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948}
2949
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002950// ....with explicit extend (VABAL).
2951multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2952 InstrItinClass itin, string OpcodeStr, string Dt,
2953 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2954 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2955 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2956 IntOp, ExtOp, OpNode>;
2957 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2958 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2959 IntOp, ExtOp, OpNode>;
2960 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2961 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2962 IntOp, ExtOp, OpNode>;
2963}
2964
Bob Wilson5bafff32009-06-22 23:27:02 +00002965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// Neon Pairwise long 2-register intrinsics,
2967// element sizes of 8, 16 and 32 bits:
2968multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2969 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002971 // 64-bit vector types.
2972 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978
2979 // 128-bit vector types.
2980 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986}
2987
2988
2989// Neon Pairwise long 2-register accumulate intrinsics,
2990// element sizes of 8, 16 and 32 bits:
2991multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2992 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 // 64-bit vector types.
2995 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001
3002 // 128-bit vector types.
3003 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
3011
3012// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003013// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003014// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003015multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3016 InstrItinClass itin, string OpcodeStr, string Dt,
3017 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003019 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003021 let Inst{21-19} = 0b001; // imm6 = 001xxx
3022 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003023 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003025 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3026 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003027 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003029 let Inst{21} = 0b1; // imm6 = 1xxxxx
3030 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003031 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003033 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003034
3035 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003036 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003038 let Inst{21-19} = 0b001; // imm6 = 001xxx
3039 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003040 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003042 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3043 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003044 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003046 let Inst{21} = 0b1; // imm6 = 1xxxxx
3047 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003048 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3049 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3050 // imm6 = xxxxxx
3051}
3052multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3053 InstrItinClass itin, string OpcodeStr, string Dt,
3054 SDNode OpNode> {
3055 // 64-bit vector types.
3056 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3057 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3058 let Inst{21-19} = 0b001; // imm6 = 001xxx
3059 }
3060 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3061 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3062 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3063 }
3064 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3065 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3066 let Inst{21} = 0b1; // imm6 = 1xxxxx
3067 }
3068 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3069 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3070 // imm6 = xxxxxx
3071
3072 // 128-bit vector types.
3073 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3074 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3075 let Inst{21-19} = 0b001; // imm6 = 001xxx
3076 }
3077 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3078 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3079 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3080 }
3081 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3082 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3083 let Inst{21} = 0b1; // imm6 = 1xxxxx
3084 }
3085 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003087 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003088}
3089
Bob Wilson5bafff32009-06-22 23:27:02 +00003090// Neon Shift-Accumulate vector operations,
3091// element sizes of 8, 16, 32 and 64 bits:
3092multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003094 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003095 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003097 let Inst{21-19} = 0b001; // imm6 = 001xxx
3098 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003099 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003100 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003101 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3102 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003103 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003105 let Inst{21} = 0b1; // imm6 = 1xxxxx
3106 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003107 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003109 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003110
3111 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003112 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003114 let Inst{21-19} = 0b001; // imm6 = 001xxx
3115 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003116 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003118 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3119 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003120 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003122 let Inst{21} = 0b1; // imm6 = 1xxxxx
3123 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003124 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003126 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003127}
3128
Bob Wilson5bafff32009-06-22 23:27:02 +00003129// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003130// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003131// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003132multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3133 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003135 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3136 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003137 let Inst{21-19} = 0b001; // imm6 = 001xxx
3138 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003139 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3140 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003141 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3142 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003143 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3144 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003145 let Inst{21} = 0b1; // imm6 = 1xxxxx
3146 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003147 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3148 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003149 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003150
3151 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003152 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3153 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003154 let Inst{21-19} = 0b001; // imm6 = 001xxx
3155 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003156 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3157 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003158 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3159 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003160 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3161 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003162 let Inst{21} = 0b1; // imm6 = 1xxxxx
3163 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003164 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3165 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3166 // imm6 = xxxxxx
3167}
3168multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3169 string OpcodeStr> {
3170 // 64-bit vector types.
3171 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3172 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3173 let Inst{21-19} = 0b001; // imm6 = 001xxx
3174 }
3175 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3176 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3177 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3178 }
3179 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3180 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3181 let Inst{21} = 0b1; // imm6 = 1xxxxx
3182 }
3183 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3184 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3185 // imm6 = xxxxxx
3186
3187 // 128-bit vector types.
3188 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3189 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3190 let Inst{21-19} = 0b001; // imm6 = 001xxx
3191 }
3192 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3193 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3194 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3195 }
3196 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3197 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3198 let Inst{21} = 0b1; // imm6 = 1xxxxx
3199 }
3200 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3201 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003202 // imm6 = xxxxxx
3203}
3204
3205// Neon Shift Long operations,
3206// element sizes of 8, 16, 32 bits:
3207multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003209 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003211 let Inst{21-19} = 0b001; // imm6 = 001xxx
3212 }
3213 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003215 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3216 }
3217 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003219 let Inst{21} = 0b1; // imm6 = 1xxxxx
3220 }
3221}
3222
3223// Neon Shift Narrow operations,
3224// element sizes of 16, 32, 64 bits:
3225multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003226 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003227 SDNode OpNode> {
3228 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003229 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003230 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003231 let Inst{21-19} = 0b001; // imm6 = 001xxx
3232 }
3233 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003234 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003235 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003236 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3237 }
3238 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003239 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003240 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003241 let Inst{21} = 0b1; // imm6 = 1xxxxx
3242 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003243}
3244
3245//===----------------------------------------------------------------------===//
3246// Instruction Definitions.
3247//===----------------------------------------------------------------------===//
3248
3249// Vector Add Operations.
3250
3251// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003252defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003253 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003254def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003255 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003256def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003257 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003258// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003259defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3260 "vaddl", "s", add, sext, 1>;
3261defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3262 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003263// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003264defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3265defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003267defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3268 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3269 "vhadd", "s", int_arm_neon_vhadds, 1>;
3270defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3271 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3272 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003273// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003274defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3275 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3276 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3277defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3278 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3279 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003281defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3282 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3283 "vqadd", "s", int_arm_neon_vqadds, 1>;
3284defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3285 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3286 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003288defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3289 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003290// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003291defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3292 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003293
3294// Vector Multiply Operations.
3295
3296// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003297defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003299def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3300 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3301def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3302 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003303def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003304 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003305def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003306 v4f32, v4f32, fmul, 1>;
3307defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3308def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3309def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3310 v2f32, fmul>;
3311
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003312def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3313 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3314 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3315 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003316 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003317 (SubReg_i16_lane imm:$lane)))>;
3318def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3319 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3320 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3321 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003322 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003323 (SubReg_i32_lane imm:$lane)))>;
3324def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3325 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3326 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3327 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003328 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003329 (SubReg_i32_lane imm:$lane)))>;
3330
Bob Wilson5bafff32009-06-22 23:27:02 +00003331// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003332defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003333 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003334 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003335defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3336 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003337 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003338def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003339 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3340 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003341 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3342 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003343 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003344 (SubReg_i16_lane imm:$lane)))>;
3345def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003346 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3347 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003348 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3349 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003350 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003351 (SubReg_i32_lane imm:$lane)))>;
3352
Bob Wilson5bafff32009-06-22 23:27:02 +00003353// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003354defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3355 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003357defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3358 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003359 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003360def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003361 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3362 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003363 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3364 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003365 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003366 (SubReg_i16_lane imm:$lane)))>;
3367def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003368 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3369 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003370 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3371 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003372 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003373 (SubReg_i32_lane imm:$lane)))>;
3374
Bob Wilson5bafff32009-06-22 23:27:02 +00003375// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003376defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3377 "vmull", "s", NEONvmulls, 1>;
3378defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3379 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003380def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003381 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003382defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3383defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003384
Bob Wilson5bafff32009-06-22 23:27:02 +00003385// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003386defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3387 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3388defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3389 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003390
3391// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3392
3393// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003394defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003395 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3396def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003397 v2f32, fmul_su, fadd_mlx>,
3398 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003399def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003400 v4f32, fmul_su, fadd_mlx>,
3401 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003402defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003403 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3404def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003405 v2f32, fmul_su, fadd_mlx>,
3406 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003407def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003408 v4f32, v2f32, fmul_su, fadd_mlx>,
3409 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003410
3411def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003412 (mul (v8i16 QPR:$src2),
3413 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3414 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003415 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003416 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003417 (SubReg_i16_lane imm:$lane)))>;
3418
3419def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003420 (mul (v4i32 QPR:$src2),
3421 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3422 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003423 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003424 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003425 (SubReg_i32_lane imm:$lane)))>;
3426
Evan Cheng48575f62010-12-05 22:04:16 +00003427def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3428 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003429 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003430 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3431 (v4f32 QPR:$src2),
3432 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003433 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003434 (SubReg_i32_lane imm:$lane)))>,
3435 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003436
Bob Wilson5bafff32009-06-22 23:27:02 +00003437// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003438defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3439 "vmlal", "s", NEONvmulls, add>;
3440defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3441 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003442
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003443defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3444defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003445
Bob Wilson5bafff32009-06-22 23:27:02 +00003446// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003447defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003448 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003449defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003450
Bob Wilson5bafff32009-06-22 23:27:02 +00003451// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003452defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003453 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3454def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003455 v2f32, fmul_su, fsub_mlx>,
3456 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003457def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003458 v4f32, fmul_su, fsub_mlx>,
3459 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003460defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3462def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003463 v2f32, fmul_su, fsub_mlx>,
3464 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003465def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003466 v4f32, v2f32, fmul_su, fsub_mlx>,
3467 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003468
3469def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003470 (mul (v8i16 QPR:$src2),
3471 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3472 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003473 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003474 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003475 (SubReg_i16_lane imm:$lane)))>;
3476
3477def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003478 (mul (v4i32 QPR:$src2),
3479 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3480 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003481 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003482 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003483 (SubReg_i32_lane imm:$lane)))>;
3484
Evan Cheng48575f62010-12-05 22:04:16 +00003485def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3486 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003487 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3488 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003489 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003490 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003491 (SubReg_i32_lane imm:$lane)))>,
3492 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003493
Bob Wilson5bafff32009-06-22 23:27:02 +00003494// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003495defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3496 "vmlsl", "s", NEONvmulls, sub>;
3497defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3498 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003499
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003500defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3501defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003502
Bob Wilson5bafff32009-06-22 23:27:02 +00003503// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003504defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003505 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003506defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003507
3508// Vector Subtract Operations.
3509
3510// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003511defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003512 "vsub", "i", sub, 0>;
3513def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003514 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003515def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003516 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003517// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003518defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3519 "vsubl", "s", sub, sext, 0>;
3520defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3521 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003522// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003523defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3524defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003525// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003526defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003527 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003528 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003529defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003530 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003531 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003532// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003533defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003534 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003536defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003537 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003539// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003540defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3541 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003543defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3544 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003545
3546// Vector Comparisons.
3547
3548// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003549defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3550 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003551def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003552 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003553def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003554 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003555
Johnny Chen363ac582010-02-23 01:42:58 +00003556defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003557 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003558
Bob Wilson5bafff32009-06-22 23:27:02 +00003559// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003560defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3561 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003562defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003563 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003564def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3565 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003566def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003567 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003568
Johnny Chen363ac582010-02-23 01:42:58 +00003569defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003570 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003571defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003572 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003573
Bob Wilson5bafff32009-06-22 23:27:02 +00003574// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003575defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3576 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3577defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3578 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003579def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003580 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003581def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003582 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003583
Johnny Chen363ac582010-02-23 01:42:58 +00003584defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003585 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003586defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003587 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003588
Bob Wilson5bafff32009-06-22 23:27:02 +00003589// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003590def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3591 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3592def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3593 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003594// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003595def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3596 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3597def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3598 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003599// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003600defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003601 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003602
3603// Vector Bitwise Operations.
3604
Bob Wilsoncba270d2010-07-13 21:16:48 +00003605def vnotd : PatFrag<(ops node:$in),
3606 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3607def vnotq : PatFrag<(ops node:$in),
3608 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003609
3610
Bob Wilson5bafff32009-06-22 23:27:02 +00003611// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003612def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3613 v2i32, v2i32, and, 1>;
3614def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3615 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003616
3617// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003618def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3619 v2i32, v2i32, xor, 1>;
3620def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3621 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003622
3623// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003624def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3625 v2i32, v2i32, or, 1>;
3626def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3627 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003628
Owen Andersond9668172010-11-03 22:44:51 +00003629def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3630 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3631 IIC_VMOVImm,
3632 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3633 [(set DPR:$Vd,
3634 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3635 let Inst{9} = SIMM{9};
3636}
3637
Owen Anderson080c0922010-11-05 19:27:46 +00003638def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003639 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3640 IIC_VMOVImm,
3641 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3642 [(set DPR:$Vd,
3643 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003644 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003645}
3646
3647def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3648 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3649 IIC_VMOVImm,
3650 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3651 [(set QPR:$Vd,
3652 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3653 let Inst{9} = SIMM{9};
3654}
3655
Owen Anderson080c0922010-11-05 19:27:46 +00003656def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003657 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3658 IIC_VMOVImm,
3659 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3660 [(set QPR:$Vd,
3661 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003662 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003663}
3664
3665
Bob Wilson5bafff32009-06-22 23:27:02 +00003666// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003667def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3668 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3669 "vbic", "$Vd, $Vn, $Vm", "",
3670 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3671 (vnotd DPR:$Vm))))]>;
3672def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3673 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3674 "vbic", "$Vd, $Vn, $Vm", "",
3675 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3676 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677
Owen Anderson080c0922010-11-05 19:27:46 +00003678def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3679 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3680 IIC_VMOVImm,
3681 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3682 [(set DPR:$Vd,
3683 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3684 let Inst{9} = SIMM{9};
3685}
3686
3687def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3688 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3689 IIC_VMOVImm,
3690 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3691 [(set DPR:$Vd,
3692 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3693 let Inst{10-9} = SIMM{10-9};
3694}
3695
3696def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3697 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3698 IIC_VMOVImm,
3699 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3700 [(set QPR:$Vd,
3701 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3702 let Inst{9} = SIMM{9};
3703}
3704
3705def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3706 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3707 IIC_VMOVImm,
3708 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3709 [(set QPR:$Vd,
3710 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3711 let Inst{10-9} = SIMM{10-9};
3712}
3713
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003715def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3716 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3717 "vorn", "$Vd, $Vn, $Vm", "",
3718 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3719 (vnotd DPR:$Vm))))]>;
3720def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3721 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3722 "vorn", "$Vd, $Vn, $Vm", "",
3723 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3724 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003726// VMVN : Vector Bitwise NOT (Immediate)
3727
3728let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003729
Owen Andersonca6945e2010-12-01 00:28:25 +00003730def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003731 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003732 "vmvn", "i16", "$Vd, $SIMM", "",
3733 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003734 let Inst{9} = SIMM{9};
3735}
3736
Owen Andersonca6945e2010-12-01 00:28:25 +00003737def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003738 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003739 "vmvn", "i16", "$Vd, $SIMM", "",
3740 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003741 let Inst{9} = SIMM{9};
3742}
3743
Owen Andersonca6945e2010-12-01 00:28:25 +00003744def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003745 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003746 "vmvn", "i32", "$Vd, $SIMM", "",
3747 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003748 let Inst{11-8} = SIMM{11-8};
3749}
3750
Owen Andersonca6945e2010-12-01 00:28:25 +00003751def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003752 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003753 "vmvn", "i32", "$Vd, $SIMM", "",
3754 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003755 let Inst{11-8} = SIMM{11-8};
3756}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003757}
3758
Bob Wilson5bafff32009-06-22 23:27:02 +00003759// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003760def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003761 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3762 "vmvn", "$Vd, $Vm", "",
3763 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003764def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003765 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3766 "vmvn", "$Vd, $Vm", "",
3767 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003768def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3769def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003770
3771// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003772def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3773 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003774 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003775 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003776 [(set DPR:$Vd, (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
3777
3778def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3779 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3780 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3781
Owen Anderson4110b432010-10-25 20:13:13 +00003782def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3783 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003784 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003785 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003786 [(set QPR:$Vd, (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
3787
3788def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3789 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3790 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003793// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003794// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003795def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003796 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003797 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003798 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003799 [/* For disassembly only; pattern left blank */]>;
3800def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003801 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003802 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003803 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003804 [/* For disassembly only; pattern left blank */]>;
3805
Bob Wilson5bafff32009-06-22 23:27:02 +00003806// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003807// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003808// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003809def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003810 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003811 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003812 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003813 [/* For disassembly only; pattern left blank */]>;
3814def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003815 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003816 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003817 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003818 [/* For disassembly only; pattern left blank */]>;
3819
3820// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003821// for equivalent operations with different register constraints; it just
3822// inserts copies.
3823
3824// Vector Absolute Differences.
3825
3826// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003827defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003828 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003829 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003831 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003832 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003833def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003834 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003835def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003836 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
3838// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003839defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3840 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3841defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3842 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003843
3844// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003845defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3846 "vaba", "s", int_arm_neon_vabds, add>;
3847defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3848 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003849
3850// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003851defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3852 "vabal", "s", int_arm_neon_vabds, zext, add>;
3853defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3854 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003855
3856// Vector Maximum and Minimum.
3857
3858// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003859defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003860 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003861 "vmax", "s", int_arm_neon_vmaxs, 1>;
3862defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003863 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003864 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003865def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3866 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003867 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003868def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3869 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003870 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3871
3872// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003873defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3874 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3875 "vmin", "s", int_arm_neon_vmins, 1>;
3876defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3877 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3878 "vmin", "u", int_arm_neon_vminu, 1>;
3879def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3880 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003881 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003882def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3883 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003884 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003885
3886// Vector Pairwise Operations.
3887
3888// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003889def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3890 "vpadd", "i8",
3891 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3892def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3893 "vpadd", "i16",
3894 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3895def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3896 "vpadd", "i32",
3897 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003898def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003899 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003900 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003901
3902// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003903defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003904 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003905defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003906 int_arm_neon_vpaddlu>;
3907
3908// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003909defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003910 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003911defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003912 int_arm_neon_vpadalu>;
3913
3914// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003915def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003916 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003917def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003918 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003919def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003920 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003921def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003922 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003923def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003924 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003925def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003926 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003927def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003928 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003929
3930// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003931def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003932 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003933def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003934 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003935def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003936 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003937def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003938 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003939def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003940 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003941def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003942 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003943def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003944 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003945
3946// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3947
3948// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003949def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003950 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003951 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003952def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003953 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003954 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003955def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003956 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003957 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003958def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003959 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003960 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003961
3962// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003964 IIC_VRECSD, "vrecps", "f32",
3965 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003966def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003967 IIC_VRECSQ, "vrecps", "f32",
3968 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003969
3970// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003971def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003972 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003973 v2i32, v2i32, int_arm_neon_vrsqrte>;
3974def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003975 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003976 v4i32, v4i32, int_arm_neon_vrsqrte>;
3977def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003978 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003979 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003980def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003981 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003982 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003985def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003986 IIC_VRECSD, "vrsqrts", "f32",
3987 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003988def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003989 IIC_VRECSQ, "vrsqrts", "f32",
3990 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
3992// Vector Shifts.
3993
3994// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003995defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003996 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003997 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003998defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003999 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004000 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004001
Bob Wilson5bafff32009-06-22 23:27:02 +00004002// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004003defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4004
Bob Wilson5bafff32009-06-22 23:27:02 +00004005// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004006defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4007defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008
4009// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004010defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4011defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012
4013// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004014class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004015 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004016 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004017 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4018 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004019 let Inst{21-16} = op21_16;
4020}
Evan Chengf81bf152009-11-23 21:57:23 +00004021def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004022 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004023def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004024 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004025def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004026 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004027
4028// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004029defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004030 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004031
4032// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004033defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004035 "vrshl", "s", int_arm_neon_vrshifts>;
4036defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004037 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004038 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004039// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004040defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4041defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004042
4043// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004044defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004045 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004046
4047// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004048defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004049 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004050 "vqshl", "s", int_arm_neon_vqshifts>;
4051defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004052 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004053 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004054// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004055defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4056defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4057
Bob Wilson5bafff32009-06-22 23:27:02 +00004058// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004059defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004060
4061// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004062defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004063 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004064defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004065 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004066
4067// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004068defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004069 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070
4071// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004072defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004073 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004074 "vqrshl", "s", int_arm_neon_vqrshifts>;
4075defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004076 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004077 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004078
4079// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004080defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004081 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004082defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004083 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004084
4085// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004086defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004087 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004088
4089// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004090defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4091defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004092// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004093defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4094defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004095
4096// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004097defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4098
Bob Wilson5bafff32009-06-22 23:27:02 +00004099// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004100defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004101
4102// Vector Absolute and Saturating Absolute.
4103
4104// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004105defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004106 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004107 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004108def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004109 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004110 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004111def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004112 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004113 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004114
4115// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004116defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004117 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004118 int_arm_neon_vqabs>;
4119
4120// Vector Negate.
4121
Bob Wilsoncba270d2010-07-13 21:16:48 +00004122def vnegd : PatFrag<(ops node:$in),
4123 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4124def vnegq : PatFrag<(ops node:$in),
4125 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004126
Evan Chengf81bf152009-11-23 21:57:23 +00004127class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004128 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4129 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4130 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004131class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004132 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4133 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4134 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004135
Chris Lattner0a00ed92010-03-28 08:39:10 +00004136// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004137def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4138def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4139def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4140def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4141def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4142def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004143
4144// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004145def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004146 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4147 "vneg", "f32", "$Vd, $Vm", "",
4148 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004149def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004150 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4151 "vneg", "f32", "$Vd, $Vm", "",
4152 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004153
Bob Wilsoncba270d2010-07-13 21:16:48 +00004154def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4155def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4156def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4157def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4158def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4159def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160
4161// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004162defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004163 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004164 int_arm_neon_vqneg>;
4165
4166// Vector Bit Counting Operations.
4167
4168// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004169defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004170 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004171 int_arm_neon_vcls>;
4172// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004173defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004174 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004175 int_arm_neon_vclz>;
4176// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004177def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004178 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004179 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004180def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004181 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004182 v16i8, v16i8, int_arm_neon_vcnt>;
4183
Johnny Chend8836042010-02-24 20:06:07 +00004184// Vector Swap -- for disassembly only.
4185def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004186 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4187 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004188def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004189 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4190 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004191
Bob Wilson5bafff32009-06-22 23:27:02 +00004192// Vector Move Operations.
4193
4194// VMOV : Vector Move (Register)
4195
Evan Cheng020cc1b2010-05-13 00:16:46 +00004196let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004197def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004198 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4199 let Vn{4-0} = Vm{4-0};
4200}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004201def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004202 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4203 let Vn{4-0} = Vm{4-0};
4204}
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
Evan Cheng22c687b2010-05-14 02:13:41 +00004206// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004207// be expanded after register allocation is completed.
4208def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004209 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004210
4211def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004212 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004213} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004214
Bob Wilson5bafff32009-06-22 23:27:02 +00004215// VMOV : Vector Move (Immediate)
4216
Evan Cheng47006be2010-05-17 21:54:50 +00004217let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004218def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004219 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004220 "vmov", "i8", "$Vd, $SIMM", "",
4221 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4222def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004223 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004224 "vmov", "i8", "$Vd, $SIMM", "",
4225 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004226
Owen Andersonca6945e2010-12-01 00:28:25 +00004227def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004228 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004229 "vmov", "i16", "$Vd, $SIMM", "",
4230 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004231 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004232}
4233
Owen Andersonca6945e2010-12-01 00:28:25 +00004234def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004235 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004236 "vmov", "i16", "$Vd, $SIMM", "",
4237 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004238 let Inst{9} = SIMM{9};
4239}
Bob Wilson5bafff32009-06-22 23:27:02 +00004240
Owen Andersonca6945e2010-12-01 00:28:25 +00004241def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004242 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004243 "vmov", "i32", "$Vd, $SIMM", "",
4244 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004245 let Inst{11-8} = SIMM{11-8};
4246}
4247
Owen Andersonca6945e2010-12-01 00:28:25 +00004248def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004249 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004250 "vmov", "i32", "$Vd, $SIMM", "",
4251 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004252 let Inst{11-8} = SIMM{11-8};
4253}
Bob Wilson5bafff32009-06-22 23:27:02 +00004254
Owen Andersonca6945e2010-12-01 00:28:25 +00004255def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004256 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004257 "vmov", "i64", "$Vd, $SIMM", "",
4258 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4259def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004260 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004261 "vmov", "i64", "$Vd, $SIMM", "",
4262 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004263} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004264
4265// VMOV : Vector Get Lane (move scalar to ARM core register)
4266
Johnny Chen131c4a52009-11-23 17:48:17 +00004267def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004268 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4269 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4270 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4271 imm:$lane))]> {
4272 let Inst{21} = lane{2};
4273 let Inst{6-5} = lane{1-0};
4274}
Johnny Chen131c4a52009-11-23 17:48:17 +00004275def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004276 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4277 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4278 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4279 imm:$lane))]> {
4280 let Inst{21} = lane{1};
4281 let Inst{6} = lane{0};
4282}
Johnny Chen131c4a52009-11-23 17:48:17 +00004283def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004284 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4285 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4286 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4287 imm:$lane))]> {
4288 let Inst{21} = lane{2};
4289 let Inst{6-5} = lane{1-0};
4290}
Johnny Chen131c4a52009-11-23 17:48:17 +00004291def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004292 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4293 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4294 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4295 imm:$lane))]> {
4296 let Inst{21} = lane{1};
4297 let Inst{6} = lane{0};
4298}
Johnny Chen131c4a52009-11-23 17:48:17 +00004299def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004300 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4301 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4302 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4303 imm:$lane))]> {
4304 let Inst{21} = lane{0};
4305}
Bob Wilson5bafff32009-06-22 23:27:02 +00004306// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4307def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4308 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004309 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004310 (SubReg_i8_lane imm:$lane))>;
4311def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4312 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004313 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004314 (SubReg_i16_lane imm:$lane))>;
4315def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4316 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004317 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 (SubReg_i8_lane imm:$lane))>;
4319def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4320 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004321 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004322 (SubReg_i16_lane imm:$lane))>;
4323def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4324 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004325 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004326 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004327def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004328 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004329 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004330def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004331 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004332 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004334// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004336 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004337
4338
4339// VMOV : Vector Set Lane (move ARM core register to scalar)
4340
Owen Andersond2fbdb72010-10-27 21:28:09 +00004341let Constraints = "$src1 = $V" in {
4342def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4343 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4344 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4345 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4346 GPR:$R, imm:$lane))]> {
4347 let Inst{21} = lane{2};
4348 let Inst{6-5} = lane{1-0};
4349}
4350def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4351 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4352 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4353 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4354 GPR:$R, imm:$lane))]> {
4355 let Inst{21} = lane{1};
4356 let Inst{6} = lane{0};
4357}
4358def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4359 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4360 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4361 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4362 GPR:$R, imm:$lane))]> {
4363 let Inst{21} = lane{0};
4364}
Bob Wilson5bafff32009-06-22 23:27:02 +00004365}
4366def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004367 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004368 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004369 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004370 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004371 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004372def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004373 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004374 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004375 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004376 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004377 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004378def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004379 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004380 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004381 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004382 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004383 (DSubReg_i32_reg imm:$lane)))>;
4384
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004385def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004386 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4387 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004388def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004389 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4390 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004391
4392//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004393// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004394def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004395 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004396
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004397def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004398 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004399def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004400 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004401def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004402 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004403
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004404def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4405 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4406def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4407 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4408def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4409 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4410
4411def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4412 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4413 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004414 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004415def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4416 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4417 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004418 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004419def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4420 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4421 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004422 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004423
Bob Wilson5bafff32009-06-22 23:27:02 +00004424// VDUP : Vector Duplicate (from ARM core register to all elements)
4425
Evan Chengf81bf152009-11-23 21:57:23 +00004426class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004427 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4428 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4429 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004430class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004431 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4432 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4433 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004434
Evan Chengf81bf152009-11-23 21:57:23 +00004435def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4436def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4437def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4438def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4439def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4440def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004441
Jim Grosbach958108a2011-03-11 20:44:08 +00004442def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4443def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004444
4445// VDUP : Vector Duplicate Lane (from scalar to all elements)
4446
Johnny Chene4614f72010-03-25 17:01:27 +00004447class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4448 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004449 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4450 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4451 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004452
Johnny Chene4614f72010-03-25 17:01:27 +00004453class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004454 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004455 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4456 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4457 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004458 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004459
Bob Wilson507df402009-10-21 02:15:46 +00004460// Inst{19-16} is partially specified depending on the element size.
4461
Owen Andersonf587a932010-10-27 19:25:54 +00004462def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4463 let Inst{19-17} = lane{2-0};
4464}
4465def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4466 let Inst{19-18} = lane{1-0};
4467}
4468def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4469 let Inst{19} = lane{0};
4470}
Owen Andersonf587a932010-10-27 19:25:54 +00004471def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4472 let Inst{19-17} = lane{2-0};
4473}
4474def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4475 let Inst{19-18} = lane{1-0};
4476}
4477def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4478 let Inst{19} = lane{0};
4479}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004480
4481def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4482 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4483
4484def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4485 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
Bob Wilson0ce37102009-08-14 05:08:32 +00004487def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4488 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4489 (DSubReg_i8_reg imm:$lane))),
4490 (SubReg_i8_lane imm:$lane)))>;
4491def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4492 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4493 (DSubReg_i16_reg imm:$lane))),
4494 (SubReg_i16_lane imm:$lane)))>;
4495def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4496 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4497 (DSubReg_i32_reg imm:$lane))),
4498 (SubReg_i32_lane imm:$lane)))>;
4499def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004500 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004501 (DSubReg_i32_reg imm:$lane))),
4502 (SubReg_i32_lane imm:$lane)))>;
4503
Jim Grosbach65dc3032010-10-06 21:16:16 +00004504def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004505 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004506def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004507 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004508
Bob Wilson5bafff32009-06-22 23:27:02 +00004509// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004510defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004511 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004512// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004513defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4514 "vqmovn", "s", int_arm_neon_vqmovns>;
4515defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4516 "vqmovn", "u", int_arm_neon_vqmovnu>;
4517defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4518 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004519// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004520defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4521defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522
4523// Vector Conversions.
4524
Johnny Chen9e088762010-03-17 17:52:21 +00004525// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004526def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4527 v2i32, v2f32, fp_to_sint>;
4528def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4529 v2i32, v2f32, fp_to_uint>;
4530def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4531 v2f32, v2i32, sint_to_fp>;
4532def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4533 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004534
Johnny Chen6c8648b2010-03-17 23:26:50 +00004535def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4536 v4i32, v4f32, fp_to_sint>;
4537def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4538 v4i32, v4f32, fp_to_uint>;
4539def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4540 v4f32, v4i32, sint_to_fp>;
4541def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4542 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
4544// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004545def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004546 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004547def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004548 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004549def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004550 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004551def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004552 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4553
Evan Chengf81bf152009-11-23 21:57:23 +00004554def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004555 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004556def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004558def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004559 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004560def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004561 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4562
Bob Wilson04063562010-12-15 22:14:12 +00004563// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4564def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4565 IIC_VUNAQ, "vcvt", "f16.f32",
4566 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4567 Requires<[HasNEON, HasFP16]>;
4568def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4569 IIC_VUNAQ, "vcvt", "f32.f16",
4570 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4571 Requires<[HasNEON, HasFP16]>;
4572
Bob Wilsond8e17572009-08-12 22:31:50 +00004573// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004574
4575// VREV64 : Vector Reverse elements within 64-bit doublewords
4576
Evan Chengf81bf152009-11-23 21:57:23 +00004577class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004578 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4579 (ins DPR:$Vm), IIC_VMOVD,
4580 OpcodeStr, Dt, "$Vd, $Vm", "",
4581 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004582class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004583 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4584 (ins QPR:$Vm), IIC_VMOVQ,
4585 OpcodeStr, Dt, "$Vd, $Vm", "",
4586 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004587
Evan Chengf81bf152009-11-23 21:57:23 +00004588def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4589def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4590def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004591def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004592
Evan Chengf81bf152009-11-23 21:57:23 +00004593def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4594def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4595def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004596def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004597
4598// VREV32 : Vector Reverse elements within 32-bit words
4599
Evan Chengf81bf152009-11-23 21:57:23 +00004600class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004601 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4602 (ins DPR:$Vm), IIC_VMOVD,
4603 OpcodeStr, Dt, "$Vd, $Vm", "",
4604 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004605class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004606 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4607 (ins QPR:$Vm), IIC_VMOVQ,
4608 OpcodeStr, Dt, "$Vd, $Vm", "",
4609 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004610
Evan Chengf81bf152009-11-23 21:57:23 +00004611def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4612def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004613
Evan Chengf81bf152009-11-23 21:57:23 +00004614def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4615def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004616
4617// VREV16 : Vector Reverse elements within 16-bit halfwords
4618
Evan Chengf81bf152009-11-23 21:57:23 +00004619class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004620 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4621 (ins DPR:$Vm), IIC_VMOVD,
4622 OpcodeStr, Dt, "$Vd, $Vm", "",
4623 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004624class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004625 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4626 (ins QPR:$Vm), IIC_VMOVQ,
4627 OpcodeStr, Dt, "$Vd, $Vm", "",
4628 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004629
Evan Chengf81bf152009-11-23 21:57:23 +00004630def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4631def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004632
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004633// Other Vector Shuffles.
4634
Bob Wilson5e8b8332011-01-07 04:59:04 +00004635// Aligned extractions: really just dropping registers
4636
4637class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4638 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4639 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4640
4641def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4642
4643def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4644
4645def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4646
4647def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4648
4649def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4650
4651
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004652// VEXT : Vector Extract
4653
Evan Chengf81bf152009-11-23 21:57:23 +00004654class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004655 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4656 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4657 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4658 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4659 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004660 bits<4> index;
4661 let Inst{11-8} = index{3-0};
4662}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004663
Evan Chengf81bf152009-11-23 21:57:23 +00004664class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004665 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4666 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4667 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4668 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4669 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004670 bits<4> index;
4671 let Inst{11-8} = index{3-0};
4672}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004673
Owen Anderson7a258252010-11-03 18:16:27 +00004674def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4675 let Inst{11-8} = index{3-0};
4676}
4677def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4678 let Inst{11-9} = index{2-0};
4679 let Inst{8} = 0b0;
4680}
4681def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4682 let Inst{11-10} = index{1-0};
4683 let Inst{9-8} = 0b00;
4684}
4685def VEXTdf : VEXTd<"vext", "32", v2f32> {
4686 let Inst{11} = index{0};
4687 let Inst{10-8} = 0b000;
4688}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004689
Owen Anderson7a258252010-11-03 18:16:27 +00004690def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4691 let Inst{11-8} = index{3-0};
4692}
4693def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4694 let Inst{11-9} = index{2-0};
4695 let Inst{8} = 0b0;
4696}
4697def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4698 let Inst{11-10} = index{1-0};
4699 let Inst{9-8} = 0b00;
4700}
4701def VEXTqf : VEXTq<"vext", "32", v4f32> {
Mon P Wange32cdef2011-04-07 19:56:12 +00004702 let Inst{11-10} = index{1-0};
4703 let Inst{9-8} = 0b00;
Owen Anderson7a258252010-11-03 18:16:27 +00004704}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004705
Bob Wilson64efd902009-08-08 05:53:00 +00004706// VTRN : Vector Transpose
4707
Evan Chengf81bf152009-11-23 21:57:23 +00004708def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4709def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4710def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004711
Evan Chengf81bf152009-11-23 21:57:23 +00004712def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4713def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4714def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004715
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004716// VUZP : Vector Unzip (Deinterleave)
4717
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4719def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4720def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004721
Evan Chengf81bf152009-11-23 21:57:23 +00004722def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4723def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4724def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004725
4726// VZIP : Vector Zip (Interleave)
4727
Evan Chengf81bf152009-11-23 21:57:23 +00004728def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4729def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4730def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004731
Evan Chengf81bf152009-11-23 21:57:23 +00004732def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4733def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4734def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004735
Bob Wilson114a2662009-08-12 20:51:55 +00004736// Vector Table Lookup and Table Extension.
4737
4738// VTBL : Vector Table Lookup
4739def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004740 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4741 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4742 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4743 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004744let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004745def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004746 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4747 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4748 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004749def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004750 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4751 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4752 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004753def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004754 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4755 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004756 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004757 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004758} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004759
Bob Wilsonbd916c52010-09-13 23:55:10 +00004760def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004761 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004762def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004763 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004764def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004765 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004766
Bob Wilson114a2662009-08-12 20:51:55 +00004767// VTBX : Vector Table Extension
4768def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004769 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4770 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4771 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4772 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4773 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004774let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004775def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004776 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4777 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4778 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004779def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004780 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4781 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004782 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004783 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4784 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004785def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004786 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4787 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4788 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4789 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004790} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004791
Bob Wilsonbd916c52010-09-13 23:55:10 +00004792def VTBX2Pseudo
4793 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004794 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004795def VTBX3Pseudo
4796 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004797 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004798def VTBX4Pseudo
4799 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004800 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004801
Bob Wilson5bafff32009-06-22 23:27:02 +00004802//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004803// NEON instructions for single-precision FP math
4804//===----------------------------------------------------------------------===//
4805
Bob Wilson0e6d5402010-12-13 23:02:31 +00004806class N2VSPat<SDNode OpNode, NeonI Inst>
4807 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004808 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004809 (v2f32 (COPY_TO_REGCLASS (Inst
4810 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004811 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4812 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004813
4814class N3VSPat<SDNode OpNode, NeonI Inst>
4815 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004816 (EXTRACT_SUBREG
4817 (v2f32 (COPY_TO_REGCLASS (Inst
4818 (INSERT_SUBREG
4819 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4820 SPR:$a, ssub_0),
4821 (INSERT_SUBREG
4822 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4823 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004824
4825class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4826 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004827 (EXTRACT_SUBREG
4828 (v2f32 (COPY_TO_REGCLASS (Inst
4829 (INSERT_SUBREG
4830 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4831 SPR:$acc, ssub_0),
4832 (INSERT_SUBREG
4833 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4834 SPR:$a, ssub_0),
4835 (INSERT_SUBREG
4836 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4837 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004838
Bob Wilson4711d5c2010-12-13 23:02:37 +00004839def : N3VSPat<fadd, VADDfd>;
4840def : N3VSPat<fsub, VSUBfd>;
4841def : N3VSPat<fmul, VMULfd>;
4842def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004843 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004844def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004845 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004846def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004847def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004848def : N3VSPat<NEONfmax, VMAXfd>;
4849def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004850def : N2VSPat<arm_ftosi, VCVTf2sd>;
4851def : N2VSPat<arm_ftoui, VCVTf2ud>;
4852def : N2VSPat<arm_sitof, VCVTs2fd>;
4853def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004854
Evan Cheng1d2426c2009-08-07 19:30:41 +00004855//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004856// Non-Instruction Patterns
4857//===----------------------------------------------------------------------===//
4858
4859// bit_convert
4860def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4861def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4862def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4863def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4864def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4865def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4866def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4867def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4868def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4869def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4870def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4871def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4872def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4873def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4874def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4875def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4876def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4877def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4878def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4879def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4880def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4881def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4882def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4883def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4884def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4885def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4886def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4887def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4888def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4889def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4890
4891def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4892def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4893def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4894def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4895def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4896def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4897def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4898def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4899def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4900def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4901def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4902def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4903def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4904def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4905def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4906def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4907def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4908def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4909def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4910def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4911def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4912def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4913def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4914def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4915def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4916def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4917def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4918def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4919def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4920def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;