blob: 5a52ac2b763424b49b779874c2b5e7912a4049ae [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000805
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000812 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000814 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000816 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000819
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
822 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
823 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
824 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834 if (Subtarget->hasSSE41()) {
835 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837
838 // i8 and i16 vectors are custom , because the source register and source
839 // source memory operand types are not the same width. f32 vectors are
840 // custom since the immediate controlling the insert encodes additional
841 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851
852 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855 }
856 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857
Nate Begeman30a0de92008-07-17 16:51:19 +0000858 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
David Greene9b9838d2009-06-29 16:47:10 +0000862 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
871 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
872 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
874 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
875 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
877 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
878 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
880 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
886 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
887 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
888 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
889 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
890 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
891 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
892 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
893 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
895 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
896 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
898 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
902 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
903 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000904
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
906 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
907 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
912 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000917
918#if 0
919 // Not sure we want to do this since there are no 256-bit integer
920 // operations in AVX
921
922 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
923 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
925 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000926
927 // Do not attempt to custom lower non-power-of-2 vectors
928 if (!isPowerOf2_32(VT.getVectorNumElements()))
929 continue;
930
931 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
932 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
933 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
934 }
935
936 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000939 }
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941
942#if 0
943 // Not sure we want to do this since there are no 256-bit integer
944 // operations in AVX
945
946 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
947 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
949 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000950
951 if (!VT.is256BitVector()) {
952 continue;
953 }
954 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 }
965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000967#endif
968 }
969
Evan Cheng6be2c582006-04-05 23:38:46 +0000970 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000972
Bill Wendling74c37652008-12-09 22:08:41 +0000973 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::SADDO, MVT::i32, Custom);
975 setOperationAction(ISD::SADDO, MVT::i64, Custom);
976 setOperationAction(ISD::UADDO, MVT::i32, Custom);
977 setOperationAction(ISD::UADDO, MVT::i64, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
979 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
981 setOperationAction(ISD::USUBO, MVT::i64, Custom);
982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
983 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000984
Evan Chengd54f2d52009-03-31 19:38:51 +0000985 if (!Subtarget->is64Bit()) {
986 // These libcalls are not available in 32-bit.
987 setLibcallName(RTLIB::SHL_I128, 0);
988 setLibcallName(RTLIB::SRL_I128, 0);
989 setLibcallName(RTLIB::SRA_I128, 0);
990 }
991
Evan Cheng206ee9d2006-07-07 08:33:52 +0000992 // We have target-specific dag combine patterns for the following nodes:
993 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000994 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000995 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000996 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000997 setTargetDAGCombine(ISD::SHL);
998 setTargetDAGCombine(ISD::SRA);
999 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001000 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001001 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001002 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001003 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001004 if (Subtarget->is64Bit())
1005 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001006
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001007 computeRegisterProperties();
1008
Evan Cheng87ed7162006-02-14 08:25:08 +00001009 // FIXME: These should be based on subtarget info. Plus, the values should
1010 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001011 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001012 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001013 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001014 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001015 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001016}
1017
Scott Michel5b8f82e2008-03-10 15:42:14 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1020 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021}
1022
1023
Evan Cheng29286502008-01-23 23:17:41 +00001024/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1025/// the desired ByVal argument alignment.
1026static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1027 if (MaxAlign == 16)
1028 return;
1029 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1030 if (VTy->getBitWidth() == 128)
1031 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001032 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1033 unsigned EltAlign = 0;
1034 getMaxByValAlign(ATy->getElementType(), EltAlign);
1035 if (EltAlign > MaxAlign)
1036 MaxAlign = EltAlign;
1037 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1038 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1039 unsigned EltAlign = 0;
1040 getMaxByValAlign(STy->getElementType(i), EltAlign);
1041 if (EltAlign > MaxAlign)
1042 MaxAlign = EltAlign;
1043 if (MaxAlign == 16)
1044 break;
1045 }
1046 }
1047 return;
1048}
1049
1050/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1051/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001052/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1053/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001054unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001055 if (Subtarget->is64Bit()) {
1056 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001057 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (TyAlign > 8)
1059 return TyAlign;
1060 return 8;
1061 }
1062
Evan Cheng29286502008-01-23 23:17:41 +00001063 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001064 if (Subtarget->hasSSE1())
1065 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001066 return Align;
1067}
Chris Lattner2b02a442007-02-25 08:29:00 +00001068
Evan Chengf0df0312008-05-15 08:39:06 +00001069/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng42642d02010-04-01 20:10:42 +00001070/// and store operations as a result of memset, memcpy, and memmove lowering.
1071/// If DstAlign is zero that means it's safe to destination alignment can
1072/// satisfy any constraint. Similarly if SrcAlign is zero it means there
1073/// isn't a need to check it against alignment requirement, probably because
1074/// the source does not need to be loaded. It returns EVT::Other if
1075/// SelectionDAG should be responsible for determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001076EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001077X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1078 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng94107ba2010-04-01 18:19:11 +00001079 bool SafeToUseFP,
Devang Patel578efa92009-06-05 21:57:13 +00001080 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1082 // linux. This is because the stack realignment code can't handle certain
1083 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001084 const Function *F = DAG.getMachineFunction().getFunction();
Evan Cheng255f20f2010-04-01 06:04:33 +00001085 if (!F->hasFnAttr(Attribute::NoImplicitFloat)) {
1086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001088 ((DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001093 if (SafeToUseFP && Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001095 } else if (SafeToUseFP &&
1096 Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001097 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001098 Subtarget->getStackAlignment() >= 8 &&
1099 Subtarget->hasSSE2())
1100 return MVT::f64;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001101 }
Evan Chengf0df0312008-05-15 08:39:06 +00001102 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 return MVT::i64;
1104 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001105}
1106
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001107/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1108/// current function. The returned value is a member of the
1109/// MachineJumpTableInfo::JTEntryKind enum.
1110unsigned X86TargetLowering::getJumpTableEncoding() const {
1111 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1112 // symbol.
1113 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1114 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001116
1117 // Otherwise, use the normal jump table encoding heuristics.
1118 return TargetLowering::getJumpTableEncoding();
1119}
1120
Chris Lattner589c6f62010-01-26 06:28:43 +00001121/// getPICBaseSymbol - Return the X86-32 PIC base.
1122MCSymbol *
1123X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1124 MCContext &Ctx) const {
1125 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001126 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1127 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001128}
1129
1130
Chris Lattnerc64daab2010-01-26 05:02:42 +00001131const MCExpr *
1132X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1133 const MachineBasicBlock *MBB,
1134 unsigned uid,MCContext &Ctx) const{
1135 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1136 Subtarget->isPICStyleGOT());
1137 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1138 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001139 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1140 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001141}
1142
Evan Chengcc415862007-11-09 01:32:10 +00001143/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1144/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001145SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001146 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001147 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001148 // This doesn't have DebugLoc associated with it, but is not really the
1149 // same as a Register.
1150 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1151 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001152 return Table;
1153}
1154
Chris Lattner589c6f62010-01-26 06:28:43 +00001155/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1156/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1157/// MCExpr.
1158const MCExpr *X86TargetLowering::
1159getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1160 MCContext &Ctx) const {
1161 // X86-64 uses RIP relative addressing based on the jump table label.
1162 if (Subtarget->isPICStyleRIPRel())
1163 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1164
1165 // Otherwise, the reference is relative to the PIC base.
1166 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1167}
1168
Bill Wendlingb4202b82009-07-01 18:50:55 +00001169/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001170unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001171 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001172}
1173
Chris Lattner2b02a442007-02-25 08:29:00 +00001174//===----------------------------------------------------------------------===//
1175// Return Value Calling Convention Implementation
1176//===----------------------------------------------------------------------===//
1177
Chris Lattner59ed56b2007-02-28 04:55:35 +00001178#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001179
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001180bool
1181X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1182 const SmallVectorImpl<EVT> &OutTys,
1183 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1184 SelectionDAG &DAG) {
1185 SmallVector<CCValAssign, 16> RVLocs;
1186 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1187 RVLocs, *DAG.getContext());
1188 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1189}
1190
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191SDValue
1192X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001193 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 const SmallVectorImpl<ISD::OutputArg> &Outs,
1195 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner9774c912007-02-27 05:28:59 +00001197 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1199 RVLocs, *DAG.getContext());
1200 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Chengdcea1632010-02-04 02:40:39 +00001202 // Add the regs to the liveout set for the function.
1203 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1204 for (unsigned i = 0; i != RVLocs.size(); ++i)
1205 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1206 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001209
Dan Gohman475871a2008-07-27 21:46:04 +00001210 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001211 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1212 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001213 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001215 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001216 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1217 CCValAssign &VA = RVLocs[i];
1218 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Chris Lattner447ff682008-03-11 03:23:40 +00001221 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1222 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001223 if (VA.getLocReg() == X86::ST0 ||
1224 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001225 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1226 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001229 RetOps.push_back(ValToCopy);
1230 // Don't emit a copytoreg.
1231 continue;
1232 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001233
Evan Cheng242b38b2009-02-23 09:03:22 +00001234 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1235 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001236 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001237 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001243 }
1244
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001246 Flag = Chain.getValue(1);
1247 }
Dan Gohman61a92132008-04-21 23:59:07 +00001248
1249 // The x86-64 ABI for returning structs by value requires that we copy
1250 // the sret argument into %rax for the return. We saved the argument into
1251 // a virtual register in the entry block, so now we copy the value out
1252 // and into %rax.
1253 if (Subtarget->is64Bit() &&
1254 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1255 MachineFunction &MF = DAG.getMachineFunction();
1256 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1257 unsigned Reg = FuncInfo->getSRetReturnReg();
1258 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001259 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001260 FuncInfo->setSRetReturnReg(Reg);
1261 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001263
Dale Johannesendd64c412009-02-04 00:33:20 +00001264 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001265 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001266
1267 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001268 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps[0] = Chain; // Update chain.
1272
1273 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001274 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001275 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001276
1277 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001279}
1280
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281/// LowerCallResult - Lower the result values of a call into the
1282/// appropriate copies out of appropriate physical registers.
1283///
1284SDValue
1285X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001286 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 const SmallVectorImpl<ISD::InputArg> &Ins,
1288 DebugLoc dl, SelectionDAG &DAG,
1289 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001290
Chris Lattnere32bbf62007-02-28 07:09:55 +00001291 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001293 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001295 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001297
Chris Lattner3085e152007-02-25 08:59:22 +00001298 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001299 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001300 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Torok Edwin3f142c32009-02-01 18:15:56 +00001303 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001306 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001307 }
1308
Chris Lattner8e6da152008-03-10 21:08:41 +00001309 // If this is a call to a function that returns an fp value on the floating
1310 // point stack, but where we prefer to use the value in xmm registers, copy
1311 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001312 if ((VA.getLocReg() == X86::ST0 ||
1313 VA.getLocReg() == X86::ST1) &&
1314 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Evan Cheng79fb3b42009-02-20 20:43:02 +00001318 SDValue Val;
1319 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1321 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1322 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001324 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1326 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001327 } else {
1328 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001330 Val = Chain.getValue(0);
1331 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001332 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1333 } else {
1334 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1335 CopyVT, InFlag).getValue(1);
1336 Val = Chain.getValue(0);
1337 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001339
Dan Gohman37eed792009-02-04 17:28:58 +00001340 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001341 // Round the F80 the right size, which also moves to the appropriate xmm
1342 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001343 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001344 // This truncation won't change the value.
1345 DAG.getIntPtrConstant(1));
1346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001349 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001352}
1353
1354
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001356// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001357//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001358// StdCall calling convention seems to be standard for many Windows' API
1359// routines and around. It differs from C calling convention just a little:
1360// callee should clean up the stack, not caller. Symbols should be also
1361// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001362// For info on fast calling convention see Fast Calling Convention (tail call)
1363// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001366/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1368 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001370
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001372}
1373
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001374/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001375/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376static bool
1377ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1378 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001379 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001380
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382}
1383
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001384/// IsCalleePop - Determines whether the callee is required to pop its
1385/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001386bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 if (IsVarArg)
1388 return false;
1389
Dan Gohman095cc292008-09-13 01:54:27 +00001390 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 default:
1392 return false;
1393 case CallingConv::X86_StdCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::X86_FastCall:
1396 return !Subtarget->is64Bit();
1397 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001398 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001399 case CallingConv::GHC:
1400 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 }
1402}
1403
Dan Gohman095cc292008-09-13 01:54:27 +00001404/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1405/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001406CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001407 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001408 if (CC == CallingConv::GHC)
1409 return CC_X86_64_GHC;
1410 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001411 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001412 else
1413 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001414 }
1415
Gordon Henriksen86737662008-01-05 16:56:59 +00001416 if (CC == CallingConv::X86_FastCall)
1417 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001418 else if (CC == CallingConv::Fast)
1419 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001420 else if (CC == CallingConv::GHC)
1421 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 else
1423 return CC_X86_32_C;
1424}
1425
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001426/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1427/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001428/// the specific parameter attribute. The copy will be passed as a byval
1429/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001430static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001431CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1433 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001435 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wange33c8482010-04-02 18:04:15 +00001436 /*isVolatile*/false, /*AlwaysInline=*/true,
1437 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001438}
1439
Chris Lattner29689432010-03-11 00:22:57 +00001440/// IsTailCallConvention - Return true if the calling convention is one that
1441/// supports tail call optimization.
1442static bool IsTailCallConvention(CallingConv::ID CC) {
1443 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1444}
1445
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1447/// a tailcall target by changing its ABI.
1448static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001449 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001450}
1451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452SDValue
1453X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001454 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 const SmallVectorImpl<ISD::InputArg> &Ins,
1456 DebugLoc dl, SelectionDAG &DAG,
1457 const CCValAssign &VA,
1458 MachineFrameInfo *MFI,
1459 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001460 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001462 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001463 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001464 EVT ValVT;
1465
1466 // If value is passed by pointer we have address passed instead of the value
1467 // itself.
1468 if (VA.getLocInfo() == CCValAssign::Indirect)
1469 ValVT = VA.getLocVT();
1470 else
1471 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001472
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001473 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001474 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001475 // In case of tail call optimization mark all arguments mutable. Since they
1476 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001477 if (Flags.isByVal()) {
1478 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1479 VA.getLocMemOffset(), isImmutable, false);
1480 return DAG.getFrameIndex(FI, getPointerTy());
1481 } else {
1482 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1483 VA.getLocMemOffset(), isImmutable, false);
1484 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1485 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001486 PseudoSourceValue::getFixedStack(FI), 0,
1487 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001488 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001489}
1490
Dan Gohman475871a2008-07-27 21:46:04 +00001491SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001493 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494 bool isVarArg,
1495 const SmallVectorImpl<ISD::InputArg> &Ins,
1496 DebugLoc dl,
1497 SelectionDAG &DAG,
1498 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001499 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 const Function* Fn = MF.getFunction();
1503 if (Fn->hasExternalLinkage() &&
1504 Subtarget->isTargetCygMing() &&
1505 Fn->getName() == "main")
1506 FuncInfo->setForceFramePointer(true);
1507
Evan Cheng1bc78042006-04-26 01:20:17 +00001508 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001510 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511
Chris Lattner29689432010-03-11 00:22:57 +00001512 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1513 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001514
Chris Lattner638402b2007-02-28 07:00:42 +00001515 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001516 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1518 ArgLocs, *DAG.getContext());
1519 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001522 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1524 CCValAssign &VA = ArgLocs[i];
1525 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1526 // places.
1527 assert(VA.getValNo() != LastVal &&
1528 "Don't support value assigned to multiple locs yet");
1529 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001532 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001533 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001535 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001543 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001544 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1545 RC = X86::VR64RegisterClass;
1546 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001547 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001548
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001549 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1553 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1554 // right size.
1555 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001556 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 DAG.getValueType(VA.getValVT()));
1558 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001559 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001562 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001564 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 // Handle MMX values passed in XMM regs.
1566 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1568 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001569 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1570 } else
1571 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001572 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 } else {
1574 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001576 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
1578 // If value is passed via pointer - do a load.
1579 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001580 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1581 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001582
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001584 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585
Dan Gohman61a92132008-04-21 23:59:07 +00001586 // The x86-64 ABI for returning structs by value requires that we copy
1587 // the sret argument into %rax for the return. Save the argument into
1588 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001589 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001590 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1591 unsigned Reg = FuncInfo->getSRetReturnReg();
1592 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001594 FuncInfo->setSRetReturnReg(Reg);
1595 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001598 }
1599
Chris Lattnerf39f7712007-02-28 05:46:49 +00001600 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001601 // Align stack specially for tail calls.
1602 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001603 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001604
Evan Cheng1bc78042006-04-26 01:20:17 +00001605 // If the function takes variable number of arguments, make a frame index for
1606 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001607 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001609 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 }
1611 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1613
1614 // FIXME: We should really autogenerate these arrays
1615 static const unsigned GPR64ArgRegsWin64[] = {
1616 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001618 static const unsigned XMMArgRegsWin64[] = {
1619 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1620 };
1621 static const unsigned GPR64ArgRegs64Bit[] = {
1622 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1623 };
1624 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1626 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1627 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1629
1630 if (IsWin64) {
1631 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1632 GPR64ArgRegs = GPR64ArgRegsWin64;
1633 XMMArgRegs = XMMArgRegsWin64;
1634 } else {
1635 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1636 GPR64ArgRegs = GPR64ArgRegs64Bit;
1637 XMMArgRegs = XMMArgRegs64Bit;
1638 }
1639 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1640 TotalNumIntRegs);
1641 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1642 TotalNumXMMRegs);
1643
Devang Patel578efa92009-06-05 21:57:13 +00001644 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001648 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001649 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001650 // Kernel mode asks for SSE to be disabled, so don't push them
1651 // on the stack.
1652 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001653
Gordon Henriksen86737662008-01-05 16:56:59 +00001654 // For X86-64, if there are vararg parameters that are passed via
1655 // registers, then we must store them to their spots on the stack so they
1656 // may be loaded by deferencing the result of va_next.
1657 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001658 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1659 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001660 TotalNumXMMRegs * 16, 16,
1661 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SmallVector<SDValue, 8> MemOps;
1665 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001666 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001667 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001668 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1669 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001670 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1671 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001673 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001674 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001675 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001676 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001678 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1682 // Now store the XMM (fp + vector) parameter registers.
1683 SmallVector<SDValue, 11> SaveXMMOps;
1684 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001685
Dan Gohmanface41a2009-08-16 21:24:25 +00001686 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1687 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1688 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohmanface41a2009-08-16 21:24:25 +00001690 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1691 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001692
Dan Gohmanface41a2009-08-16 21:24:25 +00001693 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1694 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1695 X86::VR128RegisterClass);
1696 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1697 SaveXMMOps.push_back(Val);
1698 }
1699 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1700 MVT::Other,
1701 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001703
1704 if (!MemOps.empty())
1705 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1706 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001708 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001714 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001715 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001716 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001717 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001718 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001719
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 if (!Is64Bit) {
1721 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1724 }
Evan Cheng25caf632006-05-23 21:06:34 +00001725
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001726 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001729}
1730
Dan Gohman475871a2008-07-27 21:46:04 +00001731SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1733 SDValue StackPtr, SDValue Arg,
1734 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001735 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001737 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001738 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001740 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001741 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001743 }
Dale Johannesenace16102009-02-03 19:33:06 +00001744 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001745 PseudoSourceValue::getStack(), LocMemOffset,
1746 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001747}
1748
Bill Wendling64e87322009-01-16 19:25:27 +00001749/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001751SDValue
1752X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001753 SDValue &OutRetAddr, SDValue Chain,
1754 bool IsTailCall, bool Is64Bit,
1755 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001757 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001759
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001760 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001761 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001762 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763}
1764
1765/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1766/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001767static SDValue
1768EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001770 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 // Store the return address to the appropriate stack slot.
1772 if (!FPDiff) return Chain;
1773 // Calculate the new stack slot for the return address.
1774 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001776 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001780 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1781 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 return Chain;
1783}
1784
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001786X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001787 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001788 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 const SmallVectorImpl<ISD::OutputArg> &Outs,
1790 const SmallVectorImpl<ISD::InputArg> &Ins,
1791 DebugLoc dl, SelectionDAG &DAG,
1792 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 MachineFunction &MF = DAG.getMachineFunction();
1794 bool Is64Bit = Subtarget->is64Bit();
1795 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001796 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797
Evan Cheng5f941932010-02-05 02:21:12 +00001798 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001799 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001800 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1801 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001802 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001803
1804 // Sibcalls are automatically detected tailcalls which do not require
1805 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001806 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001807 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001808
1809 if (isTailCall)
1810 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001811 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001812
Chris Lattner29689432010-03-11 00:22:57 +00001813 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1814 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815
Chris Lattner638402b2007-02-28 07:00:42 +00001816 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001817 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1819 ArgLocs, *DAG.getContext());
1820 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattner423c5f42007-02-28 05:31:48 +00001822 // Get a count of how many bytes are to be pushed on the stack.
1823 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001824 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001825 // This is a sibcall. The memory operands are available in caller's
1826 // own caller's stack.
1827 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001828 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001829 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001832 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001834 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1836 FPDiff = NumBytesCallerPushed - NumBytes;
1837
1838 // Set the delta of movement of the returnaddr stackslot.
1839 // But only set if delta is greater than previous delta.
1840 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1841 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1842 }
1843
Evan Chengf22f9b32010-02-06 03:28:46 +00001844 if (!IsSibcall)
1845 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001846
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001848 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001849 if (isTailCall && FPDiff)
1850 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1851 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001852
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1854 SmallVector<SDValue, 8> MemOpChains;
1855 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001856
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 // Walk the register/memloc assignments, inserting copies/loads. In the case
1858 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1860 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001861 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 SDValue Arg = Outs[i].Val;
1863 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001864 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattner423c5f42007-02-28 05:31:48 +00001866 // Promote the value if needed.
1867 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001868 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001869 case CCValAssign::Full: break;
1870 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001872 break;
1873 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 break;
1876 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001877 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1878 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1880 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1881 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 } else
1883 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1884 break;
1885 case CCValAssign::BCvt:
1886 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888 case CCValAssign::Indirect: {
1889 // Store the argument.
1890 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001891 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001892 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001893 PseudoSourceValue::getFixedStack(FI), 0,
1894 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895 Arg = SpillSlot;
1896 break;
1897 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Chris Lattner423c5f42007-02-28 05:31:48 +00001900 if (VA.isRegLoc()) {
1901 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001902 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001903 assert(VA.isMemLoc());
1904 if (StackPtr.getNode() == 0)
1905 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1906 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1907 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001908 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001910
Evan Cheng32fe1032006-05-25 00:59:30 +00001911 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001913 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001914
Evan Cheng347d5f72006-04-28 21:29:37 +00001915 // Build a sequence of copy-to-reg nodes chained together with token chain
1916 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001918 // Tail call byval lowering might overwrite argument registers so in case of
1919 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001922 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001923 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001924 InFlag = Chain.getValue(1);
1925 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001926
Chris Lattner88e1fd52009-07-09 04:24:46 +00001927 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001928 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1929 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001931 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1932 DAG.getNode(X86ISD::GlobalBaseReg,
1933 DebugLoc::getUnknownLoc(),
1934 getPointerTy()),
1935 InFlag);
1936 InFlag = Chain.getValue(1);
1937 } else {
1938 // If we are tail calling and generating PIC/GOT style code load the
1939 // address of the callee into ECX. The value in ecx is used as target of
1940 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1941 // for tail calls on PIC/GOT architectures. Normally we would just put the
1942 // address of GOT into ebx and then call target@PLT. But for tail calls
1943 // ebx would be restored (since ebx is callee saved) before jumping to the
1944 // target@PLT.
1945
1946 // Note: The actual moving to ECX is done further down.
1947 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1948 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1949 !G->getGlobal()->hasProtectedVisibility())
1950 Callee = LowerGlobalAddress(Callee, DAG);
1951 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001952 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001953 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001954 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001955
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 if (Is64Bit && isVarArg) {
1957 // From AMD64 ABI document:
1958 // For calls that may call functions that use varargs or stdargs
1959 // (prototype-less calls or calls to functions containing ellipsis (...) in
1960 // the declaration) %al is used as hidden argument to specify the number
1961 // of SSE registers used. The contents of %al do not need to match exactly
1962 // the number of registers, but must be an ubound on the number of SSE
1963 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964
1965 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 // Count the number of XMM registers allocated.
1967 static const unsigned XMMArgRegs[] = {
1968 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1969 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1970 };
1971 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001972 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001973 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Dale Johannesendd64c412009-02-04 00:33:20 +00001975 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 InFlag = Chain.getValue(1);
1978 }
1979
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001980
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001981 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 if (isTailCall) {
1983 // Force all the incoming stack arguments to be loaded from the stack
1984 // before any new outgoing arguments are stored to the stack, because the
1985 // outgoing stack slots may alias the incoming argument stack slots, and
1986 // the alias isn't otherwise explicit. This is slightly more conservative
1987 // than necessary, because it means that each store effectively depends
1988 // on every argument instead of just those arguments it would clobber.
1989 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1990
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SmallVector<SDValue, 8> MemOpChains2;
1992 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001994 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001995 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001996 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001997 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1998 CCValAssign &VA = ArgLocs[i];
1999 if (VA.isRegLoc())
2000 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002001 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 SDValue Arg = Outs[i].Val;
2003 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 // Create frame index.
2005 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002006 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002007 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002008 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002009
Duncan Sands276dcbd2008-03-21 09:14:45 +00002010 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002011 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002014 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002015 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002016 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002017
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2019 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002020 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002022 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002023 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002025 PseudoSourceValue::getFixedStack(FI), 0,
2026 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
2029 }
2030
2031 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002033 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002034
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002035 // Copy arguments to their registers.
2036 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002037 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002038 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039 InFlag = Chain.getValue(1);
2040 }
Dan Gohman475871a2008-07-27 21:46:04 +00002041 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002044 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002045 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 }
2047
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002048 bool WasGlobalOrExternal = false;
2049 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2050 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2051 // In the 64-bit large code model, we have to make all calls
2052 // through a register, since the call instruction's 32-bit
2053 // pc-relative offset may not be large enough to hold the whole
2054 // address.
2055 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2056 WasGlobalOrExternal = true;
2057 // If the callee is a GlobalAddress node (quite common, every direct call
2058 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2059 // it.
2060
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002061 // We should use extra load for direct calls to dllimported functions in
2062 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002063 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002064 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002066
Chris Lattner48a7d022009-07-09 05:02:21 +00002067 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2068 // external symbols most go through the PLT in PIC mode. If the symbol
2069 // has hidden or protected visibility, or if it is static or local, then
2070 // we don't need to use the PLT - we can directly call it.
2071 if (Subtarget->isTargetELF() &&
2072 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002073 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002075 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002076 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002083
Chris Lattner74e726e2009-07-09 05:27:35 +00002084 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 G->getOffset(), OpFlags);
2086 }
Bill Wendling056292f2008-09-16 21:48:12 +00002087 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002088 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002089 unsigned char OpFlags = 0;
2090
2091 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2092 // symbols should go through the PLT.
2093 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002094 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002095 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002096 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002097 Subtarget->getDarwinVers() < 9) {
2098 // PC-relative references to external symbols should go through $stub,
2099 // unless we're building with the leopard linker or later, which
2100 // automatically synthesizes these stubs.
2101 OpFlags = X86II::MO_DARWIN_STUB;
2102 }
Eric Christopherfd179292009-08-27 18:07:15 +00002103
Chris Lattner48a7d022009-07-09 05:02:21 +00002104 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2105 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002106 }
2107
Chris Lattnerd96d0722007-02-25 06:40:16 +00002108 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002111
Evan Chengf22f9b32010-02-06 03:28:46 +00002112 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002113 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2114 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002117
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002118 Ops.push_back(Chain);
2119 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002120
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002123
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Add argument registers to the end of the list so that they are known live
2125 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002126 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2127 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2128 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129
Evan Cheng586ccac2008-03-18 23:36:35 +00002130 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002132 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2133
2134 // Add an implicit use of AL for x86 vararg functions.
2135 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002137
Gabor Greifba36cb52008-08-28 21:40:38 +00002138 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002139 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002140
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 if (isTailCall) {
2142 // If this is the first return lowered for this function, add the regs
2143 // to the liveout set for the function.
2144 if (MF.getRegInfo().liveout_empty()) {
2145 SmallVector<CCValAssign, 16> RVLocs;
2146 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2147 *DAG.getContext());
2148 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2149 for (unsigned i = 0; i != RVLocs.size(); ++i)
2150 if (RVLocs[i].isRegLoc())
2151 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2152 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 return DAG.getNode(X86ISD::TC_RETURN, dl,
2154 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002155 }
2156
Dale Johannesenace16102009-02-03 19:33:06 +00002157 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002158 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002159
Chris Lattner2d297092006-05-23 18:50:38 +00002160 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002161 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002164 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002165 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002166 // pops the hidden struct pointer, so we have to push it back.
2167 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002170 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Gordon Henriksenae636f82008-01-03 16:47:34 +00002172 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (!IsSibcall) {
2174 Chain = DAG.getCALLSEQ_END(Chain,
2175 DAG.getIntPtrConstant(NumBytes, true),
2176 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2177 true),
2178 InFlag);
2179 InFlag = Chain.getValue(1);
2180 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002181
Chris Lattner3085e152007-02-25 08:59:22 +00002182 // Handle result values, copying them out of physregs into vregs that we
2183 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2185 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002186}
2187
Evan Cheng25ab6902006-09-08 06:48:29 +00002188
2189//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002190// Fast Calling Convention (tail call) implementation
2191//===----------------------------------------------------------------------===//
2192
2193// Like std call, callee cleans arguments, convention except that ECX is
2194// reserved for storing the tail called function address. Only 2 registers are
2195// free for argument passing (inreg). Tail call optimization is performed
2196// provided:
2197// * tailcallopt is enabled
2198// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002199// On X86_64 architecture with GOT-style position independent code only local
2200// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002201// To keep the stack aligned according to platform abi the function
2202// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2203// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// If a tail called function callee has more arguments than the caller the
2205// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002206// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207// original REtADDR, but before the saved framepointer or the spilled registers
2208// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2209// stack layout:
2210// arg1
2211// arg2
2212// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002213// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// move area ]
2215// (possible EBP)
2216// ESI
2217// EDI
2218// local1 ..
2219
2220/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2221/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002222unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002223 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002224 MachineFunction &MF = DAG.getMachineFunction();
2225 const TargetMachine &TM = MF.getTarget();
2226 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2227 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002228 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002230 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2232 // Number smaller than 12 so just add the difference.
2233 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2234 } else {
2235 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002237 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002238 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002240}
2241
Evan Cheng5f941932010-02-05 02:21:12 +00002242/// MatchingStackOffset - Return true if the given stack call argument is
2243/// already available in the same position (relatively) of the caller's
2244/// incoming argument stack.
2245static
2246bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2247 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2248 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002249 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2250 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002251 if (Arg.getOpcode() == ISD::CopyFromReg) {
2252 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2253 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2254 return false;
2255 MachineInstr *Def = MRI->getVRegDef(VR);
2256 if (!Def)
2257 return false;
2258 if (!Flags.isByVal()) {
2259 if (!TII->isLoadFromStackSlot(Def, FI))
2260 return false;
2261 } else {
2262 unsigned Opcode = Def->getOpcode();
2263 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2264 Def->getOperand(1).isFI()) {
2265 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002266 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002267 } else
2268 return false;
2269 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2271 if (Flags.isByVal())
2272 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002273 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002274 // define @foo(%struct.X* %A) {
2275 // tail call @bar(%struct.X* byval %A)
2276 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002277 return false;
2278 SDValue Ptr = Ld->getBasePtr();
2279 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2280 if (!FINode)
2281 return false;
2282 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002283 } else
2284 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002285
Evan Cheng4cae1332010-03-05 08:38:04 +00002286 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002287 if (!MFI->isFixedObjectIndex(FI))
2288 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002289 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002290}
2291
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2293/// for tail call optimization. Targets which want to do tail call
2294/// optimization should implement this function.
2295bool
2296X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002297 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002299 bool isCalleeStructRet,
2300 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002301 const SmallVectorImpl<ISD::OutputArg> &Outs,
2302 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002304 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002305 CalleeCC != CallingConv::C)
2306 return false;
2307
Evan Cheng7096ae42010-01-29 06:45:59 +00002308 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002309 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002310 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002311 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002312 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002313 CallerF->getCallingConv() == CalleeCC)
2314 return true;
2315 return false;
2316 }
2317
Evan Chengb2c92902010-02-02 02:22:50 +00002318 // Look for obvious safe cases to perform tail call optimization that does not
2319 // requite ABI changes. This is what gcc calls sibcall.
2320
Evan Cheng2c12cb42010-03-26 16:26:03 +00002321 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2322 // emit a special epilogue.
2323 if (RegInfo->needsStackRealignment(MF))
2324 return false;
2325
Evan Cheng3c262ee2010-03-26 02:13:13 +00002326 // Do not sibcall optimize vararg calls unless the call site is not passing any
2327 // arguments.
2328 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002329 return false;
2330
Evan Chenga375d472010-03-15 18:54:48 +00002331 // Also avoid sibcall optimization if either caller or callee uses struct
2332 // return semantics.
2333 if (isCalleeStructRet || isCallerStructRet)
2334 return false;
2335
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002336 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2337 // Therefore if it's not used by the call it is not safe to optimize this into
2338 // a sibcall.
2339 bool Unused = false;
2340 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2341 if (!Ins[i].Used) {
2342 Unused = true;
2343 break;
2344 }
2345 }
2346 if (Unused) {
2347 SmallVector<CCValAssign, 16> RVLocs;
2348 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2349 RVLocs, *DAG.getContext());
2350 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2351 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2352 CCValAssign &VA = RVLocs[i];
2353 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2354 return false;
2355 }
2356 }
2357
Evan Chenga6bff982010-01-30 01:22:00 +00002358 // If the callee takes no arguments then go on to check the results of the
2359 // call.
2360 if (!Outs.empty()) {
2361 // Check if stack adjustment is needed. For now, do not do this if any
2362 // argument is passed on the stack.
2363 SmallVector<CCValAssign, 16> ArgLocs;
2364 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2365 ArgLocs, *DAG.getContext());
2366 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002367 if (CCInfo.getNextStackOffset()) {
2368 MachineFunction &MF = DAG.getMachineFunction();
2369 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2370 return false;
2371 if (Subtarget->isTargetWin64())
2372 // Win64 ABI has additional complications.
2373 return false;
2374
2375 // Check if the arguments are already laid out in the right way as
2376 // the caller's fixed stack objects.
2377 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002378 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2379 const X86InstrInfo *TII =
2380 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002381 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2382 CCValAssign &VA = ArgLocs[i];
2383 EVT RegVT = VA.getLocVT();
2384 SDValue Arg = Outs[i].Val;
2385 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002386 if (VA.getLocInfo() == CCValAssign::Indirect)
2387 return false;
2388 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002389 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2390 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002391 return false;
2392 }
2393 }
2394 }
Evan Chenga6bff982010-01-30 01:22:00 +00002395 }
Evan Chengb1712452010-01-27 06:25:16 +00002396
Evan Cheng86809cc2010-02-03 03:28:02 +00002397 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002398}
2399
Dan Gohman3df24e62008-09-03 23:12:08 +00002400FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002401X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2402 DwarfWriter *dw,
2403 DenseMap<const Value *, unsigned> &vm,
2404 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2405 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002406#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002407 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002408#endif
2409 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002410 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002411#ifndef NDEBUG
2412 , cil
2413#endif
2414 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002415}
2416
2417
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002418//===----------------------------------------------------------------------===//
2419// Other Lowering Hooks
2420//===----------------------------------------------------------------------===//
2421
2422
Dan Gohman475871a2008-07-27 21:46:04 +00002423SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002424 MachineFunction &MF = DAG.getMachineFunction();
2425 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2426 int ReturnAddrIndex = FuncInfo->getRAIndex();
2427
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002428 if (ReturnAddrIndex == 0) {
2429 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002430 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002431 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002432 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002433 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002434 }
2435
Evan Cheng25ab6902006-09-08 06:48:29 +00002436 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002437}
2438
2439
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002440bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2441 bool hasSymbolicDisplacement) {
2442 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002443 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002444 return false;
2445
2446 // If we don't have a symbolic displacement - we don't have any extra
2447 // restrictions.
2448 if (!hasSymbolicDisplacement)
2449 return true;
2450
2451 // FIXME: Some tweaks might be needed for medium code model.
2452 if (M != CodeModel::Small && M != CodeModel::Kernel)
2453 return false;
2454
2455 // For small code model we assume that latest object is 16MB before end of 31
2456 // bits boundary. We may also accept pretty large negative constants knowing
2457 // that all objects are in the positive half of address space.
2458 if (M == CodeModel::Small && Offset < 16*1024*1024)
2459 return true;
2460
2461 // For kernel code model we know that all object resist in the negative half
2462 // of 32bits address space. We may not accept negative offsets, since they may
2463 // be just off and we may accept pretty large positive ones.
2464 if (M == CodeModel::Kernel && Offset > 0)
2465 return true;
2466
2467 return false;
2468}
2469
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002470/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2471/// specific condition code, returning the condition code and the LHS/RHS of the
2472/// comparison to make.
2473static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2474 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002475 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002476 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2477 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2478 // X > -1 -> X == 0, jump !sign.
2479 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002480 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002481 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2482 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002483 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002484 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002485 // X < 1 -> X <= 0
2486 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002487 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002488 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002489 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002490
Evan Chengd9558e02006-01-06 00:43:03 +00002491 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002492 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002493 case ISD::SETEQ: return X86::COND_E;
2494 case ISD::SETGT: return X86::COND_G;
2495 case ISD::SETGE: return X86::COND_GE;
2496 case ISD::SETLT: return X86::COND_L;
2497 case ISD::SETLE: return X86::COND_LE;
2498 case ISD::SETNE: return X86::COND_NE;
2499 case ISD::SETULT: return X86::COND_B;
2500 case ISD::SETUGT: return X86::COND_A;
2501 case ISD::SETULE: return X86::COND_BE;
2502 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002503 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002507
Chris Lattner4c78e022008-12-23 23:42:27 +00002508 // If LHS is a foldable load, but RHS is not, flip the condition.
2509 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2510 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2511 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2512 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002513 }
2514
Chris Lattner4c78e022008-12-23 23:42:27 +00002515 switch (SetCCOpcode) {
2516 default: break;
2517 case ISD::SETOLT:
2518 case ISD::SETOLE:
2519 case ISD::SETUGT:
2520 case ISD::SETUGE:
2521 std::swap(LHS, RHS);
2522 break;
2523 }
2524
2525 // On a floating point condition, the flags are set as follows:
2526 // ZF PF CF op
2527 // 0 | 0 | 0 | X > Y
2528 // 0 | 0 | 1 | X < Y
2529 // 1 | 0 | 0 | X == Y
2530 // 1 | 1 | 1 | unordered
2531 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002532 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002533 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002534 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002535 case ISD::SETOLT: // flipped
2536 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002537 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002538 case ISD::SETOLE: // flipped
2539 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002540 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002541 case ISD::SETUGT: // flipped
2542 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002543 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002544 case ISD::SETUGE: // flipped
2545 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002546 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002547 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002548 case ISD::SETNE: return X86::COND_NE;
2549 case ISD::SETUO: return X86::COND_P;
2550 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002551 case ISD::SETOEQ:
2552 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 }
Evan Chengd9558e02006-01-06 00:43:03 +00002554}
2555
Evan Cheng4a460802006-01-11 00:33:36 +00002556/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2557/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002558/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002559static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002560 switch (X86CC) {
2561 default:
2562 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002563 case X86::COND_B:
2564 case X86::COND_BE:
2565 case X86::COND_E:
2566 case X86::COND_P:
2567 case X86::COND_A:
2568 case X86::COND_AE:
2569 case X86::COND_NE:
2570 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002571 return true;
2572 }
2573}
2574
Evan Chengeb2f9692009-10-27 19:56:55 +00002575/// isFPImmLegal - Returns true if the target can instruction select the
2576/// specified FP immediate natively. If false, the legalizer will
2577/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002578bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002579 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2580 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2581 return true;
2582 }
2583 return false;
2584}
2585
Nate Begeman9008ca62009-04-27 18:41:29 +00002586/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2587/// the specified range (L, H].
2588static bool isUndefOrInRange(int Val, int Low, int Hi) {
2589 return (Val < 0) || (Val >= Low && Val < Hi);
2590}
2591
2592/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2593/// specified value.
2594static bool isUndefOrEqual(int Val, int CmpVal) {
2595 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002596 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002598}
2599
Nate Begeman9008ca62009-04-27 18:41:29 +00002600/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2601/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2602/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002603static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 return (Mask[0] < 2 && Mask[1] < 2);
2608 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002609}
2610
Nate Begeman9008ca62009-04-27 18:41:29 +00002611bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002612 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 N->getMask(M);
2614 return ::isPSHUFDMask(M, N->getValueType(0));
2615}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002616
Nate Begeman9008ca62009-04-27 18:41:29 +00002617/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2618/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002619static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002620 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 // Lower quadword copied in order or undef.
2624 for (int i = 0; i != 4; ++i)
2625 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002627
Evan Cheng506d3df2006-03-29 23:07:14 +00002628 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 for (int i = 4; i != 8; ++i)
2630 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002631 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002632
Evan Cheng506d3df2006-03-29 23:07:14 +00002633 return true;
2634}
2635
Nate Begeman9008ca62009-04-27 18:41:29 +00002636bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002637 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 N->getMask(M);
2639 return ::isPSHUFHWMask(M, N->getValueType(0));
2640}
Evan Cheng506d3df2006-03-29 23:07:14 +00002641
Nate Begeman9008ca62009-04-27 18:41:29 +00002642/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2643/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002644static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002645 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002647
Rafael Espindola15684b22009-04-24 12:40:33 +00002648 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 for (int i = 4; i != 8; ++i)
2650 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002652
Rafael Espindola15684b22009-04-24 12:40:33 +00002653 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 for (int i = 0; i != 4; ++i)
2655 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002656 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002657
Rafael Espindola15684b22009-04-24 12:40:33 +00002658 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002659}
2660
Nate Begeman9008ca62009-04-27 18:41:29 +00002661bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002662 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 N->getMask(M);
2664 return ::isPSHUFLWMask(M, N->getValueType(0));
2665}
2666
Nate Begemana09008b2009-10-19 02:17:23 +00002667/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2668/// is suitable for input to PALIGNR.
2669static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2670 bool hasSSSE3) {
2671 int i, e = VT.getVectorNumElements();
2672
2673 // Do not handle v2i64 / v2f64 shuffles with palignr.
2674 if (e < 4 || !hasSSSE3)
2675 return false;
2676
2677 for (i = 0; i != e; ++i)
2678 if (Mask[i] >= 0)
2679 break;
2680
2681 // All undef, not a palignr.
2682 if (i == e)
2683 return false;
2684
2685 // Determine if it's ok to perform a palignr with only the LHS, since we
2686 // don't have access to the actual shuffle elements to see if RHS is undef.
2687 bool Unary = Mask[i] < (int)e;
2688 bool NeedsUnary = false;
2689
2690 int s = Mask[i] - i;
2691
2692 // Check the rest of the elements to see if they are consecutive.
2693 for (++i; i != e; ++i) {
2694 int m = Mask[i];
2695 if (m < 0)
2696 continue;
2697
2698 Unary = Unary && (m < (int)e);
2699 NeedsUnary = NeedsUnary || (m < s);
2700
2701 if (NeedsUnary && !Unary)
2702 return false;
2703 if (Unary && m != ((s+i) & (e-1)))
2704 return false;
2705 if (!Unary && m != (s+i))
2706 return false;
2707 }
2708 return true;
2709}
2710
2711bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2712 SmallVector<int, 8> M;
2713 N->getMask(M);
2714 return ::isPALIGNRMask(M, N->getValueType(0), true);
2715}
2716
Evan Cheng14aed5e2006-03-24 01:18:28 +00002717/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2718/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002719static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 int NumElems = VT.getVectorNumElements();
2721 if (NumElems != 2 && NumElems != 4)
2722 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002723
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 int Half = NumElems / 2;
2725 for (int i = 0; i < Half; ++i)
2726 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002727 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 for (int i = Half; i < NumElems; ++i)
2729 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002730 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002731
Evan Cheng14aed5e2006-03-24 01:18:28 +00002732 return true;
2733}
2734
Nate Begeman9008ca62009-04-27 18:41:29 +00002735bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2736 SmallVector<int, 8> M;
2737 N->getMask(M);
2738 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002739}
2740
Evan Cheng213d2cf2007-05-17 18:45:50 +00002741/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002742/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2743/// half elements to come from vector 1 (which would equal the dest.) and
2744/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002745static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002747
2748 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002750
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 int Half = NumElems / 2;
2752 for (int i = 0; i < Half; ++i)
2753 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002754 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 for (int i = Half; i < NumElems; ++i)
2756 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002757 return false;
2758 return true;
2759}
2760
Nate Begeman9008ca62009-04-27 18:41:29 +00002761static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2762 SmallVector<int, 8> M;
2763 N->getMask(M);
2764 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002765}
2766
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002767/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2768/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002769bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2770 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002771 return false;
2772
Evan Cheng2064a2b2006-03-28 06:50:32 +00002773 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2775 isUndefOrEqual(N->getMaskElt(1), 7) &&
2776 isUndefOrEqual(N->getMaskElt(2), 2) &&
2777 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002778}
2779
Nate Begeman0b10b912009-11-07 23:17:15 +00002780/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2781/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2782/// <2, 3, 2, 3>
2783bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2784 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2785
2786 if (NumElems != 4)
2787 return false;
2788
2789 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2790 isUndefOrEqual(N->getMaskElt(1), 3) &&
2791 isUndefOrEqual(N->getMaskElt(2), 2) &&
2792 isUndefOrEqual(N->getMaskElt(3), 3);
2793}
2794
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2796/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002797bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2798 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002799
Evan Cheng5ced1d82006-04-06 23:23:56 +00002800 if (NumElems != 2 && NumElems != 4)
2801 return false;
2802
Evan Chengc5cdff22006-04-07 21:53:05 +00002803 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002805 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002806
Evan Chengc5cdff22006-04-07 21:53:05 +00002807 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002809 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002810
2811 return true;
2812}
2813
Nate Begeman0b10b912009-11-07 23:17:15 +00002814/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2815/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2816bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002818
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819 if (NumElems != 2 && NumElems != 4)
2820 return false;
2821
Evan Chengc5cdff22006-04-07 21:53:05 +00002822 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002824 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 for (unsigned i = 0; i < NumElems/2; ++i)
2827 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002828 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002829
2830 return true;
2831}
2832
Evan Cheng0038e592006-03-28 00:39:58 +00002833/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2834/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002835static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002836 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002838 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2842 int BitI = Mask[i];
2843 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002844 if (!isUndefOrEqual(BitI, j))
2845 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002846 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002847 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002848 return false;
2849 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002850 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002851 return false;
2852 }
Evan Cheng0038e592006-03-28 00:39:58 +00002853 }
Evan Cheng0038e592006-03-28 00:39:58 +00002854 return true;
2855}
2856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2858 SmallVector<int, 8> M;
2859 N->getMask(M);
2860 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002861}
2862
Evan Cheng4fcb9222006-03-28 02:43:26 +00002863/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2864/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002865static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002866 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002868 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2872 int BitI = Mask[i];
2873 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002874 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002875 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002876 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002877 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002878 return false;
2879 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002880 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002881 return false;
2882 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002883 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002884 return true;
2885}
2886
Nate Begeman9008ca62009-04-27 18:41:29 +00002887bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2888 SmallVector<int, 8> M;
2889 N->getMask(M);
2890 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002891}
2892
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002893/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2894/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2895/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002896static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002898 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002899 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002900
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2902 int BitI = Mask[i];
2903 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002904 if (!isUndefOrEqual(BitI, j))
2905 return false;
2906 if (!isUndefOrEqual(BitI1, j))
2907 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002908 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002909 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002910}
2911
Nate Begeman9008ca62009-04-27 18:41:29 +00002912bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2913 SmallVector<int, 8> M;
2914 N->getMask(M);
2915 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2916}
2917
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002918/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2919/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2920/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002921static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002923 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2924 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002925
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2927 int BitI = Mask[i];
2928 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002929 if (!isUndefOrEqual(BitI, j))
2930 return false;
2931 if (!isUndefOrEqual(BitI1, j))
2932 return false;
2933 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002934 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002935}
2936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2938 SmallVector<int, 8> M;
2939 N->getMask(M);
2940 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2941}
2942
Evan Cheng017dcc62006-04-21 01:05:10 +00002943/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2944/// specifies a shuffle of elements that is suitable for input to MOVSS,
2945/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002946static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002947 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002948 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002949
2950 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002951
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002953 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 for (int i = 1; i < NumElts; ++i)
2956 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002957 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002958
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002959 return true;
2960}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2963 SmallVector<int, 8> M;
2964 N->getMask(M);
2965 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002966}
2967
Evan Cheng017dcc62006-04-21 01:05:10 +00002968/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2969/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002970/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002971static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 bool V2IsSplat = false, bool V2IsUndef = false) {
2973 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002974 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002975 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002976
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002978 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 for (int i = 1; i < NumOps; ++i)
2981 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2982 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2983 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002984 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002985
Evan Cheng39623da2006-04-20 08:58:49 +00002986 return true;
2987}
2988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002990 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 SmallVector<int, 8> M;
2992 N->getMask(M);
2993 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002994}
2995
Evan Chengd9539472006-04-14 21:59:03 +00002996/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2997/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002998bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2999 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003000 return false;
3001
3002 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003003 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 int Elt = N->getMaskElt(i);
3005 if (Elt >= 0 && Elt != 1)
3006 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003007 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003008
3009 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003010 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 int Elt = N->getMaskElt(i);
3012 if (Elt >= 0 && Elt != 3)
3013 return false;
3014 if (Elt == 3)
3015 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003016 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003017 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003019 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003020}
3021
3022/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3023/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003024bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3025 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003026 return false;
3027
3028 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 for (unsigned i = 0; i < 2; ++i)
3030 if (N->getMaskElt(i) > 0)
3031 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003032
3033 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003034 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 int Elt = N->getMaskElt(i);
3036 if (Elt >= 0 && Elt != 2)
3037 return false;
3038 if (Elt == 2)
3039 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003040 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003042 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003043}
3044
Evan Cheng0b457f02008-09-25 20:50:48 +00003045/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3046/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003047bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3048 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 for (int i = 0; i < e; ++i)
3051 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003052 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (int i = 0; i < e; ++i)
3054 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003055 return false;
3056 return true;
3057}
3058
Evan Cheng63d33002006-03-22 08:01:21 +00003059/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003060/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003061unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3063 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3064
Evan Chengb9df0ca2006-03-22 02:53:00 +00003065 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3066 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 for (int i = 0; i < NumOperands; ++i) {
3068 int Val = SVOp->getMaskElt(NumOperands-i-1);
3069 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003070 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003071 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003072 if (i != NumOperands - 1)
3073 Mask <<= Shift;
3074 }
Evan Cheng63d33002006-03-22 08:01:21 +00003075 return Mask;
3076}
3077
Evan Cheng506d3df2006-03-29 23:07:14 +00003078/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003079/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003080unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003082 unsigned Mask = 0;
3083 // 8 nodes, but we only care about the last 4.
3084 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 int Val = SVOp->getMaskElt(i);
3086 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003087 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003088 if (i != 4)
3089 Mask <<= 2;
3090 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003091 return Mask;
3092}
3093
3094/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003095/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003096unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003098 unsigned Mask = 0;
3099 // 8 nodes, but we only care about the first 4.
3100 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int Val = SVOp->getMaskElt(i);
3102 if (Val >= 0)
3103 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003104 if (i != 0)
3105 Mask <<= 2;
3106 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003107 return Mask;
3108}
3109
Nate Begemana09008b2009-10-19 02:17:23 +00003110/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3111/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3112unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3113 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3114 EVT VVT = N->getValueType(0);
3115 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3116 int Val = 0;
3117
3118 unsigned i, e;
3119 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3120 Val = SVOp->getMaskElt(i);
3121 if (Val >= 0)
3122 break;
3123 }
3124 return (Val - i) * EltSize;
3125}
3126
Evan Cheng37b73872009-07-30 08:33:02 +00003127/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3128/// constant +0.0.
3129bool X86::isZeroNode(SDValue Elt) {
3130 return ((isa<ConstantSDNode>(Elt) &&
3131 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3132 (isa<ConstantFPSDNode>(Elt) &&
3133 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3134}
3135
Nate Begeman9008ca62009-04-27 18:41:29 +00003136/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3137/// their permute mask.
3138static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3139 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003140 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003141 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003143
Nate Begeman5a5ca152009-04-29 05:20:52 +00003144 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 int idx = SVOp->getMaskElt(i);
3146 if (idx < 0)
3147 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003148 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3154 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155}
3156
Evan Cheng779ccea2007-12-07 21:30:01 +00003157/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3158/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003159static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003160 unsigned NumElems = VT.getVectorNumElements();
3161 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 int idx = Mask[i];
3163 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003164 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003165 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003167 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003169 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003170}
3171
Evan Cheng533a0aa2006-04-19 20:35:22 +00003172/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3173/// match movhlps. The lower half elements should come from upper half of
3174/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003175/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003176static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3177 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003178 return false;
3179 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003181 return false;
3182 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003184 return false;
3185 return true;
3186}
3187
Evan Cheng5ced1d82006-04-06 23:23:56 +00003188/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003189/// is promoted to a vector. It also returns the LoadSDNode by reference if
3190/// required.
3191static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003192 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3193 return false;
3194 N = N->getOperand(0).getNode();
3195 if (!ISD::isNON_EXTLoad(N))
3196 return false;
3197 if (LD)
3198 *LD = cast<LoadSDNode>(N);
3199 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003200}
3201
Evan Cheng533a0aa2006-04-19 20:35:22 +00003202/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3203/// match movlp{s|d}. The lower half elements should come from lower half of
3204/// V1 (and in order), and the upper half elements should come from the upper
3205/// half of V2 (and in order). And since V1 will become the source of the
3206/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003207static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3208 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003209 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003210 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003211 // Is V2 is a vector load, don't do this transformation. We will try to use
3212 // load folding shufps op.
3213 if (ISD::isNON_EXTLoad(V2))
3214 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003215
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Evan Cheng533a0aa2006-04-19 20:35:22 +00003218 if (NumElems != 2 && NumElems != 4)
3219 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003220 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003222 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003223 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003225 return false;
3226 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003227}
3228
Evan Cheng39623da2006-04-20 08:58:49 +00003229/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3230/// all the same.
3231static bool isSplatVector(SDNode *N) {
3232 if (N->getOpcode() != ISD::BUILD_VECTOR)
3233 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003234
Dan Gohman475871a2008-07-27 21:46:04 +00003235 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003236 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3237 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003238 return false;
3239 return true;
3240}
3241
Evan Cheng213d2cf2007-05-17 18:45:50 +00003242/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003243/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003244/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003245static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue V1 = N->getOperand(0);
3247 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003248 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3249 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003251 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003253 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3254 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003255 if (Opc != ISD::BUILD_VECTOR ||
3256 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 return false;
3258 } else if (Idx >= 0) {
3259 unsigned Opc = V1.getOpcode();
3260 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3261 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003262 if (Opc != ISD::BUILD_VECTOR ||
3263 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003264 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003265 }
3266 }
3267 return true;
3268}
3269
3270/// getZeroVector - Returns a vector of specified type with all zero elements.
3271///
Owen Andersone50ed302009-08-10 22:56:29 +00003272static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003273 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003274 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003275
Chris Lattner8a594482007-11-25 00:24:49 +00003276 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3277 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003278 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003279 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3281 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003282 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3284 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003285 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003288 }
Dale Johannesenace16102009-02-03 19:33:06 +00003289 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003290}
3291
Chris Lattner8a594482007-11-25 00:24:49 +00003292/// getOnesVector - Returns a vector of specified type with all bits set.
3293///
Owen Andersone50ed302009-08-10 22:56:29 +00003294static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003295 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003296
Chris Lattner8a594482007-11-25 00:24:49 +00003297 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3298 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003300 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003301 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003303 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003305 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003306}
3307
3308
Evan Cheng39623da2006-04-20 08:58:49 +00003309/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3310/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003311static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003312 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003313 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003314
Evan Cheng39623da2006-04-20 08:58:49 +00003315 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 SmallVector<int, 8> MaskVec;
3317 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003318
Nate Begeman5a5ca152009-04-29 05:20:52 +00003319 for (unsigned i = 0; i != NumElems; ++i) {
3320 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 MaskVec[i] = NumElems;
3322 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003323 }
Evan Cheng39623da2006-04-20 08:58:49 +00003324 }
Evan Cheng39623da2006-04-20 08:58:49 +00003325 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3327 SVOp->getOperand(1), &MaskVec[0]);
3328 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003329}
3330
Evan Cheng017dcc62006-04-21 01:05:10 +00003331/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3332/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003333static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 SDValue V2) {
3335 unsigned NumElems = VT.getVectorNumElements();
3336 SmallVector<int, 8> Mask;
3337 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003338 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 Mask.push_back(i);
3340 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003341}
3342
Nate Begeman9008ca62009-04-27 18:41:29 +00003343/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003344static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 SDValue V2) {
3346 unsigned NumElems = VT.getVectorNumElements();
3347 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003348 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 Mask.push_back(i);
3350 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003351 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003353}
3354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003356static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 SDValue V2) {
3358 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003359 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003361 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 Mask.push_back(i + Half);
3363 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003364 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003366}
3367
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003368/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003369static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 bool HasSSE2) {
3371 if (SV->getValueType(0).getVectorNumElements() <= 4)
3372 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003373
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003375 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 DebugLoc dl = SV->getDebugLoc();
3377 SDValue V1 = SV->getOperand(0);
3378 int NumElems = VT.getVectorNumElements();
3379 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003380
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 // unpack elements to the correct location
3382 while (NumElems > 4) {
3383 if (EltNo < NumElems/2) {
3384 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3385 } else {
3386 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3387 EltNo -= NumElems/2;
3388 }
3389 NumElems >>= 1;
3390 }
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 // Perform the splat.
3393 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003394 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3396 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003397}
3398
Evan Chengba05f722006-04-21 23:03:30 +00003399/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003400/// vector of zero or undef vector. This produces a shuffle where the low
3401/// element of V2 is swizzled into the zero/undef vector, landing at element
3402/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003403static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003404 bool isZero, bool HasSSE2,
3405 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003406 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003407 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3409 unsigned NumElems = VT.getVectorNumElements();
3410 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003411 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 // If this is the insertion idx, put the low elt of V2 here.
3413 MaskVec.push_back(i == Idx ? NumElems : i);
3414 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003415}
3416
Evan Chengf26ffe92008-05-29 08:22:04 +00003417/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3418/// a shuffle that is zero.
3419static
Nate Begeman9008ca62009-04-27 18:41:29 +00003420unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3421 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003422 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003424 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 int Idx = SVOp->getMaskElt(Index);
3426 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003427 ++NumZeros;
3428 continue;
3429 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003431 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003432 ++NumZeros;
3433 else
3434 break;
3435 }
3436 return NumZeros;
3437}
3438
3439/// isVectorShift - Returns true if the shuffle can be implemented as a
3440/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003441/// FIXME: split into pslldqi, psrldqi, palignr variants.
3442static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003443 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003445
3446 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003448 if (!NumZeros) {
3449 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003451 if (!NumZeros)
3452 return false;
3453 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003454 bool SeenV1 = false;
3455 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 for (int i = NumZeros; i < NumElems; ++i) {
3457 int Val = isLeft ? (i - NumZeros) : i;
3458 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3459 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003460 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003462 SeenV1 = true;
3463 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003465 SeenV2 = true;
3466 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003468 return false;
3469 }
3470 if (SeenV1 && SeenV2)
3471 return false;
3472
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003474 ShAmt = NumZeros;
3475 return true;
3476}
3477
3478
Evan Chengc78d3b42006-04-24 18:01:45 +00003479/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3480///
Dan Gohman475871a2008-07-27 21:46:04 +00003481static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003482 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003483 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003485 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003486
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003487 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003488 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 bool First = true;
3490 for (unsigned i = 0; i < 16; ++i) {
3491 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3492 if (ThisIsNonZero && First) {
3493 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 First = false;
3498 }
3499
3500 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003501 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003502 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3503 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003504 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003506 }
3507 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3509 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3510 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003511 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003513 } else
3514 ThisElt = LastElt;
3515
Gabor Greifba36cb52008-08-28 21:40:38 +00003516 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003518 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003519 }
3520 }
3521
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003523}
3524
Bill Wendlinga348c562007-03-22 18:42:45 +00003525/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003526///
Dan Gohman475871a2008-07-27 21:46:04 +00003527static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003528 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003529 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003530 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003531 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003532
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003533 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003534 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003535 bool First = true;
3536 for (unsigned i = 0; i < 8; ++i) {
3537 bool isNonZero = (NonZeros & (1 << i)) != 0;
3538 if (isNonZero) {
3539 if (First) {
3540 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003542 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003544 First = false;
3545 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003546 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003548 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003549 }
3550 }
3551
3552 return V;
3553}
3554
Evan Chengf26ffe92008-05-29 08:22:04 +00003555/// getVShift - Return a vector logical shift node.
3556///
Owen Andersone50ed302009-08-10 22:56:29 +00003557static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 unsigned NumBits, SelectionDAG &DAG,
3559 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003560 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003562 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003563 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3564 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3565 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003566 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003567}
3568
Dan Gohman475871a2008-07-27 21:46:04 +00003569SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003570X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3571 SelectionDAG &DAG) {
3572
3573 // Check if the scalar load can be widened into a vector load. And if
3574 // the address is "base + cst" see if the cst can be "absorbed" into
3575 // the shuffle mask.
3576 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3577 SDValue Ptr = LD->getBasePtr();
3578 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3579 return SDValue();
3580 EVT PVT = LD->getValueType(0);
3581 if (PVT != MVT::i32 && PVT != MVT::f32)
3582 return SDValue();
3583
3584 int FI = -1;
3585 int64_t Offset = 0;
3586 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3587 FI = FINode->getIndex();
3588 Offset = 0;
3589 } else if (Ptr.getOpcode() == ISD::ADD &&
3590 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3591 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3592 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3593 Offset = Ptr.getConstantOperandVal(1);
3594 Ptr = Ptr.getOperand(0);
3595 } else {
3596 return SDValue();
3597 }
3598
3599 SDValue Chain = LD->getChain();
3600 // Make sure the stack object alignment is at least 16.
3601 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3602 if (DAG.InferPtrAlignment(Ptr) < 16) {
3603 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003604 // Can't change the alignment. FIXME: It's possible to compute
3605 // the exact stack offset and reference FI + adjust offset instead.
3606 // If someone *really* cares about this. That's the way to implement it.
3607 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003608 } else {
3609 MFI->setObjectAlignment(FI, 16);
3610 }
3611 }
3612
3613 // (Offset % 16) must be multiple of 4. Then address is then
3614 // Ptr + (Offset & ~15).
3615 if (Offset < 0)
3616 return SDValue();
3617 if ((Offset % 16) & 3)
3618 return SDValue();
3619 int64_t StartOffset = Offset & ~15;
3620 if (StartOffset)
3621 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3622 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3623
3624 int EltNo = (Offset - StartOffset) >> 2;
3625 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3626 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003627 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3628 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003629 // Canonicalize it to a v4i32 shuffle.
3630 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3631 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3632 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3633 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3634 }
3635
3636 return SDValue();
3637}
3638
Nate Begeman1449f292010-03-24 22:19:06 +00003639/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3640/// vector of type 'VT', see if the elements can be replaced by a single large
3641/// load which has the same value as a build_vector whose operands are 'elts'.
3642///
3643/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3644///
3645/// FIXME: we'd also like to handle the case where the last elements are zero
3646/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3647/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003648static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3649 DebugLoc &dl, SelectionDAG &DAG) {
3650 EVT EltVT = VT.getVectorElementType();
3651 unsigned NumElems = Elts.size();
3652
Nate Begemanfdea31a2010-03-24 20:49:50 +00003653 LoadSDNode *LDBase = NULL;
3654 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003655
3656 // For each element in the initializer, see if we've found a load or an undef.
3657 // If we don't find an initial load element, or later load elements are
3658 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003659 for (unsigned i = 0; i < NumElems; ++i) {
3660 SDValue Elt = Elts[i];
3661
3662 if (!Elt.getNode() ||
3663 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3664 return SDValue();
3665 if (!LDBase) {
3666 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3667 return SDValue();
3668 LDBase = cast<LoadSDNode>(Elt.getNode());
3669 LastLoadedElt = i;
3670 continue;
3671 }
3672 if (Elt.getOpcode() == ISD::UNDEF)
3673 continue;
3674
3675 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3676 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3677 return SDValue();
3678 LastLoadedElt = i;
3679 }
Nate Begeman1449f292010-03-24 22:19:06 +00003680
3681 // If we have found an entire vector of loads and undefs, then return a large
3682 // load of the entire vector width starting at the base pointer. If we found
3683 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003684 if (LastLoadedElt == NumElems - 1) {
3685 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3686 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3687 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3688 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3689 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3690 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3691 LDBase->isVolatile(), LDBase->isNonTemporal(),
3692 LDBase->getAlignment());
3693 } else if (NumElems == 4 && LastLoadedElt == 1) {
3694 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3695 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3696 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3697 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3698 }
3699 return SDValue();
3700}
3701
Evan Chengc3630942009-12-09 21:00:30 +00003702SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003703X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003704 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003705 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003706 if (ISD::isBuildVectorAllZeros(Op.getNode())
3707 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003708 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3709 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3710 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003712 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003713
Gabor Greifba36cb52008-08-28 21:40:38 +00003714 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003715 return getOnesVector(Op.getValueType(), DAG, dl);
3716 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003717 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718
Owen Andersone50ed302009-08-10 22:56:29 +00003719 EVT VT = Op.getValueType();
3720 EVT ExtVT = VT.getVectorElementType();
3721 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722
3723 unsigned NumElems = Op.getNumOperands();
3724 unsigned NumZero = 0;
3725 unsigned NumNonZero = 0;
3726 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003727 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003728 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003729 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003731 if (Elt.getOpcode() == ISD::UNDEF)
3732 continue;
3733 Values.insert(Elt);
3734 if (Elt.getOpcode() != ISD::Constant &&
3735 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003736 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003737 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003738 NumZero++;
3739 else {
3740 NonZeros |= (1 << i);
3741 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003742 }
3743 }
3744
Dan Gohman7f321562007-06-25 16:23:39 +00003745 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003746 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003747 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003748 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749
Chris Lattner67f453a2008-03-09 05:42:06 +00003750 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003751 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003754
Chris Lattner62098042008-03-09 01:05:04 +00003755 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3756 // the value are obviously zero, truncate the value to i32 and do the
3757 // insertion that way. Only do this if the value is non-constant or if the
3758 // value is a constant being inserted into element 0. It is cheaper to do
3759 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003761 (!IsAllConstants || Idx == 0)) {
3762 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3763 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3765 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Chris Lattner62098042008-03-09 01:05:04 +00003767 // Truncate the value (which may itself be a constant) to i32, and
3768 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003770 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003771 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3772 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003773
Chris Lattner62098042008-03-09 01:05:04 +00003774 // Now we have our 32-bit value zero extended in the low element of
3775 // a vector. If Idx != 0, swizzle it into place.
3776 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 SmallVector<int, 4> Mask;
3778 Mask.push_back(Idx);
3779 for (unsigned i = 1; i != VecElts; ++i)
3780 Mask.push_back(i);
3781 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003782 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003784 }
Dale Johannesenace16102009-02-03 19:33:06 +00003785 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003786 }
3787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003788
Chris Lattner19f79692008-03-08 22:59:52 +00003789 // If we have a constant or non-constant insertion into the low element of
3790 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3791 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003792 // depending on what the source datatype is.
3793 if (Idx == 0) {
3794 if (NumZero == 0) {
3795 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3797 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003798 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3799 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3800 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3801 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3803 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3804 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003805 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3806 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3807 Subtarget->hasSSE2(), DAG);
3808 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3809 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003810 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003811
3812 // Is it a vector logical left shift?
3813 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003814 X86::isZeroNode(Op.getOperand(0)) &&
3815 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003816 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003817 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003818 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003819 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003820 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003821 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003822
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003823 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003824 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825
Chris Lattner19f79692008-03-08 22:59:52 +00003826 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3827 // is a non-constant being inserted into an element other than the low one,
3828 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3829 // movd/movss) to move this into the low element, then shuffle it into
3830 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003831 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003832 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003833
Evan Cheng0db9fe62006-04-25 20:13:52 +00003834 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003835 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3836 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003838 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 MaskVec.push_back(i == Idx ? 0 : 1);
3840 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841 }
3842 }
3843
Chris Lattner67f453a2008-03-09 05:42:06 +00003844 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003845 if (Values.size() == 1) {
3846 if (EVTBits == 32) {
3847 // Instead of a shuffle like this:
3848 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3849 // Check if it's possible to issue this instead.
3850 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3851 unsigned Idx = CountTrailingZeros_32(NonZeros);
3852 SDValue Item = Op.getOperand(Idx);
3853 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3854 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3855 }
Dan Gohman475871a2008-07-27 21:46:04 +00003856 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003857 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003858
Dan Gohmana3941172007-07-24 22:55:08 +00003859 // A vector full of immediates; various special cases are already
3860 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003861 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003862 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003863
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003864 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003865 if (EVTBits == 64) {
3866 if (NumNonZero == 1) {
3867 // One half is zero or undef.
3868 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003869 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003870 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003871 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3872 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003873 }
Dan Gohman475871a2008-07-27 21:46:04 +00003874 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003875 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876
3877 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003878 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003879 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003880 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003881 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003882 }
3883
Bill Wendling826f36f2007-03-28 00:57:11 +00003884 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003885 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003886 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003887 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888 }
3889
3890 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003891 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003892 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003893 if (NumElems == 4 && NumZero > 0) {
3894 for (unsigned i = 0; i < 4; ++i) {
3895 bool isZero = !(NonZeros & (1 << i));
3896 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003897 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 else
Dale Johannesenace16102009-02-03 19:33:06 +00003899 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003900 }
3901
3902 for (unsigned i = 0; i < 2; ++i) {
3903 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3904 default: break;
3905 case 0:
3906 V[i] = V[i*2]; // Must be a zero vector.
3907 break;
3908 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 break;
3911 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003913 break;
3914 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916 break;
3917 }
3918 }
3919
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003921 bool Reverse = (NonZeros & 0x3) == 2;
3922 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003924 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3925 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3927 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003928 }
3929
Nate Begemanfdea31a2010-03-24 20:49:50 +00003930 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3931 // Check for a build vector of consecutive loads.
3932 for (unsigned i = 0; i < NumElems; ++i)
3933 V[i] = Op.getOperand(i);
3934
3935 // Check for elements which are consecutive loads.
3936 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3937 if (LD.getNode())
3938 return LD;
3939
3940 // For SSE 4.1, use inserts into undef.
3941 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 V[0] = DAG.getUNDEF(VT);
3943 for (unsigned i = 0; i < NumElems; ++i)
3944 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3945 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3946 Op.getOperand(i), DAG.getIntPtrConstant(i));
3947 return V[0];
3948 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003949
3950 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 // e.g. for v4f32
3952 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3953 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3954 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003955 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003956 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003957 NumElems >>= 1;
3958 while (NumElems != 0) {
3959 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 NumElems >>= 1;
3962 }
3963 return V[0];
3964 }
Dan Gohman475871a2008-07-27 21:46:04 +00003965 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966}
3967
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003968SDValue
3969X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3970 // We support concatenate two MMX registers and place them in a MMX
3971 // register. This is better than doing a stack convert.
3972 DebugLoc dl = Op.getDebugLoc();
3973 EVT ResVT = Op.getValueType();
3974 assert(Op.getNumOperands() == 2);
3975 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3976 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3977 int Mask[2];
3978 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3979 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3980 InVec = Op.getOperand(1);
3981 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3982 unsigned NumElts = ResVT.getVectorNumElements();
3983 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3984 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3985 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3986 } else {
3987 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3988 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3989 Mask[0] = 0; Mask[1] = 2;
3990 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3991 }
3992 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3993}
3994
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995// v8i16 shuffles - Prefer shuffles in the following order:
3996// 1. [all] pshuflw, pshufhw, optional move
3997// 2. [ssse3] 1 x pshufb
3998// 3. [ssse3] 2 x pshufb + 1 x por
3999// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004000static
Nate Begeman9008ca62009-04-27 18:41:29 +00004001SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4002 SelectionDAG &DAG, X86TargetLowering &TLI) {
4003 SDValue V1 = SVOp->getOperand(0);
4004 SDValue V2 = SVOp->getOperand(1);
4005 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004007
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 // Determine if more than 1 of the words in each of the low and high quadwords
4009 // of the result come from the same quadword of one of the two inputs. Undef
4010 // mask values count as coming from any quadword, for better codegen.
4011 SmallVector<unsigned, 4> LoQuad(4);
4012 SmallVector<unsigned, 4> HiQuad(4);
4013 BitVector InputQuads(4);
4014 for (unsigned i = 0; i < 8; ++i) {
4015 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 MaskVals.push_back(EltIdx);
4018 if (EltIdx < 0) {
4019 ++Quad[0];
4020 ++Quad[1];
4021 ++Quad[2];
4022 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004023 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 }
4025 ++Quad[EltIdx / 4];
4026 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004027 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004028
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004030 unsigned MaxQuad = 1;
4031 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 if (LoQuad[i] > MaxQuad) {
4033 BestLoQuad = i;
4034 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004035 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004036 }
4037
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004039 MaxQuad = 1;
4040 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 if (HiQuad[i] > MaxQuad) {
4042 BestHiQuad = i;
4043 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004044 }
4045 }
4046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004048 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 // single pshufb instruction is necessary. If There are more than 2 input
4050 // quads, disable the next transformation since it does not help SSSE3.
4051 bool V1Used = InputQuads[0] || InputQuads[1];
4052 bool V2Used = InputQuads[2] || InputQuads[3];
4053 if (TLI.getSubtarget()->hasSSSE3()) {
4054 if (InputQuads.count() == 2 && V1Used && V2Used) {
4055 BestLoQuad = InputQuads.find_first();
4056 BestHiQuad = InputQuads.find_next(BestLoQuad);
4057 }
4058 if (InputQuads.count() > 2) {
4059 BestLoQuad = -1;
4060 BestHiQuad = -1;
4061 }
4062 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004063
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4065 // the shuffle mask. If a quad is scored as -1, that means that it contains
4066 // words from all 4 input quadwords.
4067 SDValue NewV;
4068 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 SmallVector<int, 8> MaskV;
4070 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4071 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004072 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4074 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4075 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004076
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4078 // source words for the shuffle, to aid later transformations.
4079 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004080 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004081 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004083 if (idx != (int)i)
4084 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004086 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 AllWordsInNewV = false;
4088 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004089 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4092 if (AllWordsInNewV) {
4093 for (int i = 0; i != 8; ++i) {
4094 int idx = MaskVals[i];
4095 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004096 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004097 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 if ((idx != i) && idx < 4)
4099 pshufhw = false;
4100 if ((idx != i) && idx > 3)
4101 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004102 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 V1 = NewV;
4104 V2Used = false;
4105 BestLoQuad = 0;
4106 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004107 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004108
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4110 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004111 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004112 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004114 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004115 }
Eric Christopherfd179292009-08-27 18:07:15 +00004116
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 // If we have SSSE3, and all words of the result are from 1 input vector,
4118 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4119 // is present, fall back to case 4.
4120 if (TLI.getSubtarget()->hasSSSE3()) {
4121 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004122
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004124 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 // mask, and elements that come from V1 in the V2 mask, so that the two
4126 // results can be OR'd together.
4127 bool TwoInputs = V1Used && V2Used;
4128 for (unsigned i = 0; i != 8; ++i) {
4129 int EltIdx = MaskVals[i] * 2;
4130 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4132 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 continue;
4134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4136 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004139 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004140 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // Calculate the shuffle mask for the second input, shuffle it, and
4146 // OR it with the first shuffled input.
4147 pshufbMask.clear();
4148 for (unsigned i = 0; i != 8; ++i) {
4149 int EltIdx = MaskVals[i] * 2;
4150 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4152 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 continue;
4154 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4156 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004159 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004160 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 MVT::v16i8, &pshufbMask[0], 16));
4162 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4163 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 }
4165
4166 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4167 // and update MaskVals with new element order.
4168 BitVector InOrder(8);
4169 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 for (int i = 0; i != 4; ++i) {
4172 int idx = MaskVals[i];
4173 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 InOrder.set(i);
4176 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 InOrder.set(i);
4179 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 }
4182 }
4183 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 }
Eric Christopherfd179292009-08-27 18:07:15 +00004188
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4190 // and update MaskVals with the new element order.
4191 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 for (unsigned i = 4; i != 8; ++i) {
4196 int idx = MaskVals[i];
4197 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 InOrder.set(i);
4200 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 InOrder.set(i);
4203 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 }
4206 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
Eric Christopherfd179292009-08-27 18:07:15 +00004210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 // In case BestHi & BestLo were both -1, which means each quadword has a word
4212 // from each of the four input quadwords, calculate the InOrder bitvector now
4213 // before falling through to the insert/extract cleanup.
4214 if (BestLoQuad == -1 && BestHiQuad == -1) {
4215 NewV = V1;
4216 for (int i = 0; i != 8; ++i)
4217 if (MaskVals[i] < 0 || MaskVals[i] == i)
4218 InOrder.set(i);
4219 }
Eric Christopherfd179292009-08-27 18:07:15 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // The other elements are put in the right place using pextrw and pinsrw.
4222 for (unsigned i = 0; i != 8; ++i) {
4223 if (InOrder[i])
4224 continue;
4225 int EltIdx = MaskVals[i];
4226 if (EltIdx < 0)
4227 continue;
4228 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 DAG.getIntPtrConstant(i));
4235 }
4236 return NewV;
4237}
4238
4239// v16i8 shuffles - Prefer shuffles in the following order:
4240// 1. [ssse3] 1 x pshufb
4241// 2. [ssse3] 2 x pshufb + 1 x por
4242// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4243static
Nate Begeman9008ca62009-04-27 18:41:29 +00004244SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4245 SelectionDAG &DAG, X86TargetLowering &TLI) {
4246 SDValue V1 = SVOp->getOperand(0);
4247 SDValue V2 = SVOp->getOperand(1);
4248 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004251
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004253 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 // present, fall back to case 3.
4255 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4256 bool V1Only = true;
4257 bool V2Only = true;
4258 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 if (EltIdx < 0)
4261 continue;
4262 if (EltIdx < 16)
4263 V2Only = false;
4264 else
4265 V1Only = false;
4266 }
Eric Christopherfd179292009-08-27 18:07:15 +00004267
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4269 if (TLI.getSubtarget()->hasSSSE3()) {
4270 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004271
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004273 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 //
4275 // Otherwise, we have elements from both input vectors, and must zero out
4276 // elements that come from V2 in the first mask, and V1 in the second mask
4277 // so that we can OR them together.
4278 bool TwoInputs = !(V1Only || V2Only);
4279 for (unsigned i = 0; i != 16; ++i) {
4280 int EltIdx = MaskVals[i];
4281 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 continue;
4284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004286 }
4287 // If all the elements are from V2, assign it to V1 and return after
4288 // building the first pshufb.
4289 if (V2Only)
4290 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004292 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 if (!TwoInputs)
4295 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004296
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 // Calculate the shuffle mask for the second input, shuffle it, and
4298 // OR it with the first shuffled input.
4299 pshufbMask.clear();
4300 for (unsigned i = 0; i != 16; ++i) {
4301 int EltIdx = MaskVals[i];
4302 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 continue;
4305 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004309 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 MVT::v16i8, &pshufbMask[0], 16));
4311 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 }
Eric Christopherfd179292009-08-27 18:07:15 +00004313
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 // No SSSE3 - Calculate in place words and then fix all out of place words
4315 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4316 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4318 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 SDValue NewV = V2Only ? V2 : V1;
4320 for (int i = 0; i != 8; ++i) {
4321 int Elt0 = MaskVals[i*2];
4322 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004323
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 // This word of the result is all undef, skip it.
4325 if (Elt0 < 0 && Elt1 < 0)
4326 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004327
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 // This word of the result is already in the correct place, skip it.
4329 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4330 continue;
4331 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4332 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004333
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4335 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4336 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004337
4338 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4339 // using a single extract together, load it and store it.
4340 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004342 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004344 DAG.getIntPtrConstant(i));
4345 continue;
4346 }
4347
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004349 // source byte is not also odd, shift the extracted word left 8 bits
4350 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 DAG.getIntPtrConstant(Elt1 / 2));
4354 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004357 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4359 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 }
4361 // If Elt0 is defined, extract it from the appropriate source. If the
4362 // source byte is not also even, shift the extracted word right 8 bits. If
4363 // Elt1 was also defined, OR the extracted values together before
4364 // inserting them in the result.
4365 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4368 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004371 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4373 DAG.getConstant(0x00FF, MVT::i16));
4374 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 : InsElt0;
4376 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 DAG.getIntPtrConstant(i));
4379 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004381}
4382
Evan Cheng7a831ce2007-12-15 03:00:47 +00004383/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4384/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4385/// done when every pair / quad of shuffle mask elements point to elements in
4386/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004387/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4388static
Nate Begeman9008ca62009-04-27 18:41:29 +00004389SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4390 SelectionDAG &DAG,
4391 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004392 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 SDValue V1 = SVOp->getOperand(0);
4394 SDValue V2 = SVOp->getOperand(1);
4395 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004396 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004398 EVT MaskEltVT = MaskVT.getVectorElementType();
4399 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004401 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 case MVT::v4f32: NewVT = MVT::v2f64; break;
4403 case MVT::v4i32: NewVT = MVT::v2i64; break;
4404 case MVT::v8i16: NewVT = MVT::v4i32; break;
4405 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004406 }
4407
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004408 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004409 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004411 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 int Scale = NumElems / NewWidth;
4415 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004416 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 int StartIdx = -1;
4418 for (int j = 0; j < Scale; ++j) {
4419 int EltIdx = SVOp->getMaskElt(i+j);
4420 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004421 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004423 StartIdx = EltIdx - (EltIdx % Scale);
4424 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004425 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004426 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 if (StartIdx == -1)
4428 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004429 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004431 }
4432
Dale Johannesenace16102009-02-03 19:33:06 +00004433 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4434 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004436}
4437
Evan Chengd880b972008-05-09 21:53:03 +00004438/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004439///
Owen Andersone50ed302009-08-10 22:56:29 +00004440static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 SDValue SrcOp, SelectionDAG &DAG,
4442 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004444 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004445 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004446 LD = dyn_cast<LoadSDNode>(SrcOp);
4447 if (!LD) {
4448 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4449 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004450 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4451 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004452 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4453 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004454 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004455 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004457 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4458 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4459 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4460 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004461 SrcOp.getOperand(0)
4462 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004463 }
4464 }
4465 }
4466
Dale Johannesenace16102009-02-03 19:33:06 +00004467 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4468 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004469 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004470 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004471}
4472
Evan Chengace3c172008-07-22 21:13:36 +00004473/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4474/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004475static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004476LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4477 SDValue V1 = SVOp->getOperand(0);
4478 SDValue V2 = SVOp->getOperand(1);
4479 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004480 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004481
Evan Chengace3c172008-07-22 21:13:36 +00004482 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004483 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 SmallVector<int, 8> Mask1(4U, -1);
4485 SmallVector<int, 8> PermMask;
4486 SVOp->getMask(PermMask);
4487
Evan Chengace3c172008-07-22 21:13:36 +00004488 unsigned NumHi = 0;
4489 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004490 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 int Idx = PermMask[i];
4492 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004493 Locs[i] = std::make_pair(-1, -1);
4494 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4496 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004497 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004499 NumLo++;
4500 } else {
4501 Locs[i] = std::make_pair(1, NumHi);
4502 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004504 NumHi++;
4505 }
4506 }
4507 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004508
Evan Chengace3c172008-07-22 21:13:36 +00004509 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004510 // If no more than two elements come from either vector. This can be
4511 // implemented with two shuffles. First shuffle gather the elements.
4512 // The second shuffle, which takes the first shuffle as both of its
4513 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004515
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004517
Evan Chengace3c172008-07-22 21:13:36 +00004518 for (unsigned i = 0; i != 4; ++i) {
4519 if (Locs[i].first == -1)
4520 continue;
4521 else {
4522 unsigned Idx = (i < 2) ? 0 : 4;
4523 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004525 }
4526 }
4527
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004529 } else if (NumLo == 3 || NumHi == 3) {
4530 // Otherwise, we must have three elements from one vector, call it X, and
4531 // one element from the other, call it Y. First, use a shufps to build an
4532 // intermediate vector with the one element from Y and the element from X
4533 // that will be in the same half in the final destination (the indexes don't
4534 // matter). Then, use a shufps to build the final vector, taking the half
4535 // containing the element from Y from the intermediate, and the other half
4536 // from X.
4537 if (NumHi == 3) {
4538 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004540 std::swap(V1, V2);
4541 }
4542
4543 // Find the element from V2.
4544 unsigned HiIndex;
4545 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 int Val = PermMask[HiIndex];
4547 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004548 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004549 if (Val >= 4)
4550 break;
4551 }
4552
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 Mask1[0] = PermMask[HiIndex];
4554 Mask1[1] = -1;
4555 Mask1[2] = PermMask[HiIndex^1];
4556 Mask1[3] = -1;
4557 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004558
4559 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 Mask1[0] = PermMask[0];
4561 Mask1[1] = PermMask[1];
4562 Mask1[2] = HiIndex & 1 ? 6 : 4;
4563 Mask1[3] = HiIndex & 1 ? 4 : 6;
4564 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004565 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 Mask1[0] = HiIndex & 1 ? 2 : 0;
4567 Mask1[1] = HiIndex & 1 ? 0 : 2;
4568 Mask1[2] = PermMask[2];
4569 Mask1[3] = PermMask[3];
4570 if (Mask1[2] >= 0)
4571 Mask1[2] += 4;
4572 if (Mask1[3] >= 0)
4573 Mask1[3] += 4;
4574 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004575 }
Evan Chengace3c172008-07-22 21:13:36 +00004576 }
4577
4578 // Break it into (shuffle shuffle_hi, shuffle_lo).
4579 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 SmallVector<int,8> LoMask(4U, -1);
4581 SmallVector<int,8> HiMask(4U, -1);
4582
4583 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004584 unsigned MaskIdx = 0;
4585 unsigned LoIdx = 0;
4586 unsigned HiIdx = 2;
4587 for (unsigned i = 0; i != 4; ++i) {
4588 if (i == 2) {
4589 MaskPtr = &HiMask;
4590 MaskIdx = 1;
4591 LoIdx = 0;
4592 HiIdx = 2;
4593 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 int Idx = PermMask[i];
4595 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004596 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004598 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004600 LoIdx++;
4601 } else {
4602 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004604 HiIdx++;
4605 }
4606 }
4607
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4609 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4610 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004611 for (unsigned i = 0; i != 4; ++i) {
4612 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004614 } else {
4615 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004617 }
4618 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004620}
4621
Dan Gohman475871a2008-07-27 21:46:04 +00004622SDValue
4623X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004625 SDValue V1 = Op.getOperand(0);
4626 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004627 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004628 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004630 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004631 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4632 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004633 bool V1IsSplat = false;
4634 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004637 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004638
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 // Promote splats to v4f32.
4640 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004641 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 return Op;
4643 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004644 }
4645
Evan Cheng7a831ce2007-12-15 03:00:47 +00004646 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4647 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004650 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004651 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004652 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004654 // FIXME: Figure out a cleaner way to do this.
4655 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004656 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004658 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4660 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4661 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004662 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004663 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4665 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004666 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004668 }
4669 }
Eric Christopherfd179292009-08-27 18:07:15 +00004670
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 if (X86::isPSHUFDMask(SVOp))
4672 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Evan Chengf26ffe92008-05-29 08:22:04 +00004674 // Check if this can be converted into a logical shift.
4675 bool isLeft = false;
4676 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004677 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004679 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004680 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004681 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004682 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004683 EVT EltVT = VT.getVectorElementType();
4684 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004685 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004686 }
Eric Christopherfd179292009-08-27 18:07:15 +00004687
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004689 if (V1IsUndef)
4690 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004691 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004692 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004693 if (!isMMX)
4694 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004695 }
Eric Christopherfd179292009-08-27 18:07:15 +00004696
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 // FIXME: fold these into legal mask.
4698 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4699 X86::isMOVSLDUPMask(SVOp) ||
4700 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004701 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004703 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 if (ShouldXformToMOVHLPS(SVOp) ||
4706 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4707 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708
Evan Chengf26ffe92008-05-29 08:22:04 +00004709 if (isShift) {
4710 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004711 EVT EltVT = VT.getVectorElementType();
4712 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004713 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004714 }
Eric Christopherfd179292009-08-27 18:07:15 +00004715
Evan Cheng9eca5e82006-10-25 21:49:50 +00004716 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004717 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4718 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004719 V1IsSplat = isSplatVector(V1.getNode());
4720 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004721
Chris Lattner8a594482007-11-25 00:24:49 +00004722 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004723 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 Op = CommuteVectorShuffle(SVOp, DAG);
4725 SVOp = cast<ShuffleVectorSDNode>(Op);
4726 V1 = SVOp->getOperand(0);
4727 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004728 std::swap(V1IsSplat, V2IsSplat);
4729 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004730 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004731 }
4732
Nate Begeman9008ca62009-04-27 18:41:29 +00004733 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4734 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004735 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 return V1;
4737 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4738 // the instruction selector will not match, so get a canonical MOVL with
4739 // swapped operands to undo the commute.
4740 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004741 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004742
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4744 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4745 X86::isUNPCKLMask(SVOp) ||
4746 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004747 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004748
Evan Cheng9bbbb982006-10-25 20:48:19 +00004749 if (V2IsSplat) {
4750 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004751 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004752 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004753 SDValue NewMask = NormalizeMask(SVOp, DAG);
4754 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4755 if (NSVOp != SVOp) {
4756 if (X86::isUNPCKLMask(NSVOp, true)) {
4757 return NewMask;
4758 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4759 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760 }
4761 }
4762 }
4763
Evan Cheng9eca5e82006-10-25 21:49:50 +00004764 if (Commuted) {
4765 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 // FIXME: this seems wrong.
4767 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4768 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4769 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4770 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4771 X86::isUNPCKLMask(NewSVOp) ||
4772 X86::isUNPCKHMask(NewSVOp))
4773 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004774 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004777
4778 // Normalize the node to match x86 shuffle ops if needed
4779 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4780 return CommuteVectorShuffle(SVOp, DAG);
4781
4782 // Check for legal shuffle and return?
4783 SmallVector<int, 16> PermMask;
4784 SVOp->getMask(PermMask);
4785 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004786 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004787
Evan Cheng14b32e12007-12-11 01:46:18 +00004788 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004791 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004792 return NewOp;
4793 }
4794
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 if (NewOp.getNode())
4798 return NewOp;
4799 }
Eric Christopherfd179292009-08-27 18:07:15 +00004800
Evan Chengace3c172008-07-22 21:13:36 +00004801 // Handle all 4 wide cases with a number of shuffles except for MMX.
4802 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804
Dan Gohman475871a2008-07-27 21:46:04 +00004805 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806}
4807
Dan Gohman475871a2008-07-27 21:46:04 +00004808SDValue
4809X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004810 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004811 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004812 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004813 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004815 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004818 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004819 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004820 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4821 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4822 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4824 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004825 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004827 Op.getOperand(0)),
4828 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004830 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004832 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004833 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004835 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4836 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004837 // result has a single use which is a store or a bitcast to i32. And in
4838 // the case of a store, it's not worth it if the index is a constant 0,
4839 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004840 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004841 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004842 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004843 if ((User->getOpcode() != ISD::STORE ||
4844 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4845 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004846 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004848 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4850 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004851 Op.getOperand(0)),
4852 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4854 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004855 // ExtractPS works with constant index.
4856 if (isa<ConstantSDNode>(Op.getOperand(1)))
4857 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004858 }
Dan Gohman475871a2008-07-27 21:46:04 +00004859 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860}
4861
4862
Dan Gohman475871a2008-07-27 21:46:04 +00004863SDValue
4864X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867
Evan Cheng62a3f152008-03-24 21:52:23 +00004868 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004869 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004870 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004871 return Res;
4872 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004873
Owen Andersone50ed302009-08-10 22:56:29 +00004874 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004875 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004877 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004878 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004879 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004880 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4882 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004883 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004885 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004887 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004888 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004890 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004892 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004894 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004895 if (Idx == 0)
4896 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004897
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004901 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004903 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004904 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004905 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004906 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4907 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4908 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004909 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 if (Idx == 0)
4911 return Op;
4912
4913 // UNPCKHPD the element to the lowest double word, then movsd.
4914 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4915 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004918 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004920 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004921 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004922 }
4923
Dan Gohman475871a2008-07-27 21:46:04 +00004924 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004925}
4926
Dan Gohman475871a2008-07-27 21:46:04 +00004927SDValue
4928X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004929 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004930 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004931 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004932
Dan Gohman475871a2008-07-27 21:46:04 +00004933 SDValue N0 = Op.getOperand(0);
4934 SDValue N1 = Op.getOperand(1);
4935 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004936
Dan Gohman8a55ce42009-09-23 21:02:20 +00004937 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004938 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004939 unsigned Opc;
4940 if (VT == MVT::v8i16)
4941 Opc = X86ISD::PINSRW;
4942 else if (VT == MVT::v4i16)
4943 Opc = X86ISD::MMX_PINSRW;
4944 else if (VT == MVT::v16i8)
4945 Opc = X86ISD::PINSRB;
4946 else
4947 Opc = X86ISD::PINSRB;
4948
Nate Begeman14d12ca2008-02-11 04:19:36 +00004949 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4950 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 if (N1.getValueType() != MVT::i32)
4952 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4953 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004954 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004955 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004956 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004957 // Bits [7:6] of the constant are the source select. This will always be
4958 // zero here. The DAG Combiner may combine an extract_elt index into these
4959 // bits. For example (insert (extract, 3), 2) could be matched by putting
4960 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004961 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004962 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004963 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004964 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004965 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004966 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004968 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004969 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004970 // PINSR* works with constant index.
4971 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004972 }
Dan Gohman475871a2008-07-27 21:46:04 +00004973 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004974}
4975
Dan Gohman475871a2008-07-27 21:46:04 +00004976SDValue
4977X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004978 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004979 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004980
4981 if (Subtarget->hasSSE41())
4982 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4983
Dan Gohman8a55ce42009-09-23 21:02:20 +00004984 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004985 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004986
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004987 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004988 SDValue N0 = Op.getOperand(0);
4989 SDValue N1 = Op.getOperand(1);
4990 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004991
Dan Gohman8a55ce42009-09-23 21:02:20 +00004992 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004993 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4994 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 if (N1.getValueType() != MVT::i32)
4996 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4997 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004998 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004999 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5000 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001 }
Dan Gohman475871a2008-07-27 21:46:04 +00005002 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003}
5004
Dan Gohman475871a2008-07-27 21:46:04 +00005005SDValue
5006X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005007 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005008 if (Op.getValueType() == MVT::v2f32)
5009 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5010 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5011 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005012 Op.getOperand(0))));
5013
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5015 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005016
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5018 EVT VT = MVT::v2i32;
5019 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005020 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 case MVT::v16i8:
5022 case MVT::v8i16:
5023 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005024 break;
5025 }
Dale Johannesenace16102009-02-03 19:33:06 +00005026 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5027 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028}
5029
Bill Wendling056292f2008-09-16 21:48:12 +00005030// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5031// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5032// one of the above mentioned nodes. It has to be wrapped because otherwise
5033// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5034// be used to form addressing mode. These wrapped nodes will be selected
5035// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005036SDValue
5037X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005039
Chris Lattner41621a22009-06-26 19:22:52 +00005040 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5041 // global base reg.
5042 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005043 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005044 CodeModel::Model M = getTargetMachine().getCodeModel();
5045
Chris Lattner4f066492009-07-11 20:29:19 +00005046 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005047 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005048 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005049 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005050 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005051 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005052 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005053
Evan Cheng1606e8e2009-03-13 07:51:59 +00005054 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005055 CP->getAlignment(),
5056 CP->getOffset(), OpFlag);
5057 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005058 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005059 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005060 if (OpFlag) {
5061 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005062 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005063 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005064 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 }
5066
5067 return Result;
5068}
5069
Chris Lattner18c59872009-06-27 04:16:01 +00005070SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5071 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005072
Chris Lattner18c59872009-06-27 04:16:01 +00005073 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5074 // global base reg.
5075 unsigned char OpFlag = 0;
5076 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005077 CodeModel::Model M = getTargetMachine().getCodeModel();
5078
Chris Lattner4f066492009-07-11 20:29:19 +00005079 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005080 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005081 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005082 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005083 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005084 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005085 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005086
Chris Lattner18c59872009-06-27 04:16:01 +00005087 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5088 OpFlag);
5089 DebugLoc DL = JT->getDebugLoc();
5090 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005091
Chris Lattner18c59872009-06-27 04:16:01 +00005092 // With PIC, the address is actually $g + Offset.
5093 if (OpFlag) {
5094 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5095 DAG.getNode(X86ISD::GlobalBaseReg,
5096 DebugLoc::getUnknownLoc(), getPointerTy()),
5097 Result);
5098 }
Eric Christopherfd179292009-08-27 18:07:15 +00005099
Chris Lattner18c59872009-06-27 04:16:01 +00005100 return Result;
5101}
5102
5103SDValue
5104X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5105 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005106
Chris Lattner18c59872009-06-27 04:16:01 +00005107 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5108 // global base reg.
5109 unsigned char OpFlag = 0;
5110 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005111 CodeModel::Model M = getTargetMachine().getCodeModel();
5112
Chris Lattner4f066492009-07-11 20:29:19 +00005113 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005114 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005115 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005116 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005117 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005118 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005119 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005120
Chris Lattner18c59872009-06-27 04:16:01 +00005121 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005122
Chris Lattner18c59872009-06-27 04:16:01 +00005123 DebugLoc DL = Op.getDebugLoc();
5124 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005125
5126
Chris Lattner18c59872009-06-27 04:16:01 +00005127 // With PIC, the address is actually $g + Offset.
5128 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005129 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005130 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5131 DAG.getNode(X86ISD::GlobalBaseReg,
5132 DebugLoc::getUnknownLoc(),
5133 getPointerTy()),
5134 Result);
5135 }
Eric Christopherfd179292009-08-27 18:07:15 +00005136
Chris Lattner18c59872009-06-27 04:16:01 +00005137 return Result;
5138}
5139
Dan Gohman475871a2008-07-27 21:46:04 +00005140SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005141X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005142 // Create the TargetBlockAddressAddress node.
5143 unsigned char OpFlags =
5144 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005145 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005146 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5147 DebugLoc dl = Op.getDebugLoc();
5148 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5149 /*isTarget=*/true, OpFlags);
5150
Dan Gohmanf705adb2009-10-30 01:28:02 +00005151 if (Subtarget->isPICStyleRIPRel() &&
5152 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005153 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5154 else
5155 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005156
Dan Gohman29cbade2009-11-20 23:18:13 +00005157 // With PIC, the address is actually $g + Offset.
5158 if (isGlobalRelativeToPICBase(OpFlags)) {
5159 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5160 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5161 Result);
5162 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005163
5164 return Result;
5165}
5166
5167SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005168X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005169 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005170 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005171 // Create the TargetGlobalAddress node, folding in the constant
5172 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005173 unsigned char OpFlags =
5174 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005175 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005176 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005177 if (OpFlags == X86II::MO_NO_FLAG &&
5178 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005179 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005180 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005181 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005182 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005183 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005184 }
Eric Christopherfd179292009-08-27 18:07:15 +00005185
Chris Lattner4f066492009-07-11 20:29:19 +00005186 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005187 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005188 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5189 else
5190 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005191
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005192 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005193 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005194 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5195 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005196 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Chris Lattner36c25012009-07-10 07:34:39 +00005199 // For globals that require a load from a stub to get the address, emit the
5200 // load.
5201 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005202 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005203 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204
Dan Gohman6520e202008-10-18 02:06:02 +00005205 // If there was a non-zero offset that we didn't fold, create an explicit
5206 // addition for it.
5207 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005208 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005209 DAG.getConstant(Offset, getPointerTy()));
5210
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 return Result;
5212}
5213
Evan Chengda43bcf2008-09-24 00:05:32 +00005214SDValue
5215X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5216 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005217 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005218 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005219}
5220
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005221static SDValue
5222GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005223 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005224 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005225 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005227 DebugLoc dl = GA->getDebugLoc();
5228 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5229 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005230 GA->getOffset(),
5231 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005232 if (InFlag) {
5233 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005234 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005235 } else {
5236 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005237 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005238 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005239
5240 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5241 MFI->setHasCalls(true);
5242
Rafael Espindola15f1b662009-04-24 12:59:40 +00005243 SDValue Flag = Chain.getValue(1);
5244 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005245}
5246
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005247// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005248static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005249LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005250 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005252 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5253 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005254 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005255 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005256 PtrVT), InFlag);
5257 InFlag = Chain.getValue(1);
5258
Chris Lattnerb903bed2009-06-26 21:20:29 +00005259 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005260}
5261
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005262// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005263static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005264LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005265 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005266 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5267 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005268}
5269
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005270// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5271// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005272static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005273 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005274 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005275 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005276 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005277 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5278 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005279 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005281
5282 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005283 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005284
Chris Lattnerb903bed2009-06-26 21:20:29 +00005285 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005286 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5287 // initialexec.
5288 unsigned WrapperKind = X86ISD::Wrapper;
5289 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005290 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005291 } else if (is64Bit) {
5292 assert(model == TLSModel::InitialExec);
5293 OperandFlags = X86II::MO_GOTTPOFF;
5294 WrapperKind = X86ISD::WrapperRIP;
5295 } else {
5296 assert(model == TLSModel::InitialExec);
5297 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005298 }
Eric Christopherfd179292009-08-27 18:07:15 +00005299
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005300 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5301 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005302 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005303 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005304 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005305
Rafael Espindola9a580232009-02-27 13:37:18 +00005306 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005307 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005308 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005309
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005310 // The address of the thread local variable is the add of the thread
5311 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005312 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005313}
5314
Dan Gohman475871a2008-07-27 21:46:04 +00005315SDValue
5316X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005317 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005318 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005319 assert(Subtarget->isTargetELF() &&
5320 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005321 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005322 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005323
Chris Lattnerb903bed2009-06-26 21:20:29 +00005324 // If GV is an alias then use the aliasee for determining
5325 // thread-localness.
5326 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5327 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005328
Chris Lattnerb903bed2009-06-26 21:20:29 +00005329 TLSModel::Model model = getTLSModel(GV,
5330 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005331
Chris Lattnerb903bed2009-06-26 21:20:29 +00005332 switch (model) {
5333 case TLSModel::GeneralDynamic:
5334 case TLSModel::LocalDynamic: // not implemented
5335 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005336 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005338
Chris Lattnerb903bed2009-06-26 21:20:29 +00005339 case TLSModel::InitialExec:
5340 case TLSModel::LocalExec:
5341 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5342 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005343 }
Eric Christopherfd179292009-08-27 18:07:15 +00005344
Torok Edwinc23197a2009-07-14 16:55:14 +00005345 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005346 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005347}
5348
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005350/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005351/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005352SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005353 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005354 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005355 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005356 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005357 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue ShOpLo = Op.getOperand(0);
5359 SDValue ShOpHi = Op.getOperand(1);
5360 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005361 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005363 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005364
Dan Gohman475871a2008-07-27 21:46:04 +00005365 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005366 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005367 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5368 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005369 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005370 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5371 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005372 }
Evan Chenge3413162006-01-09 18:33:28 +00005373
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5375 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005376 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005378
Dan Gohman475871a2008-07-27 21:46:04 +00005379 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005381 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5382 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005383
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005384 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005385 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5386 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005387 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005388 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5389 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005390 }
5391
Dan Gohman475871a2008-07-27 21:46:04 +00005392 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005393 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005394}
Evan Chenga3195e82006-01-12 22:54:21 +00005395
Dan Gohman475871a2008-07-27 21:46:04 +00005396SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005397 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005398
5399 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005401 return Op;
5402 }
5403 return SDValue();
5404 }
5405
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005407 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Eli Friedman36df4992009-05-27 00:47:34 +00005409 // These are really Legal; return the operand so the caller accepts it as
5410 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005412 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005414 Subtarget->is64Bit()) {
5415 return Op;
5416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005418 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005419 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005421 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005422 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005423 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005424 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005425 PseudoSourceValue::getFixedStack(SSFI), 0,
5426 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005427 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5428}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005429
Owen Andersone50ed302009-08-10 22:56:29 +00005430SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005431 SDValue StackSlot,
5432 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005433 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005434 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005435 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005436 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005437 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005439 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005441 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005442 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005443 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005444
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005445 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005447 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448
5449 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5450 // shouldn't be necessary except that RFP cannot be live across
5451 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005452 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005453 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005454 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005456 SDValue Ops[] = {
5457 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5458 };
5459 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005460 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005461 PseudoSourceValue::getFixedStack(SSFI), 0,
5462 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005463 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005464
Evan Cheng0db9fe62006-04-25 20:13:52 +00005465 return Result;
5466}
5467
Bill Wendling8b8a6362009-01-17 03:56:04 +00005468// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5469SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5470 // This algorithm is not obvious. Here it is in C code, more or less:
5471 /*
5472 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5473 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5474 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005475
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476 // Copy ints to xmm registers.
5477 __m128i xh = _mm_cvtsi32_si128( hi );
5478 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005479
Bill Wendling8b8a6362009-01-17 03:56:04 +00005480 // Combine into low half of a single xmm register.
5481 __m128i x = _mm_unpacklo_epi32( xh, xl );
5482 __m128d d;
5483 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005484
Bill Wendling8b8a6362009-01-17 03:56:04 +00005485 // Merge in appropriate exponents to give the integer bits the right
5486 // magnitude.
5487 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005488
Bill Wendling8b8a6362009-01-17 03:56:04 +00005489 // Subtract away the biases to deal with the IEEE-754 double precision
5490 // implicit 1.
5491 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005492
Bill Wendling8b8a6362009-01-17 03:56:04 +00005493 // All conversions up to here are exact. The correctly rounded result is
5494 // calculated using the current rounding mode using the following
5495 // horizontal add.
5496 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5497 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5498 // store doesn't really need to be here (except
5499 // maybe to zero the other double)
5500 return sd;
5501 }
5502 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005503
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005504 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005505 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005506
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005507 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005508 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005509 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5510 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5511 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5512 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005513 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005514 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005515
Bill Wendling8b8a6362009-01-17 03:56:04 +00005516 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005517 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005518 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005519 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005520 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005521 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005522 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5525 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005526 Op.getOperand(0),
5527 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5529 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005530 Op.getOperand(0),
5531 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5533 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005534 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005535 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5537 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5538 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005540 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005542
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005543 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005544 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5546 DAG.getUNDEF(MVT::v2f64), ShufMask);
5547 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5548 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005549 DAG.getIntPtrConstant(0));
5550}
5551
Bill Wendling8b8a6362009-01-17 03:56:04 +00005552// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5553SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005554 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005555 // FP constant to bias correct the final result.
5556 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005558
5559 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5561 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005562 Op.getOperand(0),
5563 DAG.getIntPtrConstant(0)));
5564
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5566 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005567 DAG.getIntPtrConstant(0));
5568
5569 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5571 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005572 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 MVT::v2f64, Load)),
5574 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005575 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 MVT::v2f64, Bias)));
5577 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5578 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005579 DAG.getIntPtrConstant(0));
5580
5581 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005583
5584 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005585 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005586
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005588 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005589 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005591 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005592 }
5593
5594 // Handle final rounding.
5595 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005596}
5597
5598SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005599 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005600 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601
Evan Chenga06ec9e2009-01-19 08:08:22 +00005602 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5603 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5604 // the optimization here.
5605 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005606 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005607
Owen Andersone50ed302009-08-10 22:56:29 +00005608 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005610 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005612 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005613
Bill Wendling8b8a6362009-01-17 03:56:04 +00005614 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005616 return LowerUINT_TO_FP_i32(Op, DAG);
5617 }
5618
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005620
5621 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005623 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5624 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5625 getPointerTy(), StackSlot, WordOff);
5626 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005627 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005629 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005631}
5632
Dan Gohman475871a2008-07-27 21:46:04 +00005633std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005634FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005635 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005636
Owen Andersone50ed302009-08-10 22:56:29 +00005637 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005638
5639 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5641 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005642 }
5643
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5645 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005648 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005650 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005651 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005652 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005654 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005655 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005656
Evan Cheng87c89352007-10-15 20:11:21 +00005657 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5658 // stack slot.
5659 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005660 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005661 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005662 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005663
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005666 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5668 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5669 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005670 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005671
Dan Gohman475871a2008-07-27 21:46:04 +00005672 SDValue Chain = DAG.getEntryNode();
5673 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005674 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005676 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005677 PseudoSourceValue::getFixedStack(SSFI), 0,
5678 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005681 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5682 };
Dale Johannesenace16102009-02-03 19:33:06 +00005683 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005685 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005686 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5687 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005688
Evan Cheng0db9fe62006-04-25 20:13:52 +00005689 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005690 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005692
Chris Lattner27a6c732007-11-24 07:07:01 +00005693 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694}
5695
Dan Gohman475871a2008-07-27 21:46:04 +00005696SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005697 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 if (Op.getValueType() == MVT::v2i32 &&
5699 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005700 return Op;
5701 }
5702 return SDValue();
5703 }
5704
Eli Friedman948e95a2009-05-23 09:59:16 +00005705 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005706 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005707 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5708 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005709
Chris Lattner27a6c732007-11-24 07:07:01 +00005710 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005711 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005712 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005713}
5714
Eli Friedman948e95a2009-05-23 09:59:16 +00005715SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5716 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5717 SDValue FIST = Vals.first, StackSlot = Vals.second;
5718 assert(FIST.getNode() && "Unexpected failure");
5719
5720 // Load the result.
5721 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005722 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005723}
5724
Dan Gohman475871a2008-07-27 21:46:04 +00005725SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005726 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005727 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005728 EVT VT = Op.getValueType();
5729 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005730 if (VT.isVector())
5731 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005732 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005734 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005735 CV.push_back(C);
5736 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005737 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005738 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005739 CV.push_back(C);
5740 CV.push_back(C);
5741 CV.push_back(C);
5742 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005743 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005744 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005745 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005746 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005747 PseudoSourceValue::getConstantPool(), 0,
5748 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005749 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005750}
5751
Dan Gohman475871a2008-07-27 21:46:04 +00005752SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005753 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005754 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005755 EVT VT = Op.getValueType();
5756 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005757 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005758 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005761 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005762 CV.push_back(C);
5763 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005764 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005765 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005766 CV.push_back(C);
5767 CV.push_back(C);
5768 CV.push_back(C);
5769 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005771 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005772 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005773 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005774 PseudoSourceValue::getConstantPool(), 0,
5775 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005776 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005777 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5779 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005780 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005782 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005783 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005784 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005785}
5786
Dan Gohman475871a2008-07-27 21:46:04 +00005787SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005788 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005789 SDValue Op0 = Op.getOperand(0);
5790 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005791 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005792 EVT VT = Op.getValueType();
5793 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005794
5795 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005796 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005797 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005798 SrcVT = VT;
5799 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005800 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005801 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005802 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005803 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005804 }
5805
5806 // At this point the operands and the result should have the same
5807 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005808
Evan Cheng68c47cb2007-01-05 07:55:56 +00005809 // First get the sign bit of second operand.
5810 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005812 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5813 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005814 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5816 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5817 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5818 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005819 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005820 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005821 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005822 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005823 PseudoSourceValue::getConstantPool(), 0,
5824 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005825 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005826
5827 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005828 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 // Op0 is MVT::f32, Op1 is MVT::f64.
5830 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5831 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5832 DAG.getConstant(32, MVT::i32));
5833 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5834 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005835 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005836 }
5837
Evan Cheng73d6cf12007-01-05 21:37:56 +00005838 // Clear first operand sign bit.
5839 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005841 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5842 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005843 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005844 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5845 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5846 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5847 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005848 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005849 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005850 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005851 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005852 PseudoSourceValue::getConstantPool(), 0,
5853 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005854 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005855
5856 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005857 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005858}
5859
Dan Gohman076aee32009-03-04 19:44:21 +00005860/// Emit nodes that will be selected as "test Op0,Op0", or something
5861/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005862SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5863 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005864 DebugLoc dl = Op.getDebugLoc();
5865
Dan Gohman31125812009-03-07 01:58:32 +00005866 // CF and OF aren't always set the way we want. Determine which
5867 // of these we need.
5868 bool NeedCF = false;
5869 bool NeedOF = false;
5870 switch (X86CC) {
5871 case X86::COND_A: case X86::COND_AE:
5872 case X86::COND_B: case X86::COND_BE:
5873 NeedCF = true;
5874 break;
5875 case X86::COND_G: case X86::COND_GE:
5876 case X86::COND_L: case X86::COND_LE:
5877 case X86::COND_O: case X86::COND_NO:
5878 NeedOF = true;
5879 break;
5880 default: break;
5881 }
5882
Dan Gohman076aee32009-03-04 19:44:21 +00005883 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005884 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5885 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5886 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005887 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005888 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005889 switch (Op.getNode()->getOpcode()) {
5890 case ISD::ADD:
5891 // Due to an isel shortcoming, be conservative if this add is likely to
5892 // be selected as part of a load-modify-store instruction. When the root
5893 // node in a match is a store, isel doesn't know how to remap non-chain
5894 // non-flag uses of other nodes in the match, such as the ADD in this
5895 // case. This leads to the ADD being left around and reselected, with
5896 // the result being two adds in the output.
5897 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5898 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5899 if (UI->getOpcode() == ISD::STORE)
5900 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005901 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005902 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5903 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005904 if (C->getAPIntValue() == 1) {
5905 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005906 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005907 break;
5908 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005909 // An add of negative one (subtract of one) will be selected as a DEC.
5910 if (C->getAPIntValue().isAllOnesValue()) {
5911 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005912 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005913 break;
5914 }
5915 }
Dan Gohman076aee32009-03-04 19:44:21 +00005916 // Otherwise use a regular EFLAGS-setting add.
5917 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005918 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005919 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005920 case ISD::AND: {
5921 // If the primary and result isn't used, don't bother using X86ISD::AND,
5922 // because a TEST instruction will be better.
5923 bool NonFlagUse = false;
5924 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005925 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5926 SDNode *User = *UI;
5927 unsigned UOpNo = UI.getOperandNo();
5928 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5929 // Look pass truncate.
5930 UOpNo = User->use_begin().getOperandNo();
5931 User = *User->use_begin();
5932 }
5933 if (User->getOpcode() != ISD::BRCOND &&
5934 User->getOpcode() != ISD::SETCC &&
5935 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005936 NonFlagUse = true;
5937 break;
5938 }
Evan Cheng17751da2010-01-07 00:54:06 +00005939 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005940 if (!NonFlagUse)
5941 break;
5942 }
5943 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005944 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005945 case ISD::OR:
5946 case ISD::XOR:
5947 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005948 // likely to be selected as part of a load-modify-store instruction.
5949 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5950 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5951 if (UI->getOpcode() == ISD::STORE)
5952 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005953 // Otherwise use a regular EFLAGS-setting instruction.
5954 switch (Op.getNode()->getOpcode()) {
5955 case ISD::SUB: Opcode = X86ISD::SUB; break;
5956 case ISD::OR: Opcode = X86ISD::OR; break;
5957 case ISD::XOR: Opcode = X86ISD::XOR; break;
5958 case ISD::AND: Opcode = X86ISD::AND; break;
5959 default: llvm_unreachable("unexpected operator!");
5960 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005961 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005962 break;
5963 case X86ISD::ADD:
5964 case X86ISD::SUB:
5965 case X86ISD::INC:
5966 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005967 case X86ISD::OR:
5968 case X86ISD::XOR:
5969 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005970 return SDValue(Op.getNode(), 1);
5971 default:
5972 default_case:
5973 break;
5974 }
5975 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005976 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005977 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005978 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005979 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005980 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005981 DAG.ReplaceAllUsesWith(Op, New);
5982 return SDValue(New.getNode(), 1);
5983 }
5984 }
5985
5986 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005988 DAG.getConstant(0, Op.getValueType()));
5989}
5990
5991/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5992/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005993SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5994 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5996 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005997 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005998
5999 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006001}
6002
Evan Chengd40d03e2010-01-06 19:38:29 +00006003/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6004/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006005static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006006 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006007 SDValue Op0 = And.getOperand(0);
6008 SDValue Op1 = And.getOperand(1);
6009 if (Op0.getOpcode() == ISD::TRUNCATE)
6010 Op0 = Op0.getOperand(0);
6011 if (Op1.getOpcode() == ISD::TRUNCATE)
6012 Op1 = Op1.getOperand(0);
6013
Evan Chengd40d03e2010-01-06 19:38:29 +00006014 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006015 if (Op1.getOpcode() == ISD::SHL) {
6016 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6017 if (And10C->getZExtValue() == 1) {
6018 LHS = Op0;
6019 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006020 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006021 } else if (Op0.getOpcode() == ISD::SHL) {
6022 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6023 if (And00C->getZExtValue() == 1) {
6024 LHS = Op1;
6025 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006026 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006027 } else if (Op1.getOpcode() == ISD::Constant) {
6028 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6029 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006030 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6031 LHS = AndLHS.getOperand(0);
6032 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006033 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006034 }
Evan Cheng0488db92007-09-25 01:57:46 +00006035
Evan Chengd40d03e2010-01-06 19:38:29 +00006036 if (LHS.getNode()) {
6037 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6038 // instruction. Since the shift amount is in-range-or-undefined, we know
6039 // that doing a bittest on the i16 value is ok. We extend to i32 because
6040 // the encoding for the i16 version is larger than the i32 version.
6041 if (LHS.getValueType() == MVT::i8)
6042 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006043
Evan Chengd40d03e2010-01-06 19:38:29 +00006044 // If the operand types disagree, extend the shift amount to match. Since
6045 // BT ignores high bits (like shifts) we can use anyextend.
6046 if (LHS.getValueType() != RHS.getValueType())
6047 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006048
Evan Chengd40d03e2010-01-06 19:38:29 +00006049 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6050 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6051 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6052 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006053 }
6054
Evan Cheng54de3ea2010-01-05 06:52:31 +00006055 return SDValue();
6056}
6057
6058SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6059 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6060 SDValue Op0 = Op.getOperand(0);
6061 SDValue Op1 = Op.getOperand(1);
6062 DebugLoc dl = Op.getDebugLoc();
6063 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6064
6065 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006066 // Lower (X & (1 << N)) == 0 to BT(X, N).
6067 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6068 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6069 if (Op0.getOpcode() == ISD::AND &&
6070 Op0.hasOneUse() &&
6071 Op1.getOpcode() == ISD::Constant &&
6072 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6073 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6074 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6075 if (NewSetCC.getNode())
6076 return NewSetCC;
6077 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006078
Evan Cheng2c755ba2010-02-27 07:36:59 +00006079 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6080 if (Op0.getOpcode() == X86ISD::SETCC &&
6081 Op1.getOpcode() == ISD::Constant &&
6082 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6083 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6084 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6085 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6086 bool Invert = (CC == ISD::SETNE) ^
6087 cast<ConstantSDNode>(Op1)->isNullValue();
6088 if (Invert)
6089 CCode = X86::GetOppositeBranchCondition(CCode);
6090 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6091 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6092 }
6093
Chris Lattnere55484e2008-12-25 05:34:37 +00006094 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6095 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006096 if (X86CC == X86::COND_INVALID)
6097 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006098
Dan Gohman31125812009-03-07 01:58:32 +00006099 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006100
6101 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006102 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006103 return DAG.getNode(ISD::AND, dl, MVT::i8,
6104 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6105 DAG.getConstant(X86CC, MVT::i8), Cond),
6106 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006107
Owen Anderson825b72b2009-08-11 20:47:22 +00006108 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6109 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006110}
6111
Dan Gohman475871a2008-07-27 21:46:04 +00006112SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6113 SDValue Cond;
6114 SDValue Op0 = Op.getOperand(0);
6115 SDValue Op1 = Op.getOperand(1);
6116 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006117 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006118 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6119 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006120 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006121
6122 if (isFP) {
6123 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006124 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6126 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006127 bool Swap = false;
6128
6129 switch (SetCCOpcode) {
6130 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006131 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006132 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006133 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006134 case ISD::SETGT: Swap = true; // Fallthrough
6135 case ISD::SETLT:
6136 case ISD::SETOLT: SSECC = 1; break;
6137 case ISD::SETOGE:
6138 case ISD::SETGE: Swap = true; // Fallthrough
6139 case ISD::SETLE:
6140 case ISD::SETOLE: SSECC = 2; break;
6141 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006142 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006143 case ISD::SETNE: SSECC = 4; break;
6144 case ISD::SETULE: Swap = true;
6145 case ISD::SETUGE: SSECC = 5; break;
6146 case ISD::SETULT: Swap = true;
6147 case ISD::SETUGT: SSECC = 6; break;
6148 case ISD::SETO: SSECC = 7; break;
6149 }
6150 if (Swap)
6151 std::swap(Op0, Op1);
6152
Nate Begemanfb8ead02008-07-25 19:05:58 +00006153 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006154 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006155 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006156 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6158 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006159 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006160 }
6161 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006162 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6164 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006165 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006166 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006167 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006168 }
6169 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006170 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006172
Nate Begeman30a0de92008-07-17 16:51:19 +00006173 // We are handling one of the integer comparisons here. Since SSE only has
6174 // GT and EQ comparisons for integer, swapping operands and multiple
6175 // operations may be required for some comparisons.
6176 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6177 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006178
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006180 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006181 case MVT::v8i8:
6182 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6183 case MVT::v4i16:
6184 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6185 case MVT::v2i32:
6186 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6187 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006189
Nate Begeman30a0de92008-07-17 16:51:19 +00006190 switch (SetCCOpcode) {
6191 default: break;
6192 case ISD::SETNE: Invert = true;
6193 case ISD::SETEQ: Opc = EQOpc; break;
6194 case ISD::SETLT: Swap = true;
6195 case ISD::SETGT: Opc = GTOpc; break;
6196 case ISD::SETGE: Swap = true;
6197 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6198 case ISD::SETULT: Swap = true;
6199 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6200 case ISD::SETUGE: Swap = true;
6201 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6202 }
6203 if (Swap)
6204 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Nate Begeman30a0de92008-07-17 16:51:19 +00006206 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6207 // bits of the inputs before performing those operations.
6208 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006209 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006210 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6211 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006212 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006213 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6214 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006215 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6216 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006218
Dale Johannesenace16102009-02-03 19:33:06 +00006219 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006220
6221 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006222 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006223 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006224
Nate Begeman30a0de92008-07-17 16:51:19 +00006225 return Result;
6226}
Evan Cheng0488db92007-09-25 01:57:46 +00006227
Evan Cheng370e5342008-12-03 08:38:43 +00006228// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006229static bool isX86LogicalCmp(SDValue Op) {
6230 unsigned Opc = Op.getNode()->getOpcode();
6231 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6232 return true;
6233 if (Op.getResNo() == 1 &&
6234 (Opc == X86ISD::ADD ||
6235 Opc == X86ISD::SUB ||
6236 Opc == X86ISD::SMUL ||
6237 Opc == X86ISD::UMUL ||
6238 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006239 Opc == X86ISD::DEC ||
6240 Opc == X86ISD::OR ||
6241 Opc == X86ISD::XOR ||
6242 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006243 return true;
6244
6245 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006246}
6247
Dan Gohman475871a2008-07-27 21:46:04 +00006248SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006249 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006250 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006251 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006252 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006253
Dan Gohman1a492952009-10-20 16:22:37 +00006254 if (Cond.getOpcode() == ISD::SETCC) {
6255 SDValue NewCond = LowerSETCC(Cond, DAG);
6256 if (NewCond.getNode())
6257 Cond = NewCond;
6258 }
Evan Cheng734503b2006-09-11 02:19:56 +00006259
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006260 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6261 SDValue Op1 = Op.getOperand(1);
6262 SDValue Op2 = Op.getOperand(2);
6263 if (Cond.getOpcode() == X86ISD::SETCC &&
6264 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6265 SDValue Cmp = Cond.getOperand(1);
6266 if (Cmp.getOpcode() == X86ISD::CMP) {
6267 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6268 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6269 ConstantSDNode *RHSC =
6270 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6271 if (N1C && N1C->isAllOnesValue() &&
6272 N2C && N2C->isNullValue() &&
6273 RHSC && RHSC->isNullValue()) {
6274 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006275 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006276 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6277 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6278 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6279 }
6280 }
6281 }
6282
Evan Chengad9c0a32009-12-15 00:53:42 +00006283 // Look pass (and (setcc_carry (cmp ...)), 1).
6284 if (Cond.getOpcode() == ISD::AND &&
6285 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6286 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6287 if (C && C->getAPIntValue() == 1)
6288 Cond = Cond.getOperand(0);
6289 }
6290
Evan Cheng3f41d662007-10-08 22:16:29 +00006291 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6292 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006293 if (Cond.getOpcode() == X86ISD::SETCC ||
6294 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006295 CC = Cond.getOperand(0);
6296
Dan Gohman475871a2008-07-27 21:46:04 +00006297 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006298 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006299 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006300
Evan Cheng3f41d662007-10-08 22:16:29 +00006301 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006302 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006303 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006304 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006305
Chris Lattnerd1980a52009-03-12 06:52:53 +00006306 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6307 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006308 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006309 addTest = false;
6310 }
6311 }
6312
6313 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006314 // Look pass the truncate.
6315 if (Cond.getOpcode() == ISD::TRUNCATE)
6316 Cond = Cond.getOperand(0);
6317
6318 // We know the result of AND is compared against zero. Try to match
6319 // it to BT.
6320 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6321 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6322 if (NewSetCC.getNode()) {
6323 CC = NewSetCC.getOperand(0);
6324 Cond = NewSetCC.getOperand(1);
6325 addTest = false;
6326 }
6327 }
6328 }
6329
6330 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006332 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006333 }
6334
Evan Cheng0488db92007-09-25 01:57:46 +00006335 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6336 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006337 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6338 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006339 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006340}
6341
Evan Cheng370e5342008-12-03 08:38:43 +00006342// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6343// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6344// from the AND / OR.
6345static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6346 Opc = Op.getOpcode();
6347 if (Opc != ISD::OR && Opc != ISD::AND)
6348 return false;
6349 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6350 Op.getOperand(0).hasOneUse() &&
6351 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6352 Op.getOperand(1).hasOneUse());
6353}
6354
Evan Cheng961d6d42009-02-02 08:19:07 +00006355// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6356// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006357static bool isXor1OfSetCC(SDValue Op) {
6358 if (Op.getOpcode() != ISD::XOR)
6359 return false;
6360 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6361 if (N1C && N1C->getAPIntValue() == 1) {
6362 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6363 Op.getOperand(0).hasOneUse();
6364 }
6365 return false;
6366}
6367
Dan Gohman475871a2008-07-27 21:46:04 +00006368SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006369 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue Chain = Op.getOperand(0);
6371 SDValue Cond = Op.getOperand(1);
6372 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006373 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006374 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006375
Dan Gohman1a492952009-10-20 16:22:37 +00006376 if (Cond.getOpcode() == ISD::SETCC) {
6377 SDValue NewCond = LowerSETCC(Cond, DAG);
6378 if (NewCond.getNode())
6379 Cond = NewCond;
6380 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006381#if 0
6382 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006383 else if (Cond.getOpcode() == X86ISD::ADD ||
6384 Cond.getOpcode() == X86ISD::SUB ||
6385 Cond.getOpcode() == X86ISD::SMUL ||
6386 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006387 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006388#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006389
Evan Chengad9c0a32009-12-15 00:53:42 +00006390 // Look pass (and (setcc_carry (cmp ...)), 1).
6391 if (Cond.getOpcode() == ISD::AND &&
6392 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6393 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6394 if (C && C->getAPIntValue() == 1)
6395 Cond = Cond.getOperand(0);
6396 }
6397
Evan Cheng3f41d662007-10-08 22:16:29 +00006398 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6399 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006400 if (Cond.getOpcode() == X86ISD::SETCC ||
6401 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006402 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006403
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006405 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006406 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006407 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006408 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006409 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006410 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006411 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006412 default: break;
6413 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006414 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006415 // These can only come from an arithmetic instruction with overflow,
6416 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006417 Cond = Cond.getNode()->getOperand(1);
6418 addTest = false;
6419 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006420 }
Evan Cheng0488db92007-09-25 01:57:46 +00006421 }
Evan Cheng370e5342008-12-03 08:38:43 +00006422 } else {
6423 unsigned CondOpc;
6424 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6425 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006426 if (CondOpc == ISD::OR) {
6427 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6428 // two branches instead of an explicit OR instruction with a
6429 // separate test.
6430 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006431 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006432 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006433 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006434 Chain, Dest, CC, Cmp);
6435 CC = Cond.getOperand(1).getOperand(0);
6436 Cond = Cmp;
6437 addTest = false;
6438 }
6439 } else { // ISD::AND
6440 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6441 // two branches instead of an explicit AND instruction with a
6442 // separate test. However, we only do this if this block doesn't
6443 // have a fall-through edge, because this requires an explicit
6444 // jmp when the condition is false.
6445 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006446 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006447 Op.getNode()->hasOneUse()) {
6448 X86::CondCode CCode =
6449 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6450 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006452 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6453 // Look for an unconditional branch following this conditional branch.
6454 // We need this because we need to reverse the successors in order
6455 // to implement FCMP_OEQ.
6456 if (User.getOpcode() == ISD::BR) {
6457 SDValue FalseBB = User.getOperand(1);
6458 SDValue NewBR =
6459 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6460 assert(NewBR == User);
6461 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006462
Dale Johannesene4d209d2009-02-03 20:21:25 +00006463 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006464 Chain, Dest, CC, Cmp);
6465 X86::CondCode CCode =
6466 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6467 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006469 Cond = Cmp;
6470 addTest = false;
6471 }
6472 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006473 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006474 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6475 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6476 // It should be transformed during dag combiner except when the condition
6477 // is set by a arithmetics with overflow node.
6478 X86::CondCode CCode =
6479 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6480 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006482 Cond = Cond.getOperand(0).getOperand(1);
6483 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006484 }
Evan Cheng0488db92007-09-25 01:57:46 +00006485 }
6486
6487 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006488 // Look pass the truncate.
6489 if (Cond.getOpcode() == ISD::TRUNCATE)
6490 Cond = Cond.getOperand(0);
6491
6492 // We know the result of AND is compared against zero. Try to match
6493 // it to BT.
6494 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6495 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6496 if (NewSetCC.getNode()) {
6497 CC = NewSetCC.getOperand(0);
6498 Cond = NewSetCC.getOperand(1);
6499 addTest = false;
6500 }
6501 }
6502 }
6503
6504 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006506 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006507 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006508 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006509 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006510}
6511
Anton Korobeynikove060b532007-04-17 19:34:00 +00006512
6513// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6514// Calls to _alloca is needed to probe the stack when allocating more than 4k
6515// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6516// that the guard pages used by the OS virtual memory manager are allocated in
6517// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006518SDValue
6519X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006520 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006521 assert(Subtarget->isTargetCygMing() &&
6522 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006523 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006524
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006525 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006526 SDValue Chain = Op.getOperand(0);
6527 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006528 // FIXME: Ensure alignment here
6529
Dan Gohman475871a2008-07-27 21:46:04 +00006530 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006531
Owen Andersone50ed302009-08-10 22:56:29 +00006532 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006534
Dale Johannesendd64c412009-02-04 00:33:20 +00006535 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006536 Flag = Chain.getValue(1);
6537
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006538 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006539
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006540 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6541 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006542
Dale Johannesendd64c412009-02-04 00:33:20 +00006543 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006544
Dan Gohman475871a2008-07-27 21:46:04 +00006545 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006547}
6548
Dan Gohman475871a2008-07-27 21:46:04 +00006549SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006550X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006551 SDValue Chain,
6552 SDValue Dst, SDValue Src,
6553 SDValue Size, unsigned Align,
Mon P Wange33c8482010-04-02 18:04:15 +00006554 bool isVolatile,
Bill Wendling6f287b22008-09-30 21:22:07 +00006555 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006556 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006557 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006558
Bill Wendling6f287b22008-09-30 21:22:07 +00006559 // If not DWORD aligned or size is more than the threshold, call the library.
6560 // The libc version is likely to be faster for these cases. It can use the
6561 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006562 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006563 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006564 ConstantSize->getZExtValue() >
6565 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006566 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006567
6568 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006569 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006570
Bill Wendling6158d842008-10-01 00:59:58 +00006571 if (const char *bzeroEntry = V &&
6572 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006573 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006574 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006575 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006576 TargetLowering::ArgListEntry Entry;
6577 Entry.Node = Dst;
6578 Entry.Ty = IntPtrTy;
6579 Args.push_back(Entry);
6580 Entry.Node = Size;
6581 Args.push_back(Entry);
6582 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006583 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6584 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006585 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006586 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006587 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006588 }
6589
Dan Gohman707e0182008-04-12 04:36:06 +00006590 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006591 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006592 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006593
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006594 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006595 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006596 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006598 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599 unsigned BytesLeft = 0;
6600 bool TwoRepStos = false;
6601 if (ValC) {
6602 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006603 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006604
Evan Cheng0db9fe62006-04-25 20:13:52 +00006605 // If the value is a constant, then we can potentially use larger sets.
6606 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006607 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006609 ValReg = X86::AX;
6610 Val = (Val << 8) | Val;
6611 break;
6612 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006614 ValReg = X86::EAX;
6615 Val = (Val << 8) | Val;
6616 Val = (Val << 16) | Val;
6617 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006619 ValReg = X86::RAX;
6620 Val = (Val << 32) | Val;
6621 }
6622 break;
6623 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006625 ValReg = X86::AL;
6626 Count = DAG.getIntPtrConstant(SizeVal);
6627 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006628 }
6629
Owen Anderson825b72b2009-08-11 20:47:22 +00006630 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006631 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006632 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6633 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006634 }
6635
Dale Johannesen0f502f62009-02-03 22:26:09 +00006636 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637 InFlag);
6638 InFlag = Chain.getValue(1);
6639 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006640 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006641 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006642 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006644 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006645
Scott Michelfdc40a02009-02-17 22:15:04 +00006646 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006647 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006648 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006650 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006651 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006652 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006654
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006656 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6657 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006658
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 if (TwoRepStos) {
6660 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006661 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006662 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006663 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6665 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006666 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006667 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006670 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6671 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006673 // Handle the last 1 - 7 bytes.
6674 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006675 EVT AddrVT = Dst.getValueType();
6676 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006677
Dale Johannesen0f502f62009-02-03 22:26:09 +00006678 Chain = DAG.getMemset(Chain, dl,
6679 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006680 DAG.getConstant(Offset, AddrVT)),
6681 Src,
6682 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wange33c8482010-04-02 18:04:15 +00006683 Align, isVolatile, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006684 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006685
Dan Gohman707e0182008-04-12 04:36:06 +00006686 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687 return Chain;
6688}
Evan Cheng11e15b32006-04-03 20:53:28 +00006689
Dan Gohman475871a2008-07-27 21:46:04 +00006690SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006691X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006692 SDValue Chain, SDValue Dst, SDValue Src,
6693 SDValue Size, unsigned Align,
Mon P Wange33c8482010-04-02 18:04:15 +00006694 bool isVolatile, bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006695 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006696 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006697 // This requires the copy size to be a constant, preferrably
6698 // within a subtarget-specific limit.
6699 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6700 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006702 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006703 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006704 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006705
Evan Cheng1887c1c2008-08-21 21:00:15 +00006706 /// If not DWORD aligned, call the library.
6707 if ((Align & 3) != 0)
6708 return SDValue();
6709
6710 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006712 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714
Duncan Sands83ec4b62008-06-06 12:08:01 +00006715 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006716 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006718 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006719
Dan Gohman475871a2008-07-27 21:46:04 +00006720 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006721 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006722 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006723 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006725 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006726 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006727 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006729 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006730 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006731 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732 InFlag = Chain.getValue(1);
6733
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006735 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6736 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6737 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006738
Dan Gohman475871a2008-07-27 21:46:04 +00006739 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006740 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006741 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006742 // Handle the last 1 - 7 bytes.
6743 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006744 EVT DstVT = Dst.getValueType();
6745 EVT SrcVT = Src.getValueType();
6746 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006747 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006748 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006749 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006750 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006751 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006752 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wange33c8482010-04-02 18:04:15 +00006753 Align, isVolatile, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006754 DstSV, DstSVOff + Offset,
6755 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006756 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006759 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760}
6761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006763 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006764 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006765
Evan Cheng25ab6902006-09-08 06:48:29 +00006766 if (!Subtarget->is64Bit()) {
6767 // vastart just stores the address of the VarArgsFrameIndex slot into the
6768 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006769 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006770 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6771 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006772 }
6773
6774 // __va_list_tag:
6775 // gp_offset (0 - 6 * 8)
6776 // fp_offset (48 - 48 + 8 * 16)
6777 // overflow_arg_area (point to parameters coming in memory).
6778 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006779 SmallVector<SDValue, 8> MemOps;
6780 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006781 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006783 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6784 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006785 MemOps.push_back(Store);
6786
6787 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006788 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006789 FIN, DAG.getIntPtrConstant(4));
6790 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006792 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006793 MemOps.push_back(Store);
6794
6795 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006796 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006797 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006798 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006799 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6800 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006801 MemOps.push_back(Store);
6802
6803 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006804 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006805 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006807 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6808 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006809 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006811 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812}
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006815 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6816 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006817 SDValue Chain = Op.getOperand(0);
6818 SDValue SrcPtr = Op.getOperand(1);
6819 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006820
Torok Edwindac237e2009-07-08 20:53:28 +00006821 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006822 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006823}
6824
Dan Gohman475871a2008-07-27 21:46:04 +00006825SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006826 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006827 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006828 SDValue Chain = Op.getOperand(0);
6829 SDValue DstPtr = Op.getOperand(1);
6830 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006831 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6832 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006833 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006834
Dale Johannesendd64c412009-02-04 00:33:20 +00006835 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wange33c8482010-04-02 18:04:15 +00006836 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6837 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006838}
6839
Dan Gohman475871a2008-07-27 21:46:04 +00006840SDValue
6841X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006842 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006843 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006845 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006846 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 case Intrinsic::x86_sse_comieq_ss:
6848 case Intrinsic::x86_sse_comilt_ss:
6849 case Intrinsic::x86_sse_comile_ss:
6850 case Intrinsic::x86_sse_comigt_ss:
6851 case Intrinsic::x86_sse_comige_ss:
6852 case Intrinsic::x86_sse_comineq_ss:
6853 case Intrinsic::x86_sse_ucomieq_ss:
6854 case Intrinsic::x86_sse_ucomilt_ss:
6855 case Intrinsic::x86_sse_ucomile_ss:
6856 case Intrinsic::x86_sse_ucomigt_ss:
6857 case Intrinsic::x86_sse_ucomige_ss:
6858 case Intrinsic::x86_sse_ucomineq_ss:
6859 case Intrinsic::x86_sse2_comieq_sd:
6860 case Intrinsic::x86_sse2_comilt_sd:
6861 case Intrinsic::x86_sse2_comile_sd:
6862 case Intrinsic::x86_sse2_comigt_sd:
6863 case Intrinsic::x86_sse2_comige_sd:
6864 case Intrinsic::x86_sse2_comineq_sd:
6865 case Intrinsic::x86_sse2_ucomieq_sd:
6866 case Intrinsic::x86_sse2_ucomilt_sd:
6867 case Intrinsic::x86_sse2_ucomile_sd:
6868 case Intrinsic::x86_sse2_ucomigt_sd:
6869 case Intrinsic::x86_sse2_ucomige_sd:
6870 case Intrinsic::x86_sse2_ucomineq_sd: {
6871 unsigned Opc = 0;
6872 ISD::CondCode CC = ISD::SETCC_INVALID;
6873 switch (IntNo) {
6874 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006875 case Intrinsic::x86_sse_comieq_ss:
6876 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 Opc = X86ISD::COMI;
6878 CC = ISD::SETEQ;
6879 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006880 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::COMI;
6883 CC = ISD::SETLT;
6884 break;
6885 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006886 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 Opc = X86ISD::COMI;
6888 CC = ISD::SETLE;
6889 break;
6890 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 Opc = X86ISD::COMI;
6893 CC = ISD::SETGT;
6894 break;
6895 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006896 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 Opc = X86ISD::COMI;
6898 CC = ISD::SETGE;
6899 break;
6900 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006901 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 Opc = X86ISD::COMI;
6903 CC = ISD::SETNE;
6904 break;
6905 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006906 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006907 Opc = X86ISD::UCOMI;
6908 CC = ISD::SETEQ;
6909 break;
6910 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006911 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 Opc = X86ISD::UCOMI;
6913 CC = ISD::SETLT;
6914 break;
6915 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006916 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917 Opc = X86ISD::UCOMI;
6918 CC = ISD::SETLE;
6919 break;
6920 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 Opc = X86ISD::UCOMI;
6923 CC = ISD::SETGT;
6924 break;
6925 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006926 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 Opc = X86ISD::UCOMI;
6928 CC = ISD::SETGE;
6929 break;
6930 case Intrinsic::x86_sse_ucomineq_ss:
6931 case Intrinsic::x86_sse2_ucomineq_sd:
6932 Opc = X86ISD::UCOMI;
6933 CC = ISD::SETNE;
6934 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006935 }
Evan Cheng734503b2006-09-11 02:19:56 +00006936
Dan Gohman475871a2008-07-27 21:46:04 +00006937 SDValue LHS = Op.getOperand(1);
6938 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006939 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006940 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6942 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6943 DAG.getConstant(X86CC, MVT::i8), Cond);
6944 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006945 }
Eric Christopher71c67532009-07-29 00:28:05 +00006946 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006947 // an integer value, not just an instruction so lower it to the ptest
6948 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006949 case Intrinsic::x86_sse41_ptestz:
6950 case Intrinsic::x86_sse41_ptestc:
6951 case Intrinsic::x86_sse41_ptestnzc:{
6952 unsigned X86CC = 0;
6953 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006954 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006955 case Intrinsic::x86_sse41_ptestz:
6956 // ZF = 1
6957 X86CC = X86::COND_E;
6958 break;
6959 case Intrinsic::x86_sse41_ptestc:
6960 // CF = 1
6961 X86CC = X86::COND_B;
6962 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006963 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006964 // ZF and CF = 0
6965 X86CC = X86::COND_A;
6966 break;
6967 }
Eric Christopherfd179292009-08-27 18:07:15 +00006968
Eric Christopher71c67532009-07-29 00:28:05 +00006969 SDValue LHS = Op.getOperand(1);
6970 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6972 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6973 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6974 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006975 }
Evan Cheng5759f972008-05-04 09:15:50 +00006976
6977 // Fix vector shift instructions where the last operand is a non-immediate
6978 // i32 value.
6979 case Intrinsic::x86_sse2_pslli_w:
6980 case Intrinsic::x86_sse2_pslli_d:
6981 case Intrinsic::x86_sse2_pslli_q:
6982 case Intrinsic::x86_sse2_psrli_w:
6983 case Intrinsic::x86_sse2_psrli_d:
6984 case Intrinsic::x86_sse2_psrli_q:
6985 case Intrinsic::x86_sse2_psrai_w:
6986 case Intrinsic::x86_sse2_psrai_d:
6987 case Intrinsic::x86_mmx_pslli_w:
6988 case Intrinsic::x86_mmx_pslli_d:
6989 case Intrinsic::x86_mmx_pslli_q:
6990 case Intrinsic::x86_mmx_psrli_w:
6991 case Intrinsic::x86_mmx_psrli_d:
6992 case Intrinsic::x86_mmx_psrli_q:
6993 case Intrinsic::x86_mmx_psrai_w:
6994 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006995 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006996 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006997 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006998
6999 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007001 switch (IntNo) {
7002 case Intrinsic::x86_sse2_pslli_w:
7003 NewIntNo = Intrinsic::x86_sse2_psll_w;
7004 break;
7005 case Intrinsic::x86_sse2_pslli_d:
7006 NewIntNo = Intrinsic::x86_sse2_psll_d;
7007 break;
7008 case Intrinsic::x86_sse2_pslli_q:
7009 NewIntNo = Intrinsic::x86_sse2_psll_q;
7010 break;
7011 case Intrinsic::x86_sse2_psrli_w:
7012 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7013 break;
7014 case Intrinsic::x86_sse2_psrli_d:
7015 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7016 break;
7017 case Intrinsic::x86_sse2_psrli_q:
7018 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7019 break;
7020 case Intrinsic::x86_sse2_psrai_w:
7021 NewIntNo = Intrinsic::x86_sse2_psra_w;
7022 break;
7023 case Intrinsic::x86_sse2_psrai_d:
7024 NewIntNo = Intrinsic::x86_sse2_psra_d;
7025 break;
7026 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007028 switch (IntNo) {
7029 case Intrinsic::x86_mmx_pslli_w:
7030 NewIntNo = Intrinsic::x86_mmx_psll_w;
7031 break;
7032 case Intrinsic::x86_mmx_pslli_d:
7033 NewIntNo = Intrinsic::x86_mmx_psll_d;
7034 break;
7035 case Intrinsic::x86_mmx_pslli_q:
7036 NewIntNo = Intrinsic::x86_mmx_psll_q;
7037 break;
7038 case Intrinsic::x86_mmx_psrli_w:
7039 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7040 break;
7041 case Intrinsic::x86_mmx_psrli_d:
7042 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7043 break;
7044 case Intrinsic::x86_mmx_psrli_q:
7045 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7046 break;
7047 case Intrinsic::x86_mmx_psrai_w:
7048 NewIntNo = Intrinsic::x86_mmx_psra_w;
7049 break;
7050 case Intrinsic::x86_mmx_psrai_d:
7051 NewIntNo = Intrinsic::x86_mmx_psra_d;
7052 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007053 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007054 }
7055 break;
7056 }
7057 }
Mon P Wangefa42202009-09-03 19:56:25 +00007058
7059 // The vector shift intrinsics with scalars uses 32b shift amounts but
7060 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7061 // to be zero.
7062 SDValue ShOps[4];
7063 ShOps[0] = ShAmt;
7064 ShOps[1] = DAG.getConstant(0, MVT::i32);
7065 if (ShAmtVT == MVT::v4i32) {
7066 ShOps[2] = DAG.getUNDEF(MVT::i32);
7067 ShOps[3] = DAG.getUNDEF(MVT::i32);
7068 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7069 } else {
7070 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7071 }
7072
Owen Andersone50ed302009-08-10 22:56:29 +00007073 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007074 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007077 Op.getOperand(1), ShAmt);
7078 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007079 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007080}
Evan Cheng72261582005-12-20 06:22:03 +00007081
Dan Gohman475871a2008-07-27 21:46:04 +00007082SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007083 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007084 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007085
7086 if (Depth > 0) {
7087 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7088 SDValue Offset =
7089 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007092 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007093 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007094 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007095 }
7096
7097 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007098 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007099 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007100 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007101}
7102
Dan Gohman475871a2008-07-27 21:46:04 +00007103SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007104 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7105 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007106 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007107 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007108 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7109 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007110 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007111 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007112 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7113 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007114 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007115}
7116
Dan Gohman475871a2008-07-27 21:46:04 +00007117SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007118 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007119 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007123{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007124 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue Chain = Op.getOperand(0);
7126 SDValue Offset = Op.getOperand(1);
7127 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007128 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007129
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007130 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7131 getPointerTy());
7132 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007133
Dale Johannesene4d209d2009-02-03 20:21:25 +00007134 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007135 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007136 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007137 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007138 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007139 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007140
Dale Johannesene4d209d2009-02-03 20:21:25 +00007141 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007143 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007144}
7145
Dan Gohman475871a2008-07-27 21:46:04 +00007146SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007147 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007148 SDValue Root = Op.getOperand(0);
7149 SDValue Trmp = Op.getOperand(1); // trampoline
7150 SDValue FPtr = Op.getOperand(2); // nested function
7151 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007152 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007153
Dan Gohman69de1932008-02-06 22:27:42 +00007154 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007155
7156 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007157 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007158
7159 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007160 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7161 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007162
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007163 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7164 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007165
7166 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7167
7168 // Load the pointer to the nested function into R11.
7169 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007170 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007172 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7175 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007176 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7177 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007178
7179 // Load the 'nest' parameter value into R10.
7180 // R10 is specified in X86CallingConv.td
7181 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7183 DAG.getConstant(10, MVT::i64));
7184 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007185 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007186
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7188 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007189 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7190 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007191
7192 // Jump to the nested function.
7193 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007194 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7195 DAG.getConstant(20, MVT::i64));
7196 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007197 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007198
7199 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007200 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7201 DAG.getConstant(22, MVT::i64));
7202 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007203 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007204
Dan Gohman475871a2008-07-27 21:46:04 +00007205 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007206 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007207 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007209 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007211 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007212 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213
7214 switch (CC) {
7215 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007216 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218 case CallingConv::X86_StdCall: {
7219 // Pass 'nest' parameter in ECX.
7220 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007221 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007222
7223 // Check that ECX wasn't needed by an 'inreg' parameter.
7224 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007225 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226
Chris Lattner58d74912008-03-12 17:45:29 +00007227 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007228 unsigned InRegCount = 0;
7229 unsigned Idx = 1;
7230
7231 for (FunctionType::param_iterator I = FTy->param_begin(),
7232 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007233 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007235 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007236
7237 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007238 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007239 }
7240 }
7241 break;
7242 }
7243 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007244 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007245 // Pass 'nest' parameter in EAX.
7246 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007247 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007248 break;
7249 }
7250
Dan Gohman475871a2008-07-27 21:46:04 +00007251 SDValue OutChains[4];
7252 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007253
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7255 DAG.getConstant(10, MVT::i32));
7256 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007257
Chris Lattnera62fe662010-02-05 19:20:30 +00007258 // This is storing the opcode for MOV32ri.
7259 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007260 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007261 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007263 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007264
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7266 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007267 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7268 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269
Chris Lattnera62fe662010-02-05 19:20:30 +00007270 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7272 DAG.getConstant(5, MVT::i32));
7273 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007274 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007275
Owen Anderson825b72b2009-08-11 20:47:22 +00007276 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7277 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007278 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7279 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007280
Dan Gohman475871a2008-07-27 21:46:04 +00007281 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007283 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007284 }
7285}
7286
Dan Gohman475871a2008-07-27 21:46:04 +00007287SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007288 /*
7289 The rounding mode is in bits 11:10 of FPSR, and has the following
7290 settings:
7291 00 Round to nearest
7292 01 Round to -inf
7293 10 Round to +inf
7294 11 Round to 0
7295
7296 FLT_ROUNDS, on the other hand, expects the following:
7297 -1 Undefined
7298 0 Round to 0
7299 1 Round to nearest
7300 2 Round to +inf
7301 3 Round to -inf
7302
7303 To perform the conversion, we do:
7304 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7305 */
7306
7307 MachineFunction &MF = DAG.getMachineFunction();
7308 const TargetMachine &TM = MF.getTarget();
7309 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7310 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007311 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007312 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007313
7314 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007315 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007317
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007319 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007320
7321 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007322 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7323 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007324
7325 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007326 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 DAG.getNode(ISD::SRL, dl, MVT::i16,
7328 DAG.getNode(ISD::AND, dl, MVT::i16,
7329 CWD, DAG.getConstant(0x800, MVT::i16)),
7330 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007331 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 DAG.getNode(ISD::SRL, dl, MVT::i16,
7333 DAG.getNode(ISD::AND, dl, MVT::i16,
7334 CWD, DAG.getConstant(0x400, MVT::i16)),
7335 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007336
Dan Gohman475871a2008-07-27 21:46:04 +00007337 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 DAG.getNode(ISD::AND, dl, MVT::i16,
7339 DAG.getNode(ISD::ADD, dl, MVT::i16,
7340 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7341 DAG.getConstant(1, MVT::i16)),
7342 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007343
7344
Duncan Sands83ec4b62008-06-06 12:08:01 +00007345 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007346 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007347}
7348
Dan Gohman475871a2008-07-27 21:46:04 +00007349SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007350 EVT VT = Op.getValueType();
7351 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007352 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007353 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007354
7355 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007357 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007360 }
Evan Cheng18efe262007-12-14 02:13:44 +00007361
Evan Cheng152804e2007-12-14 08:30:15 +00007362 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007365
7366 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007367 SDValue Ops[] = {
7368 Op,
7369 DAG.getConstant(NumBits+NumBits-1, OpVT),
7370 DAG.getConstant(X86::COND_E, MVT::i8),
7371 Op.getValue(1)
7372 };
7373 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007374
7375 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007377
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 if (VT == MVT::i8)
7379 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007380 return Op;
7381}
7382
Dan Gohman475871a2008-07-27 21:46:04 +00007383SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007384 EVT VT = Op.getValueType();
7385 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007386 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007387 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007388
7389 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 if (VT == MVT::i8) {
7391 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007393 }
Evan Cheng152804e2007-12-14 08:30:15 +00007394
7395 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007398
7399 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007400 SDValue Ops[] = {
7401 Op,
7402 DAG.getConstant(NumBits, OpVT),
7403 DAG.getConstant(X86::COND_E, MVT::i8),
7404 Op.getValue(1)
7405 };
7406 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007407
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 if (VT == MVT::i8)
7409 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007410 return Op;
7411}
7412
Mon P Wangaf9b9522008-12-18 21:42:19 +00007413SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007416 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007417
Mon P Wangaf9b9522008-12-18 21:42:19 +00007418 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7419 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7420 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7421 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7422 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7423 //
7424 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7425 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7426 // return AloBlo + AloBhi + AhiBlo;
7427
7428 SDValue A = Op.getOperand(0);
7429 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007430
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7433 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7436 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007439 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007442 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007445 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7448 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7451 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7453 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007454 return Res;
7455}
7456
7457
Bill Wendling74c37652008-12-09 22:08:41 +00007458SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7459 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7460 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007461 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7462 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007463 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007464 SDValue LHS = N->getOperand(0);
7465 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007466 unsigned BaseOp = 0;
7467 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007468 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007469
7470 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007471 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007472 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007473 // A subtract of one will be selected as a INC. Note that INC doesn't
7474 // set CF, so we can't do this for UADDO.
7475 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7476 if (C->getAPIntValue() == 1) {
7477 BaseOp = X86ISD::INC;
7478 Cond = X86::COND_O;
7479 break;
7480 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007481 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 Cond = X86::COND_O;
7483 break;
7484 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007485 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007486 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007487 break;
7488 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007489 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7490 // set CF, so we can't do this for USUBO.
7491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7492 if (C->getAPIntValue() == 1) {
7493 BaseOp = X86ISD::DEC;
7494 Cond = X86::COND_O;
7495 break;
7496 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007497 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007498 Cond = X86::COND_O;
7499 break;
7500 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007501 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007502 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007503 break;
7504 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007505 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007506 Cond = X86::COND_O;
7507 break;
7508 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007509 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007510 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007511 break;
7512 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007513
Bill Wendling61edeb52008-12-02 01:06:39 +00007514 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007517
Bill Wendling61edeb52008-12-02 01:06:39 +00007518 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007519 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007521
Bill Wendling61edeb52008-12-02 01:06:39 +00007522 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7523 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007524}
7525
Dan Gohman475871a2008-07-27 21:46:04 +00007526SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007527 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007528 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007529 unsigned Reg = 0;
7530 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007532 default:
7533 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 case MVT::i8: Reg = X86::AL; size = 1; break;
7535 case MVT::i16: Reg = X86::AX; size = 2; break;
7536 case MVT::i32: Reg = X86::EAX; size = 4; break;
7537 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007538 assert(Subtarget->is64Bit() && "Node not type legal!");
7539 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007540 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007541 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007542 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007543 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007544 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007545 Op.getOperand(1),
7546 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007548 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007551 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007552 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007553 return cpOut;
7554}
7555
Duncan Sands1607f052008-12-01 11:39:25 +00007556SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007557 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007558 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007560 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007561 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7564 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007565 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7567 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007568 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007570 rdx.getValue(1)
7571 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007573}
7574
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007575SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7576 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007578 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007580 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007581 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007582 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007583 Node->getOperand(0),
7584 Node->getOperand(1), negOp,
7585 cast<AtomicSDNode>(Node)->getSrcValue(),
7586 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007587}
7588
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589/// LowerOperation - Provide custom lowering hooks for some operations.
7590///
Dan Gohman475871a2008-07-27 21:46:04 +00007591SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007592 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007593 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007594 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7595 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007596 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007597 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7599 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7600 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7601 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7602 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7603 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007604 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007605 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007606 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 case ISD::SHL_PARTS:
7608 case ISD::SRA_PARTS:
7609 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7610 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007611 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007613 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 case ISD::FABS: return LowerFABS(Op, DAG);
7615 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007616 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007617 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007618 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007619 case ISD::SELECT: return LowerSELECT(Op, DAG);
7620 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007623 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007624 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007626 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7627 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007628 case ISD::FRAME_TO_ARGS_OFFSET:
7629 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007630 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007631 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007632 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007633 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007634 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7635 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007636 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007637 case ISD::SADDO:
7638 case ISD::UADDO:
7639 case ISD::SSUBO:
7640 case ISD::USUBO:
7641 case ISD::SMULO:
7642 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007643 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007644 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007645}
7646
Duncan Sands1607f052008-12-01 11:39:25 +00007647void X86TargetLowering::
7648ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7649 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007650 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007653
7654 SDValue Chain = Node->getOperand(0);
7655 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007657 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007659 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007660 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007662 SDValue Result =
7663 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7664 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007665 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007667 Results.push_back(Result.getValue(2));
7668}
7669
Duncan Sands126d9072008-07-04 11:47:58 +00007670/// ReplaceNodeResults - Replace a node with an illegal result type
7671/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007672void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7673 SmallVectorImpl<SDValue>&Results,
7674 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007676 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007677 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007678 assert(false && "Do not know how to custom type legalize this operation!");
7679 return;
7680 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007681 std::pair<SDValue,SDValue> Vals =
7682 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007683 SDValue FIST = Vals.first, StackSlot = Vals.second;
7684 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007685 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007686 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007687 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7688 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007689 }
7690 return;
7691 }
7692 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007694 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007697 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007699 eax.getValue(2));
7700 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7701 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007703 Results.push_back(edx.getValue(1));
7704 return;
7705 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007706 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007707 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007709 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7711 DAG.getConstant(0, MVT::i32));
7712 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7713 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007714 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7715 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007716 cpInL.getValue(1));
7717 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007718 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7719 DAG.getConstant(0, MVT::i32));
7720 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7721 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007722 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007723 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007724 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007725 swapInL.getValue(1));
7726 SDValue Ops[] = { swapInH.getValue(0),
7727 N->getOperand(1),
7728 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007730 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007731 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007733 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007735 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007737 Results.push_back(cpOutH.getValue(1));
7738 return;
7739 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007740 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007741 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7742 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007743 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007744 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7745 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007746 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007747 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7748 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007749 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007750 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7751 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007752 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007753 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7754 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007755 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007756 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7757 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007758 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007759 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7760 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007761 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007762}
7763
Evan Cheng72261582005-12-20 06:22:03 +00007764const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7765 switch (Opcode) {
7766 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007767 case X86ISD::BSF: return "X86ISD::BSF";
7768 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007769 case X86ISD::SHLD: return "X86ISD::SHLD";
7770 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007771 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007772 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007773 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007774 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007775 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007776 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007777 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7778 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7779 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007780 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007781 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007782 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007784 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007785 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007786 case X86ISD::COMI: return "X86ISD::COMI";
7787 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007788 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007789 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007790 case X86ISD::CMOV: return "X86ISD::CMOV";
7791 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007792 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007793 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7794 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007795 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007796 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007797 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007798 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007799 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007800 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7801 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007802 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007803 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007804 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007805 case X86ISD::FMAX: return "X86ISD::FMAX";
7806 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007807 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7808 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007809 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007810 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007811 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007812 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007813 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007814 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7815 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7817 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7818 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7819 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7820 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7821 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007822 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7823 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007824 case X86ISD::VSHL: return "X86ISD::VSHL";
7825 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007826 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7827 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7828 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7829 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7830 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7831 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7832 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7833 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7834 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7835 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007836 case X86ISD::ADD: return "X86ISD::ADD";
7837 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007838 case X86ISD::SMUL: return "X86ISD::SMUL";
7839 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007840 case X86ISD::INC: return "X86ISD::INC";
7841 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007842 case X86ISD::OR: return "X86ISD::OR";
7843 case X86ISD::XOR: return "X86ISD::XOR";
7844 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007845 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007846 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007847 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007848 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007849 }
7850}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007851
Chris Lattnerc9addb72007-03-30 23:15:24 +00007852// isLegalAddressingMode - Return true if the addressing mode represented
7853// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007854bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007855 const Type *Ty) const {
7856 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007857 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007858
Chris Lattnerc9addb72007-03-30 23:15:24 +00007859 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007860 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007861 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007862
Chris Lattnerc9addb72007-03-30 23:15:24 +00007863 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007864 unsigned GVFlags =
7865 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007866
Chris Lattnerdfed4132009-07-10 07:38:24 +00007867 // If a reference to this global requires an extra load, we can't fold it.
7868 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007869 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007870
Chris Lattnerdfed4132009-07-10 07:38:24 +00007871 // If BaseGV requires a register for the PIC base, we cannot also have a
7872 // BaseReg specified.
7873 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007874 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007875
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007876 // If lower 4G is not available, then we must use rip-relative addressing.
7877 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7878 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007880
Chris Lattnerc9addb72007-03-30 23:15:24 +00007881 switch (AM.Scale) {
7882 case 0:
7883 case 1:
7884 case 2:
7885 case 4:
7886 case 8:
7887 // These scales always work.
7888 break;
7889 case 3:
7890 case 5:
7891 case 9:
7892 // These scales are formed with basereg+scalereg. Only accept if there is
7893 // no basereg yet.
7894 if (AM.HasBaseReg)
7895 return false;
7896 break;
7897 default: // Other stuff never works.
7898 return false;
7899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007900
Chris Lattnerc9addb72007-03-30 23:15:24 +00007901 return true;
7902}
7903
7904
Evan Cheng2bd122c2007-10-26 01:56:11 +00007905bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007906 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007907 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007908 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7909 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007910 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007911 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007912 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007913}
7914
Owen Andersone50ed302009-08-10 22:56:29 +00007915bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007916 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007917 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007918 unsigned NumBits1 = VT1.getSizeInBits();
7919 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007920 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007921 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007922 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007923}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007924
Dan Gohman97121ba2009-04-08 00:15:30 +00007925bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007926 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007927 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007928}
7929
Owen Andersone50ed302009-08-10 22:56:29 +00007930bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007931 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007933}
7934
Owen Andersone50ed302009-08-10 22:56:29 +00007935bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007936 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007938}
7939
Evan Cheng60c07e12006-07-05 22:17:51 +00007940/// isShuffleMaskLegal - Targets can use this to indicate that they only
7941/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7942/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7943/// are assumed to be legal.
7944bool
Eric Christopherfd179292009-08-27 18:07:15 +00007945X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007946 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007947 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007948 if (VT.getSizeInBits() == 64)
7949 return false;
7950
Nate Begemana09008b2009-10-19 02:17:23 +00007951 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007952 return (VT.getVectorNumElements() == 2 ||
7953 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7954 isMOVLMask(M, VT) ||
7955 isSHUFPMask(M, VT) ||
7956 isPSHUFDMask(M, VT) ||
7957 isPSHUFHWMask(M, VT) ||
7958 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007959 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007960 isUNPCKLMask(M, VT) ||
7961 isUNPCKHMask(M, VT) ||
7962 isUNPCKL_v_undef_Mask(M, VT) ||
7963 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007964}
7965
Dan Gohman7d8143f2008-04-09 20:09:42 +00007966bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007967X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007968 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007969 unsigned NumElts = VT.getVectorNumElements();
7970 // FIXME: This collection of masks seems suspect.
7971 if (NumElts == 2)
7972 return true;
7973 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7974 return (isMOVLMask(Mask, VT) ||
7975 isCommutedMOVLMask(Mask, VT, true) ||
7976 isSHUFPMask(Mask, VT) ||
7977 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007978 }
7979 return false;
7980}
7981
7982//===----------------------------------------------------------------------===//
7983// X86 Scheduler Hooks
7984//===----------------------------------------------------------------------===//
7985
Mon P Wang63307c32008-05-05 19:05:59 +00007986// private utility function
7987MachineBasicBlock *
7988X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7989 MachineBasicBlock *MBB,
7990 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007991 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007992 unsigned LoadOpc,
7993 unsigned CXchgOpc,
7994 unsigned copyOpc,
7995 unsigned notOpc,
7996 unsigned EAXreg,
7997 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007998 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007999 // For the atomic bitwise operator, we generate
8000 // thisMBB:
8001 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008002 // ld t1 = [bitinstr.addr]
8003 // op t2 = t1, [bitinstr.val]
8004 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008005 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8006 // bz newMBB
8007 // fallthrough -->nextMBB
8008 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8009 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008010 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008011 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008012
Mon P Wang63307c32008-05-05 19:05:59 +00008013 /// First build the CFG
8014 MachineFunction *F = MBB->getParent();
8015 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008016 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8017 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8018 F->insert(MBBIter, newMBB);
8019 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Mon P Wang63307c32008-05-05 19:05:59 +00008021 // Move all successors to thisMBB to nextMBB
8022 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008023
Mon P Wang63307c32008-05-05 19:05:59 +00008024 // Update thisMBB to fall through to newMBB
8025 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Mon P Wang63307c32008-05-05 19:05:59 +00008027 // newMBB jumps to itself and fall through to nextMBB
8028 newMBB->addSuccessor(nextMBB);
8029 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008030
Mon P Wang63307c32008-05-05 19:05:59 +00008031 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008032 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008033 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008034 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008035 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008036 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008037 int numArgs = bInstr->getNumOperands() - 1;
8038 for (int i=0; i < numArgs; ++i)
8039 argOpers[i] = &bInstr->getOperand(i+1);
8040
8041 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008042 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8043 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008044
Dale Johannesen140be2d2008-08-19 18:47:28 +00008045 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008046 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008047 for (int i=0; i <= lastAddrIndx; ++i)
8048 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008049
Dale Johannesen140be2d2008-08-19 18:47:28 +00008050 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008051 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008054 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008055 tt = t1;
8056
Dale Johannesen140be2d2008-08-19 18:47:28 +00008057 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008058 assert((argOpers[valArgIndx]->isReg() ||
8059 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008060 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008061 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008063 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008065 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008066 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008069 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008070
Dale Johannesene4d209d2009-02-03 20:21:25 +00008071 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008072 for (int i=0; i <= lastAddrIndx; ++i)
8073 (*MIB).addOperand(*argOpers[i]);
8074 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008075 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008076 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8077 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008078
Dale Johannesene4d209d2009-02-03 20:21:25 +00008079 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008080 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008081
Mon P Wang63307c32008-05-05 19:05:59 +00008082 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008083 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008084
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008085 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008086 return nextMBB;
8087}
8088
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008089// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008090MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008091X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8092 MachineBasicBlock *MBB,
8093 unsigned regOpcL,
8094 unsigned regOpcH,
8095 unsigned immOpcL,
8096 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008097 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 // For the atomic bitwise operator, we generate
8099 // thisMBB (instructions are in pairs, except cmpxchg8b)
8100 // ld t1,t2 = [bitinstr.addr]
8101 // newMBB:
8102 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8103 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008104 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008105 // mov ECX, EBX <- t5, t6
8106 // mov EAX, EDX <- t1, t2
8107 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8108 // mov t3, t4 <- EAX, EDX
8109 // bz newMBB
8110 // result in out1, out2
8111 // fallthrough -->nextMBB
8112
8113 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8114 const unsigned LoadOpc = X86::MOV32rm;
8115 const unsigned copyOpc = X86::MOV32rr;
8116 const unsigned NotOpc = X86::NOT32r;
8117 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8118 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8119 MachineFunction::iterator MBBIter = MBB;
8120 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008121
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008122 /// First build the CFG
8123 MachineFunction *F = MBB->getParent();
8124 MachineBasicBlock *thisMBB = MBB;
8125 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8126 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8127 F->insert(MBBIter, newMBB);
8128 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 // Move all successors to thisMBB to nextMBB
8131 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 // Update thisMBB to fall through to newMBB
8134 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008135
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 // newMBB jumps to itself and fall through to nextMBB
8137 newMBB->addSuccessor(nextMBB);
8138 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008139
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 // Insert instructions into newMBB based on incoming instruction
8142 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008143 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008144 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 MachineOperand& dest1Oper = bInstr->getOperand(0);
8146 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008147 MachineOperand* argOpers[2 + X86AddrNumOperands];
8148 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 argOpers[i] = &bInstr->getOperand(i+2);
8150
Evan Chengad5b52f2010-01-08 19:14:57 +00008151 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008152 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008153
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 for (int i=0; i <= lastAddrIndx; ++i)
8157 (*MIB).addOperand(*argOpers[i]);
8158 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008160 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008161 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008163 MachineOperand newOp3 = *(argOpers[3]);
8164 if (newOp3.isImm())
8165 newOp3.setImm(newOp3.getImm()+4);
8166 else
8167 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008169 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170
8171 // t3/4 are defined later, at the bottom of the loop
8172 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8173 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8178
Evan Cheng306b4ca2010-01-08 23:41:50 +00008179 // The subsequent operations should be using the destination registers of
8180 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008181 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008182 t1 = F->getRegInfo().createVirtualRegister(RC);
8183 t2 = F->getRegInfo().createVirtualRegister(RC);
8184 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8185 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008187 t1 = dest1Oper.getReg();
8188 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 }
8190
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008191 int valArgIndx = lastAddrIndx + 1;
8192 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008193 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 "invalid operand");
8195 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8196 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008197 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008200 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008201 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008202 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008203 (*MIB).addOperand(*argOpers[valArgIndx]);
8204 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008205 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008206 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008207 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008208 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008210 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008212 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008213 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008214 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 MIB.addReg(t2);
8220
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 for (int i=0; i <= lastAddrIndx; ++i)
8228 (*MIB).addOperand(*argOpers[i]);
8229
8230 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008231 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8232 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233
Dale Johannesene4d209d2009-02-03 20:21:25 +00008234 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008235 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008236 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008238
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008240 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241
8242 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8243 return nextMBB;
8244}
8245
8246// private utility function
8247MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008248X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8249 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008250 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008251 // For the atomic min/max operator, we generate
8252 // thisMBB:
8253 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008254 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008255 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008256 // cmp t1, t2
8257 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008258 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008259 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8260 // bz newMBB
8261 // fallthrough -->nextMBB
8262 //
8263 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8264 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008265 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008266 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008267
Mon P Wang63307c32008-05-05 19:05:59 +00008268 /// First build the CFG
8269 MachineFunction *F = MBB->getParent();
8270 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008271 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8272 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8273 F->insert(MBBIter, newMBB);
8274 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008275
Dan Gohmand6708ea2009-08-15 01:38:56 +00008276 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008277 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Mon P Wang63307c32008-05-05 19:05:59 +00008279 // Update thisMBB to fall through to newMBB
8280 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // newMBB jumps to newMBB and fall through to nextMBB
8283 newMBB->addSuccessor(nextMBB);
8284 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008285
Dale Johannesene4d209d2009-02-03 20:21:25 +00008286 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008287 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008288 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008289 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008290 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008291 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008292 int numArgs = mInstr->getNumOperands() - 1;
8293 for (int i=0; i < numArgs; ++i)
8294 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008295
Mon P Wang63307c32008-05-05 19:05:59 +00008296 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008297 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8298 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008299
Mon P Wangab3e7472008-05-05 22:56:23 +00008300 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008302 for (int i=0; i <= lastAddrIndx; ++i)
8303 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008304
Mon P Wang63307c32008-05-05 19:05:59 +00008305 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008306 assert((argOpers[valArgIndx]->isReg() ||
8307 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008308 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008309
8310 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008311 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008312 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008313 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008314 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008315 (*MIB).addOperand(*argOpers[valArgIndx]);
8316
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008318 MIB.addReg(t1);
8319
Dale Johannesene4d209d2009-02-03 20:21:25 +00008320 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008321 MIB.addReg(t1);
8322 MIB.addReg(t2);
8323
8324 // Generate movc
8325 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008326 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008327 MIB.addReg(t2);
8328 MIB.addReg(t1);
8329
8330 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008331 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008332 for (int i=0; i <= lastAddrIndx; ++i)
8333 (*MIB).addOperand(*argOpers[i]);
8334 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008335 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008336 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8337 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008338
Dale Johannesene4d209d2009-02-03 20:21:25 +00008339 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008340 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008341
Mon P Wang63307c32008-05-05 19:05:59 +00008342 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008343 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008344
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008345 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008346 return nextMBB;
8347}
8348
Eric Christopherf83a5de2009-08-27 18:08:16 +00008349// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8350// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008351MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008352X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008353 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008354
8355 MachineFunction *F = BB->getParent();
8356 DebugLoc dl = MI->getDebugLoc();
8357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8358
8359 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008360 if (memArg)
8361 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8362 else
8363 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008364
8365 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8366
8367 for (unsigned i = 0; i < numArgs; ++i) {
8368 MachineOperand &Op = MI->getOperand(i+1);
8369
8370 if (!(Op.isReg() && Op.isImplicit()))
8371 MIB.addOperand(Op);
8372 }
8373
8374 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8375 .addReg(X86::XMM0);
8376
8377 F->DeleteMachineInstr(MI);
8378
8379 return BB;
8380}
8381
8382MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008383X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8384 MachineInstr *MI,
8385 MachineBasicBlock *MBB) const {
8386 // Emit code to save XMM registers to the stack. The ABI says that the
8387 // number of registers to save is given in %al, so it's theoretically
8388 // possible to do an indirect jump trick to avoid saving all of them,
8389 // however this code takes a simpler approach and just executes all
8390 // of the stores if %al is non-zero. It's less code, and it's probably
8391 // easier on the hardware branch predictor, and stores aren't all that
8392 // expensive anyway.
8393
8394 // Create the new basic blocks. One block contains all the XMM stores,
8395 // and one block is the final destination regardless of whether any
8396 // stores were performed.
8397 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8398 MachineFunction *F = MBB->getParent();
8399 MachineFunction::iterator MBBIter = MBB;
8400 ++MBBIter;
8401 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8402 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8403 F->insert(MBBIter, XMMSaveMBB);
8404 F->insert(MBBIter, EndMBB);
8405
8406 // Set up the CFG.
8407 // Move any original successors of MBB to the end block.
8408 EndMBB->transferSuccessors(MBB);
8409 // The original block will now fall through to the XMM save block.
8410 MBB->addSuccessor(XMMSaveMBB);
8411 // The XMMSaveMBB will fall through to the end block.
8412 XMMSaveMBB->addSuccessor(EndMBB);
8413
8414 // Now add the instructions.
8415 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8416 DebugLoc DL = MI->getDebugLoc();
8417
8418 unsigned CountReg = MI->getOperand(0).getReg();
8419 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8420 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8421
8422 if (!Subtarget->isTargetWin64()) {
8423 // If %al is 0, branch around the XMM save block.
8424 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008425 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008426 MBB->addSuccessor(EndMBB);
8427 }
8428
8429 // In the XMM save block, save all the XMM argument registers.
8430 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8431 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008432 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008433 F->getMachineMemOperand(
8434 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8435 MachineMemOperand::MOStore, Offset,
8436 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008437 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8438 .addFrameIndex(RegSaveFrameIndex)
8439 .addImm(/*Scale=*/1)
8440 .addReg(/*IndexReg=*/0)
8441 .addImm(/*Disp=*/Offset)
8442 .addReg(/*Segment=*/0)
8443 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008444 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008445 }
8446
8447 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8448
8449 return EndMBB;
8450}
Mon P Wang63307c32008-05-05 19:05:59 +00008451
Evan Cheng60c07e12006-07-05 22:17:51 +00008452MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008453X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008454 MachineBasicBlock *BB,
8455 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008456 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8457 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008458
Chris Lattner52600972009-09-02 05:57:00 +00008459 // To "insert" a SELECT_CC instruction, we actually have to insert the
8460 // diamond control-flow pattern. The incoming instruction knows the
8461 // destination vreg to set, the condition code register to branch on, the
8462 // true/false values to select between, and a branch opcode to use.
8463 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8464 MachineFunction::iterator It = BB;
8465 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008466
Chris Lattner52600972009-09-02 05:57:00 +00008467 // thisMBB:
8468 // ...
8469 // TrueVal = ...
8470 // cmpTY ccX, r1, r2
8471 // bCC copy1MBB
8472 // fallthrough --> copy0MBB
8473 MachineBasicBlock *thisMBB = BB;
8474 MachineFunction *F = BB->getParent();
8475 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8476 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8477 unsigned Opc =
8478 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8479 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8480 F->insert(It, copy0MBB);
8481 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008482 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008483 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008484 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008485 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008486 E = BB->succ_end(); I != E; ++I) {
8487 EM->insert(std::make_pair(*I, sinkMBB));
8488 sinkMBB->addSuccessor(*I);
8489 }
8490 // Next, remove all successors of the current block, and add the true
8491 // and fallthrough blocks as its successors.
8492 while (!BB->succ_empty())
8493 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008494 // Add the true and fallthrough blocks as its successors.
8495 BB->addSuccessor(copy0MBB);
8496 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008497
Chris Lattner52600972009-09-02 05:57:00 +00008498 // copy0MBB:
8499 // %FalseValue = ...
8500 // # fallthrough to sinkMBB
8501 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008502
Chris Lattner52600972009-09-02 05:57:00 +00008503 // Update machine-CFG edges
8504 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008505
Chris Lattner52600972009-09-02 05:57:00 +00008506 // sinkMBB:
8507 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8508 // ...
8509 BB = sinkMBB;
8510 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8511 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8512 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8513
8514 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8515 return BB;
8516}
8517
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008518MachineBasicBlock *
8519X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8520 MachineBasicBlock *BB,
8521 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8522 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8523 DebugLoc DL = MI->getDebugLoc();
8524 MachineFunction *F = BB->getParent();
8525
8526 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8527 // non-trivial part is impdef of ESP.
8528 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8529 // mingw-w64.
8530
8531 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8532 .addExternalSymbol("_alloca")
8533 .addReg(X86::EAX, RegState::Implicit)
8534 .addReg(X86::ESP, RegState::Implicit)
8535 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8536 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8537
8538 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8539 return BB;
8540}
Chris Lattner52600972009-09-02 05:57:00 +00008541
8542MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008543X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008544 MachineBasicBlock *BB,
8545 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008546 switch (MI->getOpcode()) {
8547 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008548 case X86::MINGW_ALLOCA:
8549 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008550 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008551 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008552 case X86::CMOV_FR32:
8553 case X86::CMOV_FR64:
8554 case X86::CMOV_V4F32:
8555 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008556 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008557 case X86::CMOV_GR16:
8558 case X86::CMOV_GR32:
8559 case X86::CMOV_RFP32:
8560 case X86::CMOV_RFP64:
8561 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008562 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008563
Dale Johannesen849f2142007-07-03 00:53:03 +00008564 case X86::FP32_TO_INT16_IN_MEM:
8565 case X86::FP32_TO_INT32_IN_MEM:
8566 case X86::FP32_TO_INT64_IN_MEM:
8567 case X86::FP64_TO_INT16_IN_MEM:
8568 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008569 case X86::FP64_TO_INT64_IN_MEM:
8570 case X86::FP80_TO_INT16_IN_MEM:
8571 case X86::FP80_TO_INT32_IN_MEM:
8572 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8574 DebugLoc DL = MI->getDebugLoc();
8575
Evan Cheng60c07e12006-07-05 22:17:51 +00008576 // Change the floating point control register to use "round towards zero"
8577 // mode when truncating to an integer value.
8578 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008579 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008580 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008581
8582 // Load the old value of the high byte of the control word...
8583 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008584 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008585 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008586 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008587
8588 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008589 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008590 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008591
8592 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008593 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008594
8595 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008596 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008597 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008598
8599 // Get the X86 opcode to use.
8600 unsigned Opc;
8601 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008602 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008603 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8604 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8605 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8606 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8607 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8608 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008609 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8610 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8611 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008612 }
8613
8614 X86AddressMode AM;
8615 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008616 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008617 AM.BaseType = X86AddressMode::RegBase;
8618 AM.Base.Reg = Op.getReg();
8619 } else {
8620 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008621 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008622 }
8623 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008624 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008625 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008626 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008627 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008628 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008630 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008631 AM.GV = Op.getGlobal();
8632 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008633 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008634 }
Chris Lattner52600972009-09-02 05:57:00 +00008635 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008636 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008637
8638 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008639 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008640
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008641 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008642 return BB;
8643 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008644 // DBG_VALUE. Only the frame index case is done here.
8645 case X86::DBG_VALUE: {
8646 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8647 DebugLoc DL = MI->getDebugLoc();
8648 X86AddressMode AM;
8649 MachineFunction *F = BB->getParent();
8650 AM.BaseType = X86AddressMode::FrameIndexBase;
8651 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8652 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8653 addImm(MI->getOperand(1).getImm()).
8654 addMetadata(MI->getOperand(2).getMetadata());
8655 F->DeleteMachineInstr(MI); // Remove pseudo.
8656 return BB;
8657 }
8658
Eric Christopherb120ab42009-08-18 22:50:32 +00008659 // String/text processing lowering.
8660 case X86::PCMPISTRM128REG:
8661 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8662 case X86::PCMPISTRM128MEM:
8663 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8664 case X86::PCMPESTRM128REG:
8665 return EmitPCMP(MI, BB, 5, false /* in mem */);
8666 case X86::PCMPESTRM128MEM:
8667 return EmitPCMP(MI, BB, 5, true /* in mem */);
8668
8669 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008670 case X86::ATOMAND32:
8671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008672 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008673 X86::LCMPXCHG32, X86::MOV32rr,
8674 X86::NOT32r, X86::EAX,
8675 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008676 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8678 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008679 X86::LCMPXCHG32, X86::MOV32rr,
8680 X86::NOT32r, X86::EAX,
8681 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008682 case X86::ATOMXOR32:
8683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008684 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008685 X86::LCMPXCHG32, X86::MOV32rr,
8686 X86::NOT32r, X86::EAX,
8687 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008688 case X86::ATOMNAND32:
8689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008690 X86::AND32ri, X86::MOV32rm,
8691 X86::LCMPXCHG32, X86::MOV32rr,
8692 X86::NOT32r, X86::EAX,
8693 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008694 case X86::ATOMMIN32:
8695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8696 case X86::ATOMMAX32:
8697 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8698 case X86::ATOMUMIN32:
8699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8700 case X86::ATOMUMAX32:
8701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008702
8703 case X86::ATOMAND16:
8704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8705 X86::AND16ri, X86::MOV16rm,
8706 X86::LCMPXCHG16, X86::MOV16rr,
8707 X86::NOT16r, X86::AX,
8708 X86::GR16RegisterClass);
8709 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008711 X86::OR16ri, X86::MOV16rm,
8712 X86::LCMPXCHG16, X86::MOV16rr,
8713 X86::NOT16r, X86::AX,
8714 X86::GR16RegisterClass);
8715 case X86::ATOMXOR16:
8716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8717 X86::XOR16ri, X86::MOV16rm,
8718 X86::LCMPXCHG16, X86::MOV16rr,
8719 X86::NOT16r, X86::AX,
8720 X86::GR16RegisterClass);
8721 case X86::ATOMNAND16:
8722 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8723 X86::AND16ri, X86::MOV16rm,
8724 X86::LCMPXCHG16, X86::MOV16rr,
8725 X86::NOT16r, X86::AX,
8726 X86::GR16RegisterClass, true);
8727 case X86::ATOMMIN16:
8728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8729 case X86::ATOMMAX16:
8730 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8731 case X86::ATOMUMIN16:
8732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8733 case X86::ATOMUMAX16:
8734 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8735
8736 case X86::ATOMAND8:
8737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8738 X86::AND8ri, X86::MOV8rm,
8739 X86::LCMPXCHG8, X86::MOV8rr,
8740 X86::NOT8r, X86::AL,
8741 X86::GR8RegisterClass);
8742 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008744 X86::OR8ri, X86::MOV8rm,
8745 X86::LCMPXCHG8, X86::MOV8rr,
8746 X86::NOT8r, X86::AL,
8747 X86::GR8RegisterClass);
8748 case X86::ATOMXOR8:
8749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8750 X86::XOR8ri, X86::MOV8rm,
8751 X86::LCMPXCHG8, X86::MOV8rr,
8752 X86::NOT8r, X86::AL,
8753 X86::GR8RegisterClass);
8754 case X86::ATOMNAND8:
8755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8756 X86::AND8ri, X86::MOV8rm,
8757 X86::LCMPXCHG8, X86::MOV8rr,
8758 X86::NOT8r, X86::AL,
8759 X86::GR8RegisterClass, true);
8760 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008761 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008762 case X86::ATOMAND64:
8763 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008764 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008765 X86::LCMPXCHG64, X86::MOV64rr,
8766 X86::NOT64r, X86::RAX,
8767 X86::GR64RegisterClass);
8768 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008769 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8770 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008771 X86::LCMPXCHG64, X86::MOV64rr,
8772 X86::NOT64r, X86::RAX,
8773 X86::GR64RegisterClass);
8774 case X86::ATOMXOR64:
8775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008776 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008777 X86::LCMPXCHG64, X86::MOV64rr,
8778 X86::NOT64r, X86::RAX,
8779 X86::GR64RegisterClass);
8780 case X86::ATOMNAND64:
8781 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8782 X86::AND64ri32, X86::MOV64rm,
8783 X86::LCMPXCHG64, X86::MOV64rr,
8784 X86::NOT64r, X86::RAX,
8785 X86::GR64RegisterClass, true);
8786 case X86::ATOMMIN64:
8787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8788 case X86::ATOMMAX64:
8789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8790 case X86::ATOMUMIN64:
8791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8792 case X86::ATOMUMAX64:
8793 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008794
8795 // This group does 64-bit operations on a 32-bit host.
8796 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008797 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008798 X86::AND32rr, X86::AND32rr,
8799 X86::AND32ri, X86::AND32ri,
8800 false);
8801 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008803 X86::OR32rr, X86::OR32rr,
8804 X86::OR32ri, X86::OR32ri,
8805 false);
8806 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008808 X86::XOR32rr, X86::XOR32rr,
8809 X86::XOR32ri, X86::XOR32ri,
8810 false);
8811 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008813 X86::AND32rr, X86::AND32rr,
8814 X86::AND32ri, X86::AND32ri,
8815 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008816 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 X86::ADD32rr, X86::ADC32rr,
8819 X86::ADD32ri, X86::ADC32ri,
8820 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008821 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008823 X86::SUB32rr, X86::SBB32rr,
8824 X86::SUB32ri, X86::SBB32ri,
8825 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008826 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008828 X86::MOV32rr, X86::MOV32rr,
8829 X86::MOV32ri, X86::MOV32ri,
8830 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008831 case X86::VASTART_SAVE_XMM_REGS:
8832 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008833 }
8834}
8835
8836//===----------------------------------------------------------------------===//
8837// X86 Optimization Hooks
8838//===----------------------------------------------------------------------===//
8839
Dan Gohman475871a2008-07-27 21:46:04 +00008840void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008841 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008842 APInt &KnownZero,
8843 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008844 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008845 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008846 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008847 assert((Opc >= ISD::BUILTIN_OP_END ||
8848 Opc == ISD::INTRINSIC_WO_CHAIN ||
8849 Opc == ISD::INTRINSIC_W_CHAIN ||
8850 Opc == ISD::INTRINSIC_VOID) &&
8851 "Should use MaskedValueIsZero if you don't know whether Op"
8852 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008853
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008854 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008855 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008856 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008857 case X86ISD::ADD:
8858 case X86ISD::SUB:
8859 case X86ISD::SMUL:
8860 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008861 case X86ISD::INC:
8862 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008863 case X86ISD::OR:
8864 case X86ISD::XOR:
8865 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008866 // These nodes' second result is a boolean.
8867 if (Op.getResNo() == 0)
8868 break;
8869 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008870 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008871 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8872 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008873 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008874 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008875}
Chris Lattner259e97c2006-01-31 19:43:35 +00008876
Evan Cheng206ee9d2006-07-07 08:33:52 +00008877/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008878/// node is a GlobalAddress + offset.
8879bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8880 GlobalValue* &GA, int64_t &Offset) const{
8881 if (N->getOpcode() == X86ISD::Wrapper) {
8882 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008883 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008884 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008885 return true;
8886 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008887 }
Evan Chengad4196b2008-05-12 19:56:52 +00008888 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008889}
8890
Evan Cheng206ee9d2006-07-07 08:33:52 +00008891/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8892/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8893/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008894/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008895static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008896 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008897 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008898 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008899 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008900
Eli Friedman7a5e5552009-06-07 06:52:44 +00008901 if (VT.getSizeInBits() != 128)
8902 return SDValue();
8903
Nate Begemanfdea31a2010-03-24 20:49:50 +00008904 SmallVector<SDValue, 16> Elts;
8905 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8906 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8907
8908 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008909}
Evan Chengd880b972008-05-09 21:53:03 +00008910
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008911/// PerformShuffleCombine - Detect vector gather/scatter index generation
8912/// and convert it from being a bunch of shuffles and extracts to a simple
8913/// store and scalar loads to extract the elements.
8914static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8915 const TargetLowering &TLI) {
8916 SDValue InputVector = N->getOperand(0);
8917
8918 // Only operate on vectors of 4 elements, where the alternative shuffling
8919 // gets to be more expensive.
8920 if (InputVector.getValueType() != MVT::v4i32)
8921 return SDValue();
8922
8923 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8924 // single use which is a sign-extend or zero-extend, and all elements are
8925 // used.
8926 SmallVector<SDNode *, 4> Uses;
8927 unsigned ExtractedElements = 0;
8928 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8929 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8930 if (UI.getUse().getResNo() != InputVector.getResNo())
8931 return SDValue();
8932
8933 SDNode *Extract = *UI;
8934 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8935 return SDValue();
8936
8937 if (Extract->getValueType(0) != MVT::i32)
8938 return SDValue();
8939 if (!Extract->hasOneUse())
8940 return SDValue();
8941 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8942 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8943 return SDValue();
8944 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8945 return SDValue();
8946
8947 // Record which element was extracted.
8948 ExtractedElements |=
8949 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8950
8951 Uses.push_back(Extract);
8952 }
8953
8954 // If not all the elements were used, this may not be worthwhile.
8955 if (ExtractedElements != 15)
8956 return SDValue();
8957
8958 // Ok, we've now decided to do the transformation.
8959 DebugLoc dl = InputVector.getDebugLoc();
8960
8961 // Store the value to a temporary stack slot.
8962 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8963 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8964 false, false, 0);
8965
8966 // Replace each use (extract) with a load of the appropriate element.
8967 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8968 UE = Uses.end(); UI != UE; ++UI) {
8969 SDNode *Extract = *UI;
8970
8971 // Compute the element's address.
8972 SDValue Idx = Extract->getOperand(1);
8973 unsigned EltSize =
8974 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8975 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8976 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8977
8978 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8979
8980 // Load the scalar.
8981 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8982 NULL, 0, false, false, 0);
8983
8984 // Replace the exact with the load.
8985 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8986 }
8987
8988 // The replacement was made in place; don't return anything.
8989 return SDValue();
8990}
8991
Chris Lattner83e6c992006-10-04 06:57:07 +00008992/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008993static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008994 const X86Subtarget *Subtarget) {
8995 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008996 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008997 // Get the LHS/RHS of the select.
8998 SDValue LHS = N->getOperand(1);
8999 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009000
Dan Gohman670e5392009-09-21 18:03:22 +00009001 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009002 // instructions match the semantics of the common C idiom x<y?x:y but not
9003 // x<=y?x:y, because of how they handle negative zero (which can be
9004 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009005 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009006 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009007 Cond.getOpcode() == ISD::SETCC) {
9008 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009009
Chris Lattner47b4ce82009-03-11 05:48:52 +00009010 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009011 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009012 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9013 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009014 switch (CC) {
9015 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009016 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009017 // Converting this to a min would handle NaNs incorrectly, and swapping
9018 // the operands would cause it to handle comparisons between positive
9019 // and negative zero incorrectly.
9020 if (!FiniteOnlyFPMath() &&
9021 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9022 if (!UnsafeFPMath &&
9023 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9024 break;
9025 std::swap(LHS, RHS);
9026 }
Dan Gohman670e5392009-09-21 18:03:22 +00009027 Opcode = X86ISD::FMIN;
9028 break;
9029 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009030 // Converting this to a min would handle comparisons between positive
9031 // and negative zero incorrectly.
9032 if (!UnsafeFPMath &&
9033 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9034 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009035 Opcode = X86ISD::FMIN;
9036 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009037 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009038 // Converting this to a min would handle both negative zeros and NaNs
9039 // incorrectly, but we can swap the operands to fix both.
9040 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009041 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009042 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009043 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009044 Opcode = X86ISD::FMIN;
9045 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009046
Dan Gohman670e5392009-09-21 18:03:22 +00009047 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009048 // Converting this to a max would handle comparisons between positive
9049 // and negative zero incorrectly.
9050 if (!UnsafeFPMath &&
9051 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9052 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009053 Opcode = X86ISD::FMAX;
9054 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009055 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009056 // Converting this to a max would handle NaNs incorrectly, and swapping
9057 // the operands would cause it to handle comparisons between positive
9058 // and negative zero incorrectly.
9059 if (!FiniteOnlyFPMath() &&
9060 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9061 if (!UnsafeFPMath &&
9062 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9063 break;
9064 std::swap(LHS, RHS);
9065 }
Dan Gohman670e5392009-09-21 18:03:22 +00009066 Opcode = X86ISD::FMAX;
9067 break;
9068 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009069 // Converting this to a max would handle both negative zeros and NaNs
9070 // incorrectly, but we can swap the operands to fix both.
9071 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009072 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009073 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009074 case ISD::SETGE:
9075 Opcode = X86ISD::FMAX;
9076 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009077 }
Dan Gohman670e5392009-09-21 18:03:22 +00009078 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009079 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9080 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009081 switch (CC) {
9082 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009084 // Converting this to a min would handle comparisons between positive
9085 // and negative zero incorrectly, and swapping the operands would
9086 // cause it to handle NaNs incorrectly.
9087 if (!UnsafeFPMath &&
9088 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9089 if (!FiniteOnlyFPMath() &&
9090 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9091 break;
9092 std::swap(LHS, RHS);
9093 }
Dan Gohman670e5392009-09-21 18:03:22 +00009094 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009095 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009096 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009097 // Converting this to a min would handle NaNs incorrectly.
9098 if (!UnsafeFPMath &&
9099 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9100 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009101 Opcode = X86ISD::FMIN;
9102 break;
9103 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009104 // Converting this to a min would handle both negative zeros and NaNs
9105 // incorrectly, but we can swap the operands to fix both.
9106 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009107 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009108 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009109 case ISD::SETGE:
9110 Opcode = X86ISD::FMIN;
9111 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009112
Dan Gohman670e5392009-09-21 18:03:22 +00009113 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009114 // Converting this to a max would handle NaNs incorrectly.
9115 if (!FiniteOnlyFPMath() &&
9116 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9117 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009118 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009119 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009120 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009121 // Converting this to a max would handle comparisons between positive
9122 // and negative zero incorrectly, and swapping the operands would
9123 // cause it to handle NaNs incorrectly.
9124 if (!UnsafeFPMath &&
9125 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9126 if (!FiniteOnlyFPMath() &&
9127 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9128 break;
9129 std::swap(LHS, RHS);
9130 }
Dan Gohman670e5392009-09-21 18:03:22 +00009131 Opcode = X86ISD::FMAX;
9132 break;
9133 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009134 // Converting this to a max would handle both negative zeros and NaNs
9135 // incorrectly, but we can swap the operands to fix both.
9136 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009137 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009138 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009139 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009140 Opcode = X86ISD::FMAX;
9141 break;
9142 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009143 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009144
Chris Lattner47b4ce82009-03-11 05:48:52 +00009145 if (Opcode)
9146 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009147 }
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnerd1980a52009-03-12 06:52:53 +00009149 // If this is a select between two integer constants, try to do some
9150 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009151 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9152 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009153 // Don't do this for crazy integer types.
9154 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9155 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009156 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009157 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Chris Lattnercee56e72009-03-13 05:53:31 +00009159 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009160 // Efficiently invertible.
9161 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9162 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9163 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9164 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 }
Eric Christopherfd179292009-08-27 18:07:15 +00009167
Chris Lattnerd1980a52009-03-12 06:52:53 +00009168 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009169 if (FalseC->getAPIntValue() == 0 &&
9170 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009171 if (NeedsCondInvert) // Invert the condition if needed.
9172 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9173 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnerd1980a52009-03-12 06:52:53 +00009175 // Zero extend the condition if needed.
9176 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009177
Chris Lattnercee56e72009-03-13 05:53:31 +00009178 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009179 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009180 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009181 }
Eric Christopherfd179292009-08-27 18:07:15 +00009182
Chris Lattner97a29a52009-03-13 05:22:11 +00009183 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009184 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009185 if (NeedsCondInvert) // Invert the condition if needed.
9186 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9187 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009188
Chris Lattner97a29a52009-03-13 05:22:11 +00009189 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009190 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9191 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009192 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009193 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009194 }
Eric Christopherfd179292009-08-27 18:07:15 +00009195
Chris Lattnercee56e72009-03-13 05:53:31 +00009196 // Optimize cases that will turn into an LEA instruction. This requires
9197 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009198 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009199 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009201
Chris Lattnercee56e72009-03-13 05:53:31 +00009202 bool isFastMultiplier = false;
9203 if (Diff < 10) {
9204 switch ((unsigned char)Diff) {
9205 default: break;
9206 case 1: // result = add base, cond
9207 case 2: // result = lea base( , cond*2)
9208 case 3: // result = lea base(cond, cond*2)
9209 case 4: // result = lea base( , cond*4)
9210 case 5: // result = lea base(cond, cond*4)
9211 case 8: // result = lea base( , cond*8)
9212 case 9: // result = lea base(cond, cond*8)
9213 isFastMultiplier = true;
9214 break;
9215 }
9216 }
Eric Christopherfd179292009-08-27 18:07:15 +00009217
Chris Lattnercee56e72009-03-13 05:53:31 +00009218 if (isFastMultiplier) {
9219 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9220 if (NeedsCondInvert) // Invert the condition if needed.
9221 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9222 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009223
Chris Lattnercee56e72009-03-13 05:53:31 +00009224 // Zero extend the condition if needed.
9225 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9226 Cond);
9227 // Scale the condition by the difference.
9228 if (Diff != 1)
9229 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9230 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009231
Chris Lattnercee56e72009-03-13 05:53:31 +00009232 // Add the base if non-zero.
9233 if (FalseC->getAPIntValue() != 0)
9234 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9235 SDValue(FalseC, 0));
9236 return Cond;
9237 }
Eric Christopherfd179292009-08-27 18:07:15 +00009238 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009239 }
9240 }
Eric Christopherfd179292009-08-27 18:07:15 +00009241
Dan Gohman475871a2008-07-27 21:46:04 +00009242 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009243}
9244
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9246static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9247 TargetLowering::DAGCombinerInfo &DCI) {
9248 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009249
Chris Lattnerd1980a52009-03-12 06:52:53 +00009250 // If the flag operand isn't dead, don't touch this CMOV.
9251 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9252 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattnerd1980a52009-03-12 06:52:53 +00009254 // If this is a select between two integer constants, try to do some
9255 // optimizations. Note that the operands are ordered the opposite of SELECT
9256 // operands.
9257 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9258 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9259 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9260 // larger than FalseC (the false value).
9261 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009262
Chris Lattnerd1980a52009-03-12 06:52:53 +00009263 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9264 CC = X86::GetOppositeBranchCondition(CC);
9265 std::swap(TrueC, FalseC);
9266 }
Eric Christopherfd179292009-08-27 18:07:15 +00009267
Chris Lattnerd1980a52009-03-12 06:52:53 +00009268 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009269 // This is efficient for any integer data type (including i8/i16) and
9270 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009271 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9272 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009273 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9274 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009275
Chris Lattnerd1980a52009-03-12 06:52:53 +00009276 // Zero extend the condition if needed.
9277 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009278
Chris Lattnerd1980a52009-03-12 06:52:53 +00009279 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9280 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009281 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009282 if (N->getNumValues() == 2) // Dead flag value?
9283 return DCI.CombineTo(N, Cond, SDValue());
9284 return Cond;
9285 }
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattnercee56e72009-03-13 05:53:31 +00009287 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9288 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009289 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9290 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9292 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009293
Chris Lattner97a29a52009-03-13 05:22:11 +00009294 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009295 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9296 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009297 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9298 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009299
Chris Lattner97a29a52009-03-13 05:22:11 +00009300 if (N->getNumValues() == 2) // Dead flag value?
9301 return DCI.CombineTo(N, Cond, SDValue());
9302 return Cond;
9303 }
Eric Christopherfd179292009-08-27 18:07:15 +00009304
Chris Lattnercee56e72009-03-13 05:53:31 +00009305 // Optimize cases that will turn into an LEA instruction. This requires
9306 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009308 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009310
Chris Lattnercee56e72009-03-13 05:53:31 +00009311 bool isFastMultiplier = false;
9312 if (Diff < 10) {
9313 switch ((unsigned char)Diff) {
9314 default: break;
9315 case 1: // result = add base, cond
9316 case 2: // result = lea base( , cond*2)
9317 case 3: // result = lea base(cond, cond*2)
9318 case 4: // result = lea base( , cond*4)
9319 case 5: // result = lea base(cond, cond*4)
9320 case 8: // result = lea base( , cond*8)
9321 case 9: // result = lea base(cond, cond*8)
9322 isFastMultiplier = true;
9323 break;
9324 }
9325 }
Eric Christopherfd179292009-08-27 18:07:15 +00009326
Chris Lattnercee56e72009-03-13 05:53:31 +00009327 if (isFastMultiplier) {
9328 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9329 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9331 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009332 // Zero extend the condition if needed.
9333 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9334 Cond);
9335 // Scale the condition by the difference.
9336 if (Diff != 1)
9337 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9338 DAG.getConstant(Diff, Cond.getValueType()));
9339
9340 // Add the base if non-zero.
9341 if (FalseC->getAPIntValue() != 0)
9342 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9343 SDValue(FalseC, 0));
9344 if (N->getNumValues() == 2) // Dead flag value?
9345 return DCI.CombineTo(N, Cond, SDValue());
9346 return Cond;
9347 }
Eric Christopherfd179292009-08-27 18:07:15 +00009348 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009349 }
9350 }
9351 return SDValue();
9352}
9353
9354
Evan Cheng0b0cd912009-03-28 05:57:29 +00009355/// PerformMulCombine - Optimize a single multiply with constant into two
9356/// in order to implement it with two cheaper instructions, e.g.
9357/// LEA + SHL, LEA + LEA.
9358static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9359 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009360 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9361 return SDValue();
9362
Owen Andersone50ed302009-08-10 22:56:29 +00009363 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009365 return SDValue();
9366
9367 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9368 if (!C)
9369 return SDValue();
9370 uint64_t MulAmt = C->getZExtValue();
9371 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9372 return SDValue();
9373
9374 uint64_t MulAmt1 = 0;
9375 uint64_t MulAmt2 = 0;
9376 if ((MulAmt % 9) == 0) {
9377 MulAmt1 = 9;
9378 MulAmt2 = MulAmt / 9;
9379 } else if ((MulAmt % 5) == 0) {
9380 MulAmt1 = 5;
9381 MulAmt2 = MulAmt / 5;
9382 } else if ((MulAmt % 3) == 0) {
9383 MulAmt1 = 3;
9384 MulAmt2 = MulAmt / 3;
9385 }
9386 if (MulAmt2 &&
9387 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9388 DebugLoc DL = N->getDebugLoc();
9389
9390 if (isPowerOf2_64(MulAmt2) &&
9391 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9392 // If second multiplifer is pow2, issue it first. We want the multiply by
9393 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9394 // is an add.
9395 std::swap(MulAmt1, MulAmt2);
9396
9397 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009398 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009399 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009401 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009402 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009403 DAG.getConstant(MulAmt1, VT));
9404
Eric Christopherfd179292009-08-27 18:07:15 +00009405 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009406 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009407 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009408 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009409 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009410 DAG.getConstant(MulAmt2, VT));
9411
9412 // Do not add new nodes to DAG combiner worklist.
9413 DCI.CombineTo(N, NewMul, false);
9414 }
9415 return SDValue();
9416}
9417
Evan Chengad9c0a32009-12-15 00:53:42 +00009418static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9419 SDValue N0 = N->getOperand(0);
9420 SDValue N1 = N->getOperand(1);
9421 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9422 EVT VT = N0.getValueType();
9423
9424 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9425 // since the result of setcc_c is all zero's or all ones.
9426 if (N1C && N0.getOpcode() == ISD::AND &&
9427 N0.getOperand(1).getOpcode() == ISD::Constant) {
9428 SDValue N00 = N0.getOperand(0);
9429 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9430 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9431 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9432 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9433 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9434 APInt ShAmt = N1C->getAPIntValue();
9435 Mask = Mask.shl(ShAmt);
9436 if (Mask != 0)
9437 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9438 N00, DAG.getConstant(Mask, VT));
9439 }
9440 }
9441
9442 return SDValue();
9443}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009444
Nate Begeman740ab032009-01-26 00:52:55 +00009445/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9446/// when possible.
9447static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9448 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009449 EVT VT = N->getValueType(0);
9450 if (!VT.isVector() && VT.isInteger() &&
9451 N->getOpcode() == ISD::SHL)
9452 return PerformSHLCombine(N, DAG);
9453
Nate Begeman740ab032009-01-26 00:52:55 +00009454 // On X86 with SSE2 support, we can transform this to a vector shift if
9455 // all elements are shifted by the same amount. We can't do this in legalize
9456 // because the a constant vector is typically transformed to a constant pool
9457 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009458 if (!Subtarget->hasSSE2())
9459 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009460
Owen Anderson825b72b2009-08-11 20:47:22 +00009461 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009462 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009463
Mon P Wang3becd092009-01-28 08:12:05 +00009464 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009465 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009466 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009467 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009468 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9469 unsigned NumElts = VT.getVectorNumElements();
9470 unsigned i = 0;
9471 for (; i != NumElts; ++i) {
9472 SDValue Arg = ShAmtOp.getOperand(i);
9473 if (Arg.getOpcode() == ISD::UNDEF) continue;
9474 BaseShAmt = Arg;
9475 break;
9476 }
9477 for (; i != NumElts; ++i) {
9478 SDValue Arg = ShAmtOp.getOperand(i);
9479 if (Arg.getOpcode() == ISD::UNDEF) continue;
9480 if (Arg != BaseShAmt) {
9481 return SDValue();
9482 }
9483 }
9484 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009485 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009486 SDValue InVec = ShAmtOp.getOperand(0);
9487 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9488 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9489 unsigned i = 0;
9490 for (; i != NumElts; ++i) {
9491 SDValue Arg = InVec.getOperand(i);
9492 if (Arg.getOpcode() == ISD::UNDEF) continue;
9493 BaseShAmt = Arg;
9494 break;
9495 }
9496 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9497 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009498 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009499 if (C->getZExtValue() == SplatIdx)
9500 BaseShAmt = InVec.getOperand(1);
9501 }
9502 }
9503 if (BaseShAmt.getNode() == 0)
9504 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9505 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009506 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009507 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009508
Mon P Wangefa42202009-09-03 19:56:25 +00009509 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 if (EltVT.bitsGT(MVT::i32))
9511 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9512 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009513 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009514
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009515 // The shift amount is identical so we can do a vector shift.
9516 SDValue ValOp = N->getOperand(0);
9517 switch (N->getOpcode()) {
9518 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009519 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009520 break;
9521 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009523 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009525 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009527 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009529 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009531 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009533 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009534 break;
9535 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009536 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009537 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009539 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009540 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009541 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009543 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009544 break;
9545 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009547 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009549 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009551 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009552 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009553 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009555 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009556 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009557 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009558 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009559 }
9560 return SDValue();
9561}
9562
Evan Cheng760d1942010-01-04 21:22:48 +00009563static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9564 const X86Subtarget *Subtarget) {
9565 EVT VT = N->getValueType(0);
9566 if (VT != MVT::i64 || !Subtarget->is64Bit())
9567 return SDValue();
9568
9569 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9570 SDValue N0 = N->getOperand(0);
9571 SDValue N1 = N->getOperand(1);
9572 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9573 std::swap(N0, N1);
9574 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9575 return SDValue();
9576
9577 SDValue ShAmt0 = N0.getOperand(1);
9578 if (ShAmt0.getValueType() != MVT::i8)
9579 return SDValue();
9580 SDValue ShAmt1 = N1.getOperand(1);
9581 if (ShAmt1.getValueType() != MVT::i8)
9582 return SDValue();
9583 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9584 ShAmt0 = ShAmt0.getOperand(0);
9585 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9586 ShAmt1 = ShAmt1.getOperand(0);
9587
9588 DebugLoc DL = N->getDebugLoc();
9589 unsigned Opc = X86ISD::SHLD;
9590 SDValue Op0 = N0.getOperand(0);
9591 SDValue Op1 = N1.getOperand(0);
9592 if (ShAmt0.getOpcode() == ISD::SUB) {
9593 Opc = X86ISD::SHRD;
9594 std::swap(Op0, Op1);
9595 std::swap(ShAmt0, ShAmt1);
9596 }
9597
9598 if (ShAmt1.getOpcode() == ISD::SUB) {
9599 SDValue Sum = ShAmt1.getOperand(0);
9600 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9601 if (SumC->getSExtValue() == 64 &&
9602 ShAmt1.getOperand(1) == ShAmt0)
9603 return DAG.getNode(Opc, DL, VT,
9604 Op0, Op1,
9605 DAG.getNode(ISD::TRUNCATE, DL,
9606 MVT::i8, ShAmt0));
9607 }
9608 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9609 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9610 if (ShAmt0C &&
9611 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9612 return DAG.getNode(Opc, DL, VT,
9613 N0.getOperand(0), N1.getOperand(0),
9614 DAG.getNode(ISD::TRUNCATE, DL,
9615 MVT::i8, ShAmt0));
9616 }
9617
9618 return SDValue();
9619}
9620
Chris Lattner149a4e52008-02-22 02:09:43 +00009621/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009622static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009623 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009624 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9625 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009626 // A preferable solution to the general problem is to figure out the right
9627 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009628
9629 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009630 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009631 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009632 if (VT.getSizeInBits() != 64)
9633 return SDValue();
9634
Devang Patel578efa92009-06-05 21:57:13 +00009635 const Function *F = DAG.getMachineFunction().getFunction();
9636 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009637 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009638 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009639 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009641 isa<LoadSDNode>(St->getValue()) &&
9642 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9643 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009644 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009645 LoadSDNode *Ld = 0;
9646 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009647 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009648 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009649 // Must be a store of a load. We currently handle two cases: the load
9650 // is a direct child, and it's under an intervening TokenFactor. It is
9651 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009652 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009653 Ld = cast<LoadSDNode>(St->getChain());
9654 else if (St->getValue().hasOneUse() &&
9655 ChainVal->getOpcode() == ISD::TokenFactor) {
9656 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009657 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009658 TokenFactorIndex = i;
9659 Ld = cast<LoadSDNode>(St->getValue());
9660 } else
9661 Ops.push_back(ChainVal->getOperand(i));
9662 }
9663 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009664
Evan Cheng536e6672009-03-12 05:59:15 +00009665 if (!Ld || !ISD::isNormalLoad(Ld))
9666 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009667
Evan Cheng536e6672009-03-12 05:59:15 +00009668 // If this is not the MMX case, i.e. we are just turning i64 load/store
9669 // into f64 load/store, avoid the transformation if there are multiple
9670 // uses of the loaded value.
9671 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9672 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009673
Evan Cheng536e6672009-03-12 05:59:15 +00009674 DebugLoc LdDL = Ld->getDebugLoc();
9675 DebugLoc StDL = N->getDebugLoc();
9676 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9677 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9678 // pair instead.
9679 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009681 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9682 Ld->getBasePtr(), Ld->getSrcValue(),
9683 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009684 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009685 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009686 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009687 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009689 Ops.size());
9690 }
Evan Cheng536e6672009-03-12 05:59:15 +00009691 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009692 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009693 St->isVolatile(), St->isNonTemporal(),
9694 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009695 }
Evan Cheng536e6672009-03-12 05:59:15 +00009696
9697 // Otherwise, lower to two pairs of 32-bit loads / stores.
9698 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009699 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9700 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009701
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009703 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009704 Ld->isVolatile(), Ld->isNonTemporal(),
9705 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009706 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009707 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009708 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009709 MinAlign(Ld->getAlignment(), 4));
9710
9711 SDValue NewChain = LoLd.getValue(1);
9712 if (TokenFactorIndex != -1) {
9713 Ops.push_back(LoLd);
9714 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009716 Ops.size());
9717 }
9718
9719 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009720 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9721 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009722
9723 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9724 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009725 St->isVolatile(), St->isNonTemporal(),
9726 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009727 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9728 St->getSrcValue(),
9729 St->getSrcValueOffset() + 4,
9730 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009731 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009732 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009733 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009734 }
Dan Gohman475871a2008-07-27 21:46:04 +00009735 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009736}
9737
Chris Lattner6cf73262008-01-25 06:14:17 +00009738/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9739/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009740static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009741 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9742 // F[X]OR(0.0, x) -> x
9743 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009744 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9745 if (C->getValueAPF().isPosZero())
9746 return N->getOperand(1);
9747 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9748 if (C->getValueAPF().isPosZero())
9749 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009750 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009751}
9752
9753/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009754static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009755 // FAND(0.0, x) -> 0.0
9756 // FAND(x, 0.0) -> 0.0
9757 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9758 if (C->getValueAPF().isPosZero())
9759 return N->getOperand(0);
9760 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9761 if (C->getValueAPF().isPosZero())
9762 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009763 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009764}
9765
Dan Gohmane5af2d32009-01-29 01:59:02 +00009766static SDValue PerformBTCombine(SDNode *N,
9767 SelectionDAG &DAG,
9768 TargetLowering::DAGCombinerInfo &DCI) {
9769 // BT ignores high bits in the bit index operand.
9770 SDValue Op1 = N->getOperand(1);
9771 if (Op1.hasOneUse()) {
9772 unsigned BitWidth = Op1.getValueSizeInBits();
9773 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9774 APInt KnownZero, KnownOne;
9775 TargetLowering::TargetLoweringOpt TLO(DAG);
9776 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9777 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9778 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9779 DCI.CommitTargetLoweringOpt(TLO);
9780 }
9781 return SDValue();
9782}
Chris Lattner83e6c992006-10-04 06:57:07 +00009783
Eli Friedman7a5e5552009-06-07 06:52:44 +00009784static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9785 SDValue Op = N->getOperand(0);
9786 if (Op.getOpcode() == ISD::BIT_CONVERT)
9787 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009788 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009789 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009790 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009791 OpVT.getVectorElementType().getSizeInBits()) {
9792 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9793 }
9794 return SDValue();
9795}
9796
Owen Anderson99177002009-06-29 18:04:45 +00009797// On X86 and X86-64, atomic operations are lowered to locked instructions.
9798// Locked instructions, in turn, have implicit fence semantics (all memory
9799// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009800// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009801// fence-atomic-fence.
9802static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9803 SDValue atomic = N->getOperand(0);
9804 switch (atomic.getOpcode()) {
9805 case ISD::ATOMIC_CMP_SWAP:
9806 case ISD::ATOMIC_SWAP:
9807 case ISD::ATOMIC_LOAD_ADD:
9808 case ISD::ATOMIC_LOAD_SUB:
9809 case ISD::ATOMIC_LOAD_AND:
9810 case ISD::ATOMIC_LOAD_OR:
9811 case ISD::ATOMIC_LOAD_XOR:
9812 case ISD::ATOMIC_LOAD_NAND:
9813 case ISD::ATOMIC_LOAD_MIN:
9814 case ISD::ATOMIC_LOAD_MAX:
9815 case ISD::ATOMIC_LOAD_UMIN:
9816 case ISD::ATOMIC_LOAD_UMAX:
9817 break;
9818 default:
9819 return SDValue();
9820 }
Eric Christopherfd179292009-08-27 18:07:15 +00009821
Owen Anderson99177002009-06-29 18:04:45 +00009822 SDValue fence = atomic.getOperand(0);
9823 if (fence.getOpcode() != ISD::MEMBARRIER)
9824 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009825
Owen Anderson99177002009-06-29 18:04:45 +00009826 switch (atomic.getOpcode()) {
9827 case ISD::ATOMIC_CMP_SWAP:
9828 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9829 atomic.getOperand(1), atomic.getOperand(2),
9830 atomic.getOperand(3));
9831 case ISD::ATOMIC_SWAP:
9832 case ISD::ATOMIC_LOAD_ADD:
9833 case ISD::ATOMIC_LOAD_SUB:
9834 case ISD::ATOMIC_LOAD_AND:
9835 case ISD::ATOMIC_LOAD_OR:
9836 case ISD::ATOMIC_LOAD_XOR:
9837 case ISD::ATOMIC_LOAD_NAND:
9838 case ISD::ATOMIC_LOAD_MIN:
9839 case ISD::ATOMIC_LOAD_MAX:
9840 case ISD::ATOMIC_LOAD_UMIN:
9841 case ISD::ATOMIC_LOAD_UMAX:
9842 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9843 atomic.getOperand(1), atomic.getOperand(2));
9844 default:
9845 return SDValue();
9846 }
9847}
9848
Evan Cheng2e489c42009-12-16 00:53:11 +00009849static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9850 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9851 // (and (i32 x86isd::setcc_carry), 1)
9852 // This eliminates the zext. This transformation is necessary because
9853 // ISD::SETCC is always legalized to i8.
9854 DebugLoc dl = N->getDebugLoc();
9855 SDValue N0 = N->getOperand(0);
9856 EVT VT = N->getValueType(0);
9857 if (N0.getOpcode() == ISD::AND &&
9858 N0.hasOneUse() &&
9859 N0.getOperand(0).hasOneUse()) {
9860 SDValue N00 = N0.getOperand(0);
9861 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9862 return SDValue();
9863 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9864 if (!C || C->getZExtValue() != 1)
9865 return SDValue();
9866 return DAG.getNode(ISD::AND, dl, VT,
9867 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9868 N00.getOperand(0), N00.getOperand(1)),
9869 DAG.getConstant(1, VT));
9870 }
9871
9872 return SDValue();
9873}
9874
Dan Gohman475871a2008-07-27 21:46:04 +00009875SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009876 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009877 SelectionDAG &DAG = DCI.DAG;
9878 switch (N->getOpcode()) {
9879 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009880 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009881 case ISD::EXTRACT_VECTOR_ELT:
9882 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009883 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009884 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009885 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009886 case ISD::SHL:
9887 case ISD::SRA:
9888 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009889 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009890 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009891 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009892 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9893 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009894 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009895 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009896 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009897 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009898 }
9899
Dan Gohman475871a2008-07-27 21:46:04 +00009900 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009901}
9902
Evan Cheng60c07e12006-07-05 22:17:51 +00009903//===----------------------------------------------------------------------===//
9904// X86 Inline Assembly Support
9905//===----------------------------------------------------------------------===//
9906
Chris Lattnerb8105652009-07-20 17:51:36 +00009907static bool LowerToBSwap(CallInst *CI) {
9908 // FIXME: this should verify that we are targetting a 486 or better. If not,
9909 // we will turn this bswap into something that will be lowered to logical ops
9910 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9911 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009912
Chris Lattnerb8105652009-07-20 17:51:36 +00009913 // Verify this is a simple bswap.
9914 if (CI->getNumOperands() != 2 ||
9915 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009916 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009917 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009918
Chris Lattnerb8105652009-07-20 17:51:36 +00009919 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9920 if (!Ty || Ty->getBitWidth() % 16 != 0)
9921 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009922
Chris Lattnerb8105652009-07-20 17:51:36 +00009923 // Okay, we can do this xform, do so now.
9924 const Type *Tys[] = { Ty };
9925 Module *M = CI->getParent()->getParent()->getParent();
9926 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009927
Chris Lattnerb8105652009-07-20 17:51:36 +00009928 Value *Op = CI->getOperand(1);
9929 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009930
Chris Lattnerb8105652009-07-20 17:51:36 +00009931 CI->replaceAllUsesWith(Op);
9932 CI->eraseFromParent();
9933 return true;
9934}
9935
9936bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9937 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9938 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9939
9940 std::string AsmStr = IA->getAsmString();
9941
9942 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009943 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009944 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9945
9946 switch (AsmPieces.size()) {
9947 default: return false;
9948 case 1:
9949 AsmStr = AsmPieces[0];
9950 AsmPieces.clear();
9951 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9952
9953 // bswap $0
9954 if (AsmPieces.size() == 2 &&
9955 (AsmPieces[0] == "bswap" ||
9956 AsmPieces[0] == "bswapq" ||
9957 AsmPieces[0] == "bswapl") &&
9958 (AsmPieces[1] == "$0" ||
9959 AsmPieces[1] == "${0:q}")) {
9960 // No need to check constraints, nothing other than the equivalent of
9961 // "=r,0" would be valid here.
9962 return LowerToBSwap(CI);
9963 }
9964 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009965 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009966 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009967 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009968 AsmPieces[1] == "$$8," &&
9969 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009970 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9971 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009972 const std::string &Constraints = IA->getConstraintString();
9973 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009974 std::sort(AsmPieces.begin(), AsmPieces.end());
9975 if (AsmPieces.size() == 4 &&
9976 AsmPieces[0] == "~{cc}" &&
9977 AsmPieces[1] == "~{dirflag}" &&
9978 AsmPieces[2] == "~{flags}" &&
9979 AsmPieces[3] == "~{fpsr}") {
9980 return LowerToBSwap(CI);
9981 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009982 }
9983 break;
9984 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009985 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009986 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009987 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9988 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9989 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009990 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009991 SplitString(AsmPieces[0], Words, " \t");
9992 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9993 Words.clear();
9994 SplitString(AsmPieces[1], Words, " \t");
9995 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9996 Words.clear();
9997 SplitString(AsmPieces[2], Words, " \t,");
9998 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9999 Words[2] == "%edx") {
10000 return LowerToBSwap(CI);
10001 }
10002 }
10003 }
10004 }
10005 break;
10006 }
10007 return false;
10008}
10009
10010
10011
Chris Lattnerf4dff842006-07-11 02:54:03 +000010012/// getConstraintType - Given a constraint letter, return the type of
10013/// constraint it is for this target.
10014X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010015X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10016 if (Constraint.size() == 1) {
10017 switch (Constraint[0]) {
10018 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010019 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010020 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010021 case 'r':
10022 case 'R':
10023 case 'l':
10024 case 'q':
10025 case 'Q':
10026 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010027 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010028 case 'Y':
10029 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010030 case 'e':
10031 case 'Z':
10032 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010033 default:
10034 break;
10035 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010036 }
Chris Lattner4234f572007-03-25 02:14:49 +000010037 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010038}
10039
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010040/// LowerXConstraint - try to replace an X constraint, which matches anything,
10041/// with another that has more specific requirements based on the type of the
10042/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010043const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010044LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010045 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10046 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010047 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010048 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010049 return "Y";
10050 if (Subtarget->hasSSE1())
10051 return "x";
10052 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010053
Chris Lattner5e764232008-04-26 23:02:14 +000010054 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010055}
10056
Chris Lattner48884cd2007-08-25 00:47:38 +000010057/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10058/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010059void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010060 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010061 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010062 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010063 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010064 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010065
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010066 switch (Constraint) {
10067 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010068 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010070 if (C->getZExtValue() <= 31) {
10071 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010072 break;
10073 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010074 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010075 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010076 case 'J':
10077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010078 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010079 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10080 break;
10081 }
10082 }
10083 return;
10084 case 'K':
10085 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010086 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010087 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10088 break;
10089 }
10090 }
10091 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010092 case 'N':
10093 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010094 if (C->getZExtValue() <= 255) {
10095 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010096 break;
10097 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010098 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010099 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010100 case 'e': {
10101 // 32-bit signed value
10102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10103 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010104 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10105 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010106 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010107 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010108 break;
10109 }
10110 // FIXME gcc accepts some relocatable values here too, but only in certain
10111 // memory models; it's complicated.
10112 }
10113 return;
10114 }
10115 case 'Z': {
10116 // 32-bit unsigned value
10117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10118 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010119 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10120 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010121 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10122 break;
10123 }
10124 }
10125 // FIXME gcc accepts some relocatable values here too, but only in certain
10126 // memory models; it's complicated.
10127 return;
10128 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010129 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010130 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010131 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010132 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010133 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010134 break;
10135 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010136
Chris Lattnerdc43a882007-05-03 16:52:29 +000010137 // If we are in non-pic codegen mode, we allow the address of a global (with
10138 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010139 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010140 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010141
Chris Lattner49921962009-05-08 18:23:14 +000010142 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10143 while (1) {
10144 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10145 Offset += GA->getOffset();
10146 break;
10147 } else if (Op.getOpcode() == ISD::ADD) {
10148 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10149 Offset += C->getZExtValue();
10150 Op = Op.getOperand(0);
10151 continue;
10152 }
10153 } else if (Op.getOpcode() == ISD::SUB) {
10154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10155 Offset += -C->getZExtValue();
10156 Op = Op.getOperand(0);
10157 continue;
10158 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010159 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010160
Chris Lattner49921962009-05-08 18:23:14 +000010161 // Otherwise, this isn't something we can handle, reject it.
10162 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010163 }
Eric Christopherfd179292009-08-27 18:07:15 +000010164
Chris Lattner36c25012009-07-10 07:34:39 +000010165 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010166 // If we require an extra load to get this address, as in PIC mode, we
10167 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010168 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10169 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010170 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010171
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010172 if (hasMemory)
10173 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10174 else
10175 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010176 Result = Op;
10177 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010178 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010179 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010180
Gabor Greifba36cb52008-08-28 21:40:38 +000010181 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010182 Ops.push_back(Result);
10183 return;
10184 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010185 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10186 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010187}
10188
Chris Lattner259e97c2006-01-31 19:43:35 +000010189std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010190getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010191 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010192 if (Constraint.size() == 1) {
10193 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010194 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010195 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010196 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10197 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010198 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010199 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10200 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10201 X86::R10D,X86::R11D,X86::R12D,
10202 X86::R13D,X86::R14D,X86::R15D,
10203 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010205 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10206 X86::SI, X86::DI, X86::R8W,X86::R9W,
10207 X86::R10W,X86::R11W,X86::R12W,
10208 X86::R13W,X86::R14W,X86::R15W,
10209 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010210 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010211 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10212 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10213 X86::R10B,X86::R11B,X86::R12B,
10214 X86::R13B,X86::R14B,X86::R15B,
10215 X86::BPL, X86::SPL, 0);
10216
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010218 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10219 X86::RSI, X86::RDI, X86::R8, X86::R9,
10220 X86::R10, X86::R11, X86::R12,
10221 X86::R13, X86::R14, X86::R15,
10222 X86::RBP, X86::RSP, 0);
10223
10224 break;
10225 }
Eric Christopherfd179292009-08-27 18:07:15 +000010226 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010227 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010229 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010231 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010233 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010235 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10236 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010237 }
10238 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010239
Chris Lattner1efa40f2006-02-22 00:56:39 +000010240 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010241}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010242
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010243std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010244X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010245 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010246 // First, see if this is a constraint that directly corresponds to an LLVM
10247 // register class.
10248 if (Constraint.size() == 1) {
10249 // GCC Constraint Letters
10250 switch (Constraint[0]) {
10251 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010252 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010253 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010254 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010255 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010256 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010257 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010258 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010259 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010260 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010261 case 'R': // LEGACY_REGS
10262 if (VT == MVT::i8)
10263 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10264 if (VT == MVT::i16)
10265 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10266 if (VT == MVT::i32 || !Subtarget->is64Bit())
10267 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10268 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010269 case 'f': // FP Stack registers.
10270 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10271 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010273 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010274 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010275 return std::make_pair(0U, X86::RFP64RegisterClass);
10276 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010277 case 'y': // MMX_REGS if MMX allowed.
10278 if (!Subtarget->hasMMX()) break;
10279 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010280 case 'Y': // SSE_REGS if SSE2 allowed
10281 if (!Subtarget->hasSSE2()) break;
10282 // FALL THROUGH.
10283 case 'x': // SSE_REGS if SSE1 allowed
10284 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010285
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010287 default: break;
10288 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010289 case MVT::f32:
10290 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010291 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010292 case MVT::f64:
10293 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010294 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010295 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010296 case MVT::v16i8:
10297 case MVT::v8i16:
10298 case MVT::v4i32:
10299 case MVT::v2i64:
10300 case MVT::v4f32:
10301 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010302 return std::make_pair(0U, X86::VR128RegisterClass);
10303 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010304 break;
10305 }
10306 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010307
Chris Lattnerf76d1802006-07-31 23:26:50 +000010308 // Use the default implementation in TargetLowering to convert the register
10309 // constraint into a member of a register class.
10310 std::pair<unsigned, const TargetRegisterClass*> Res;
10311 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010312
10313 // Not found as a standard register?
10314 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010315 // Map st(0) -> st(7) -> ST0
10316 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10317 tolower(Constraint[1]) == 's' &&
10318 tolower(Constraint[2]) == 't' &&
10319 Constraint[3] == '(' &&
10320 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10321 Constraint[5] == ')' &&
10322 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010323
Chris Lattner56d77c72009-09-13 22:41:48 +000010324 Res.first = X86::ST0+Constraint[4]-'0';
10325 Res.second = X86::RFP80RegisterClass;
10326 return Res;
10327 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010328
Chris Lattner56d77c72009-09-13 22:41:48 +000010329 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010330 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010331 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010332 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010333 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010334 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010335
10336 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010337 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010338 Res.first = X86::EFLAGS;
10339 Res.second = X86::CCRRegisterClass;
10340 return Res;
10341 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010342
Dale Johannesen330169f2008-11-13 21:52:36 +000010343 // 'A' means EAX + EDX.
10344 if (Constraint == "A") {
10345 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010346 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010347 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010348 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010349 return Res;
10350 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010351
Chris Lattnerf76d1802006-07-31 23:26:50 +000010352 // Otherwise, check to see if this is a register class of the wrong value
10353 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10354 // turn into {ax},{dx}.
10355 if (Res.second->hasType(VT))
10356 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010357
Chris Lattnerf76d1802006-07-31 23:26:50 +000010358 // All of the single-register GCC register classes map their values onto
10359 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10360 // really want an 8-bit or 32-bit register, map to the appropriate register
10361 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010362 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010363 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010364 unsigned DestReg = 0;
10365 switch (Res.first) {
10366 default: break;
10367 case X86::AX: DestReg = X86::AL; break;
10368 case X86::DX: DestReg = X86::DL; break;
10369 case X86::CX: DestReg = X86::CL; break;
10370 case X86::BX: DestReg = X86::BL; break;
10371 }
10372 if (DestReg) {
10373 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010374 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010375 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010377 unsigned DestReg = 0;
10378 switch (Res.first) {
10379 default: break;
10380 case X86::AX: DestReg = X86::EAX; break;
10381 case X86::DX: DestReg = X86::EDX; break;
10382 case X86::CX: DestReg = X86::ECX; break;
10383 case X86::BX: DestReg = X86::EBX; break;
10384 case X86::SI: DestReg = X86::ESI; break;
10385 case X86::DI: DestReg = X86::EDI; break;
10386 case X86::BP: DestReg = X86::EBP; break;
10387 case X86::SP: DestReg = X86::ESP; break;
10388 }
10389 if (DestReg) {
10390 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010391 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010392 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010393 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010394 unsigned DestReg = 0;
10395 switch (Res.first) {
10396 default: break;
10397 case X86::AX: DestReg = X86::RAX; break;
10398 case X86::DX: DestReg = X86::RDX; break;
10399 case X86::CX: DestReg = X86::RCX; break;
10400 case X86::BX: DestReg = X86::RBX; break;
10401 case X86::SI: DestReg = X86::RSI; break;
10402 case X86::DI: DestReg = X86::RDI; break;
10403 case X86::BP: DestReg = X86::RBP; break;
10404 case X86::SP: DestReg = X86::RSP; break;
10405 }
10406 if (DestReg) {
10407 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010408 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010409 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010410 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010411 } else if (Res.second == X86::FR32RegisterClass ||
10412 Res.second == X86::FR64RegisterClass ||
10413 Res.second == X86::VR128RegisterClass) {
10414 // Handle references to XMM physical registers that got mapped into the
10415 // wrong class. This can happen with constraints like {xmm0} where the
10416 // target independent register mapper will just pick the first match it can
10417 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010418 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010419 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010420 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010421 Res.second = X86::FR64RegisterClass;
10422 else if (X86::VR128RegisterClass->hasType(VT))
10423 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010424 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010425
Chris Lattnerf76d1802006-07-31 23:26:50 +000010426 return Res;
10427}