blob: affd066876f6280e881eadc2574f6133cf197515 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 }
464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000482
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000484
Scott Michele07d3de2008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendlingb4202b82009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michelf0569be2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000541}
542
Scott Michel266bc8f2007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman475871a2008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Scott Michel266bc8f2007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000597
Scott Michelf0569be2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000620 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629 }
Scott Michelf0569be2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637
Scott Michelf0569be2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000664 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel30ee7df2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697 }
698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000701 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000703 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704
Dale Johannesen33c960f2009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000714 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000720 }
721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
Scott Michelf0569be2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000751
Scott Michelf0569be2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Scott Michel430a5552008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000961
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000965 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000969 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000977}
978
Nate Begemanccef5802008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000991
Scott Michel170783a2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000997 }
998
Dan Gohman475871a2008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001000}
1001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals)
1009 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001014 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001015
1016 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1017 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001018
Scott Michel266bc8f2007-12-04 22:23:35 +00001019 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1020 unsigned ArgRegIdx = 0;
1021 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001022
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001024
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001027 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001028 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001029 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001030
Scott Micheld976c212008-10-30 01:51:48 +00001031 if (ArgRegIdx < NumArgRegs) {
1032 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001035 default:
1036 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1037 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001039 ArgRegClass = &SPU::R8CRegClass;
1040 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001042 ArgRegClass = &SPU::R16CRegClass;
1043 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R32CRegClass;
1046 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001048 ArgRegClass = &SPU::R64CRegClass;
1049 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001051 ArgRegClass = &SPU::GPRCRegClass;
1052 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R32FPRegClass;
1055 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R64FPRegClass;
1058 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 case MVT::v2f64:
1060 case MVT::v4f32:
1061 case MVT::v2i64:
1062 case MVT::v4i32:
1063 case MVT::v8i16:
1064 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001065 ArgRegClass = &SPU::VECREGRegClass;
1066 break;
Scott Micheld976c212008-10-30 01:51:48 +00001067 }
1068
1069 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1070 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001072 ++ArgRegIdx;
1073 } else {
1074 // We need to load the argument to a virtual register if we determined
1075 // above that we ran out of physical registers of the appropriate type
1076 // or we're forced to do vararg
David Greene3f2bf852009-11-12 20:49:22 +00001077 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001079 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 ArgOffset += StackSlotSize;
1081 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001084 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001087
Scott Micheld976c212008-10-30 01:51:48 +00001088 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001089 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001090 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1091 // We will spill (79-3)+1 registers to the stack
1092 SmallVector<SDValue, 79-3+1> MemOps;
1093
1094 // Create the frame slot
1095
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001097 FuncInfo->setVarArgsFrameIndex(
1098 MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1099 true, false));
1100 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001101 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1102 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001103 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1104 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001107
1108 // Increment address by stack slot size for the next stored argument
1109 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001110 }
1111 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001117}
1118
1119/// isLSAAddress - Return the immediate to use if the specified
1120/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001121static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001124
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001125 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1127 (Addr << 14 >> 14) != Addr)
1128 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001129
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001131}
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001134SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
1138 const SmallVectorImpl<ISD::InputArg> &Ins,
1139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001140 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001141 // CellSPU target does not yet support tail call optimization.
1142 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143
1144 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1145 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1147 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1148 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1149
1150 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001152
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 // Set up a copy of the stack pointer for use loading and storing any
1154 // arguments that may not fit in the registers available for argument
1155 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001157
Scott Michel266bc8f2007-12-04 22:23:35 +00001158 // Figure out which arguments are going to go in registers, and which in
1159 // memory.
1160 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1161 unsigned ArgRegIdx = 0;
1162
1163 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001164 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001167
1168 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001170
Scott Michel266bc8f2007-12-04 22:23:35 +00001171 // PtrOff will be used to store the current argument to the stack if a
1172 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001175
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001177 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 case MVT::i8:
1179 case MVT::i16:
1180 case MVT::i32:
1181 case MVT::i64:
1182 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001183 if (ArgRegIdx != NumArgRegs) {
1184 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1185 } else {
David Greene73657df2010-02-15 16:55:58 +00001186 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1187 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001188 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001189 }
1190 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 case MVT::f32:
1192 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001193 if (ArgRegIdx != NumArgRegs) {
1194 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1195 } else {
David Greene73657df2010-02-15 16:55:58 +00001196 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1197 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001198 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 }
1200 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 case MVT::v2i64:
1202 case MVT::v2f64:
1203 case MVT::v4f32:
1204 case MVT::v4i32:
1205 case MVT::v8i16:
1206 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 if (ArgRegIdx != NumArgRegs) {
1208 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1209 } else {
David Greene73657df2010-02-15 16:55:58 +00001210 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1211 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001212 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001213 }
1214 break;
1215 }
1216 }
1217
Bill Wendlingce90c242009-12-28 01:31:11 +00001218 // Accumulate how many bytes are to be pushed on the stack, including the
1219 // linkage area, and parameter passing area. According to the SPU ABI,
1220 // we minimally need space for [LR] and [SP].
1221 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1222
1223 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1225 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001226
1227 if (!MemOpChains.empty()) {
1228 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 &MemOpChains[0], MemOpChains.size());
1231 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001232
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 // Build a sequence of copy-to-reg nodes chained together with token chain
1234 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001236 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001237 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001238 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001239 InFlag = Chain.getValue(1);
1240 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001241
Dan Gohman475871a2008-07-27 21:46:04 +00001242 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001244
Bill Wendling056292f2008-09-16 21:48:12 +00001245 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1246 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1247 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001248 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001249 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue Zero = DAG.getConstant(0, PtrVT);
1252 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001253
Scott Michel9de5d0d2008-01-11 02:53:15 +00001254 if (!ST->usingLargeMem()) {
1255 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1256 // style calls, otherwise, external symbols are BRASL calls. This assumes
1257 // that declared/defined symbols are in the same compilation unit and can
1258 // be reached through PC-relative jumps.
1259 //
1260 // NOTE:
1261 // This may be an unsafe assumption for JIT and really large compilation
1262 // units.
1263 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001264 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001265 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001267 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001268 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1270 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001271 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 }
Scott Michel1df30c42008-12-29 03:23:36 +00001273 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001274 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001275 SDValue Zero = DAG.getConstant(0, PtrVT);
1276 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1277 Callee.getValueType());
1278
1279 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001281 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001283 }
1284 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 // If this is an absolute destination address that appears to be a legal
1286 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001287 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001288 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001289
1290 Ops.push_back(Chain);
1291 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001292
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 // Add argument registers to the end of the list so that they are known live
1294 // into the call.
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Gabor Greifba36cb52008-08-28 21:40:38 +00001299 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001300 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001301 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001303 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 InFlag = Chain.getValue(1);
1305
Chris Lattnere563bbc2008-10-11 22:08:30 +00001306 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1307 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001309 InFlag = Chain.getValue(1);
1310
Dan Gohman98ca4f22009-08-05 01:29:28 +00001311 // If the function returns void, just return the chain.
1312 if (Ins.empty())
1313 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001314
Scott Michel266bc8f2007-12-04 22:23:35 +00001315 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 case MVT::Other: break;
1319 case MVT::i32:
1320 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001321 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001325 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001326 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001327 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001329 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001333 case MVT::i8:
1334 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 case MVT::f32:
1338 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 case MVT::v2f64:
1340 case MVT::v2i64:
1341 case MVT::v4f32:
1342 case MVT::v4i32:
1343 case MVT::v8i16:
1344 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 break;
1349 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001352}
1353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354SDValue
1355SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001356 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1362 RVLocs, *DAG.getContext());
1363 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001364
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 // If this is the first return lowered for this function, add the regs to the
1366 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001367 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001368 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001369 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001370 }
1371
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001373
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 // Copy the result values into the output registers.
1375 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1376 CCValAssign &VA = RVLocs[i];
1377 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001378 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001380 Flag = Chain.getValue(1);
1381 }
1382
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001387}
1388
1389
1390//===----------------------------------------------------------------------===//
1391// Vector related lowering:
1392//===----------------------------------------------------------------------===//
1393
1394static ConstantSDNode *
1395getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001397
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 // Check to see if this buildvec has a single non-undef value in its elements.
1399 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1400 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001401 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 OpVal = N->getOperand(i);
1403 else if (OpVal != N->getOperand(i))
1404 return 0;
1405 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001406
Gabor Greifba36cb52008-08-28 21:40:38 +00001407 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001408 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001409 return CN;
1410 }
1411 }
1412
Scott Michel7ea02ff2009-03-17 01:15:45 +00001413 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001414}
1415
1416/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1417/// and the value fits into an unsigned 18-bit constant, and if so, return the
1418/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001419SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001422 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001424 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001425 uint32_t upper = uint32_t(UValue >> 32);
1426 uint32_t lower = uint32_t(UValue);
1427 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001428 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001429 Value = Value >> 32;
1430 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001431 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001432 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001433 }
1434
Dan Gohman475871a2008-07-27 21:46:04 +00001435 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001436}
1437
1438/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1439/// and the value fits into a signed 16-bit constant, and if so, return the
1440/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001441SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001442 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001443 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001444 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001446 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001447 uint32_t upper = uint32_t(UValue >> 32);
1448 uint32_t lower = uint32_t(UValue);
1449 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001450 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001451 Value = Value >> 32;
1452 }
Scott Michelad2715e2008-03-05 23:02:02 +00001453 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001454 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001455 }
1456 }
1457
Dan Gohman475871a2008-07-27 21:46:04 +00001458 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001459}
1460
1461/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1462/// and the value fits into a signed 10-bit constant, and if so, return the
1463/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001464SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001467 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001469 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001470 uint32_t upper = uint32_t(UValue >> 32);
1471 uint32_t lower = uint32_t(UValue);
1472 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001474 Value = Value >> 32;
1475 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001476 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001477 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 }
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001481}
1482
1483/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1484/// and the value fits into a signed 8-bit constant, and if so, return the
1485/// constant.
1486///
1487/// @note: The incoming vector is v16i8 because that's the only way we can load
1488/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1489/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001490SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001493 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001495 && Value <= 0xffff /* truncated from uint64_t */
1496 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001497 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001499 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001500 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001501 }
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001504}
1505
1506/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1507/// and the value fits into a signed 16-bit constant, and if so, return the
1508/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001509SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001510 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001511 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001512 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001514 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001516 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 }
1518
Dan Gohman475871a2008-07-27 21:46:04 +00001519 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001520}
1521
1522/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 }
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001529}
1530
1531/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001532SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001533 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001535 }
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001538}
1539
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001540//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001541static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001542LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT VT = Op.getValueType();
1544 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001545 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001546 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1547 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1548 unsigned minSplatBits = EltVT.getSizeInBits();
1549
1550 if (minSplatBits < 16)
1551 minSplatBits = 16;
1552
1553 APInt APSplatBits, APSplatUndef;
1554 unsigned SplatBitSize;
1555 bool HasAnyUndefs;
1556
1557 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1558 HasAnyUndefs, minSplatBits)
1559 || minSplatBits < SplatBitSize)
1560 return SDValue(); // Wasn't a constant vector or splat exceeded min
1561
1562 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001563
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001565 default:
1566 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1567 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001568 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001570 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001571 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001572 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001573 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 SDValue T = DAG.getConstant(Value32, MVT::i32);
1575 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1576 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001577 break;
1578 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001580 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001581 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001582 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001583 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 SDValue T = DAG.getConstant(f64val, MVT::i64);
1585 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1586 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001587 break;
1588 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001590 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001591 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1592 SmallVector<SDValue, 8> Ops;
1593
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001595 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001599 unsigned short Value16 = SplatBits;
1600 SDValue T = DAG.getConstant(Value16, EltVT);
1601 SmallVector<SDValue, 8> Ops;
1602
1603 Ops.assign(8, T);
1604 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001607 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001608 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001611 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001612 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001615 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 }
1617 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001618
Dan Gohman475871a2008-07-27 21:46:04 +00001619 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001620}
1621
Scott Michel7ea02ff2009-03-17 01:15:45 +00001622/*!
1623 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001624SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001625SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001626 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001627 uint32_t upper = uint32_t(SplatVal >> 32);
1628 uint32_t lower = uint32_t(SplatVal);
1629
1630 if (upper == lower) {
1631 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001633 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001635 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001636 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001637 bool upper_special, lower_special;
1638
1639 // NOTE: This code creates common-case shuffle masks that can be easily
1640 // detected as common expressions. It is not attempting to create highly
1641 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1642
1643 // Detect if the upper or lower half is a special shuffle mask pattern:
1644 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1645 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1646
Scott Michel7ea02ff2009-03-17 01:15:45 +00001647 // Both upper and lower are special, lower to a constant pool load:
1648 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1650 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001651 SplatValCN, SplatValCN);
1652 }
1653
1654 SDValue LO32;
1655 SDValue HI32;
1656 SmallVector<SDValue, 16> ShufBytes;
1657 SDValue Result;
1658
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001659 // Create lower vector if not a special pattern
1660 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001662 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001664 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001665 }
1666
1667 // Create upper vector if not a special pattern
1668 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001670 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001672 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001673 }
1674
1675 // If either upper or lower are special, then the two input operands are
1676 // the same (basically, one of them is a "don't care")
1677 if (lower_special)
1678 LO32 = HI32;
1679 if (upper_special)
1680 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001681
1682 for (int i = 0; i < 4; ++i) {
1683 uint64_t val = 0;
1684 for (int j = 0; j < 4; ++j) {
1685 SDValue V;
1686 bool process_upper, process_lower;
1687 val <<= 8;
1688 process_upper = (upper_special && (i & 1) == 0);
1689 process_lower = (lower_special && (i & 1) == 1);
1690
1691 if (process_upper || process_lower) {
1692 if ((process_upper && upper == 0)
1693 || (process_lower && lower == 0))
1694 val |= 0x80;
1695 else if ((process_upper && upper == 0xffffffff)
1696 || (process_lower && lower == 0xffffffff))
1697 val |= 0xc0;
1698 else if ((process_upper && upper == 0x80000000)
1699 || (process_lower && lower == 0x80000000))
1700 val |= (j == 0 ? 0xe0 : 0x80);
1701 } else
1702 val |= i * 4 + j + ((i & 1) * 16);
1703 }
1704
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001706 }
1707
Dale Johannesened2eee62009-02-06 01:31:28 +00001708 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001710 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001711 }
1712}
1713
Scott Michel266bc8f2007-12-04 22:23:35 +00001714/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1715/// which the Cell can operate. The code inspects V3 to ascertain whether the
1716/// permutation vector, V3, is monotonically increasing with one "exception"
1717/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001718/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001719/// In either case, the net result is going to eventually invoke SHUFB to
1720/// permute/shuffle the bytes from V1 and V2.
1721/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001722/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001723/// control word for byte/halfword/word insertion. This takes care of a single
1724/// element move from V2 into V1.
1725/// \note
1726/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001727static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001728 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue V1 = Op.getOperand(0);
1730 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001731 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001732
Scott Michel266bc8f2007-12-04 22:23:35 +00001733 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001734
Scott Michel266bc8f2007-12-04 22:23:35 +00001735 // If we have a single element being moved from V1 to V2, this can be handled
1736 // using the C*[DX] compute mask instructions, but the vector elements have
1737 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT VecVT = V1.getValueType();
1739 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001740 unsigned EltsFromV2 = 0;
1741 unsigned V2Elt = 0;
1742 unsigned V2EltIdx0 = 0;
1743 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001744 unsigned MaxElts = VecVT.getVectorNumElements();
1745 unsigned PrevElt = 0;
1746 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001747 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001748 bool rotate = true;
1749
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001751 V2EltIdx0 = 16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001753 V2EltIdx0 = 8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001755 V2EltIdx0 = 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001757 V2EltIdx0 = 2;
1758 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001759 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001760
Nate Begeman9008ca62009-04-27 18:41:29 +00001761 for (unsigned i = 0; i != MaxElts; ++i) {
1762 if (SVN->getMaskElt(i) < 0)
1763 continue;
1764
1765 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001766
Nate Begeman9008ca62009-04-27 18:41:29 +00001767 if (monotonic) {
1768 if (SrcElt >= V2EltIdx0) {
1769 if (1 >= (++EltsFromV2)) {
1770 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001771 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001772 } else if (CurrElt != SrcElt) {
1773 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001774 }
1775
Nate Begeman9008ca62009-04-27 18:41:29 +00001776 ++CurrElt;
1777 }
1778
1779 if (rotate) {
1780 if (PrevElt > 0 && SrcElt < MaxElts) {
1781 if ((PrevElt == SrcElt - 1)
1782 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001783 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001784 if (SrcElt == 0)
1785 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001786 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001787 rotate = false;
1788 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001789 } else if (PrevElt == 0) {
1790 // First time through, need to keep track of previous element
1791 PrevElt = SrcElt;
1792 } else {
1793 // This isn't a rotation, takes elements from vector 2
1794 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001795 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001796 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001797 }
1798
1799 if (EltsFromV2 == 1 && monotonic) {
1800 // Compute mask and shuffle
1801 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001802 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1803 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersone50ed302009-08-10 22:56:29 +00001804 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001805 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001807 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001808 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue ShufMaskOp =
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1811 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001812 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001813 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001814 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001815 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001816 } else if (rotate) {
1817 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001818
Dale Johannesena05dca42009-02-04 23:02:30 +00001819 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001821 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001822 // Convert the SHUFFLE_VECTOR mask's input element units to the
1823 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001824 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001825
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001827 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1828 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001829
Nate Begeman9008ca62009-04-27 18:41:29 +00001830 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001832 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001833
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001835 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001836 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 }
1838}
1839
Dan Gohman475871a2008-07-27 21:46:04 +00001840static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1841 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001842 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001843
Gabor Greifba36cb52008-08-28 21:40:38 +00001844 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001845 // For a constant, build the appropriate constant vector, which will
1846 // eventually simplify to a vector register load.
1847
Gabor Greifba36cb52008-08-28 21:40:38 +00001848 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001851 size_t n_copies;
1852
1853 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001855 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001856 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1858 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1859 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1860 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1861 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1862 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001863 }
1864
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001865 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001866 for (size_t j = 0; j < n_copies; ++j)
1867 ConstVecValues.push_back(CValue);
1868
Evan Chenga87008d2009-02-25 22:49:59 +00001869 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1870 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001871 } else {
1872 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001874 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 case MVT::i8:
1876 case MVT::i16:
1877 case MVT::i32:
1878 case MVT::i64:
1879 case MVT::f32:
1880 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001881 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001882 }
1883 }
1884
Dan Gohman475871a2008-07-27 21:46:04 +00001885 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001886}
1887
Dan Gohman475871a2008-07-27 21:46:04 +00001888static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001889 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue N = Op.getOperand(0);
1891 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001892 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001893 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001894
Scott Michel7a1c9e92008-11-22 23:50:42 +00001895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1896 // Constant argument:
1897 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001898
Scott Michel7a1c9e92008-11-22 23:50:42 +00001899 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001903 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001905 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001907 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001908
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001910 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001911 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001912 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001913
Scott Michel7a1c9e92008-11-22 23:50:42 +00001914 // Need to generate shuffle mask and extract:
1915 int prefslot_begin = -1, prefslot_end = -1;
1916 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1917
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001919 default:
1920 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 prefslot_begin = prefslot_end = 3;
1923 break;
1924 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001926 prefslot_begin = 2; prefslot_end = 3;
1927 break;
1928 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 case MVT::i32:
1930 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001931 prefslot_begin = 0; prefslot_end = 3;
1932 break;
1933 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 case MVT::i64:
1935 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001936 prefslot_begin = 0; prefslot_end = 7;
1937 break;
1938 }
1939 }
1940
1941 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1942 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1943
Scott Michel9b2420d2009-08-24 21:53:27 +00001944 unsigned int ShufBytes[16] = {
1945 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1946 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001947 for (int i = 0; i < 16; ++i) {
1948 // zero fill uppper part of preferred slot, don't care about the
1949 // other slots:
1950 unsigned int mask_val;
1951 if (i <= prefslot_end) {
1952 mask_val =
1953 ((i < prefslot_begin)
1954 ? 0x80
1955 : elt_byte + (i - prefslot_begin));
1956
1957 ShufBytes[i] = mask_val;
1958 } else
1959 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1960 }
1961
1962 SDValue ShufMask[4];
1963 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001964 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001965 unsigned int bits = ((ShufBytes[bidx] << 24) |
1966 (ShufBytes[bidx+1] << 16) |
1967 (ShufBytes[bidx+2] << 8) |
1968 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001970 }
1971
Scott Michel7ea02ff2009-03-17 01:15:45 +00001972 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001974 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001975
Dale Johannesened2eee62009-02-06 01:31:28 +00001976 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1977 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001978 N, N, ShufMaskVec));
1979 } else {
1980 // Variable index: Rotate the requested element into slot 0, then replicate
1981 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001982 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001983 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00001984 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00001985 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001986 }
1987
1988 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 if (Elt.getValueType() != MVT::i32)
1990 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001991
1992 // Scale the index to a bit/byte shift quantity
1993 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001994 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1995 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001996 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997
Scott Michel104de432008-11-24 17:11:17 +00001998 if (scaleShift > 0) {
1999 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2001 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 }
2003
Dale Johannesened2eee62009-02-06 01:31:28 +00002004 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002005
2006 // Replicate the bytes starting at byte 0 across the entire vector (for
2007 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008 SDValue replicate;
2009
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002012 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002013 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 case MVT::i8: {
2016 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2017 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002018 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 break;
2020 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 case MVT::i16: {
2022 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2023 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002024 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025 break;
2026 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 case MVT::i32:
2028 case MVT::f32: {
2029 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2030 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002031 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 break;
2033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i64:
2035 case MVT::f64: {
2036 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2037 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2038 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002039 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002040 break;
2041 }
2042 }
2043
Dale Johannesened2eee62009-02-06 01:31:28 +00002044 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2045 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002046 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002047 }
2048
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002050}
2051
Dan Gohman475871a2008-07-27 21:46:04 +00002052static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2053 SDValue VecOp = Op.getOperand(0);
2054 SDValue ValOp = Op.getOperand(1);
2055 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002056 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002057 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002058
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002059 // use 0 when the lane to insert to is 'undef'
2060 int64_t Idx=0;
2061 if (IdxOp.getOpcode() != ISD::UNDEF) {
2062 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2063 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2064 Idx = (CN->getSExtValue());
2065 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002066
Owen Andersone50ed302009-08-10 22:56:29 +00002067 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002068 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002069 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002070 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002071 DAG.getConstant(Idx, PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002072 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002073
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002075 DAG.getNode(SPUISD::SHUFB, dl, VT,
2076 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002077 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002079
2080 return result;
2081}
2082
Scott Michelf0569be2008-12-27 04:51:36 +00002083static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2084 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002085{
Dan Gohman475871a2008-07-27 21:46:04 +00002086 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002087 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002089
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002091 switch (Opc) {
2092 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002093 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002094 /*NOTREACHED*/
2095 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002096 case ISD::ADD: {
2097 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2098 // the result:
2099 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2101 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2102 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2103 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002104
2105 }
2106
Scott Michel266bc8f2007-12-04 22:23:35 +00002107 case ISD::SUB: {
2108 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2109 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2112 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2113 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2114 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002115 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002116 case ISD::ROTR:
2117 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002118 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002119 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002120
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002122 if (!N1VT.bitsEq(ShiftVT)) {
2123 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2124 ? ISD::ZERO_EXTEND
2125 : ISD::TRUNCATE;
2126 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2127 }
2128
2129 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2132 DAG.getNode(ISD::SHL, dl, MVT::i16,
2133 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002134
2135 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2137 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002138 }
2139 case ISD::SRL:
2140 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002141 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002142 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002143
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002145 if (!N1VT.bitsEq(ShiftVT)) {
2146 unsigned N1Opc = ISD::ZERO_EXTEND;
2147
2148 if (N1.getValueType().bitsGT(ShiftVT))
2149 N1Opc = ISD::TRUNCATE;
2150
2151 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2152 }
2153
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2155 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002156 }
2157 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002159 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002160
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002162 if (!N1VT.bitsEq(ShiftVT)) {
2163 unsigned N1Opc = ISD::SIGN_EXTEND;
2164
2165 if (N1VT.bitsGT(ShiftVT))
2166 N1Opc = ISD::TRUNCATE;
2167 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2168 }
2169
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2171 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002172 }
2173 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002174 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002175
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2177 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2178 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2179 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002180 break;
2181 }
2182 }
2183
Dan Gohman475871a2008-07-27 21:46:04 +00002184 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002185}
2186
2187//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002188static SDValue
2189LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2190 SDValue ConstVec;
2191 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002192 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002193 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002194
2195 ConstVec = Op.getOperand(0);
2196 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002197 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2198 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002199 ConstVec = ConstVec.getOperand(0);
2200 } else {
2201 ConstVec = Op.getOperand(1);
2202 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002203 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002204 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002205 }
2206 }
2207 }
2208
Gabor Greifba36cb52008-08-28 21:40:38 +00002209 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002210 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2211 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002212
Scott Michel7ea02ff2009-03-17 01:15:45 +00002213 APInt APSplatBits, APSplatUndef;
2214 unsigned SplatBitSize;
2215 bool HasAnyUndefs;
2216 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2217
2218 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2219 HasAnyUndefs, minSplatBits)
2220 && minSplatBits <= SplatBitSize) {
2221 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002223
Scott Michel7ea02ff2009-03-17 01:15:45 +00002224 SmallVector<SDValue, 16> tcVec;
2225 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002226 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002228 }
2229 }
Scott Michel9de57a92009-01-26 22:33:37 +00002230
Nate Begeman24dc3462008-07-29 19:07:27 +00002231 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2232 // lowered. Return the operation, rather than a null SDValue.
2233 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002234}
2235
Scott Michel266bc8f2007-12-04 22:23:35 +00002236//! Custom lowering for CTPOP (count population)
2237/*!
2238 Custom lowering code that counts the number ones in the input
2239 operand. SPU has such an instruction, but it counts the number of
2240 ones per byte, which then have to be accumulated.
2241*/
Dan Gohman475871a2008-07-27 21:46:04 +00002242static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002243 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002244 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2245 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002246 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002247
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002249 default:
2250 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002252 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002254
Dale Johannesena05dca42009-02-04 23:02:30 +00002255 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2256 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002257
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002259 }
2260
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002262 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002263 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002264
Chris Lattner84bc5422007-12-31 04:13:23 +00002265 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002266
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2269 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2270 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Dale Johannesena05dca42009-02-04 23:02:30 +00002272 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2273 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
2275 // CNTB_result becomes the chain to which all of the virtual registers
2276 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002279
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002281 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002282
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002284
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 return DAG.getNode(ISD::AND, dl, MVT::i16,
2286 DAG.getNode(ISD::ADD, dl, MVT::i16,
2287 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002288 Tmp1, Shift1),
2289 Tmp1),
2290 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002291 }
2292
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002294 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002295 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002296
Chris Lattner84bc5422007-12-31 04:13:23 +00002297 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2298 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002299
Dan Gohman475871a2008-07-27 21:46:04 +00002300 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2302 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2303 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2304 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002305
Dale Johannesena05dca42009-02-04 23:02:30 +00002306 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2307 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308
2309 // CNTB_result becomes the chain to which all of the virtual registers
2310 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002311 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002313
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002315 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 DAG.getNode(ISD::SRL, dl, MVT::i32,
2319 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002320 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321
Dan Gohman475871a2008-07-27 21:46:04 +00002322 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2324 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002325
Dan Gohman475871a2008-07-27 21:46:04 +00002326 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002327 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002328
Dan Gohman475871a2008-07-27 21:46:04 +00002329 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 DAG.getNode(ISD::SRL, dl, MVT::i32,
2331 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002332 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2335 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002336
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002338 }
2339
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002341 break;
2342 }
2343
Dan Gohman475871a2008-07-27 21:46:04 +00002344 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002345}
2346
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002347//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002348/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002349 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2350 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002351 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002352static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002353 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002354 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002355 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002357
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2359 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002360 // Convert f32 / f64 to i32 / i64 via libcall.
2361 RTLIB::Libcall LC =
2362 (Op.getOpcode() == ISD::FP_TO_SINT)
2363 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2364 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2365 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2366 SDValue Dummy;
2367 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2368 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002369
Eli Friedman36df4992009-05-27 00:47:34 +00002370 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002371}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002372
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2374/*!
2375 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2376 All conversions from i64 are expanded to a libcall.
2377 */
2378static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002379 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002380 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002381 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002383
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2385 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002386 // Convert i32, i64 to f64 via libcall:
2387 RTLIB::Libcall LC =
2388 (Op.getOpcode() == ISD::SINT_TO_FP)
2389 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2390 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2391 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2392 SDValue Dummy;
2393 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2394 }
2395
Eli Friedman36df4992009-05-27 00:47:34 +00002396 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002397}
2398
2399//! Lower ISD::SETCC
2400/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002402 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002403static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2404 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002405 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002406 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002407 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2408
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002409 SDValue lhs = Op.getOperand(0);
2410 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002411 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002412 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002413
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002415 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002417
2418 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2419 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002420 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002421 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002423 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002425 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 DAG.getNode(ISD::AND, dl, MVT::i32,
2427 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002428 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002430
2431 // SETO and SETUO only use the lhs operand:
2432 if (CC->get() == ISD::SETO) {
2433 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2434 // SETUO
2435 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002436 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2437 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002438 lhs, DAG.getConstantFP(0.0, lhsVT),
2439 ISD::SETUO),
2440 DAG.getConstant(ccResultAllOnes, ccResultVT));
2441 } else if (CC->get() == ISD::SETUO) {
2442 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002443 return DAG.getNode(ISD::AND, dl, ccResultVT,
2444 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002445 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002448 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002449 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 ISD::SETGT));
2452 }
2453
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002454 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002457 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002459
2460 // If a value is negative, subtract from the sign magnitude constant:
2461 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2462
2463 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002464 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002466 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002467 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002468 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469 lhsSelectMask, lhsSignMag2TC, i64lhs);
2470
Dale Johannesenf5d97892009-02-04 01:48:28 +00002471 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002473 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002475 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476 rhsSelectMask, rhsSignMag2TC, i64rhs);
2477
2478 unsigned compareOp;
2479
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002480 switch (CC->get()) {
2481 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002482 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002483 compareOp = ISD::SETEQ; break;
2484 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002485 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 compareOp = ISD::SETGT; break;
2487 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489 compareOp = ISD::SETGE; break;
2490 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002491 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002492 compareOp = ISD::SETLT; break;
2493 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002494 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 case ISD::SETONE:
2498 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002500 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 }
2502
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002504 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002505 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002506
2507 if ((CC->get() & 0x8) == 0) {
2508 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002509 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002512 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002515 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516
Dale Johannesenf5d97892009-02-04 01:48:28 +00002517 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 }
2519
2520 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002521}
2522
Scott Michel7a1c9e92008-11-22 23:50:42 +00002523//! Lower ISD::SELECT_CC
2524/*!
2525 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2526 SELB instruction.
2527
2528 \note Need to revisit this in the future: if the code path through the true
2529 and false value computations is longer than the latency of a branch (6
2530 cycles), then it would be more advantageous to branch and insert a new basic
2531 block and branch on the condition. However, this code does not make that
2532 assumption, given the simplisitc uses so far.
2533 */
2534
Scott Michelf0569be2008-12-27 04:51:36 +00002535static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2536 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002538 SDValue lhs = Op.getOperand(0);
2539 SDValue rhs = Op.getOperand(1);
2540 SDValue trueval = Op.getOperand(2);
2541 SDValue falseval = Op.getOperand(3);
2542 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002543 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002544
Scott Michelf0569be2008-12-27 04:51:36 +00002545 // NOTE: SELB's arguments: $rA, $rB, $mask
2546 //
2547 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2548 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2549 // condition was true and 0s where the condition was false. Hence, the
2550 // arguments to SELB get reversed.
2551
Scott Michel7a1c9e92008-11-22 23:50:42 +00002552 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2553 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2554 // with another "cannot select select_cc" assert:
2555
Dale Johannesende064702009-02-06 21:50:26 +00002556 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002557 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002558 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002559 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002560}
2561
Scott Michelb30e8f62008-12-02 19:53:53 +00002562//! Custom lower ISD::TRUNCATE
2563static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2564{
Scott Michel6e1d1472009-03-16 18:47:25 +00002565 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002566 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002568 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2569 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002570 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002571
Scott Michel6e1d1472009-03-16 18:47:25 +00002572 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002573 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002574 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002575
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002577 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002578 unsigned maskHigh = 0x08090a0b;
2579 unsigned maskLow = 0x0c0d0e0f;
2580 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2582 DAG.getConstant(maskHigh, MVT::i32),
2583 DAG.getConstant(maskLow, MVT::i32),
2584 DAG.getConstant(maskHigh, MVT::i32),
2585 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002586
Scott Michel6e1d1472009-03-16 18:47:25 +00002587 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2588 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002589
Scott Michel6e1d1472009-03-16 18:47:25 +00002590 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002591 }
2592
Scott Michelf0569be2008-12-27 04:51:36 +00002593 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002594}
2595
Scott Michel77f452d2009-08-25 22:37:34 +00002596/*!
2597 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2598 * algorithm is to duplicate the sign bit using rotmai to generate at
2599 * least one byte full of sign bits. Then propagate the "sign-byte" into
2600 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2601 *
2602 * @param Op The sext operand
2603 * @param DAG The current DAG
2604 * @return The SDValue with the entire instruction sequence
2605 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002606static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2607{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002608 DebugLoc dl = Op.getDebugLoc();
2609
Scott Michel77f452d2009-08-25 22:37:34 +00002610 // Type to extend to
2611 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002612
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002613 // Type to extend from
2614 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002615 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002616
Scott Michel77f452d2009-08-25 22:37:34 +00002617 // The type to extend to needs to be a i128 and
2618 // the type to extend from needs to be i64 or i32.
2619 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002620 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2621
2622 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002623 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2624 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2625 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002626 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2627 DAG.getConstant(mask1, MVT::i32),
2628 DAG.getConstant(mask1, MVT::i32),
2629 DAG.getConstant(mask2, MVT::i32),
2630 DAG.getConstant(mask3, MVT::i32));
2631
Scott Michel77f452d2009-08-25 22:37:34 +00002632 // Word wise arithmetic right shift to generate at least one byte
2633 // that contains sign bits.
2634 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002635 SDValue sraVal = DAG.getNode(ISD::SRA,
2636 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002637 mvt,
2638 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002639 DAG.getConstant(31, MVT::i32));
2640
Scott Michel77f452d2009-08-25 22:37:34 +00002641 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2642 // and the input value into the lower 64 bits.
2643 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2644 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002645
2646 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2647}
2648
Scott Michel7a1c9e92008-11-22 23:50:42 +00002649//! Custom (target-specific) lowering entry point
2650/*!
2651 This is where LLVM's DAG selection process calls to do target-specific
2652 lowering of nodes.
2653 */
Dan Gohman475871a2008-07-27 21:46:04 +00002654SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002655SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002656{
Scott Michela59d4692008-02-23 18:41:37 +00002657 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002659
2660 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002661 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002662#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002663 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2664 errs() << "Op.getOpcode() = " << Opc << "\n";
2665 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002666 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002667#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002668 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002669 }
2670 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002671 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002672 case ISD::SEXTLOAD:
2673 case ISD::ZEXTLOAD:
2674 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2675 case ISD::STORE:
2676 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2677 case ISD::ConstantPool:
2678 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2679 case ISD::GlobalAddress:
2680 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2681 case ISD::JumpTable:
2682 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002683 case ISD::ConstantFP:
2684 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002685
Scott Michel02d711b2008-12-30 23:28:25 +00002686 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002687 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002688 case ISD::SUB:
2689 case ISD::ROTR:
2690 case ISD::ROTL:
2691 case ISD::SRL:
2692 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002693 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002695 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002696 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002697 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002698
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002699 case ISD::FP_TO_SINT:
2700 case ISD::FP_TO_UINT:
2701 return LowerFP_TO_INT(Op, DAG, *this);
2702
2703 case ISD::SINT_TO_FP:
2704 case ISD::UINT_TO_FP:
2705 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002706
Scott Michel266bc8f2007-12-04 22:23:35 +00002707 // Vector-related lowering.
2708 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002709 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002710 case ISD::SCALAR_TO_VECTOR:
2711 return LowerSCALAR_TO_VECTOR(Op, DAG);
2712 case ISD::VECTOR_SHUFFLE:
2713 return LowerVECTOR_SHUFFLE(Op, DAG);
2714 case ISD::EXTRACT_VECTOR_ELT:
2715 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2716 case ISD::INSERT_VECTOR_ELT:
2717 return LowerINSERT_VECTOR_ELT(Op, DAG);
2718
2719 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2720 case ISD::AND:
2721 case ISD::OR:
2722 case ISD::XOR:
2723 return LowerByteImmed(Op, DAG);
2724
2725 // Vector and i8 multiply:
2726 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002728 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002729
Scott Michel266bc8f2007-12-04 22:23:35 +00002730 case ISD::CTPOP:
2731 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002732
2733 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002734 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002735
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002736 case ISD::SETCC:
2737 return LowerSETCC(Op, DAG, *this);
2738
Scott Michelb30e8f62008-12-02 19:53:53 +00002739 case ISD::TRUNCATE:
2740 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002741
2742 case ISD::SIGN_EXTEND:
2743 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002744 }
2745
Dan Gohman475871a2008-07-27 21:46:04 +00002746 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002747}
2748
Duncan Sands1607f052008-12-01 11:39:25 +00002749void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2750 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002751 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002752{
2753#if 0
2754 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002755 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002756
2757 switch (Opc) {
2758 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002759 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2760 errs() << "Op.getOpcode() = " << Opc << "\n";
2761 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002762 N->dump();
2763 abort();
2764 /*NOTREACHED*/
2765 }
2766 }
2767#endif
2768
2769 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002770}
2771
Scott Michel266bc8f2007-12-04 22:23:35 +00002772//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002773// Target Optimization Hooks
2774//===----------------------------------------------------------------------===//
2775
Dan Gohman475871a2008-07-27 21:46:04 +00002776SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002777SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2778{
2779#if 0
2780 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002781#endif
2782 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002783 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002784 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT NodeVT = N->getValueType(0); // The node's value type
2786 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002787 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002788 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002789
2790 switch (N->getOpcode()) {
2791 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002792 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002794
Scott Michelf0569be2008-12-27 04:51:36 +00002795 if (Op0.getOpcode() == SPUISD::IndirectAddr
2796 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2797 // Normalize the operands to reduce repeated code
2798 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002799
Scott Michelf0569be2008-12-27 04:51:36 +00002800 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2801 IndirectArg = Op1;
2802 AddArg = Op0;
2803 }
2804
2805 if (isa<ConstantSDNode>(AddArg)) {
2806 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2807 SDValue IndOp1 = IndirectArg.getOperand(1);
2808
2809 if (CN0->isNullValue()) {
2810 // (add (SPUindirect <arg>, <arg>), 0) ->
2811 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002812
Scott Michel23f2ff72008-12-04 17:16:59 +00002813#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002814 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002815 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002816 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2817 << "With: (SPUindirect <arg>, <arg>)\n";
2818 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002819#endif
2820
Scott Michelf0569be2008-12-27 04:51:36 +00002821 return IndirectArg;
2822 } else if (isa<ConstantSDNode>(IndOp1)) {
2823 // (add (SPUindirect <arg>, <const>), <const>) ->
2824 // (SPUindirect <arg>, <const + const>)
2825 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2826 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2827 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002828
Scott Michelf0569be2008-12-27 04:51:36 +00002829#if !defined(NDEBUG)
2830 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002831 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002832 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2833 << "), " << CN0->getSExtValue() << ")\n"
2834 << "With: (SPUindirect <arg>, "
2835 << combinedConst << ")\n";
2836 }
2837#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002838
Dale Johannesende064702009-02-06 21:50:26 +00002839 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002840 IndirectArg, combinedValue);
2841 }
Scott Michel053c1da2008-01-29 02:16:57 +00002842 }
2843 }
Scott Michela59d4692008-02-23 18:41:37 +00002844 break;
2845 }
2846 case ISD::SIGN_EXTEND:
2847 case ISD::ZERO_EXTEND:
2848 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002849 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002850 // (any_extend (SPUextract_elt0 <arg>)) ->
2851 // (SPUextract_elt0 <arg>)
2852 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002853#if !defined(NDEBUG)
2854 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002855 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002856 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002857 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002858 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002859 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002860 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002861#endif
Scott Michela59d4692008-02-23 18:41:37 +00002862
2863 return Op0;
2864 }
2865 break;
2866 }
2867 case SPUISD::IndirectAddr: {
2868 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002869 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2870 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002871 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2872 // (SPUaform <addr>, 0)
2873
Chris Lattner4437ae22009-08-23 07:05:07 +00002874 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002875 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002876 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002877 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002879
2880 return Op0;
2881 }
Scott Michelf0569be2008-12-27 04:51:36 +00002882 } else if (Op0.getOpcode() == ISD::ADD) {
2883 SDValue Op1 = N->getOperand(1);
2884 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2885 // (SPUindirect (add <arg>, <arg>), 0) ->
2886 // (SPUindirect <arg>, <arg>)
2887 if (CN1->isNullValue()) {
2888
2889#if !defined(NDEBUG)
2890 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002891 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002892 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2893 << "With: (SPUindirect <arg>, <arg>)\n";
2894 }
2895#endif
2896
Dale Johannesende064702009-02-06 21:50:26 +00002897 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002898 Op0.getOperand(0), Op0.getOperand(1));
2899 }
2900 }
Scott Michela59d4692008-02-23 18:41:37 +00002901 }
2902 break;
2903 }
2904 case SPUISD::SHLQUAD_L_BITS:
2905 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002906 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002908
Scott Michelf0569be2008-12-27 04:51:36 +00002909 // Kill degenerate vector shifts:
2910 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2911 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002912 Result = Op0;
2913 }
2914 }
2915 break;
2916 }
Scott Michelf0569be2008-12-27 04:51:36 +00002917 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002918 switch (Op0.getOpcode()) {
2919 default:
2920 break;
2921 case ISD::ANY_EXTEND:
2922 case ISD::ZERO_EXTEND:
2923 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002924 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002925 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002926 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002927 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002928 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002929 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002930 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002931 Result = Op000;
2932 }
2933 }
2934 break;
2935 }
Scott Michel104de432008-11-24 17:11:17 +00002936 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002937 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002938 // <arg>
2939 Result = Op0.getOperand(0);
2940 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002941 }
Scott Michela59d4692008-02-23 18:41:37 +00002942 }
2943 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002944 }
2945 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002946
Scott Michel58c58182008-01-17 20:38:41 +00002947 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002948#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002949 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002950 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002951 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002952 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002953 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002954 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002955 }
2956#endif
2957
2958 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002959}
2960
2961//===----------------------------------------------------------------------===//
2962// Inline Assembly Support
2963//===----------------------------------------------------------------------===//
2964
2965/// getConstraintType - Given a constraint letter, return the type of
2966/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002967SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002968SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2969 if (ConstraintLetter.size() == 1) {
2970 switch (ConstraintLetter[0]) {
2971 default: break;
2972 case 'b':
2973 case 'r':
2974 case 'f':
2975 case 'v':
2976 case 'y':
2977 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002978 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002979 }
2980 return TargetLowering::getConstraintType(ConstraintLetter);
2981}
2982
Scott Michel5af8f0e2008-07-16 17:17:29 +00002983std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002984SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002985 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002986{
2987 if (Constraint.size() == 1) {
2988 // GCC RS6000 Constraint Letters
2989 switch (Constraint[0]) {
2990 case 'b': // R1-R31
2991 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002993 return std::make_pair(0U, SPU::R64CRegisterClass);
2994 return std::make_pair(0U, SPU::R32CRegisterClass);
2995 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00002997 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002999 return std::make_pair(0U, SPU::R64FPRegisterClass);
3000 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003001 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003002 return std::make_pair(0U, SPU::GPRCRegisterClass);
3003 }
3004 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003005
Scott Michel266bc8f2007-12-04 22:23:35 +00003006 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3007}
3008
Scott Michela59d4692008-02-23 18:41:37 +00003009//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003010void
Dan Gohman475871a2008-07-27 21:46:04 +00003011SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003012 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003013 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003014 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003015 const SelectionDAG &DAG,
3016 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003017#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003018 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003019
3020 switch (Op.getOpcode()) {
3021 default:
3022 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3023 break;
Scott Michela59d4692008-02-23 18:41:37 +00003024 case CALL:
3025 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003026 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003027 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003028 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003029 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003030 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003031 case SPUISD::SHLQUAD_L_BITS:
3032 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003033 case SPUISD::VEC_ROTL:
3034 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003035 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003036 case SPUISD::SELECT_MASK:
3037 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003038 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003039#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003040}
Scott Michel02d711b2008-12-30 23:28:25 +00003041
Scott Michelf0569be2008-12-27 04:51:36 +00003042unsigned
3043SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3044 unsigned Depth) const {
3045 switch (Op.getOpcode()) {
3046 default:
3047 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003048
Scott Michelf0569be2008-12-27 04:51:36 +00003049 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003050 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003051
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3053 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003054 }
3055 return VT.getSizeInBits();
3056 }
3057 }
3058}
Scott Michel1df30c42008-12-29 03:23:36 +00003059
Scott Michel203b2d62008-04-30 00:30:08 +00003060// LowerAsmOperandForConstraint
3061void
Dan Gohman475871a2008-07-27 21:46:04 +00003062SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003063 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003064 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003065 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003066 SelectionDAG &DAG) const {
3067 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003068 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3069 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003070}
3071
Scott Michel266bc8f2007-12-04 22:23:35 +00003072/// isLegalAddressImmediate - Return true if the integer value can be used
3073/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003074bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3075 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003076 // SPU's addresses are 256K:
3077 return (V > -(1 << 18) && V < (1 << 18) - 1);
3078}
3079
3080bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003081 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003082}
Dan Gohman6520e202008-10-18 02:06:02 +00003083
3084bool
3085SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3086 // The SPU target isn't yet aware of offsets.
3087 return false;
3088}