blob: 7443371be3a9d262d1a59f325e451d24f8e54fa7 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Constants.h"
27#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000031#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000032#include <iostream>
Evan Chengba2f0a92006-02-05 06:46:41 +000033#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000034using namespace llvm;
35
36namespace {
37
38 //===--------------------------------------------------------------------===//
39 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
40 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000041 class AlphaDAGToDAGISel : public SelectionDAGISel {
42 AlphaTargetLowering AlphaLowering;
43
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000044 static const int64_t IMM_LOW = -32768;
45 static const int64_t IMM_HIGH = 32767;
46 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000047 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
48 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
49
50 static int64_t get_ldah16(int64_t x) {
51 int64_t y = x / IMM_MULT;
52 if (x % IMM_MULT > IMM_HIGH)
53 ++y;
54 return y;
55 }
56
57 static int64_t get_lda16(int64_t x) {
58 return x - get_ldah16(x) * IMM_MULT;
59 }
60
61 static uint64_t get_zapImm(uint64_t x) {
62 unsigned int build = 0;
63 for(int i = 0; i < 8; ++i)
64 {
65 if ((x & 0x00FF) == 0x00FF)
66 build |= 1 << i;
67 else if ((x & 0x00FF) != 0)
68 { build = 0; break; }
69 x >>= 8;
70 }
Andrew Lenharth5d423602006-01-02 21:15:53 +000071 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000072 }
73
Andrew Lenharthafe3f492006-04-03 03:18:59 +000074 static uint64_t getNearPower2(uint64_t x) {
75 if (!x) return 0;
76 unsigned at = CountLeadingZeros_64(x);
77 uint64_t complow = 1 << (63 - at);
78 uint64_t comphigh = 1 << (64 - at);
79 //std::cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +000080 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +000081 return complow;
82 else
83 return comphigh;
84 }
85
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000086 static bool isFPZ(SDOperand N) {
87 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
88 return (CN && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)));
89 }
90 static bool isFPZn(SDOperand N) {
91 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
92 return (CN && CN->isExactlyValue(-0.0));
93 }
94 static bool isFPZp(SDOperand N) {
95 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
96 return (CN && CN->isExactlyValue(+0.0));
97 }
98
Andrew Lenharthd97591a2005-10-20 00:29:02 +000099 public:
100 AlphaDAGToDAGISel(TargetMachine &TM)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000101 : SelectionDAGISel(AlphaLowering), AlphaLowering(TM)
102 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000103
104 /// getI64Imm - Return a target constant with the specified value, of type
105 /// i64.
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000106 inline SDOperand getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000107 return CurDAG->getTargetConstant(Imm, MVT::i64);
108 }
109
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000110 // Select - Convert the specified operand from a target-independent to a
111 // target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000112 void Select(SDOperand &Result, SDOperand Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000113
114 /// InstructionSelectBasicBlock - This callback is invoked by
115 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
116 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
117
118 virtual const char *getPassName() const {
119 return "Alpha DAG->DAG Pattern Instruction Selection";
120 }
121
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000122 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
123 /// inline asm expressions.
124 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
125 char ConstraintCode,
126 std::vector<SDOperand> &OutOps,
127 SelectionDAG &DAG) {
128 SDOperand Op0;
129 switch (ConstraintCode) {
130 default: return true;
131 case 'm': // memory
132 Select(Op0, Op);
133 break;
134 }
135
136 OutOps.push_back(Op0);
137 return false;
138 }
139
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000140// Include the pieces autogenerated from the target description.
141#include "AlphaGenDAGISel.inc"
142
143private:
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000144 SDOperand getGlobalBaseReg();
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000145 SDOperand getGlobalRetAddr();
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000146 SDOperand SelectCALL(SDOperand Op);
147
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000148 };
149}
150
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000151/// getGlobalBaseReg - Output the instructions required to put the
152/// GOT address into a register.
153///
154SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000155 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
156 AlphaLowering.getVRegGP(),
157 MVT::i64);
158}
159
160/// getRASaveReg - Grab the return address
161///
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000162SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000163 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
164 AlphaLowering.getVRegRA(),
165 MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000166}
167
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000168/// InstructionSelectBasicBlock - This callback is invoked by
169/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
170void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
171 DEBUG(BB->dump());
172
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000173 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000174 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Cheng6a3d5a62006-05-25 00:24:28 +0000175 assert(InFlightSet.empty() && "ISel InFlightSet has not been emptied!");
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000176 CodeGenMap.clear();
Evan Chengafe358e2006-05-24 20:46:25 +0000177 HandleMap.clear();
178 ReplaceMap.clear();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000179 DAG.RemoveDeadNodes();
180
181 // Emit machine code to BB.
182 ScheduleAndEmitDAG(DAG);
183}
184
185// Select - Convert the specified operand from a target-independent to a
186// target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000187void AlphaDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000188 SDNode *N = Op.Val;
189 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000190 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
191 Result = Op;
192 return; // Already selected.
193 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000194
195 // If this has already been converted, use it.
196 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
Evan Cheng34167212006-02-09 00:37:58 +0000197 if (CGMI != CodeGenMap.end()) {
198 Result = CGMI->second;
199 return;
200 }
201
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000202 switch (N->getOpcode()) {
203 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000204 case AlphaISD::CALL:
205 Result = SelectCALL(Op);
206 return;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000207
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000208 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000209 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng34167212006-02-09 00:37:58 +0000210 Result = CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
211 CurDAG->getTargetFrameIndex(FI, MVT::i32),
212 getI64Imm(0));
213 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000214 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000215 case AlphaISD::GlobalBaseReg:
Evan Cheng34167212006-02-09 00:37:58 +0000216 Result = getGlobalBaseReg();
217 return;
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000218 case AlphaISD::GlobalRetAddr:
219 Result = getGlobalRetAddr();
220 return;
Andrew Lenharth4e629512005-12-24 05:36:33 +0000221
Andrew Lenharth53d89702005-12-25 01:34:27 +0000222 case AlphaISD::DivCall: {
223 SDOperand Chain = CurDAG->getEntryNode();
Evan Cheng34167212006-02-09 00:37:58 +0000224 SDOperand N0, N1, N2;
225 Select(N0, Op.getOperand(0));
226 Select(N1, Op.getOperand(1));
227 Select(N2, Op.getOperand(2));
228 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000229 SDOperand(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000230 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000231 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000232 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000233 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000234 SDNode *CNode =
235 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
236 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000237 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000238 SDOperand(CNode, 1));
Evan Cheng34167212006-02-09 00:37:58 +0000239 Result = CurDAG->SelectNodeTo(N, Alpha::BIS, MVT::i64, Chain, Chain);
240 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000241 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000242
Andrew Lenharth739027e2006-01-16 21:22:38 +0000243 case ISD::READCYCLECOUNTER: {
Evan Cheng34167212006-02-09 00:37:58 +0000244 SDOperand Chain;
245 Select(Chain, N->getOperand(0)); //Select chain
246 Result = CurDAG->SelectNodeTo(N, Alpha::RPCC, MVT::i64, Chain);
247 return;
Andrew Lenharth739027e2006-01-16 21:22:38 +0000248 }
249
Andrew Lenharth50b37842005-11-22 04:20:06 +0000250 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000251 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000252
Evan Cheng34167212006-02-09 00:37:58 +0000253 if (uval == 0) {
254 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), Alpha::R31,
255 MVT::i64);
256 return;
257 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000258
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000259 int64_t val = (int64_t)uval;
260 int32_t val32 = (int32_t)val;
261 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
262 val >= IMM_LOW + IMM_LOW * IMM_MULT)
263 break; //(LDAH (LDA))
264 if ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000265 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
266 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000267 break; //(zext (LDAH (LDA)))
268 //Else use the constant pool
269 MachineConstantPool *CP = BB->getParent()->getConstantPool();
270 ConstantUInt *C =
271 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , uval);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000272 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
273 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
274 getGlobalBaseReg());
Evan Cheng34167212006-02-09 00:37:58 +0000275 Result = CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000276 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
Evan Cheng34167212006-02-09 00:37:58 +0000277 return;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000278 }
Chris Lattner08a90222006-01-29 06:25:22 +0000279 case ISD::TargetConstantFP: {
280 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
281 bool isDouble = N->getValueType(0) == MVT::f64;
282 MVT::ValueType T = isDouble ? MVT::f64 : MVT::f32;
283 if (CN->isExactlyValue(+0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000284 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
285 T, CurDAG->getRegister(Alpha::F31, T),
286 CurDAG->getRegister(Alpha::F31, T));
287 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000288 } else if ( CN->isExactlyValue(-0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000289 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
290 T, CurDAG->getRegister(Alpha::F31, T),
291 CurDAG->getRegister(Alpha::F31, T));
292 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000293 } else {
294 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000295 }
Chris Lattner08a90222006-01-29 06:25:22 +0000296 break;
297 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000298
299 case ISD::SETCC:
300 if (MVT::isFloatingPoint(N->getOperand(0).Val->getValueType(0))) {
301 unsigned Opc = Alpha::WTF;
302 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
303 bool rev = false;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000304 bool isNE = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000305 switch(CC) {
306 default: N->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharthc8aba852006-06-13 20:34:47 +0000307 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: Opc = Alpha::CMPTEQ; break;
308 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: Opc = Alpha::CMPTLT; break;
309 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: Opc = Alpha::CMPTLE; break;
310 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: Opc = Alpha::CMPTLT; rev = true; break;
311 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: Opc = Alpha::CMPTLE; rev = true; break;
312 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: Opc = Alpha::CMPTEQ; isNE = true; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000313 };
Evan Cheng34167212006-02-09 00:37:58 +0000314 SDOperand tmp1, tmp2;
315 Select(tmp1, N->getOperand(0));
316 Select(tmp2, N->getOperand(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000317 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64,
318 rev?tmp2:tmp1,
319 rev?tmp1:tmp2);
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000320 if (isNE)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000321 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000322 CurDAG->getRegister(Alpha::F31, MVT::f64));
323
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000324 SDOperand LD;
325 if (AlphaLowering.hasITOF()) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000326 LD = CurDAG->getNode(AlphaISD::FTOIT_, MVT::i64, SDOperand(cmp, 0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000327 } else {
328 int FrameIdx =
329 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
330 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000331 SDOperand ST =
332 SDOperand(CurDAG->getTargetNode(Alpha::STT, MVT::Other,
333 SDOperand(cmp, 0), FI,
334 CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
335 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDQ, MVT::i64, FI,
336 CurDAG->getRegister(Alpha::R31, MVT::i64),
337 ST), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000338 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000339 Result = SDOperand(CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
340 CurDAG->getRegister(Alpha::R31, MVT::i64),
341 LD), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000342 return;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000343 }
344 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000345
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000346 case ISD::SELECT:
347 if (MVT::isFloatingPoint(N->getValueType(0)) &&
348 (N->getOperand(0).getOpcode() != ISD::SETCC ||
349 !MVT::isFloatingPoint(N->getOperand(0).getOperand(1).getValueType()))) {
350 //This should be the condition not covered by the Patterns
351 //FIXME: Don't have SelectCode die, but rather return something testable
352 // so that things like this can be caught in fall though code
353 //move int to fp
354 bool isDouble = N->getValueType(0) == MVT::f64;
Evan Cheng34167212006-02-09 00:37:58 +0000355 SDOperand LD, cond, TV, FV;
356 Select(cond, N->getOperand(0));
357 Select(TV, N->getOperand(1));
358 Select(FV, N->getOperand(2));
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000359
360 if (AlphaLowering.hasITOF()) {
361 LD = CurDAG->getNode(AlphaISD::ITOFT_, MVT::f64, cond);
362 } else {
363 int FrameIdx =
364 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
365 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000366 SDOperand ST =
367 SDOperand(CurDAG->getTargetNode(Alpha::STQ, MVT::Other,
368 cond, FI, CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
369 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDT, MVT::f64, FI,
370 CurDAG->getRegister(Alpha::R31, MVT::i64),
371 ST), 0);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000372 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000373 Result = SDOperand(CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
374 MVT::f64, FV, TV, LD), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000375 return;
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000376 }
377 break;
378
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000379 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000380 ConstantSDNode* SC = NULL;
381 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000382 if (N->getOperand(0).getOpcode() == ISD::SRL &&
383 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
384 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1))))
385 {
386 uint64_t sval = SC->getValue();
387 uint64_t mval = MC->getValue();
388 if (get_zapImm(mval)) //the result is a zap, let the autogened stuff deal
389 break;
390 // given mask X, and shift S, we want to see if there is any zap in the mask
391 // if we play around with the botton S bits
392 uint64_t dontcare = (~0ULL) >> (64 - sval);
393 uint64_t mask = mval << sval;
394
395 if (get_zapImm(mask | dontcare))
396 mask = mask | dontcare;
397
398 if (get_zapImm(mask)) {
399 SDOperand Src;
400 Select(Src, N->getOperand(0).getOperand(0));
401 SDOperand Z =
402 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64, Src,
403 getI64Imm(get_zapImm(mask))), 0);
404 Result = SDOperand(CurDAG->getTargetNode(Alpha::SRL, MVT::i64, Z,
405 getI64Imm(sval)), 0);
406 return;
407 }
408 }
409 break;
410 }
411
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000412 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000413
Evan Cheng34167212006-02-09 00:37:58 +0000414 SelectCode(Result, Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000415}
416
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000417SDOperand AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000418 //TODO: add flag stuff to prevent nondeturministic breakage!
419
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000420 SDNode *N = Op.Val;
Evan Cheng34167212006-02-09 00:37:58 +0000421 SDOperand Chain;
Andrew Lenhartheececba2005-12-25 17:36:48 +0000422 SDOperand Addr = N->getOperand(1);
Reid Spencer4490de02006-04-08 05:38:03 +0000423 SDOperand InFlag(0,0); // Null incoming flag value.
Evan Cheng34167212006-02-09 00:37:58 +0000424 Select(Chain, N->getOperand(0));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000425
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000426 std::vector<SDOperand> CallOperands;
427 std::vector<MVT::ValueType> TypeOperands;
428
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000429 //grab the arguments
430 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Evan Cheng34167212006-02-09 00:37:58 +0000431 SDOperand Tmp;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000432 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng34167212006-02-09 00:37:58 +0000433 Select(Tmp, N->getOperand(i));
434 CallOperands.push_back(Tmp);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000435 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000436 int count = N->getNumOperands() - 2;
437
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000438 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
439 Alpha::R19, Alpha::R20, Alpha::R21};
440 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
441 Alpha::F19, Alpha::F20, Alpha::F21};
442
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000443 for (int i = 6; i < count; ++i) {
444 unsigned Opc = Alpha::WTF;
445 if (MVT::isInteger(TypeOperands[i])) {
446 Opc = Alpha::STQ;
447 } else if (TypeOperands[i] == MVT::f32) {
448 Opc = Alpha::STS;
449 } else if (TypeOperands[i] == MVT::f64) {
450 Opc = Alpha::STT;
451 } else
452 assert(0 && "Unknown operand");
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000453 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, CallOperands[i],
454 getI64Imm((i - 6) * 8),
455 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
456 Chain), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000457 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000458 for (int i = 0; i < std::min(6, count); ++i) {
459 if (MVT::isInteger(TypeOperands[i])) {
460 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
461 InFlag = Chain.getValue(1);
462 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
463 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
464 InFlag = Chain.getValue(1);
465 } else
466 assert(0 && "Unknown operand");
467 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000468
469 // Finally, once everything is in registers to pass to the call, emit the
470 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000471 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
472 SDOperand GOT = getGlobalBaseReg();
473 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
474 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000475 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
476 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000477 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000478 Select(Addr, Addr);
479 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000480 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000481 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
482 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000483 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000484 InFlag = Chain.getValue(1);
485
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000486 std::vector<SDOperand> CallResults;
487
488 switch (N->getValueType(0)) {
489 default: assert(0 && "Unexpected ret value!");
490 case MVT::Other: break;
491 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000492 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000493 CallResults.push_back(Chain.getValue(0));
494 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000495 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000496 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000497 CallResults.push_back(Chain.getValue(0));
498 break;
499 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000500 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000501 CallResults.push_back(Chain.getValue(0));
502 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000503 }
504
505 CallResults.push_back(Chain);
506 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
507 CodeGenMap[Op.getValue(i)] = CallResults[i];
508 return CallResults[Op.ResNo];
509}
510
511
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000512/// createAlphaISelDag - This pass converts a legalized DAG into a
513/// Alpha-specific DAG, ready for instruction scheduling.
514///
515FunctionPass *llvm::createAlphaISelDag(TargetMachine &TM) {
516 return new AlphaDAGToDAGISel(TM);
517}