blob: 9d79c0ddb1c8189e0f037a1bec57fa4a18495e63 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "ppc-codegen"
16#include "PPC.h"
17#include "PPCPredicates.h"
18#include "PPCTargetMachine.h"
19#include "PPCISelLowering.h"
20#include "PPCHazardRecognizers.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000023#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/Target/TargetOptions.h"
28#include "llvm/Constants.h"
Chris Lattner3ed055f2009-04-17 00:26:12 +000029#include "llvm/Function.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/GlobalValue.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036using namespace llvm;
37
38namespace {
39 //===--------------------------------------------------------------------===//
40 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
41 /// instructions for SelectionDAG operations.
42 ///
Nick Lewycky492d06e2009-10-25 06:33:48 +000043 class PPCDAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 PPCTargetMachine &TM;
Dan Gohmanf2b29572008-10-03 16:55:19 +000045 PPCTargetLowering &PPCLowering;
Evan Cheng9d99c5e2007-10-23 06:42:42 +000046 const PPCSubtarget &PPCSubTarget;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 unsigned GlobalBaseReg;
48 public:
Dan Gohmane887fdf2008-07-07 18:00:37 +000049 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohman96eb47a2009-01-15 19:20:50 +000050 : SelectionDAGISel(tm), TM(tm),
Evan Cheng9d99c5e2007-10-23 06:42:42 +000051 PPCLowering(*TM.getTargetLowering()),
52 PPCSubTarget(*TM.getSubtargetImpl()) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000054 virtual bool runOnMachineFunction(MachineFunction &MF) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 // Make sure we re-emit a set of the global base reg if necessary
56 GlobalBaseReg = 0;
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000057 SelectionDAGISel::runOnMachineFunction(MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000059 InsertVRSaveCode(MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 return true;
61 }
62
63 /// getI32Imm - Return a target constant with the specified value, of type
64 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +000065 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(Imm, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 }
68
69 /// getI64Imm - Return a target constant with the specified value, of type
70 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +000071 inline SDValue getI64Imm(uint64_t Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(Imm, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 }
74
75 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman8181bd12008-07-27 21:46:04 +000076 inline SDValue getSmallIPtrImm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
78 }
79
80 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
81 /// with any number of 0s on either side. The 1s are allowed to wrap from
82 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
83 /// 0x0F0F0000 is not, since all 1s are not contiguous.
84 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
85
86
87 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
88 /// rotate and mask opcode and mask operation.
Dale Johannesenb21c0db2009-11-24 01:09:07 +000089 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 unsigned &SH, unsigned &MB, unsigned &ME);
91
92 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
93 /// base register. Return the virtual register that holds this value.
94 SDNode *getGlobalBaseReg();
95
96 // Select - Convert the specified operand from a target-independent to a
97 // target-specific node if it hasn't already been changed.
Dan Gohman5f082a72010-01-05 01:24:18 +000098 SDNode *Select(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099
100 SDNode *SelectBitfieldInsert(SDNode *N);
101
102 /// SelectCC - Select a comparison of the specified values with the
103 /// specified condition code, returning the CR# of the expression.
Dale Johannesen5d398a32009-02-06 19:16:40 +0000104 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105
106 /// SelectAddrImm - Returns true if the address N can be represented by
107 /// a base register plus a signed 16-bit displacement [r+imm].
Dan Gohman5f082a72010-01-05 01:24:18 +0000108 bool SelectAddrImm(SDNode *Op, SDValue N, SDValue &Disp,
Dan Gohman8181bd12008-07-27 21:46:04 +0000109 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
111 }
112
113 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
114 /// immediate field. Because preinc imms have already been validated, just
115 /// accept it.
Dan Gohman5f082a72010-01-05 01:24:18 +0000116 bool SelectAddrImmOffs(SDNode *Op, SDValue N, SDValue &Out) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 Out = N;
118 return true;
119 }
120
121 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
122 /// represented as an indexed [r+r] operation. Returns false if it can
123 /// be represented by [r+imm], which are preferred.
Dan Gohman5f082a72010-01-05 01:24:18 +0000124 bool SelectAddrIdx(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman8181bd12008-07-27 21:46:04 +0000125 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
127 }
128
129 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
130 /// represented as an indexed [r+r] operation.
Dan Gohman5f082a72010-01-05 01:24:18 +0000131 bool SelectAddrIdxOnly(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman8181bd12008-07-27 21:46:04 +0000132 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
134 }
135
136 /// SelectAddrImmShift - Returns true if the address N can be represented by
137 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
138 /// for use by STD and friends.
Dan Gohman5f082a72010-01-05 01:24:18 +0000139 bool SelectAddrImmShift(SDNode *Op, SDValue N, SDValue &Disp,
Dan Gohman8181bd12008-07-27 21:46:04 +0000140 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
142 }
143
144 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
Dale Johannesen0a42b9662009-08-18 00:18:39 +0000145 /// inline asm expressions. It is always correct to compute the value into
146 /// a register. The case of adding a (possibly relocatable) constant to a
147 /// register can be improved, but it is wrong to substitute Reg+Reg for
148 /// Reg in an asm, because the load or store opcode would have to change.
149 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000151 std::vector<SDValue> &OutOps) {
Dale Johannesen0a42b9662009-08-18 00:18:39 +0000152 OutOps.push_back(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 return false;
154 }
155
Dan Gohman8181bd12008-07-27 21:46:04 +0000156 SDValue BuildSDIVSequence(SDNode *N);
157 SDValue BuildUDIVSequence(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000159 void InsertVRSaveCode(MachineFunction &MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
161 virtual const char *getPassName() const {
162 return "PowerPC DAG->DAG Pattern Instruction Selection";
163 }
164
165 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
166 /// this target when scheduling the DAG.
Dan Gohmandd6547d2009-01-15 22:18:12 +0000167 virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 // Should use subtarget info to pick the right hazard recognizer. For
169 // now, always return a PPC970 recognizer.
Dan Gohman404e8542008-09-04 15:39:15 +0000170 const TargetInstrInfo *II = TM.getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 assert(II && "No InstrInfo?");
172 return new PPCHazardRecognizer970(*II);
173 }
174
175// Include the pieces autogenerated from the target description.
176#include "PPCGenDAGISel.inc"
177
178private:
Dan Gohman5f082a72010-01-05 01:24:18 +0000179 SDNode *SelectSETCC(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 };
181}
182
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183/// InsertVRSaveCode - Once the entire function has been instruction selected,
184/// all virtual registers are created and all machine instructions are built,
185/// check to see if we need to save/restore VRSAVE. If so, do it.
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000186void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 // Check to see if this function uses vector registers, which means we have to
188 // save and restore the VRSAVE register and update it with the regs we use.
189 //
Dan Gohmandf1a7ff2010-02-10 16:03:48 +0000190 // In this case, there will be virtual registers of vector type created
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 // by the scheduler. Detect them now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 bool HasVectorVReg = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000193 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +0000194 e = RegInfo->getLastVirtReg()+1; i != e; ++i)
195 if (RegInfo->getRegClass(i) == &PPC::VRRCRegClass) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 HasVectorVReg = true;
197 break;
198 }
199 if (!HasVectorVReg) return; // nothing to do.
200
201 // If we have a vector register, we want to emit code into the entry and exit
202 // blocks to save and restore the VRSAVE register. We do this here (instead
203 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
204 //
205 // 1. This (trivially) reduces the load on the register allocator, by not
206 // having to represent the live range of the VRSAVE register.
207 // 2. This (more significantly) allows us to create a temporary virtual
208 // register to hold the saved VRSAVE value, allowing this temporary to be
209 // register allocated, instead of forcing it to be spilled to the stack.
210
211 // Create two vregs - one to hold the VRSAVE register that is live-in to the
212 // function and one for the value after having bits or'd into it.
Chris Lattner1b989192007-12-31 04:13:23 +0000213 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
214 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215
216 const TargetInstrInfo &TII = *TM.getInstrInfo();
217 MachineBasicBlock &EntryBB = *Fn.begin();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000218 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 // Emit the following code into the entry block:
220 // InVRSAVE = MFVRSAVE
221 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
222 // MTVRSAVE UpdatedVRSAVE
223 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000224 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
225 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
Chris Lattner62327602008-01-07 01:56:04 +0000226 UpdatedVRSAVE).addReg(InVRSAVE);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000227 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228
229 // Find all return blocks, outputting a restore in each epilog.
230 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattner5b930372008-01-07 07:27:27 +0000231 if (!BB->empty() && BB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 IP = BB->end(); --IP;
233
234 // Skip over all terminator instructions, which are part of the return
235 // sequence.
236 MachineBasicBlock::iterator I2 = IP;
Chris Lattner5b930372008-01-07 07:27:27 +0000237 while (I2 != BB->begin() && (--I2)->getDesc().isTerminator())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 IP = I2;
239
240 // Emit: MTVRSAVE InVRSave
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000241 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 }
243 }
244}
245
246
247/// getGlobalBaseReg - Output the instructions required to put the
248/// base address to use for accessing globals into a register.
249///
250SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
251 if (!GlobalBaseReg) {
252 const TargetInstrInfo &TII = *TM.getInstrInfo();
253 // Insert the set of GlobalBaseReg into the first MBB of the function
Dan Gohman40660072009-08-15 02:07:36 +0000254 MachineBasicBlock &FirstMBB = MF->front();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000256 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000258 if (PPCLowering.getPointerTy() == MVT::i32) {
Chris Lattner1b989192007-12-31 04:13:23 +0000259 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000260 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR), PPC::LR);
261 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 } else {
Chris Lattner1b989192007-12-31 04:13:23 +0000263 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::G8RCRegisterClass);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +0000264 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8), PPC::LR8);
265 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 }
267 }
Gabor Greife9f7f582008-08-31 15:37:04 +0000268 return CurDAG->getRegister(GlobalBaseReg,
269 PPCLowering.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270}
271
272/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
273/// or 64-bit immediate, and if the value can be accurately represented as a
274/// sign extension from a 16-bit value. If so, this returns true and the
275/// immediate.
276static bool isIntS16Immediate(SDNode *N, short &Imm) {
277 if (N->getOpcode() != ISD::Constant)
278 return false;
279
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000280 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000281 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000282 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000284 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285}
286
Dan Gohman8181bd12008-07-27 21:46:04 +0000287static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000288 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289}
290
291
292/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
293/// operand. If so Imm will receive the 32-bit value.
294static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000295 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000296 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 return true;
298 }
299 return false;
300}
301
302/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
303/// operand. If so Imm will receive the 64-bit value.
304static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000305 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000306 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 return true;
308 }
309 return false;
310}
311
312// isInt32Immediate - This method tests to see if a constant operand.
313// If so Imm will receive the 32 bit value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000314static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000315 return isInt32Immediate(N.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}
317
318
319// isOpcWithIntImmediate - This method tests to see if the node is a specific
320// opcode and that it has a immediate integer right operand.
321// If so Imm will receive the 32 bit value.
322static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000323 return N->getOpcode() == Opc
324 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325}
326
327bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
328 if (isShiftedMask_32(Val)) {
329 // look for the first non-zero bit
330 MB = CountLeadingZeros_32(Val);
331 // look for the first zero bit after the run of ones
332 ME = CountLeadingZeros_32((Val - 1) ^ Val);
333 return true;
334 } else {
335 Val = ~Val; // invert mask
336 if (isShiftedMask_32(Val)) {
337 // effectively look for the first zero bit
338 ME = CountLeadingZeros_32(Val) - 1;
339 // effectively look for the first one bit after the run of zeros
340 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
341 return true;
342 }
343 }
344 // no run present
345 return false;
346}
347
348bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
Dale Johannesenb21c0db2009-11-24 01:09:07 +0000349 bool isShiftMask, unsigned &SH,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 unsigned &MB, unsigned &ME) {
351 // Don't even go down this path for i64, since different logic will be
352 // necessary for rldicl/rldicr/rldimi.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 if (N->getValueType(0) != MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 return false;
355
356 unsigned Shift = 32;
357 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
358 unsigned Opcode = N->getOpcode();
359 if (N->getNumOperands() != 2 ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000360 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 return false;
362
363 if (Opcode == ISD::SHL) {
364 // apply shift left to mask if it comes first
Dale Johannesenb21c0db2009-11-24 01:09:07 +0000365 if (isShiftMask) Mask = Mask << Shift;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 // determine which bits are made indeterminant by shift
367 Indeterminant = ~(0xFFFFFFFFu << Shift);
368 } else if (Opcode == ISD::SRL) {
369 // apply shift right to mask if it comes first
Dale Johannesenb21c0db2009-11-24 01:09:07 +0000370 if (isShiftMask) Mask = Mask >> Shift;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 // determine which bits are made indeterminant by shift
372 Indeterminant = ~(0xFFFFFFFFu >> Shift);
373 // adjust for the left rotate
374 Shift = 32 - Shift;
375 } else if (Opcode == ISD::ROTL) {
376 Indeterminant = 0;
377 } else {
378 return false;
379 }
380
381 // if the mask doesn't intersect any Indeterminant bits
382 if (Mask && !(Mask & Indeterminant)) {
383 SH = Shift & 31;
384 // make sure the mask is still a mask (wrap arounds may not be)
385 return isRunOfOnes(Mask, MB, ME);
386 }
387 return false;
388}
389
390/// SelectBitfieldInsert - turn an or of two masked values into
391/// the rotate left word immediate then mask insert (rlwimi) instruction.
392SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000393 SDValue Op0 = N->getOperand(0);
394 SDValue Op1 = N->getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +0000395 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396
Dan Gohman63f4e462008-02-27 01:23:58 +0000397 APInt LKZ, LKO, RKZ, RKO;
398 CurDAG->ComputeMaskedBits(Op0, APInt::getAllOnesValue(32), LKZ, LKO);
399 CurDAG->ComputeMaskedBits(Op1, APInt::getAllOnesValue(32), RKZ, RKO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
Dan Gohman63f4e462008-02-27 01:23:58 +0000401 unsigned TargetMask = LKZ.getZExtValue();
402 unsigned InsertMask = RKZ.getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
404 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
405 unsigned Op0Opc = Op0.getOpcode();
406 unsigned Op1Opc = Op1.getOpcode();
407 unsigned Value, SH = 0;
408 TargetMask = ~TargetMask;
409 InsertMask = ~InsertMask;
410
411 // If the LHS has a foldable shift and the RHS does not, then swap it to the
412 // RHS so that we can fold the shift into the insert.
413 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
414 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
415 Op0.getOperand(0).getOpcode() == ISD::SRL) {
416 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
417 Op1.getOperand(0).getOpcode() != ISD::SRL) {
418 std::swap(Op0, Op1);
419 std::swap(Op0Opc, Op1Opc);
420 std::swap(TargetMask, InsertMask);
421 }
422 }
423 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
424 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
425 Op1.getOperand(0).getOpcode() != ISD::SRL) {
426 std::swap(Op0, Op1);
427 std::swap(Op0Opc, Op1Opc);
428 std::swap(TargetMask, InsertMask);
429 }
430 }
431
432 unsigned MB, ME;
433 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dale Johannesen56187db2009-11-20 22:16:40 +0000434 SDValue Tmp1, Tmp2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435
436 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
437 isInt32Immediate(Op1.getOperand(1), Value)) {
438 Op1 = Op1.getOperand(0);
439 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
440 }
441 if (Op1Opc == ISD::AND) {
442 unsigned SHOpc = Op1.getOperand(0).getOpcode();
443 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
444 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
445 Op1 = Op1.getOperand(0).getOperand(0);
446 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
447 } else {
448 Op1 = Op1.getOperand(0);
449 }
450 }
Dale Johannesen56187db2009-11-20 22:16:40 +0000451
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 SH &= 31;
Dale Johannesen56187db2009-11-20 22:16:40 +0000453 SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 getI32Imm(ME) };
Dan Gohman61fda0d2009-09-25 18:54:59 +0000455 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 }
457 }
458 return 0;
459}
460
461/// SelectCC - Select a comparison of the specified values with the specified
462/// condition code, returning the CR# of the expression.
Dan Gohman8181bd12008-07-27 21:46:04 +0000463SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Dale Johannesen5d398a32009-02-06 19:16:40 +0000464 ISD::CondCode CC, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 // Always select the LHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 unsigned Opc;
467
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000468 if (LHS.getValueType() == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 unsigned Imm;
470 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
471 if (isInt32Immediate(RHS, Imm)) {
472 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
473 if (isUInt16(Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000474 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
475 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 // If this is a 16-bit signed immediate, fold it.
477 if (isInt16((int)Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000478 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
479 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481 // For non-equality comparisons, the default code would materialize the
482 // constant, then compare against it, like this:
483 // lis r2, 4660
484 // ori r2, r2, 22136
485 // cmpw cr0, r3, r2
486 // Since we are just comparing for equality, we can emit this instead:
487 // xoris r0,r3,0x1234
488 // cmplwi cr0,r0,0x5678
489 // beq cr0,L6
Dan Gohman61fda0d2009-09-25 18:54:59 +0000490 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
491 getI32Imm(Imm >> 16)), 0);
492 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
493 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 }
495 Opc = PPC::CMPLW;
496 } else if (ISD::isUnsignedIntSetCC(CC)) {
497 if (isInt32Immediate(RHS, Imm) && isUInt16(Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000498 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
499 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 Opc = PPC::CMPLW;
501 } else {
502 short SImm;
503 if (isIntS16Immediate(RHS, SImm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000504 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
505 getI32Imm((int)SImm & 0xFFFF)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 0);
507 Opc = PPC::CMPW;
508 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000509 } else if (LHS.getValueType() == MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 uint64_t Imm;
511 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000512 if (isInt64Immediate(RHS.getNode(), Imm)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
514 if (isUInt16(Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000515 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
516 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 // If this is a 16-bit signed immediate, fold it.
518 if (isInt16(Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000519 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
520 getI32Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521
522 // For non-equality comparisons, the default code would materialize the
523 // constant, then compare against it, like this:
524 // lis r2, 4660
525 // ori r2, r2, 22136
526 // cmpd cr0, r3, r2
527 // Since we are just comparing for equality, we can emit this instead:
528 // xoris r0,r3,0x1234
529 // cmpldi cr0,r0,0x5678
530 // beq cr0,L6
531 if (isUInt32(Imm)) {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000532 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
533 getI64Imm(Imm >> 16)), 0);
534 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
535 getI64Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 }
537 }
538 Opc = PPC::CMPLD;
539 } else if (ISD::isUnsignedIntSetCC(CC)) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000540 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt16(Imm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000541 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
542 getI64Imm(Imm & 0xFFFF)), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 Opc = PPC::CMPLD;
544 } else {
545 short SImm;
546 if (isIntS16Immediate(RHS, SImm))
Dan Gohman61fda0d2009-09-25 18:54:59 +0000547 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
548 getI64Imm(SImm & 0xFFFF)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 0);
550 Opc = PPC::CMPD;
551 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000552 } else if (LHS.getValueType() == MVT::f32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 Opc = PPC::FCMPUS;
554 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000555 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 Opc = PPC::FCMPUD;
557 }
Dan Gohman61fda0d2009-09-25 18:54:59 +0000558 return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559}
560
561static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
562 switch (CC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 case ISD::SETUEQ:
Dale Johannesen32100b22008-11-07 22:54:33 +0000564 case ISD::SETONE:
565 case ISD::SETOLE:
566 case ISD::SETOGE:
Edwin Törökbd448e32009-07-14 16:55:14 +0000567 llvm_unreachable("Should be lowered by legalize!");
568 default: llvm_unreachable("Unknown condition!");
Dale Johannesen32100b22008-11-07 22:54:33 +0000569 case ISD::SETOEQ:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 case ISD::SETEQ: return PPC::PRED_EQ;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 case ISD::SETUNE:
572 case ISD::SETNE: return PPC::PRED_NE;
Dale Johannesen32100b22008-11-07 22:54:33 +0000573 case ISD::SETOLT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 case ISD::SETLT: return PPC::PRED_LT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 case ISD::SETULE:
576 case ISD::SETLE: return PPC::PRED_LE;
Dale Johannesen32100b22008-11-07 22:54:33 +0000577 case ISD::SETOGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 case ISD::SETGT: return PPC::PRED_GT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579 case ISD::SETUGE:
580 case ISD::SETGE: return PPC::PRED_GE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 case ISD::SETO: return PPC::PRED_NU;
582 case ISD::SETUO: return PPC::PRED_UN;
Dale Johannesen32100b22008-11-07 22:54:33 +0000583 // These two are invalid for floating point. Assume we have int.
584 case ISD::SETULT: return PPC::PRED_LT;
585 case ISD::SETUGT: return PPC::PRED_GT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 }
587}
588
589/// getCRIdxForSetCC - Return the index of the condition register field
590/// associated with the SetCC condition, and whether or not the field is
591/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattner6c36fb52008-01-08 06:46:30 +0000592///
593/// If this returns with Other != -1, then the returned comparison is an or of
594/// two simpler comparisons. In this case, Invert is guaranteed to be false.
595static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
596 Invert = false;
597 Other = -1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000599 default: llvm_unreachable("Unknown condition!");
Chris Lattner6c36fb52008-01-08 06:46:30 +0000600 case ISD::SETOLT:
601 case ISD::SETLT: return 0; // Bit #0 = SETOLT
602 case ISD::SETOGT:
603 case ISD::SETGT: return 1; // Bit #1 = SETOGT
604 case ISD::SETOEQ:
605 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
606 case ISD::SETUO: return 3; // Bit #3 = SETUO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 case ISD::SETUGE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000608 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 case ISD::SETULE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000610 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 case ISD::SETUNE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000612 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
613 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
Dale Johannesen32100b22008-11-07 22:54:33 +0000614 case ISD::SETUEQ:
615 case ISD::SETOGE:
616 case ISD::SETOLE:
617 case ISD::SETONE:
Edwin Törökbd448e32009-07-14 16:55:14 +0000618 llvm_unreachable("Invalid branch code: should be expanded by legalize");
Dale Johannesen32100b22008-11-07 22:54:33 +0000619 // These are invalid for floating point. Assume integer.
620 case ISD::SETULT: return 0;
621 case ISD::SETUGT: return 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 }
623 return 0;
624}
625
Dan Gohman5f082a72010-01-05 01:24:18 +0000626SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000627 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 unsigned Imm;
629 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
630 if (isInt32Immediate(N->getOperand(1), Imm)) {
631 // We can codegen setcc op, imm very efficiently compared to a brcond.
632 // Check for those cases here.
633 // setcc op, 0
634 if (Imm == 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000635 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 switch (CC) {
637 default: break;
638 case ISD::SETEQ: {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000639 Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000640 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000641 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 }
643 case ISD::SETNE: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000644 SDValue AD =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000645 SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
646 Op, getI32Imm(~0U)), 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000647 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 AD.getValue(1));
649 }
650 case ISD::SETLT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000651 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000652 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 }
654 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000655 SDValue T =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000656 SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
657 T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000658 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000659 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 }
661 }
662 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman8181bd12008-07-27 21:46:04 +0000663 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664 switch (CC) {
665 default: break;
666 case ISD::SETEQ:
Dan Gohman61fda0d2009-09-25 18:54:59 +0000667 Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
668 Op, getI32Imm(1)), 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000669 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman61fda0d2009-09-25 18:54:59 +0000670 SDValue(CurDAG->getMachineNode(PPC::LI, dl,
671 MVT::i32,
672 getI32Imm(0)), 0),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000673 Op.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 case ISD::SETNE: {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000675 Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
676 SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
677 Op, getI32Imm(~0U));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000678 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
Dan Gohman8181bd12008-07-27 21:46:04 +0000679 Op, SDValue(AD, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 }
681 case ISD::SETLT: {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000682 SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
683 getI32Imm(1)), 0);
684 SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
685 Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000686 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000687 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 }
689 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000690 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohman61fda0d2009-09-25 18:54:59 +0000691 Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000692 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000693 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 getI32Imm(1));
695 }
696 }
697 }
698 }
699
700 bool Inv;
Chris Lattner6c36fb52008-01-08 06:46:30 +0000701 int OtherCondIdx;
702 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Dale Johannesen5d398a32009-02-06 19:16:40 +0000703 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Dan Gohman8181bd12008-07-27 21:46:04 +0000704 SDValue IntCR;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
706 // Force the ccreg into CR7.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000707 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
Dan Gohman8181bd12008-07-27 21:46:04 +0000709 SDValue InFlag(0, 0); // Null incoming flag value.
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000710 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 InFlag).getValue(1);
712
Chris Lattner6c36fb52008-01-08 06:46:30 +0000713 if (PPCSubTarget.isGigaProcessor() && OtherCondIdx == -1)
Dan Gohman61fda0d2009-09-25 18:54:59 +0000714 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
715 CCReg), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 else
Dan Gohman61fda0d2009-09-25 18:54:59 +0000717 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCR, dl, MVT::i32, CCReg), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718
Dan Gohman8181bd12008-07-27 21:46:04 +0000719 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 getI32Imm(31), getI32Imm(31) };
Chris Lattner6c36fb52008-01-08 06:46:30 +0000721 if (OtherCondIdx == -1 && !Inv)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000722 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000723
724 // Get the specified bit.
Dan Gohman8181bd12008-07-27 21:46:04 +0000725 SDValue Tmp =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000726 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000727 if (Inv) {
728 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000729 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 }
Chris Lattner6c36fb52008-01-08 06:46:30 +0000731
732 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
733 // We already got the bit for the first part of the comparison (e.g. SETULE).
734
735 // Get the other bit of the comparison.
736 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Dan Gohman8181bd12008-07-27 21:46:04 +0000737 SDValue OtherCond =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000738 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000739
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000740 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741}
742
743
744// Select - Convert the specified operand from a target-independent to a
745// target-specific node if it hasn't already been changed.
Dan Gohman5f082a72010-01-05 01:24:18 +0000746SDNode *PPCDAGToDAGISel::Select(SDNode *N) {
747 DebugLoc dl = N->getDebugLoc();
Dan Gohmanbd68c792008-07-17 19:10:17 +0000748 if (N->isMachineOpcode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 return NULL; // Already selected.
750
751 switch (N->getOpcode()) {
752 default: break;
753
754 case ISD::Constant: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000755 if (N->getValueType(0) == MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 // Get 64 bit value.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000757 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 // Assume no remaining bits.
759 unsigned Remainder = 0;
760 // Assume no shift required.
761 unsigned Shift = 0;
762
763 // If it can't be represented as a 32 bit value.
764 if (!isInt32(Imm)) {
765 Shift = CountTrailingZeros_64(Imm);
766 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
767
768 // If the shifted value fits 32 bits.
769 if (isInt32(ImmSh)) {
770 // Go with the shifted value.
771 Imm = ImmSh;
772 } else {
773 // Still stuck with a 64 bit value.
774 Remainder = Imm;
775 Shift = 32;
776 Imm >>= 32;
777 }
778 }
779
780 // Intermediate operand.
781 SDNode *Result;
782
783 // Handle first 32 bits.
784 unsigned Lo = Imm & 0xFFFF;
785 unsigned Hi = (Imm >> 16) & 0xFFFF;
786
787 // Simple value.
788 if (isInt16(Imm)) {
789 // Just the Lo bits.
Dan Gohman61fda0d2009-09-25 18:54:59 +0000790 Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 } else if (Lo) {
792 // Handle the Hi bits.
793 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
Dan Gohman61fda0d2009-09-25 18:54:59 +0000794 Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 // And Lo bits.
Dan Gohman61fda0d2009-09-25 18:54:59 +0000796 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
797 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 } else {
799 // Just the Hi bits.
Dan Gohman61fda0d2009-09-25 18:54:59 +0000800 Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 }
802
803 // If no shift, we're done.
804 if (!Shift) return Result;
805
806 // Shift for next step if the upper 32-bits were not zero.
807 if (Imm) {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000808 Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
809 SDValue(Result, 0),
810 getI32Imm(Shift),
811 getI32Imm(63 - Shift));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 }
813
814 // Add in the last bits as required.
815 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000816 Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
817 SDValue(Result, 0), getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 }
819 if ((Lo = Remainder & 0xFFFF)) {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000820 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
821 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 }
823
824 return Result;
825 }
826 break;
827 }
828
829 case ISD::SETCC:
Dan Gohman5f082a72010-01-05 01:24:18 +0000830 return SelectSETCC(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 case PPCISD::GlobalBaseReg:
832 return getGlobalBaseReg();
833
834 case ISD::FrameIndex: {
835 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman5f082a72010-01-05 01:24:18 +0000836 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
837 unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 if (N->hasOneUse())
Dan Gohman5f082a72010-01-05 01:24:18 +0000839 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 getSmallIPtrImm(0));
Dan Gohman5f082a72010-01-05 01:24:18 +0000841 return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
Dan Gohman61fda0d2009-09-25 18:54:59 +0000842 getSmallIPtrImm(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 }
844
845 case PPCISD::MFCR: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000846 SDValue InFlag = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 // Use MFOCRF if supported.
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000848 if (PPCSubTarget.isGigaProcessor())
Dan Gohman61fda0d2009-09-25 18:54:59 +0000849 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
850 N->getOperand(0), InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 else
Dan Gohman61fda0d2009-09-25 18:54:59 +0000852 return CurDAG->getMachineNode(PPC::MFCR, dl, MVT::i32, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 }
854
855 case ISD::SDIV: {
856 // FIXME: since this depends on the setting of the carry flag from the srawi
857 // we should really be making notes about that for the scheduler.
858 // FIXME: It sure would be nice if we could cheaply recognize the
859 // srl/add/sra pattern the dag combiner will generate for this as
860 // sra/addze rather than having to handle sdiv ourselves. oh well.
861 unsigned Imm;
862 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000863 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
865 SDNode *Op =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000866 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag,
867 N0, getI32Imm(Log2_32(Imm)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000868 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +0000869 SDValue(Op, 0), SDValue(Op, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
871 SDNode *Op =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000872 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag,
873 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman8181bd12008-07-27 21:46:04 +0000874 SDValue PT =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000875 SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32,
876 SDValue(Op, 0), SDValue(Op, 1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000878 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 }
880 }
881
882 // Other cases are autogenerated.
883 break;
884 }
885
886 case ISD::LOAD: {
887 // Handle preincrement loads.
Dan Gohman5f082a72010-01-05 01:24:18 +0000888 LoadSDNode *LD = cast<LoadSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +0000889 EVT LoadedVT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890
891 // Normal loads are handled by code generated from the .td file.
892 if (LD->getAddressingMode() != ISD::PRE_INC)
893 break;
894
Dan Gohman8181bd12008-07-27 21:46:04 +0000895 SDValue Offset = LD->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 if (isa<ConstantSDNode>(Offset) ||
897 Offset.getOpcode() == ISD::TargetGlobalAddress) {
898
899 unsigned Opcode;
900 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000901 if (LD->getValueType(0) != MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 // Handle PPC32 integer and normal FP loads.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000903 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
904 switch (LoadedVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000905 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000906 case MVT::f64: Opcode = PPC::LFDU; break;
907 case MVT::f32: Opcode = PPC::LFSU; break;
908 case MVT::i32: Opcode = PPC::LWZU; break;
909 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
910 case MVT::i1:
911 case MVT::i8: Opcode = PPC::LBZU; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 }
913 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000914 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
915 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
916 switch (LoadedVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000917 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000918 case MVT::i64: Opcode = PPC::LDU; break;
919 case MVT::i32: Opcode = PPC::LWZU8; break;
920 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
921 case MVT::i1:
922 case MVT::i8: Opcode = PPC::LBZU8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 }
924 }
925
Dan Gohman8181bd12008-07-27 21:46:04 +0000926 SDValue Chain = LD->getChain();
927 SDValue Base = LD->getBasePtr();
Dan Gohman8181bd12008-07-27 21:46:04 +0000928 SDValue Ops[] = { Offset, Base, Chain };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 // FIXME: PPC64
Dan Gohman61fda0d2009-09-25 18:54:59 +0000930 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
931 PPCLowering.getPointerTy(),
932 MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +0000934 llvm_unreachable("R+R preindex loads not supported yet!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 }
936 }
937
938 case ISD::AND: {
939 unsigned Imm, Imm2, SH, MB, ME;
940
941 // If this is an and of a value rotated between 0 and 31 bits and then and'd
942 // with a mask, emit rlwinm
943 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000944 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000945 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000946 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000947 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948 }
949 // If this is just a masked value where the input is not handled above, and
950 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
951 if (isInt32Immediate(N->getOperand(1), Imm) &&
952 isRunOfOnes(Imm, MB, ME) &&
953 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000954 SDValue Val = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000955 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000956 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 }
958 // AND X, 0 -> 0, not "rlwinm 32".
959 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000960 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 return NULL;
962 }
963 // ISD::OR doesn't get all the bitfield insertion fun.
964 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
965 if (isInt32Immediate(N->getOperand(1), Imm) &&
966 N->getOperand(0).getOpcode() == ISD::OR &&
967 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
968 unsigned MB, ME;
969 Imm = ~(Imm^Imm2);
970 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000971 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972 N->getOperand(0).getOperand(1),
973 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
Dan Gohman61fda0d2009-09-25 18:54:59 +0000974 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 }
976 }
977
978 // Other cases are autogenerated.
979 break;
980 }
981 case ISD::OR:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000982 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 if (SDNode *I = SelectBitfieldInsert(N))
984 return I;
985
986 // Other cases are autogenerated.
987 break;
988 case ISD::SHL: {
989 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +0000990 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000992 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000994 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 }
996
997 // Other cases are autogenerated.
998 break;
999 }
1000 case ISD::SRL: {
1001 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +00001002 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001004 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001006 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 }
1008
1009 // Other cases are autogenerated.
1010 break;
1011 }
1012 case ISD::SELECT_CC: {
1013 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1014
1015 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1016 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1017 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1018 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1019 if (N1C->isNullValue() && N3C->isNullValue() &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001020 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 // FIXME: Implement this optzn for PPC64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001022 N->getValueType(0) == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 SDNode *Tmp =
Dan Gohman61fda0d2009-09-25 18:54:59 +00001024 CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag,
1025 N->getOperand(0), getI32Imm(~0U));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001026 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +00001027 SDValue(Tmp, 0), N->getOperand(0),
1028 SDValue(Tmp, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 }
1030
Dale Johannesen5d398a32009-02-06 19:16:40 +00001031 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 unsigned BROpc = getPredicateForSetCC(CC);
1033
1034 unsigned SelectCCOp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001035 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 SelectCCOp = PPC::SELECT_CC_I4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001037 else if (N->getValueType(0) == MVT::i64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 SelectCCOp = PPC::SELECT_CC_I8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001039 else if (N->getValueType(0) == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 SelectCCOp = PPC::SELECT_CC_F4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001041 else if (N->getValueType(0) == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 SelectCCOp = PPC::SELECT_CC_F8;
1043 else
1044 SelectCCOp = PPC::SELECT_CC_VRRC;
1045
Dan Gohman8181bd12008-07-27 21:46:04 +00001046 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 getI32Imm(BROpc) };
1048 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
1049 }
1050 case PPCISD::COND_BRANCH: {
Dan Gohmana1fb67a2008-11-05 17:16:24 +00001051 // Op #0 is the Chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 // Op #1 is the PPC::PRED_* number.
1053 // Op #2 is the CR#
1054 // Op #3 is the Dest MBB
Dan Gohmancc3df852008-11-05 04:14:16 +00001055 // Op #4 is the Flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman8181bd12008-07-27 21:46:04 +00001057 SDValue Pred =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001058 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00001059 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 N->getOperand(0), N->getOperand(4) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001061 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 }
1063 case ISD::BR_CC: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dale Johannesen5d398a32009-02-06 19:16:40 +00001065 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
Dan Gohman8181bd12008-07-27 21:46:04 +00001066 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 N->getOperand(4), N->getOperand(0) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001068 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 }
1070 case ISD::BRIND: {
1071 // FIXME: Should custom lower this.
Dan Gohman8181bd12008-07-27 21:46:04 +00001072 SDValue Chain = N->getOperand(0);
1073 SDValue Target = N->getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001074 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Dan Gohman61fda0d2009-09-25 18:54:59 +00001075 Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Target,
1076 Chain), 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001077 return CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 }
1080
Dan Gohman5f082a72010-01-05 01:24:18 +00001081 return SelectCode(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082}
1083
1084
1085
1086/// createPPCISelDag - This pass converts a legalized DAG into a
1087/// PowerPC-specific DAG, ready for instruction scheduling.
1088///
1089FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
1090 return new PPCDAGToDAGISel(TM);
1091}
1092