blob: ed052f6a64db51d7b2d57cdcd27c64127cc1a765 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach3e556122010-10-26 22:37:02 +0000593def addrmode_imm12 : Operand<i32>,
594 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000595 // 12-bit immediate operand. Note that instructions using this encode
596 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
597 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000598
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 let PrintMethod = "printAddrModeImm12Operand";
601 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000602}
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach3e556122010-10-26 22:37:02 +0000605def ldst_so_reg : Operand<i32>,
606 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000607 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000608 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000609 let PrintMethod = "printAddrMode2Operand";
610 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
611}
612
Jim Grosbach3e556122010-10-26 22:37:02 +0000613// addrmode2 := reg +/- imm12
614// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000615//
Jim Grosbach1610a702011-07-25 20:06:30 +0000616def MemMode2AsmOperand : AsmOperandClass {
617 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000618 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000619}
Evan Chenga8e29892007-01-19 07:51:42 +0000620def addrmode2 : Operand<i32>,
621 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000622 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000623 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000624 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000625 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
626}
627
Owen Anderson793e7962011-07-26 20:54:26 +0000628def am2offset_reg : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000630 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000631 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000632 let PrintMethod = "printAddrMode2OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
Owen Anderson793e7962011-07-26 20:54:26 +0000636def am2offset_imm : Operand<i32>,
637 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
638 [], [SDNPWantRoot]> {
639 let EncoderMethod = "getAddrMode2OffsetOpValue";
640 let PrintMethod = "printAddrMode2OffsetOperand";
641 let MIOperandInfo = (ops GPR, i32imm);
642}
643
644
Evan Chenga8e29892007-01-19 07:51:42 +0000645// addrmode3 := reg +/- reg
646// addrmode3 := reg +/- imm8
647//
Jim Grosbach1610a702011-07-25 20:06:30 +0000648def MemMode3AsmOperand : AsmOperandClass {
649 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000650 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000651}
Evan Chenga8e29892007-01-19 07:51:42 +0000652def addrmode3 : Operand<i32>,
653 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000654 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000655 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000656 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000657 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
658}
659
660def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000661 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
662 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000663 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000664 let PrintMethod = "printAddrMode3OffsetOperand";
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
Jim Grosbache6913602010-11-03 01:01:43 +0000668// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000669//
Jim Grosbache6913602010-11-03 01:01:43 +0000670def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000671 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000672 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000673}
674
675// addrmode5 := reg +/- imm8*4
676//
Jim Grosbach1610a702011-07-25 20:06:30 +0000677def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000678def addrmode5 : Operand<i32>,
679 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
680 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000681 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000682 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000683 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000684}
685
Bob Wilsond3a07652011-02-07 17:43:09 +0000686// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000687//
688def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000689 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000690 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000691 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000692 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000693}
694
Bob Wilsonda525062011-02-25 06:42:42 +0000695def am6offset : Operand<i32>,
696 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
697 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000698 let PrintMethod = "printAddrMode6OffsetOperand";
699 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000701}
702
Mon P Wang183c6272011-05-09 17:47:27 +0000703// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
704// (single element from one lane) for size 32.
705def addrmode6oneL32 : Operand<i32>,
706 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
707 let PrintMethod = "printAddrMode6Operand";
708 let MIOperandInfo = (ops GPR:$addr, i32imm);
709 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
710}
711
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000712// Special version of addrmode6 to handle alignment encoding for VLD-dup
713// instructions, specifically VLD4-dup.
714def addrmode6dup : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
716 let PrintMethod = "printAddrMode6Operand";
717 let MIOperandInfo = (ops GPR:$addr, i32imm);
718 let EncoderMethod = "getAddrMode6DupAddressOpValue";
719}
720
Evan Chenga8e29892007-01-19 07:51:42 +0000721// addrmodepc := pc + reg
722//
723def addrmodepc : Operand<i32>,
724 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
725 let PrintMethod = "printAddrModePCOperand";
726 let MIOperandInfo = (ops GPR, i32imm);
727}
728
Jim Grosbache39389a2011-08-02 18:07:32 +0000729// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000730//
Jim Grosbach1610a702011-07-25 20:06:30 +0000731def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Jim Grosbache39389a2011-08-02 18:07:32 +0000732def addr_offset_none : Operand<i32> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000733 let PrintMethod = "printAddrMode7Operand";
734 let MIOperandInfo = (ops GPR);
735 let ParserMatchClass = MemMode7AsmOperand;
736}
737
Bob Wilson4f38b382009-08-21 21:58:55 +0000738def nohash_imm : Operand<i32> {
739 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000740}
741
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000742def CoprocNumAsmOperand : AsmOperandClass {
743 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000744 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000745}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000746def p_imm : Operand<i32> {
747 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000748 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000749}
750
Jim Grosbach1610a702011-07-25 20:06:30 +0000751def CoprocRegAsmOperand : AsmOperandClass {
752 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000753 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000754}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000755def c_imm : Operand<i32> {
756 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000757 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000758}
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000761
Evan Cheng37f25d92008-08-28 23:39:26 +0000762include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000763
764//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000765// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000766//
767
Evan Cheng3924f782008-08-29 07:36:24 +0000768/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000769/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000770multiclass AsI1_bin_irs<bits<4> opcod, string opc,
771 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000772 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000773 // The register-immediate version is re-materializable. This is useful
774 // in particular for taking the address of a local.
775 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000776 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
777 iii, opc, "\t$Rd, $Rn, $imm",
778 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
779 bits<4> Rd;
780 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000781 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000783 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000784 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000785 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000786 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000787 }
Jim Grosbach62547262010-10-11 18:51:51 +0000788 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
789 iir, opc, "\t$Rd, $Rn, $Rm",
790 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000791 bits<4> Rd;
792 bits<4> Rn;
793 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000794 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000795 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000796 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000797 let Inst{15-12} = Rd;
798 let Inst{11-4} = 0b00000000;
799 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000800 }
Owen Anderson92a20222011-07-21 18:54:16 +0000801
802 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000803 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000804 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000805 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000806 bits<4> Rd;
807 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000808 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000809 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000810 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000811 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000812 let Inst{11-5} = shift{11-5};
813 let Inst{4} = 0;
814 let Inst{3-0} = shift{3-0};
815 }
816
817 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000818 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000819 iis, opc, "\t$Rd, $Rn, $shift",
820 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
821 bits<4> Rd;
822 bits<4> Rn;
823 bits<12> shift;
824 let Inst{25} = 0;
825 let Inst{19-16} = Rn;
826 let Inst{15-12} = Rd;
827 let Inst{11-8} = shift{11-8};
828 let Inst{7} = 0;
829 let Inst{6-5} = shift{6-5};
830 let Inst{4} = 1;
831 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000832 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000833
834 // Assembly aliases for optional destination operand when it's the same
835 // as the source operand.
836 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
837 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
838 so_imm:$imm, pred:$p,
839 cc_out:$s)>,
840 Requires<[IsARM]>;
841 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
842 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
843 GPR:$Rm, pred:$p,
844 cc_out:$s)>,
845 Requires<[IsARM]>;
846 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000847 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
848 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000849 cc_out:$s)>,
850 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000851 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
852 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
853 so_reg_reg:$shift, pred:$p,
854 cc_out:$s)>,
855 Requires<[IsARM]>;
856
Evan Chenga8e29892007-01-19 07:51:42 +0000857}
858
Evan Cheng1e249e32009-06-25 20:59:23 +0000859/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000860/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000861let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000862multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
863 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
864 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000865 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
866 iii, opc, "\t$Rd, $Rn, $imm",
867 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000872 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000873 let Inst{19-16} = Rn;
874 let Inst{15-12} = Rd;
875 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
878 iir, opc, "\t$Rd, $Rn, $Rm",
879 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000883 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000884 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000885 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000886 let Inst{19-16} = Rn;
887 let Inst{15-12} = Rd;
888 let Inst{11-4} = 0b00000000;
889 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Owen Anderson92a20222011-07-21 18:54:16 +0000891 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000892 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000893 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000894 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000895 bits<4> Rd;
896 bits<4> Rn;
897 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000898 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000899 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000900 let Inst{19-16} = Rn;
901 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000902 let Inst{11-5} = shift{11-5};
903 let Inst{4} = 0;
904 let Inst{3-0} = shift{3-0};
905 }
906
907 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000908 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000909 iis, opc, "\t$Rd, $Rn, $shift",
910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> shift;
914 let Inst{25} = 0;
915 let Inst{20} = 1;
916 let Inst{19-16} = Rn;
917 let Inst{15-12} = Rd;
918 let Inst{11-8} = shift{11-8};
919 let Inst{7} = 0;
920 let Inst{6-5} = shift{6-5};
921 let Inst{4} = 1;
922 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000923 }
Evan Cheng071a2792007-09-11 19:55:27 +0000924}
Evan Chengc85e8322007-07-05 07:13:32 +0000925}
926
927/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000928/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000929/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000930let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000931multiclass AI1_cmp_irs<bits<4> opcod, string opc,
932 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
933 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000934 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
935 opc, "\t$Rn, $imm",
936 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 bits<4> Rn;
938 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000940 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000941 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000942 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000943 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 }
945 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
946 opc, "\t$Rn, $Rm",
947 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000948 bits<4> Rn;
949 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000950 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000951 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000952 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000953 let Inst{19-16} = Rn;
954 let Inst{15-12} = 0b0000;
955 let Inst{11-4} = 0b00000000;
956 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000957 }
Owen Anderson92a20222011-07-21 18:54:16 +0000958 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000959 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000960 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000961 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 bits<4> Rn;
963 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000964 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000965 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000966 let Inst{19-16} = Rn;
967 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000968 let Inst{11-5} = shift{11-5};
969 let Inst{4} = 0;
970 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 }
Owen Anderson92a20222011-07-21 18:54:16 +0000972 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000973 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000974 opc, "\t$Rn, $shift",
975 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
976 bits<4> Rn;
977 bits<12> shift;
978 let Inst{25} = 0;
979 let Inst{20} = 1;
980 let Inst{19-16} = Rn;
981 let Inst{15-12} = 0b0000;
982 let Inst{11-8} = shift{11-8};
983 let Inst{7} = 0;
984 let Inst{6-5} = shift{6-5};
985 let Inst{4} = 1;
986 let Inst{3-0} = shift{3-0};
987 }
988
Evan Cheng071a2792007-09-11 19:55:27 +0000989}
Evan Chenga8e29892007-01-19 07:51:42 +0000990}
991
Evan Cheng576a3962010-09-25 00:49:35 +0000992/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000993/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000994/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000995class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
996 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
997 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
998 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
999 Requires<[IsARM, HasV6]> {
1000 bits<4> Rd;
1001 bits<4> Rm;
1002 bits<2> rot;
1003 let Inst{19-16} = 0b1111;
1004 let Inst{15-12} = Rd;
1005 let Inst{11-10} = rot;
1006 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001007}
1008
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001009class AI_ext_rrot_np<bits<8> opcod, string opc>
1010 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1011 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1012 Requires<[IsARM, HasV6]> {
1013 bits<2> rot;
1014 let Inst{19-16} = 0b1111;
1015 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001016}
1017
Evan Cheng576a3962010-09-25 00:49:35 +00001018/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001019/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001020class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1021 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1023 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1024 Requires<[IsARM, HasV6]> {
1025 bits<4> Rd;
1026 bits<4> Rm;
1027 bits<4> Rn;
1028 bits<2> rot;
1029 let Inst{19-16} = Rn;
1030 let Inst{15-12} = Rd;
1031 let Inst{11-10} = rot;
1032 let Inst{9-4} = 0b000111;
1033 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001034}
1035
Jim Grosbach70327412011-07-27 17:48:13 +00001036class AI_exta_rrot_np<bits<8> opcod, string opc>
1037 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1038 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1039 Requires<[IsARM, HasV6]> {
1040 bits<4> Rn;
1041 bits<2> rot;
1042 let Inst{19-16} = Rn;
1043 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001044}
1045
Evan Cheng62674222009-06-25 23:34:10 +00001046/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001047multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001048 string baseOpc, bit Commutable = 0> {
1049 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001050 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1051 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1052 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001053 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001054 bits<4> Rd;
1055 bits<4> Rn;
1056 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001057 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001058 let Inst{15-12} = Rd;
1059 let Inst{19-16} = Rn;
1060 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001061 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001062 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1063 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1064 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001065 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001066 bits<4> Rd;
1067 bits<4> Rn;
1068 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001069 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001070 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001071 let isCommutable = Commutable;
1072 let Inst{3-0} = Rm;
1073 let Inst{15-12} = Rd;
1074 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001075 }
Owen Anderson92a20222011-07-21 18:54:16 +00001076 def rsi : AsI1<opcod, (outs GPR:$Rd),
1077 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001078 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001079 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001080 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 bits<4> Rd;
1082 bits<4> Rn;
1083 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001084 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001085 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001086 let Inst{15-12} = Rd;
1087 let Inst{11-5} = shift{11-5};
1088 let Inst{4} = 0;
1089 let Inst{3-0} = shift{3-0};
1090 }
1091 def rsr : AsI1<opcod, (outs GPR:$Rd),
1092 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001093 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001094 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1095 Requires<[IsARM]> {
1096 bits<4> Rd;
1097 bits<4> Rn;
1098 bits<12> shift;
1099 let Inst{25} = 0;
1100 let Inst{19-16} = Rn;
1101 let Inst{15-12} = Rd;
1102 let Inst{11-8} = shift{11-8};
1103 let Inst{7} = 0;
1104 let Inst{6-5} = shift{6-5};
1105 let Inst{4} = 1;
1106 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001107 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001108 }
1109 // Assembly aliases for optional destination operand when it's the same
1110 // as the source operand.
1111 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1112 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1113 so_imm:$imm, pred:$p,
1114 cc_out:$s)>,
1115 Requires<[IsARM]>;
1116 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1117 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1118 GPR:$Rm, pred:$p,
1119 cc_out:$s)>,
1120 Requires<[IsARM]>;
1121 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001122 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1123 so_reg_imm:$shift, pred:$p,
1124 cc_out:$s)>,
1125 Requires<[IsARM]>;
1126 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1127 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1128 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001129 cc_out:$s)>,
1130 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001131}
1132
Jim Grosbache5165492009-11-09 00:11:35 +00001133// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001134// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1135let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001136multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001137 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001138 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001139 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001140 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001141 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001142 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1143 let isCommutable = Commutable;
1144 }
Owen Anderson92a20222011-07-21 18:54:16 +00001145 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001146 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001147 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1148 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1149 4, IIC_iALUsr,
1150 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001151}
Evan Chengc85e8322007-07-05 07:13:32 +00001152}
1153
Jim Grosbach3e556122010-10-26 22:37:02 +00001154let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001155multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001156 InstrItinClass iir, PatFrag opnode> {
1157 // Note: We use the complex addrmode_imm12 rather than just an input
1158 // GPR and a constrained immediate so that we can use this to match
1159 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001160 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001161 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1162 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001163 bits<4> Rt;
1164 bits<17> addr;
1165 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1166 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001167 let Inst{15-12} = Rt;
1168 let Inst{11-0} = addr{11-0}; // imm12
1169 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001170 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001171 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1172 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001173 bits<4> Rt;
1174 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001175 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001176 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1177 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001178 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001179 let Inst{11-0} = shift{11-0};
1180 }
1181}
1182}
1183
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001184multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001185 InstrItinClass iir, PatFrag opnode> {
1186 // Note: We use the complex addrmode_imm12 rather than just an input
1187 // GPR and a constrained immediate so that we can use this to match
1188 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001189 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001190 (ins GPR:$Rt, addrmode_imm12:$addr),
1191 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1192 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1193 bits<4> Rt;
1194 bits<17> addr;
1195 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1196 let Inst{19-16} = addr{16-13}; // Rn
1197 let Inst{15-12} = Rt;
1198 let Inst{11-0} = addr{11-0}; // imm12
1199 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001200 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001201 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1202 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1203 bits<4> Rt;
1204 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001205 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001206 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1207 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001208 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001209 let Inst{11-0} = shift{11-0};
1210 }
1211}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001212//===----------------------------------------------------------------------===//
1213// Instructions
1214//===----------------------------------------------------------------------===//
1215
Evan Chenga8e29892007-01-19 07:51:42 +00001216//===----------------------------------------------------------------------===//
1217// Miscellaneous Instructions.
1218//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1221/// the function. The first operand is the ID# for this instruction, the second
1222/// is the index into the MachineConstantPool that this is, the third is the
1223/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001224let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001225def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001226PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001227 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001228
Jim Grosbach4642ad32010-02-22 23:10:38 +00001229// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1230// from removing one half of the matched pairs. That breaks PEI, which assumes
1231// these will always be in pairs, and asserts if it finds otherwise. Better way?
1232let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001233def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001234PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001235 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001236
Jim Grosbach64171712010-02-16 21:07:46 +00001237def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001238PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001239 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001240}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001241
Johnny Chenf4d81052010-02-12 22:53:19 +00001242def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001243 [/* For disassembly only; pattern left blank */]>,
1244 Requires<[IsARM, HasV6T2]> {
1245 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001246 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001247 let Inst{7-0} = 0b00000000;
1248}
1249
Johnny Chenf4d81052010-02-12 22:53:19 +00001250def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1251 [/* For disassembly only; pattern left blank */]>,
1252 Requires<[IsARM, HasV6T2]> {
1253 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001254 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001255 let Inst{7-0} = 0b00000001;
1256}
1257
1258def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1259 [/* For disassembly only; pattern left blank */]>,
1260 Requires<[IsARM, HasV6T2]> {
1261 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001262 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001263 let Inst{7-0} = 0b00000010;
1264}
1265
1266def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1267 [/* For disassembly only; pattern left blank */]>,
1268 Requires<[IsARM, HasV6T2]> {
1269 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001270 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001271 let Inst{7-0} = 0b00000011;
1272}
1273
Johnny Chen2ec5e492010-02-22 21:50:40 +00001274def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001275 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001276 bits<4> Rd;
1277 bits<4> Rn;
1278 bits<4> Rm;
1279 let Inst{3-0} = Rm;
1280 let Inst{15-12} = Rd;
1281 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001282 let Inst{27-20} = 0b01101000;
1283 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001284 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001285}
1286
Johnny Chenf4d81052010-02-12 22:53:19 +00001287def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001288 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001289 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001290 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001291 let Inst{7-0} = 0b00000100;
1292}
1293
Johnny Chenc6f7b272010-02-11 18:12:29 +00001294// The i32imm operand $val can be used by a debugger to store more information
1295// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001296def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1297 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001298 bits<16> val;
1299 let Inst{3-0} = val{3-0};
1300 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001301 let Inst{27-20} = 0b00010010;
1302 let Inst{7-4} = 0b0111;
1303}
1304
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001305// Change Processor State
1306// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001307class CPS<dag iops, string asm_ops>
1308 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001309 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001310 bits<2> imod;
1311 bits<3> iflags;
1312 bits<5> mode;
1313 bit M;
1314
Johnny Chenb98e1602010-02-12 18:55:33 +00001315 let Inst{31-28} = 0b1111;
1316 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001317 let Inst{19-18} = imod;
1318 let Inst{17} = M; // Enabled if mode is set;
1319 let Inst{16} = 0;
1320 let Inst{8-6} = iflags;
1321 let Inst{5} = 0;
1322 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001323}
1324
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001325let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001326 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001327 "$imod\t$iflags, $mode">;
1328let mode = 0, M = 0 in
1329 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1330
1331let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001332 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001333
Johnny Chenb92a23f2010-02-21 04:42:01 +00001334// Preload signals the memory system of possible future data/instruction access.
1335// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001336multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001337
Evan Chengdfed19f2010-11-03 06:34:55 +00001338 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001339 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001340 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001341 bits<4> Rt;
1342 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001343 let Inst{31-26} = 0b111101;
1344 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001345 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001346 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001347 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001348 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001349 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001350 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001351 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001352 }
1353
Evan Chengdfed19f2010-11-03 06:34:55 +00001354 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001355 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001356 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001357 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001358 let Inst{31-26} = 0b111101;
1359 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001360 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001361 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001362 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001363 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001364 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001365 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001366 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001367 }
1368}
1369
Evan Cheng416941d2010-11-04 05:19:35 +00001370defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1371defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1372defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001373
Jim Grosbach53a89d62011-07-22 17:46:13 +00001374def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001375 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001376 bits<1> end;
1377 let Inst{31-10} = 0b1111000100000001000000;
1378 let Inst{9} = end;
1379 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001380}
1381
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001382def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1383 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001384 bits<4> opt;
1385 let Inst{27-4} = 0b001100100000111100001111;
1386 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001387}
1388
Johnny Chenba6e0332010-02-11 17:14:31 +00001389// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001390let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001391def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001392 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001393 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001394 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001395}
1396
Evan Cheng12c3a532008-11-06 17:48:05 +00001397// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001398let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001399def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001400 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001401 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001402
Evan Cheng325474e2008-01-07 23:56:57 +00001403let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001404def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001405 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001406 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001407
Jim Grosbach53694262010-11-18 01:15:56 +00001408def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001409 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001410 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001411
Jim Grosbach53694262010-11-18 01:15:56 +00001412def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001413 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001414 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001415
Jim Grosbach53694262010-11-18 01:15:56 +00001416def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001417 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001418 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001419
Jim Grosbach53694262010-11-18 01:15:56 +00001420def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001421 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001422 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001423}
Chris Lattner13c63102008-01-06 05:55:01 +00001424let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001425def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001426 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001427
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001428def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001429 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001430 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001431
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001432def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001433 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001434}
Evan Cheng12c3a532008-11-06 17:48:05 +00001435} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001436
Evan Chenge07715c2009-06-23 05:25:29 +00001437
1438// LEApcrel - Load a pc-relative address into a register without offending the
1439// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001440let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001441// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001442// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1443// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001444def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001445 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001446 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001447 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001448 let Inst{27-25} = 0b001;
1449 let Inst{20} = 0;
1450 let Inst{19-16} = 0b1111;
1451 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001452 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001453}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001454def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001455 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001456
1457def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1458 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001459 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001460
Evan Chenga8e29892007-01-19 07:51:42 +00001461//===----------------------------------------------------------------------===//
1462// Control Flow Instructions.
1463//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001464
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001465let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1466 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001467 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001468 "bx", "\tlr", [(ARMretflag)]>,
1469 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001470 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001471 }
1472
1473 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001474 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001475 "mov", "\tpc, lr", [(ARMretflag)]>,
1476 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001477 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001478 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001479}
Rafael Espindola27185192006-09-29 21:20:16 +00001480
Bob Wilson04ea6e52009-10-28 00:37:03 +00001481// Indirect branches
1482let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001483 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001484 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001485 [(brind GPR:$dst)]>,
1486 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001487 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001488 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001489 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001490 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001491
Jim Grosbachd447ac62011-07-13 20:21:31 +00001492 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1493 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001494 Requires<[IsARM, HasV4T]> {
1495 bits<4> dst;
1496 let Inst{27-4} = 0b000100101111111111110001;
1497 let Inst{3-0} = dst;
1498 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001499}
1500
Evan Cheng1e0eab12010-11-29 22:43:27 +00001501// All calls clobber the non-callee saved registers. SP is marked as
1502// a use to prevent stack-pointer assignments that appear immediately
1503// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001504let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001505 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001506 // FIXME: Do we really need a non-predicated version? If so, it should
1507 // at least be a pseudo instruction expanding to the predicated version
1508 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001509 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001510 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001511 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001512 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001513 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001514 Requires<[IsARM, IsNotDarwin]> {
1515 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001516 bits<24> func;
1517 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001518 }
Evan Cheng277f0742007-06-19 21:05:09 +00001519
Jason W Kim685c3502011-02-04 19:47:15 +00001520 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001521 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001522 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001523 Requires<[IsARM, IsNotDarwin]> {
1524 bits<24> func;
1525 let Inst{23-0} = func;
1526 }
Evan Cheng277f0742007-06-19 21:05:09 +00001527
Evan Chenga8e29892007-01-19 07:51:42 +00001528 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001529 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001530 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001531 [(ARMcall GPR:$func)]>,
1532 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001533 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001534 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001535 let Inst{3-0} = func;
1536 }
1537
1538 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1539 IIC_Br, "blx", "\t$func",
1540 [(ARMcall_pred GPR:$func)]>,
1541 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1542 bits<4> func;
1543 let Inst{27-4} = 0b000100101111111111110011;
1544 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001545 }
1546
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001547 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001548 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001549 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001550 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001551 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001552
1553 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001554 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001555 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001556 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001557}
1558
David Goodwin1a8f36e2009-08-12 18:31:53 +00001559let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001560 // On Darwin R9 is call-clobbered.
1561 // R7 is marked as a use to prevent frame-pointer assignments from being
1562 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001563 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001564 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001565 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001566 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1568 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001569
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001570 def BLr9_pred : ARMPseudoExpand<(outs),
1571 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001572 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001573 [(ARMcall_pred tglobaladdr:$func)],
1574 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001575 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001576
1577 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001578 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001579 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 [(ARMcall GPR:$func)],
1581 (BLX GPR:$func)>,
1582 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001583
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001584 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001585 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001586 [(ARMcall_pred GPR:$func)],
1587 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001588 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001589
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001590 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001591 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001592 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001593 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001595
1596 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001597 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001598 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001599 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001600}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001601
David Goodwin1a8f36e2009-08-12 18:31:53 +00001602let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001603 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1604 // a two-value operand where a dag node expects two operands. :(
1605 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1606 IIC_Br, "b", "\t$target",
1607 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1608 bits<24> target;
1609 let Inst{23-0} = target;
1610 }
1611
Evan Chengaeafca02007-05-16 07:45:54 +00001612 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001613 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001614 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001615 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1616 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001617 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001618 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001619 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001620
Jim Grosbach2dc77682010-11-29 18:37:44 +00001621 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1622 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001623 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001624 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001625 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001626 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1627 // into i12 and rs suffixed versions.
1628 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001629 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001630 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001631 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001632 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001633 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001634 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001635 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001636 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001637 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001638 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001639 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001640
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001641}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001642
Jim Grosbachcf121c32011-07-28 21:57:55 +00001643// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001644def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001645 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001646 Requires<[IsARM, HasV5T]> {
1647 let Inst{31-25} = 0b1111101;
1648 bits<25> target;
1649 let Inst{23-0} = target{24-1};
1650 let Inst{24} = target{0};
1651}
1652
Jim Grosbach898e7e22011-07-13 20:25:01 +00001653// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001654def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001655 [/* pattern left blank */]> {
1656 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001657 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001658 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001659 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001660 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001661}
1662
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001663// Tail calls.
1664
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001665let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1666 // Darwin versions.
1667 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1668 Uses = [SP] in {
1669 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1670 IIC_Br, []>, Requires<[IsDarwin]>;
1671
1672 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1673 IIC_Br, []>, Requires<[IsDarwin]>;
1674
Jim Grosbach245f5e82011-07-08 18:50:22 +00001675 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001676 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001677 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1678 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001679
Jim Grosbach245f5e82011-07-08 18:50:22 +00001680 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001681 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001682 (BX GPR:$dst)>,
1683 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001684
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001685 }
1686
1687 // Non-Darwin versions (the difference is R9).
1688 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1689 Uses = [SP] in {
1690 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1691 IIC_Br, []>, Requires<[IsNotDarwin]>;
1692
1693 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1694 IIC_Br, []>, Requires<[IsNotDarwin]>;
1695
Jim Grosbach245f5e82011-07-08 18:50:22 +00001696 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001697 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1699 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001700
Jim Grosbach245f5e82011-07-08 18:50:22 +00001701 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001702 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001703 (BX GPR:$dst)>,
1704 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001705 }
1706}
1707
1708
1709
1710
1711
Johnny Chen0296f3e2010-02-16 21:59:54 +00001712// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001713def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1714 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001715 bits<4> opt;
1716 let Inst{23-4} = 0b01100000000000000111;
1717 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001718}
1719
Jim Grosbached838482011-07-26 16:24:27 +00001720// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001721let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001722def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001723 bits<24> svc;
1724 let Inst{23-0} = svc;
1725}
Johnny Chen85d5a892010-02-10 18:02:25 +00001726}
1727
Jim Grosbach5a287482011-07-29 17:51:39 +00001728// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001729class SRSI<bit wb, string asm>
1730 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1731 NoItinerary, asm, "", []> {
1732 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001733 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001734 let Inst{27-25} = 0b100;
1735 let Inst{22} = 1;
1736 let Inst{21} = wb;
1737 let Inst{20} = 0;
1738 let Inst{19-16} = 0b1101; // SP
1739 let Inst{15-5} = 0b00000101000;
1740 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001741}
1742
Jim Grosbache1cf5902011-07-29 20:26:09 +00001743def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1744 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001745}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001746def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1747 let Inst{24-23} = 0;
1748}
1749def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1750 let Inst{24-23} = 0b10;
1751}
1752def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1753 let Inst{24-23} = 0b10;
1754}
1755def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1756 let Inst{24-23} = 0b01;
1757}
1758def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1759 let Inst{24-23} = 0b01;
1760}
1761def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1762 let Inst{24-23} = 0b11;
1763}
1764def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1765 let Inst{24-23} = 0b11;
1766}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001767
Jim Grosbach5a287482011-07-29 17:51:39 +00001768// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001769class RFEI<bit wb, string asm>
1770 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1771 NoItinerary, asm, "", []> {
1772 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001773 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001774 let Inst{27-25} = 0b100;
1775 let Inst{22} = 0;
1776 let Inst{21} = wb;
1777 let Inst{20} = 1;
1778 let Inst{19-16} = Rn;
1779 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001780}
1781
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001782def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1783 let Inst{24-23} = 0;
1784}
1785def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1786 let Inst{24-23} = 0;
1787}
1788def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1789 let Inst{24-23} = 0b10;
1790}
1791def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1792 let Inst{24-23} = 0b10;
1793}
1794def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1795 let Inst{24-23} = 0b01;
1796}
1797def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1798 let Inst{24-23} = 0b01;
1799}
1800def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1801 let Inst{24-23} = 0b11;
1802}
1803def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1804 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001805}
1806
Evan Chenga8e29892007-01-19 07:51:42 +00001807//===----------------------------------------------------------------------===//
1808// Load / store Instructions.
1809//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001810
Evan Chenga8e29892007-01-19 07:51:42 +00001811// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001812
1813
Evan Cheng7e2fe912010-10-28 06:47:08 +00001814defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001815 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001816defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001817 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001818defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001819 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001820defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001821 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001822
Evan Chengfa775d02007-03-19 07:20:03 +00001823// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001824let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1825 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001826def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001827 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1828 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001829 bits<4> Rt;
1830 bits<17> addr;
1831 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1832 let Inst{19-16} = 0b1111;
1833 let Inst{15-12} = Rt;
1834 let Inst{11-0} = addr{11-0}; // imm12
1835}
Evan Chengfa775d02007-03-19 07:20:03 +00001836
Evan Chenga8e29892007-01-19 07:51:42 +00001837// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001838def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001839 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1840 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001841
Evan Chenga8e29892007-01-19 07:51:42 +00001842// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001843def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001844 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1845 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001846
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001847def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001848 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1849 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001850
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001851let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001853def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1854 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001855 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001856 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001857}
Rafael Espindolac391d162006-10-23 20:34:27 +00001858
Evan Chenga8e29892007-01-19 07:51:42 +00001859// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001860multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001861 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1862 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001863 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1864 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001865 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001866 // {12} isAdd
1867 // {11-0} imm12/Rm
1868 bits<18> addr;
1869 let Inst{25} = addr{13};
1870 let Inst{23} = addr{12};
1871 let Inst{19-16} = addr{17-14};
1872 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001873 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001874 }
Owen Anderson793e7962011-07-26 20:54:26 +00001875
1876 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1877 (ins GPR:$Rn, am2offset_reg:$offset),
1878 IndexModePost, LdFrm, itin,
1879 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1880 // {12} isAdd
1881 // {11-0} imm12/Rm
1882 bits<14> offset;
1883 bits<4> Rn;
1884 let Inst{25} = 1;
1885 let Inst{23} = offset{12};
1886 let Inst{19-16} = Rn;
1887 let Inst{11-0} = offset{11-0};
1888 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1889 }
1890
1891 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1892 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001893 IndexModePost, LdFrm, itin,
1894 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001895 // {12} isAdd
1896 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001897 bits<14> offset;
1898 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001899 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001900 let Inst{23} = offset{12};
1901 let Inst{19-16} = Rn;
1902 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001903 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001904 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001905}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001906
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001907let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001908defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1909defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001910}
Rafael Espindola450856d2006-12-12 00:37:38 +00001911
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001912multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001913 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001914 (ins addrmode3:$addr), IndexModePre,
1915 LdMiscFrm, itin,
1916 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1917 bits<14> addr;
1918 let Inst{23} = addr{8}; // U bit
1919 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1920 let Inst{19-16} = addr{12-9}; // Rn
1921 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1922 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1923 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001924 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001925 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1926 LdMiscFrm, itin,
1927 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001928 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001929 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001930 let Inst{23} = offset{8}; // U bit
1931 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001932 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001933 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1934 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001935 }
1936}
Rafael Espindola4e307642006-09-08 16:59:47 +00001937
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001938let mayLoad = 1, neverHasSideEffects = 1 in {
1939defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1940defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1941defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001942let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001943def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001944 (ins addrmode3:$addr), IndexModePre,
1945 LdMiscFrm, IIC_iLoad_d_ru,
1946 "ldrd", "\t$Rt, $Rt2, $addr!",
1947 "$addr.base = $Rn_wb", []> {
1948 bits<14> addr;
1949 let Inst{23} = addr{8}; // U bit
1950 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1951 let Inst{19-16} = addr{12-9}; // Rn
1952 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1953 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001954 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001955}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001956def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001957 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1958 LdMiscFrm, IIC_iLoad_d_ru,
1959 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1960 "$Rn = $Rn_wb", []> {
1961 bits<10> offset;
1962 bits<4> Rn;
1963 let Inst{23} = offset{8}; // U bit
1964 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1965 let Inst{19-16} = Rn;
1966 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1967 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001968 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001969}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001970} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001971} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Johnny Chenadb561d2010-02-18 03:27:42 +00001973// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001974let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001975def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1976 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1977 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1978 // {17-14} Rn
1979 // {13} 1 == Rm, 0 == imm12
1980 // {12} isAdd
1981 // {11-0} imm12/Rm
1982 bits<18> addr;
1983 let Inst{25} = addr{13};
1984 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001985 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001986 let Inst{19-16} = addr{17-14};
1987 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001988 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001989}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001990def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1991 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1992 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1993 // {17-14} Rn
1994 // {13} 1 == Rm, 0 == imm12
1995 // {12} isAdd
1996 // {11-0} imm12/Rm
1997 bits<18> addr;
1998 let Inst{25} = addr{13};
1999 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002000 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002001 let Inst{19-16} = addr{17-14};
2002 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002003 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002004}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002005def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002006 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2007 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002008 let Inst{21} = 1; // overwrite
2009}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002010def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002011 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2012 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002013 let Inst{21} = 1; // overwrite
2014}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002015def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002016 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2017 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002018 let Inst{21} = 1; // overwrite
2019}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002020}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002021
Evan Chenga8e29892007-01-19 07:51:42 +00002022// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002023
2024// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002025def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002026 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2027 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002028
Evan Chenga8e29892007-01-19 07:51:42 +00002029// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002030let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2031def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002032 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002033 "strd", "\t$Rt, $src2, $addr", []>,
2034 Requires<[IsARM, HasV5TE]> {
2035 let Inst{21} = 0;
2036}
Evan Chenga8e29892007-01-19 07:51:42 +00002037
2038// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002039def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2040 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002041 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002042 "str", "\t$Rt, [$Rn, $offset]!",
2043 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002044 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002045 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2046def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2047 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2048 IndexModePre, StFrm, IIC_iStore_ru,
2049 "str", "\t$Rt, [$Rn, $offset]!",
2050 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2051 [(set GPR:$Rn_wb,
2052 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002053
Owen Anderson793e7962011-07-26 20:54:26 +00002054
2055
2056def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2057 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002058 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002059 "str", "\t$Rt, [$Rn], $offset",
2060 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002061 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002062 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2063def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2064 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2065 IndexModePost, StFrm, IIC_iStore_ru,
2066 "str", "\t$Rt, [$Rn], $offset",
2067 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2068 [(set GPR:$Rn_wb,
2069 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002070
Owen Anderson793e7962011-07-26 20:54:26 +00002071
2072def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2073 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002074 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002075 "strb", "\t$Rt, [$Rn, $offset]!",
2076 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002077 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002078 GPR:$Rn, am2offset_reg:$offset))]>;
2079def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2080 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2081 IndexModePre, StFrm, IIC_iStore_bh_ru,
2082 "strb", "\t$Rt, [$Rn, $offset]!",
2083 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2084 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2085 GPR:$Rn, am2offset_imm:$offset))]>;
2086
2087def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2088 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002089 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002090 "strb", "\t$Rt, [$Rn], $offset",
2091 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002092 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002093 GPR:$Rn, am2offset_reg:$offset))]>;
2094def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2095 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2096 IndexModePost, StFrm, IIC_iStore_bh_ru,
2097 "strb", "\t$Rt, [$Rn], $offset",
2098 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2099 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2100 GPR:$Rn, am2offset_imm:$offset))]>;
2101
Jim Grosbacha1b41752010-11-19 22:06:57 +00002102
Jim Grosbach2dc77682010-11-29 18:37:44 +00002103def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2104 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2105 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002106 "strh", "\t$Rt, [$Rn, $offset]!",
2107 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002108 [(set GPR:$Rn_wb,
2109 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002110
Jim Grosbach2dc77682010-11-29 18:37:44 +00002111def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2112 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2113 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002114 "strh", "\t$Rt, [$Rn], $offset",
2115 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002116 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2117 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002118
Johnny Chen39a4bb32010-02-18 22:31:18 +00002119// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002120let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002121def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2122 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002123 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002124 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002125 "$base = $base_wb", []> {
2126 bits<4> src1;
2127 bits<4> base;
2128 bits<10> offset;
2129 let Inst{23} = offset{8}; // U bit
2130 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2131 let Inst{19-16} = base;
2132 let Inst{15-12} = src1;
2133 let Inst{11-8} = offset{7-4};
2134 let Inst{3-0} = offset{3-0};
2135
2136 let DecoderMethod = "DecodeAddrMode3Instruction";
2137}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002138
2139// For disassembly only
2140def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2141 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002142 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002143 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002144 "$base = $base_wb", []> {
2145 bits<4> src1;
2146 bits<4> base;
2147 bits<10> offset;
2148 let Inst{23} = offset{8}; // U bit
2149 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2150 let Inst{19-16} = base;
2151 let Inst{15-12} = src1;
2152 let Inst{11-8} = offset{7-4};
2153 let Inst{3-0} = offset{3-0};
2154
2155 let DecoderMethod = "DecodeAddrMode3Instruction";
2156}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002157} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002158
Johnny Chenad4df4c2010-03-01 19:22:00 +00002159// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002160
Owen Anderson06470312011-07-27 20:29:48 +00002161def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2162 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002163 IndexModePost, StFrm, IIC_iStore_ru,
2164 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002165 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002166 let Inst{25} = 1;
2167 let Inst{21} = 1; // overwrite
2168 let Inst{4} = 0;
2169 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2170}
2171
2172def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2173 (ins GPR:$Rt, addrmode_imm12:$addr),
2174 IndexModePost, StFrm, IIC_iStore_ru,
2175 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2176 [/* For disassembly only; pattern left blank */]> {
2177 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002178 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002179 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002180}
2181
Owen Anderson06470312011-07-27 20:29:48 +00002182
2183def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2184 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002185 IndexModePost, StFrm, IIC_iStore_bh_ru,
2186 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2187 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002188 let Inst{25} = 1;
2189 let Inst{21} = 1; // overwrite
2190 let Inst{4} = 0;
2191 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2192}
2193
2194def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2195 (ins GPR:$Rt, addrmode_imm12:$addr),
2196 IndexModePost, StFrm, IIC_iStore_bh_ru,
2197 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2198 [/* For disassembly only; pattern left blank */]> {
2199 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002200 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002201 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002202}
2203
Owen Anderson06470312011-07-27 20:29:48 +00002204
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002205def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002206 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002207 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002208 [/* For disassembly only; pattern left blank */]> {
2209 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002210 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002211}
2212
Evan Chenga8e29892007-01-19 07:51:42 +00002213//===----------------------------------------------------------------------===//
2214// Load / store multiple Instructions.
2215//
2216
Bill Wendling6c470b82010-11-13 09:09:38 +00002217multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2218 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002219 // IA is the default, so no need for an explicit suffix on the
2220 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002221 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002222 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2223 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002224 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002225 let Inst{24-23} = 0b01; // Increment After
2226 let Inst{21} = 0; // No writeback
2227 let Inst{20} = L_bit;
2228 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002229 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002230 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2231 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002232 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002233 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002234 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002235 let Inst{20} = L_bit;
2236 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002237 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002238 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2239 IndexModeNone, f, itin,
2240 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2241 let Inst{24-23} = 0b00; // Decrement After
2242 let Inst{21} = 0; // No writeback
2243 let Inst{20} = L_bit;
2244 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002245 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002246 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2247 IndexModeUpd, f, itin_upd,
2248 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2249 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002250 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002251 let Inst{20} = L_bit;
2252 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002253 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002254 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2255 IndexModeNone, f, itin,
2256 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2257 let Inst{24-23} = 0b10; // Decrement Before
2258 let Inst{21} = 0; // No writeback
2259 let Inst{20} = L_bit;
2260 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002261 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002262 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2263 IndexModeUpd, f, itin_upd,
2264 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2265 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002266 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002267 let Inst{20} = L_bit;
2268 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002269 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002270 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2271 IndexModeNone, f, itin,
2272 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2273 let Inst{24-23} = 0b11; // Increment Before
2274 let Inst{21} = 0; // No writeback
2275 let Inst{20} = L_bit;
2276 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002277 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002278 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2279 IndexModeUpd, f, itin_upd,
2280 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2281 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002282 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002283 let Inst{20} = L_bit;
2284 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002285}
Bill Wendling6c470b82010-11-13 09:09:38 +00002286
Bill Wendlingc93989a2010-11-13 11:20:05 +00002287let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002288
2289let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2290defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2291
2292let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2293defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2294
2295} // neverHasSideEffects
2296
Bill Wendling73fe34a2010-11-16 01:16:36 +00002297// FIXME: remove when we have a way to marking a MI with these properties.
2298// FIXME: Should pc be an implicit operand like PICADD, etc?
2299let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2300 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002301def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2302 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002303 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002304 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002305 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002306
Evan Chenga8e29892007-01-19 07:51:42 +00002307//===----------------------------------------------------------------------===//
2308// Move Instructions.
2309//
2310
Evan Chengcd799b92009-06-12 20:46:18 +00002311let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002312def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2313 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2314 bits<4> Rd;
2315 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002316
Johnny Chen103bf952011-04-01 23:30:25 +00002317 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002318 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002319 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002320 let Inst{3-0} = Rm;
2321 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002322}
2323
Dale Johannesen38d5f042010-06-15 22:24:08 +00002324// A version for the smaller set of tail call registers.
2325let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002326def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002327 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2328 bits<4> Rd;
2329 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002330
Dale Johannesen38d5f042010-06-15 22:24:08 +00002331 let Inst{11-4} = 0b00000000;
2332 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002333 let Inst{3-0} = Rm;
2334 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002335}
2336
Owen Anderson152d4a42011-07-21 23:38:37 +00002337def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2338 DPSoRegRegFrm, IIC_iMOVsr,
2339 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002340 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002341 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002342 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002343 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002344 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002345 let Inst{11-8} = src{11-8};
2346 let Inst{7} = 0;
2347 let Inst{6-5} = src{6-5};
2348 let Inst{4} = 1;
2349 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002350 let Inst{25} = 0;
2351}
Evan Chenga2515702007-03-19 07:09:02 +00002352
Owen Anderson152d4a42011-07-21 23:38:37 +00002353def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2354 DPSoRegImmFrm, IIC_iMOVsr,
2355 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2356 UnaryDP {
2357 bits<4> Rd;
2358 bits<12> src;
2359 let Inst{15-12} = Rd;
2360 let Inst{19-16} = 0b0000;
2361 let Inst{11-5} = src{11-5};
2362 let Inst{4} = 0;
2363 let Inst{3-0} = src{3-0};
2364 let Inst{25} = 0;
2365}
2366
2367
2368
Evan Chengc4af4632010-11-17 20:13:28 +00002369let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002370def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2371 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002372 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002373 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002374 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002375 let Inst{15-12} = Rd;
2376 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002377 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002378}
2379
Evan Chengc4af4632010-11-17 20:13:28 +00002380let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002381def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002382 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002383 "movw", "\t$Rd, $imm",
2384 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002385 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002386 bits<4> Rd;
2387 bits<16> imm;
2388 let Inst{15-12} = Rd;
2389 let Inst{11-0} = imm{11-0};
2390 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002391 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002392 let Inst{25} = 1;
2393}
2394
Jim Grosbachffa32252011-07-19 19:13:28 +00002395def : InstAlias<"mov${p} $Rd, $imm",
2396 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2397 Requires<[IsARM]>;
2398
Evan Cheng53519f02011-01-21 18:55:51 +00002399def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2400 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002401
2402let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002403def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002404 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002405 "movt", "\t$Rd, $imm",
2406 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002407 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002408 lo16AllZero:$imm))]>, UnaryDP,
2409 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002410 bits<4> Rd;
2411 bits<16> imm;
2412 let Inst{15-12} = Rd;
2413 let Inst{11-0} = imm{11-0};
2414 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002415 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002416 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002417}
Evan Cheng13ab0202007-07-10 18:08:01 +00002418
Evan Cheng53519f02011-01-21 18:55:51 +00002419def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2420 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002421
2422} // Constraints
2423
Evan Cheng20956592009-10-21 08:15:52 +00002424def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2425 Requires<[IsARM, HasV6T2]>;
2426
David Goodwinca01a8d2009-09-01 18:32:09 +00002427let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002428def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002429 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2430 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002431
2432// These aren't really mov instructions, but we have to define them this way
2433// due to flag operands.
2434
Evan Cheng071a2792007-09-11 19:55:27 +00002435let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002436def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002437 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2438 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002439def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002440 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2441 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002442}
Evan Chenga8e29892007-01-19 07:51:42 +00002443
Evan Chenga8e29892007-01-19 07:51:42 +00002444//===----------------------------------------------------------------------===//
2445// Extend Instructions.
2446//
2447
2448// Sign extenders
2449
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002450def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002451 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002452def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002453 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach70327412011-07-27 17:48:13 +00002455def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002456 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002457def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002458 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002460def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002461
Jim Grosbach70327412011-07-27 17:48:13 +00002462def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002463
2464// Zero extenders
2465
2466let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002467def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002468 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002469def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002470 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002471def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002472 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002473
Jim Grosbach542f6422010-07-28 23:25:44 +00002474// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2475// The transformation should probably be done as a combiner action
2476// instead so we can include a check for masking back in the upper
2477// eight bits of the source into the lower eight bits of the result.
2478//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002479// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002480def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002481 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002482
Jim Grosbach70327412011-07-27 17:48:13 +00002483def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002484 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002485def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002486 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002487}
2488
Evan Chenga8e29892007-01-19 07:51:42 +00002489// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002490def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002491
Evan Chenga8e29892007-01-19 07:51:42 +00002492
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002493def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002494 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002495 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002496 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002497 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002498 bits<4> Rd;
2499 bits<4> Rn;
2500 bits<5> lsb;
2501 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002502 let Inst{27-21} = 0b0111101;
2503 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002504 let Inst{20-16} = width;
2505 let Inst{15-12} = Rd;
2506 let Inst{11-7} = lsb;
2507 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002508}
2509
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002510def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002511 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002512 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002513 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002514 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002515 bits<4> Rd;
2516 bits<4> Rn;
2517 bits<5> lsb;
2518 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002519 let Inst{27-21} = 0b0111111;
2520 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002521 let Inst{20-16} = width;
2522 let Inst{15-12} = Rd;
2523 let Inst{11-7} = lsb;
2524 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002525}
2526
Evan Chenga8e29892007-01-19 07:51:42 +00002527//===----------------------------------------------------------------------===//
2528// Arithmetic Instructions.
2529//
2530
Jim Grosbach26421962008-10-14 20:36:24 +00002531defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002532 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002533 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002534defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002535 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002536 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Evan Chengc85e8322007-07-05 07:13:32 +00002538// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002539defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002540 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002541 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2542defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002543 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002544 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002545
Evan Cheng62674222009-06-25 23:34:10 +00002546defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002547 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2548 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002549defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002550 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2551 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002552
2553// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002554let usesCustomInserter = 1 in {
2555defm ADCS : AI1_adde_sube_s_irs<
2556 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2557defm SBCS : AI1_adde_sube_s_irs<
2558 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2559}
Evan Chenga8e29892007-01-19 07:51:42 +00002560
Jim Grosbach84760882010-10-15 18:42:41 +00002561def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2562 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2563 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2564 bits<4> Rd;
2565 bits<4> Rn;
2566 bits<12> imm;
2567 let Inst{25} = 1;
2568 let Inst{15-12} = Rd;
2569 let Inst{19-16} = Rn;
2570 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002571}
Evan Cheng13ab0202007-07-10 18:08:01 +00002572
Bob Wilsoncff71782010-08-05 18:23:43 +00002573// The reg/reg form is only defined for the disassembler; for codegen it is
2574// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002575def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2576 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002577 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002578 bits<4> Rd;
2579 bits<4> Rn;
2580 bits<4> Rm;
2581 let Inst{11-4} = 0b00000000;
2582 let Inst{25} = 0;
2583 let Inst{3-0} = Rm;
2584 let Inst{15-12} = Rd;
2585 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002586}
2587
Owen Anderson92a20222011-07-21 18:54:16 +00002588def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002589 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002590 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002591 bits<4> Rd;
2592 bits<4> Rn;
2593 bits<12> shift;
2594 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002595 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002596 let Inst{15-12} = Rd;
2597 let Inst{11-5} = shift{11-5};
2598 let Inst{4} = 0;
2599 let Inst{3-0} = shift{3-0};
2600}
2601
2602def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002603 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002604 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2605 bits<4> Rd;
2606 bits<4> Rn;
2607 bits<12> shift;
2608 let Inst{25} = 0;
2609 let Inst{19-16} = Rn;
2610 let Inst{15-12} = Rd;
2611 let Inst{11-8} = shift{11-8};
2612 let Inst{7} = 0;
2613 let Inst{6-5} = shift{6-5};
2614 let Inst{4} = 1;
2615 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002616}
Evan Chengc85e8322007-07-05 07:13:32 +00002617
2618// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002619// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2620let usesCustomInserter = 1 in {
2621def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002622 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002623 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2624def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002625 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002626 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002627def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002628 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002629 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2630def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2631 4, IIC_iALUsr,
2632 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002633}
Evan Chengc85e8322007-07-05 07:13:32 +00002634
Evan Cheng62674222009-06-25 23:34:10 +00002635let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002636def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2637 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2638 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002639 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002640 bits<4> Rd;
2641 bits<4> Rn;
2642 bits<12> imm;
2643 let Inst{25} = 1;
2644 let Inst{15-12} = Rd;
2645 let Inst{19-16} = Rn;
2646 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002647}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002648// The reg/reg form is only defined for the disassembler; for codegen it is
2649// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002650def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2651 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002652 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002653 bits<4> Rd;
2654 bits<4> Rn;
2655 bits<4> Rm;
2656 let Inst{11-4} = 0b00000000;
2657 let Inst{25} = 0;
2658 let Inst{3-0} = Rm;
2659 let Inst{15-12} = Rd;
2660 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002661}
Owen Anderson92a20222011-07-21 18:54:16 +00002662def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002663 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002664 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002665 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002666 bits<4> Rd;
2667 bits<4> Rn;
2668 bits<12> shift;
2669 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002670 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002671 let Inst{15-12} = Rd;
2672 let Inst{11-5} = shift{11-5};
2673 let Inst{4} = 0;
2674 let Inst{3-0} = shift{3-0};
2675}
2676def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002677 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002678 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2679 Requires<[IsARM]> {
2680 bits<4> Rd;
2681 bits<4> Rn;
2682 bits<12> shift;
2683 let Inst{25} = 0;
2684 let Inst{19-16} = Rn;
2685 let Inst{15-12} = Rd;
2686 let Inst{11-8} = shift{11-8};
2687 let Inst{7} = 0;
2688 let Inst{6-5} = shift{6-5};
2689 let Inst{4} = 1;
2690 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002691}
Evan Cheng62674222009-06-25 23:34:10 +00002692}
2693
Owen Anderson92a20222011-07-21 18:54:16 +00002694
Owen Andersonb48c7912011-04-05 23:55:28 +00002695// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2696let usesCustomInserter = 1, Uses = [CPSR] in {
2697def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002698 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002699 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002700def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002701 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002702 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2703def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2704 4, IIC_iALUsr,
2705 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002706}
Evan Cheng2c614c52007-06-06 10:17:05 +00002707
Evan Chenga8e29892007-01-19 07:51:42 +00002708// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002709// The assume-no-carry-in form uses the negation of the input since add/sub
2710// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2711// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2712// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002713def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2714 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002715def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2716 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2717// The with-carry-in form matches bitwise not instead of the negation.
2718// Effectively, the inverse interpretation of the carry flag already accounts
2719// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002720def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002721 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002722def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2723 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002724
2725// Note: These are implemented in C++ code, because they have to generate
2726// ADD/SUBrs instructions, which use a complex pattern that a xform function
2727// cannot produce.
2728// (mul X, 2^n+1) -> (add (X << n), X)
2729// (mul X, 2^n-1) -> (rsb X, (X << n))
2730
Jim Grosbach7931df32011-07-22 18:06:01 +00002731// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002732// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002733class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002734 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002735 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2736 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002737 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002738 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002739 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002740 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002741 let Inst{11-4} = op11_4;
2742 let Inst{19-16} = Rn;
2743 let Inst{15-12} = Rd;
2744 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002745}
2746
Jim Grosbach7931df32011-07-22 18:06:01 +00002747// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002748
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002749def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002750 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2751 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002752def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002753 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2754 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2755def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2756 "\t$Rd, $Rm, $Rn">;
2757def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2758 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002759
2760def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2761def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2762def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2763def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2764def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2765def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2766def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2767def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2768def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2769def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2770def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2771def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002772
Jim Grosbach7931df32011-07-22 18:06:01 +00002773// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002774
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002775def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2776def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2777def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2778def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2779def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2780def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2781def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2782def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2783def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2784def USAX : AAI<0b01100101, 0b11110101, "usax">;
2785def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2786def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002787
Jim Grosbach7931df32011-07-22 18:06:01 +00002788// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002789
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002790def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2791def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2792def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2793def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2794def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2795def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2796def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2797def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2798def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2799def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2800def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2801def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002802
Johnny Chenadc77332010-02-26 22:04:29 +00002803// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002804
Jim Grosbach70987fb2010-10-18 23:35:38 +00002805def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002806 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002807 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002808 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002809 bits<4> Rd;
2810 bits<4> Rn;
2811 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002812 let Inst{27-20} = 0b01111000;
2813 let Inst{15-12} = 0b1111;
2814 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002815 let Inst{19-16} = Rd;
2816 let Inst{11-8} = Rm;
2817 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002818}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002819def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002820 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002821 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002822 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002823 bits<4> Rd;
2824 bits<4> Rn;
2825 bits<4> Rm;
2826 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002827 let Inst{27-20} = 0b01111000;
2828 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002829 let Inst{19-16} = Rd;
2830 let Inst{15-12} = Ra;
2831 let Inst{11-8} = Rm;
2832 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002833}
2834
2835// Signed/Unsigned saturate -- for disassembly only
2836
Jim Grosbach580f4a92011-07-25 22:20:28 +00002837def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2838 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002839 bits<4> Rd;
2840 bits<5> sat_imm;
2841 bits<4> Rn;
2842 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002843 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002844 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002845 let Inst{20-16} = sat_imm;
2846 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002847 let Inst{11-7} = sh{4-0};
2848 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002849 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002850}
2851
Jim Grosbachf4943352011-07-25 23:09:14 +00002852def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002853 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002854 bits<4> Rd;
2855 bits<4> sat_imm;
2856 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002857 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002858 let Inst{11-4} = 0b11110011;
2859 let Inst{15-12} = Rd;
2860 let Inst{19-16} = sat_imm;
2861 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002862}
2863
Jim Grosbachaddec772011-07-27 22:34:17 +00002864def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002865 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002866 bits<4> Rd;
2867 bits<5> sat_imm;
2868 bits<4> Rn;
2869 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002870 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002871 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002872 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002873 let Inst{11-7} = sh{4-0};
2874 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002875 let Inst{20-16} = sat_imm;
2876 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002877}
2878
Jim Grosbachaddec772011-07-27 22:34:17 +00002879def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002880 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002881 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002882 bits<4> Rd;
2883 bits<4> sat_imm;
2884 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002885 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002886 let Inst{11-4} = 0b11110011;
2887 let Inst{15-12} = Rd;
2888 let Inst{19-16} = sat_imm;
2889 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002890}
Evan Chenga8e29892007-01-19 07:51:42 +00002891
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002892def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2893def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002894
Evan Chenga8e29892007-01-19 07:51:42 +00002895//===----------------------------------------------------------------------===//
2896// Bitwise Instructions.
2897//
2898
Jim Grosbach26421962008-10-14 20:36:24 +00002899defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002900 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002901 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002902defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002903 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002904 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002905defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002906 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002907 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002908defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002909 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002910 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002911
Jim Grosbachc29769b2011-07-28 19:46:12 +00002912// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2913// like in the actual instruction encoding. The complexity of mapping the mask
2914// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2915// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002916def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002917 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002918 "bfc", "\t$Rd, $imm", "$src = $Rd",
2919 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002920 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002921 bits<4> Rd;
2922 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002923 let Inst{27-21} = 0b0111110;
2924 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002925 let Inst{15-12} = Rd;
2926 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00002927 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002928}
2929
Johnny Chenb2503c02010-02-17 06:31:48 +00002930// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002931def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002932 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002933 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2934 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002935 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002936 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002937 bits<4> Rd;
2938 bits<4> Rn;
2939 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002940 let Inst{27-21} = 0b0111110;
2941 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002942 let Inst{15-12} = Rd;
2943 let Inst{11-7} = imm{4-0}; // lsb
2944 let Inst{20-16} = imm{9-5}; // width
2945 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002946}
2947
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002948// GNU as only supports this form of bfi (w/ 4 arguments)
2949let isAsmParserOnly = 1 in
2950def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2951 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002952 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002953 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2954 []>, Requires<[IsARM, HasV6T2]> {
2955 bits<4> Rd;
2956 bits<4> Rn;
2957 bits<5> lsb;
2958 bits<5> width;
2959 let Inst{27-21} = 0b0111110;
2960 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2961 let Inst{15-12} = Rd;
2962 let Inst{11-7} = lsb;
2963 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2964 let Inst{3-0} = Rn;
2965}
2966
Jim Grosbach36860462010-10-21 22:19:32 +00002967def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2968 "mvn", "\t$Rd, $Rm",
2969 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2970 bits<4> Rd;
2971 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002972 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002973 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002974 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002975 let Inst{15-12} = Rd;
2976 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002977}
Owen Anderson152d4a42011-07-21 23:38:37 +00002978def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002979 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002980 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002981 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002982 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002983 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002984 let Inst{19-16} = 0b0000;
2985 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002986 let Inst{11-5} = shift{11-5};
2987 let Inst{4} = 0;
2988 let Inst{3-0} = shift{3-0};
2989}
Owen Anderson152d4a42011-07-21 23:38:37 +00002990def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002991 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2992 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2993 bits<4> Rd;
2994 bits<12> shift;
2995 let Inst{25} = 0;
2996 let Inst{19-16} = 0b0000;
2997 let Inst{15-12} = Rd;
2998 let Inst{11-8} = shift{11-8};
2999 let Inst{7} = 0;
3000 let Inst{6-5} = shift{6-5};
3001 let Inst{4} = 1;
3002 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003003}
Evan Chengc4af4632010-11-17 20:13:28 +00003004let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003005def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3006 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3007 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3008 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003009 bits<12> imm;
3010 let Inst{25} = 1;
3011 let Inst{19-16} = 0b0000;
3012 let Inst{15-12} = Rd;
3013 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003014}
Evan Chenga8e29892007-01-19 07:51:42 +00003015
3016def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3017 (BICri GPR:$src, so_imm_not:$imm)>;
3018
3019//===----------------------------------------------------------------------===//
3020// Multiply Instructions.
3021//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003022class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3023 string opc, string asm, list<dag> pattern>
3024 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3025 bits<4> Rd;
3026 bits<4> Rm;
3027 bits<4> Rn;
3028 let Inst{19-16} = Rd;
3029 let Inst{11-8} = Rm;
3030 let Inst{3-0} = Rn;
3031}
3032class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3033 string opc, string asm, list<dag> pattern>
3034 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3035 bits<4> RdLo;
3036 bits<4> RdHi;
3037 bits<4> Rm;
3038 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003039 let Inst{19-16} = RdHi;
3040 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003041 let Inst{11-8} = Rm;
3042 let Inst{3-0} = Rn;
3043}
Evan Chenga8e29892007-01-19 07:51:42 +00003044
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003045// FIXME: The v5 pseudos are only necessary for the additional Constraint
3046// property. Remove them when it's possible to add those properties
3047// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003048let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003049def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3050 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003051 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003052 Requires<[IsARM, HasV6]> {
3053 let Inst{15-12} = 0b0000;
3054}
Evan Chenga8e29892007-01-19 07:51:42 +00003055
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003056let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003057def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3058 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003059 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003060 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3061 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003062 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003063}
3064
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003065def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3066 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003067 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3068 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003069 bits<4> Ra;
3070 let Inst{15-12} = Ra;
3071}
Evan Chenga8e29892007-01-19 07:51:42 +00003072
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003073let Constraints = "@earlyclobber $Rd" in
3074def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3075 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003076 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003077 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3078 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3079 Requires<[IsARM, NoV6]>;
3080
Jim Grosbach65711012010-11-19 22:22:37 +00003081def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3082 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3083 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003084 Requires<[IsARM, HasV6T2]> {
3085 bits<4> Rd;
3086 bits<4> Rm;
3087 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003088 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003089 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003090 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003091 let Inst{11-8} = Rm;
3092 let Inst{3-0} = Rn;
3093}
Evan Chengedcbada2009-07-06 22:05:45 +00003094
Evan Chenga8e29892007-01-19 07:51:42 +00003095// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003096let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003097let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003098def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003099 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003100 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3101 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003102
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003103def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003104 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003105 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3106 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003107
3108let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3109def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3110 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003111 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003112 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3113 Requires<[IsARM, NoV6]>;
3114
3115def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3116 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003117 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003118 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3119 Requires<[IsARM, NoV6]>;
3120}
Evan Cheng8de898a2009-06-26 00:19:44 +00003121}
Evan Chenga8e29892007-01-19 07:51:42 +00003122
3123// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003124def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3125 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003126 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3127 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003128def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3129 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003130 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3131 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003132
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003133def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3134 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3135 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3136 Requires<[IsARM, HasV6]> {
3137 bits<4> RdLo;
3138 bits<4> RdHi;
3139 bits<4> Rm;
3140 bits<4> Rn;
3141 let Inst{19-16} = RdLo;
3142 let Inst{15-12} = RdHi;
3143 let Inst{11-8} = Rm;
3144 let Inst{3-0} = Rn;
3145}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003146
3147let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3148def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3149 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003150 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003151 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3152 Requires<[IsARM, NoV6]>;
3153def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3154 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003155 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003156 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3157 Requires<[IsARM, NoV6]>;
3158def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3159 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003160 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003161 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3162 Requires<[IsARM, NoV6]>;
3163}
3164
Evan Chengcd799b92009-06-12 20:46:18 +00003165} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003166
3167// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003168def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3169 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3170 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003171 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003172 let Inst{15-12} = 0b1111;
3173}
Evan Cheng13ab0202007-07-10 18:08:01 +00003174
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003175def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3176 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003177 [/* For disassembly only; pattern left blank */]>,
3178 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003179 let Inst{15-12} = 0b1111;
3180}
3181
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003182def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3183 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3184 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3185 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3186 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003187
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003188def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3189 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3190 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003191 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003192 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003193
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003194def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3195 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3196 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3197 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3198 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003199
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003200def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3201 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3202 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003203 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003204 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003205
Raul Herbster37fb5b12007-08-30 23:25:47 +00003206multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003207 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3208 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3209 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3210 (sext_inreg GPR:$Rm, i16)))]>,
3211 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003212
Jim Grosbach3870b752010-10-22 18:35:16 +00003213 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3214 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3215 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3216 (sra GPR:$Rm, (i32 16))))]>,
3217 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003218
Jim Grosbach3870b752010-10-22 18:35:16 +00003219 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3220 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3221 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3222 (sext_inreg GPR:$Rm, i16)))]>,
3223 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003224
Jim Grosbach3870b752010-10-22 18:35:16 +00003225 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3226 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3227 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3228 (sra GPR:$Rm, (i32 16))))]>,
3229 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003230
Jim Grosbach3870b752010-10-22 18:35:16 +00003231 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3232 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3233 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3234 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3235 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003236
Jim Grosbach3870b752010-10-22 18:35:16 +00003237 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3238 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3239 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3240 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3241 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003242}
3243
Raul Herbster37fb5b12007-08-30 23:25:47 +00003244
3245multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003246 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003247 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3248 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3249 [(set GPR:$Rd, (add GPR:$Ra,
3250 (opnode (sext_inreg GPR:$Rn, i16),
3251 (sext_inreg GPR:$Rm, i16))))]>,
3252 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003253
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003254 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003255 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3256 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3257 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3258 (sra GPR:$Rm, (i32 16)))))]>,
3259 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003260
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003261 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003262 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3263 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3264 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3265 (sext_inreg GPR:$Rm, i16))))]>,
3266 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003267
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003268 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003269 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3270 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3271 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3272 (sra GPR:$Rm, (i32 16)))))]>,
3273 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003274
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003275 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003276 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3277 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3278 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3279 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3280 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003281
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003282 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003283 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3284 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3285 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3286 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3287 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003288}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003289
Raul Herbster37fb5b12007-08-30 23:25:47 +00003290defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3291defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003292
Johnny Chen83498e52010-02-12 21:59:23 +00003293// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003294def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3295 (ins GPR:$Rn, GPR:$Rm),
3296 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003297 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003298 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003299
Jim Grosbach3870b752010-10-22 18:35:16 +00003300def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3301 (ins GPR:$Rn, GPR:$Rm),
3302 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003303 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003304 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003305
Jim Grosbach3870b752010-10-22 18:35:16 +00003306def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3307 (ins GPR:$Rn, GPR:$Rm),
3308 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003309 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003310 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003311
Jim Grosbach3870b752010-10-22 18:35:16 +00003312def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3313 (ins GPR:$Rn, GPR:$Rm),
3314 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003315 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003316 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003317
Johnny Chen667d1272010-02-22 18:50:54 +00003318// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003319class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3320 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003321 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003322 bits<4> Rn;
3323 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003324 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003325 let Inst{22} = long;
3326 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003327 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003328 let Inst{7} = 0;
3329 let Inst{6} = sub;
3330 let Inst{5} = swap;
3331 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003332 let Inst{3-0} = Rn;
3333}
3334class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3335 InstrItinClass itin, string opc, string asm>
3336 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3337 bits<4> Rd;
3338 let Inst{15-12} = 0b1111;
3339 let Inst{19-16} = Rd;
3340}
3341class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3342 InstrItinClass itin, string opc, string asm>
3343 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3344 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003345 bits<4> Rd;
3346 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003347 let Inst{15-12} = Ra;
3348}
3349class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3350 InstrItinClass itin, string opc, string asm>
3351 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3352 bits<4> RdLo;
3353 bits<4> RdHi;
3354 let Inst{19-16} = RdHi;
3355 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003356}
3357
3358multiclass AI_smld<bit sub, string opc> {
3359
Jim Grosbach385e1362010-10-22 19:15:30 +00003360 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3361 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003362
Jim Grosbach385e1362010-10-22 19:15:30 +00003363 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3364 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003365
Jim Grosbach385e1362010-10-22 19:15:30 +00003366 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3367 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3368 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003369
Jim Grosbach385e1362010-10-22 19:15:30 +00003370 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3371 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3372 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003373
3374}
3375
3376defm SMLA : AI_smld<0, "smla">;
3377defm SMLS : AI_smld<1, "smls">;
3378
Johnny Chen2ec5e492010-02-22 21:50:40 +00003379multiclass AI_sdml<bit sub, string opc> {
3380
Jim Grosbach385e1362010-10-22 19:15:30 +00003381 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3382 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3383 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3384 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003385}
3386
3387defm SMUA : AI_sdml<0, "smua">;
3388defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003389
Evan Chenga8e29892007-01-19 07:51:42 +00003390//===----------------------------------------------------------------------===//
3391// Misc. Arithmetic Instructions.
3392//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003393
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003394def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3395 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3396 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003397
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003398def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3399 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3400 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3401 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003402
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003403def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3404 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3405 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003406
Evan Cheng9568e5c2011-06-21 06:01:08 +00003407let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003408def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3409 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003410 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003411 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003412
Evan Cheng9568e5c2011-06-21 06:01:08 +00003413let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003414def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3415 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003416 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003417 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003418
Evan Chengf60ceac2011-06-15 17:17:48 +00003419def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3420 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3421 (REVSH GPR:$Rm)>;
3422
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003423def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003424 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3425 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003426 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003427 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003428 0xFFFF0000)))]>,
3429 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003430
Evan Chenga8e29892007-01-19 07:51:42 +00003431// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003432def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3433 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3434def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003435 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003436
Bob Wilsondc66eda2010-08-16 22:26:55 +00003437// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3438// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003439def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003440 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3441 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003442 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003443 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003444 0xFFFF)))]>,
3445 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003446
Evan Chenga8e29892007-01-19 07:51:42 +00003447// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3448// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003449def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003450 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003451def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003452 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003453 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003454
Evan Chenga8e29892007-01-19 07:51:42 +00003455//===----------------------------------------------------------------------===//
3456// Comparison Instructions...
3457//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003458
Jim Grosbach26421962008-10-14 20:36:24 +00003459defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003460 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003461 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003462
Jim Grosbach97a884d2010-12-07 20:41:06 +00003463// ARMcmpZ can re-use the above instruction definitions.
3464def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3465 (CMPri GPR:$src, so_imm:$imm)>;
3466def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3467 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003468def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3469 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3470def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3471 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003472
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003473// FIXME: We have to be careful when using the CMN instruction and comparison
3474// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003475// results:
3476//
3477// rsbs r1, r1, 0
3478// cmp r0, r1
3479// mov r0, #0
3480// it ls
3481// mov r0, #1
3482//
3483// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003484//
Bill Wendling6165e872010-08-26 18:33:51 +00003485// cmn r0, r1
3486// mov r0, #0
3487// it ls
3488// mov r0, #1
3489//
3490// However, the CMN gives the *opposite* result when r1 is 0. This is because
3491// the carry flag is set in the CMP case but not in the CMN case. In short, the
3492// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3493// value of r0 and the carry bit (because the "carry bit" parameter to
3494// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3495// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3496// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3497// parameter to AddWithCarry is defined as 0).
3498//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003499// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003500//
3501// x = 0
3502// ~x = 0xFFFF FFFF
3503// ~x + 1 = 0x1 0000 0000
3504// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3505//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003506// Therefore, we should disable CMN when comparing against zero, until we can
3507// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3508// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003509//
3510// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3511//
3512// This is related to <rdar://problem/7569620>.
3513//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003514//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3515// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003516
Evan Chenga8e29892007-01-19 07:51:42 +00003517// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003518defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003519 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003520 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003521defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003522 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003523 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003524
David Goodwinc0309b42009-06-29 15:33:01 +00003525defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003526 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003527 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003528
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003529//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3530// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003531
David Goodwinc0309b42009-06-29 15:33:01 +00003532def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003533 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003534
Evan Cheng218977b2010-07-13 19:27:42 +00003535// Pseudo i64 compares for some floating point compares.
3536let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3537 Defs = [CPSR] in {
3538def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003539 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003540 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003541 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3542
3543def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003544 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003545 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3546} // usesCustomInserter
3547
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003548
Evan Chenga8e29892007-01-19 07:51:42 +00003549// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003550// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003551// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003552let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003553def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003554 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003555 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3556 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003557def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3558 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003559 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003560 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003561 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003562def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3563 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3564 4, IIC_iCMOVsr,
3565 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3566 RegConstraint<"$false = $Rd">;
3567
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003568
Evan Chengc4af4632010-11-17 20:13:28 +00003569let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003570def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003571 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003572 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003573 []>,
3574 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003575
Evan Chengc4af4632010-11-17 20:13:28 +00003576let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003577def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3578 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003579 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003580 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003581 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003582
Evan Cheng63f35442010-11-13 02:25:14 +00003583// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003584let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003585def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3586 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003587 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003588
Evan Chengc4af4632010-11-17 20:13:28 +00003589let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003590def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3591 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003592 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003593 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003594 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003595} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003596
Jim Grosbach3728e962009-12-10 00:11:09 +00003597//===----------------------------------------------------------------------===//
3598// Atomic operations intrinsics
3599//
3600
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003601def MemBarrierOptOperand : AsmOperandClass {
3602 let Name = "MemBarrierOpt";
3603 let ParserMethod = "parseMemBarrierOptOperand";
3604}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003605def memb_opt : Operand<i32> {
3606 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003607 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003608}
Jim Grosbach3728e962009-12-10 00:11:09 +00003609
Bob Wilsonf74a4292010-10-30 00:54:37 +00003610// memory barriers protect the atomic sequences
3611let hasSideEffects = 1 in {
3612def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3613 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3614 Requires<[IsARM, HasDB]> {
3615 bits<4> opt;
3616 let Inst{31-4} = 0xf57ff05;
3617 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003618}
Jim Grosbach3728e962009-12-10 00:11:09 +00003619}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003620
Bob Wilsonf74a4292010-10-30 00:54:37 +00003621def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003622 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003623 Requires<[IsARM, HasDB]> {
3624 bits<4> opt;
3625 let Inst{31-4} = 0xf57ff04;
3626 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003627}
3628
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003629// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003630def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3631 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003632 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003633 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003634 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003635 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003636}
3637
Jim Grosbach66869102009-12-11 18:52:41 +00003638let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003639 let Uses = [CPSR] in {
3640 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003641 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003642 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3643 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003644 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003645 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3646 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003647 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003648 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3649 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003650 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003651 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3652 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003653 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003654 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3655 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003656 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003657 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003658 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3659 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3660 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3661 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3662 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3663 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3664 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3665 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3666 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3667 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3668 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3669 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003670 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003671 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003672 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3673 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003674 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003675 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3676 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003678 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3679 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003681 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3682 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003684 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3685 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003686 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003687 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003688 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3689 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3690 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3691 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3692 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3693 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3694 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3695 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3696 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3697 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3698 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3699 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003700 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003701 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003702 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3703 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003704 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003705 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3706 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003707 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003708 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3709 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003710 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003711 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3712 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003713 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003714 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3715 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003716 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003717 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003718 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3719 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3720 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3721 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3722 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3723 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3724 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3725 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3726 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3727 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3728 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3729 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003730
3731 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003732 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003733 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3734 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003735 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003736 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3737 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003738 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003739 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3740
Jim Grosbache801dc42009-12-12 01:40:06 +00003741 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003742 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003743 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3744 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003745 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003746 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3747 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003748 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003749 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3750}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003751}
3752
3753let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003754def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3755 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003756 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003757def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003758 "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003759def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003760 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003761let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003762def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003763 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003764}
3765
Jim Grosbach86875a22010-10-29 19:58:57 +00003766let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003767def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003768 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003769def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003770 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003771def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003772 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003773}
3774
3775let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003776def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003777 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003778 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003779
Johnny Chenb9436272010-02-17 22:37:58 +00003780// Clear-Exclusive is for disassembly only.
3781def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3782 [/* For disassembly only; pattern left blank */]>,
3783 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003784 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003785}
3786
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003787// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003788let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003789def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3790 "swp", []>;
3791def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3792 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003793}
3794
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003795//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003796// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003797//
3798
Jim Grosbach83ab0702011-07-13 22:01:08 +00003799def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3800 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003801 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003802 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3803 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003804 bits<4> opc1;
3805 bits<4> CRn;
3806 bits<4> CRd;
3807 bits<4> cop;
3808 bits<3> opc2;
3809 bits<4> CRm;
3810
3811 let Inst{3-0} = CRm;
3812 let Inst{4} = 0;
3813 let Inst{7-5} = opc2;
3814 let Inst{11-8} = cop;
3815 let Inst{15-12} = CRd;
3816 let Inst{19-16} = CRn;
3817 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003818}
3819
Jim Grosbach83ab0702011-07-13 22:01:08 +00003820def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3821 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003822 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003823 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3824 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003825 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003826 bits<4> opc1;
3827 bits<4> CRn;
3828 bits<4> CRd;
3829 bits<4> cop;
3830 bits<3> opc2;
3831 bits<4> CRm;
3832
3833 let Inst{3-0} = CRm;
3834 let Inst{4} = 0;
3835 let Inst{7-5} = opc2;
3836 let Inst{11-8} = cop;
3837 let Inst{15-12} = CRd;
3838 let Inst{19-16} = CRn;
3839 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003840}
3841
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003842class ACI<dag oops, dag iops, string opc, string asm,
3843 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003844 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003845 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003846 let Inst{27-25} = 0b110;
3847}
3848
Johnny Chen670a4562011-04-04 23:39:08 +00003849multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003850
3851 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003852 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3853 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003854 let Inst{31-28} = op31_28;
3855 let Inst{24} = 1; // P = 1
3856 let Inst{21} = 0; // W = 0
3857 let Inst{22} = 0; // D = 0
3858 let Inst{20} = load;
3859 }
3860
3861 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003862 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3863 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003864 let Inst{31-28} = op31_28;
3865 let Inst{24} = 1; // P = 1
3866 let Inst{21} = 1; // W = 1
3867 let Inst{22} = 0; // D = 0
3868 let Inst{20} = load;
3869 }
3870
3871 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003872 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3873 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003874 let Inst{31-28} = op31_28;
3875 let Inst{24} = 0; // P = 0
3876 let Inst{21} = 1; // W = 1
3877 let Inst{22} = 0; // D = 0
3878 let Inst{20} = load;
3879 }
3880
3881 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003882 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3883 ops),
3884 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003885 let Inst{31-28} = op31_28;
3886 let Inst{24} = 0; // P = 0
3887 let Inst{23} = 1; // U = 1
3888 let Inst{21} = 0; // W = 0
3889 let Inst{22} = 0; // D = 0
3890 let Inst{20} = load;
3891 }
3892
3893 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003894 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3895 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003896 let Inst{31-28} = op31_28;
3897 let Inst{24} = 1; // P = 1
3898 let Inst{21} = 0; // W = 0
3899 let Inst{22} = 1; // D = 1
3900 let Inst{20} = load;
3901 }
3902
3903 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003904 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3905 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3906 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003907 let Inst{31-28} = op31_28;
3908 let Inst{24} = 1; // P = 1
3909 let Inst{21} = 1; // W = 1
3910 let Inst{22} = 1; // D = 1
3911 let Inst{20} = load;
3912 }
3913
3914 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003915 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3916 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3917 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003918 let Inst{31-28} = op31_28;
3919 let Inst{24} = 0; // P = 0
3920 let Inst{21} = 1; // W = 1
3921 let Inst{22} = 1; // D = 1
3922 let Inst{20} = load;
3923 }
3924
3925 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003926 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3927 ops),
3928 !strconcat(!strconcat(opc, "l"), cond),
3929 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003930 let Inst{31-28} = op31_28;
3931 let Inst{24} = 0; // P = 0
3932 let Inst{23} = 1; // U = 1
3933 let Inst{21} = 0; // W = 0
3934 let Inst{22} = 1; // D = 1
3935 let Inst{20} = load;
3936 }
3937}
3938
Johnny Chen670a4562011-04-04 23:39:08 +00003939defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3940defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3941defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3942defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003943
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003944//===----------------------------------------------------------------------===//
3945// Move between coprocessor and ARM core register -- for disassembly only
3946//
3947
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003948class MovRCopro<string opc, bit direction, dag oops, dag iops,
3949 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003950 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003951 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003952 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003953 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003954
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003955 bits<4> Rt;
3956 bits<4> cop;
3957 bits<3> opc1;
3958 bits<3> opc2;
3959 bits<4> CRm;
3960 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003961
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003962 let Inst{15-12} = Rt;
3963 let Inst{11-8} = cop;
3964 let Inst{23-21} = opc1;
3965 let Inst{7-5} = opc2;
3966 let Inst{3-0} = CRm;
3967 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003968}
3969
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003970def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003971 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003972 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3973 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003974 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3975 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003976def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003977 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003978 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3979 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003980
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003981def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3982 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3983
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003984class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3985 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003986 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003987 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003988 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003989 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003990 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003991
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003992 bits<4> Rt;
3993 bits<4> cop;
3994 bits<3> opc1;
3995 bits<3> opc2;
3996 bits<4> CRm;
3997 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003998
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003999 let Inst{15-12} = Rt;
4000 let Inst{11-8} = cop;
4001 let Inst{23-21} = opc1;
4002 let Inst{7-5} = opc2;
4003 let Inst{3-0} = CRm;
4004 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004005}
4006
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004007def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004008 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004009 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4010 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004011 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4012 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004013def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004014 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004015 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4016 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004017
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004018def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4019 imm:$CRm, imm:$opc2),
4020 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4021
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004022class MovRRCopro<string opc, bit direction,
4023 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004024 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004025 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004026 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004027 let Inst{23-21} = 0b010;
4028 let Inst{20} = direction;
4029
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004030 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004031 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004032 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004033 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004034 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004035
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004036 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004037 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004038 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004039 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004040 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004041}
4042
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004043def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4044 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4045 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004046def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4047
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004048class MovRRCopro2<string opc, bit direction,
4049 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004050 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004051 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4052 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004053 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004054 let Inst{23-21} = 0b010;
4055 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004056
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004057 bits<4> Rt;
4058 bits<4> Rt2;
4059 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004060 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004061 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004062
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004063 let Inst{15-12} = Rt;
4064 let Inst{19-16} = Rt2;
4065 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004066 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004067 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004068}
4069
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004070def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4071 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4072 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004073def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004074
Johnny Chenb98e1602010-02-12 18:55:33 +00004075//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004076// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004077//
4078
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004079// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004080def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4081 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004082 bits<4> Rd;
4083 let Inst{23-16} = 0b00001111;
4084 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004085 let Inst{7-4} = 0b0000;
4086}
4087
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004088def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4089
4090def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4091 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004092 bits<4> Rd;
4093 let Inst{23-16} = 0b01001111;
4094 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004095 let Inst{7-4} = 0b0000;
4096}
4097
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004098// Move from ARM core register to Special Register
4099//
4100// No need to have both system and application versions, the encodings are the
4101// same and the assembly parser has no way to distinguish between them. The mask
4102// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4103// the mask with the fields to be accessed in the special register.
4104def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004105 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004106 bits<5> mask;
4107 bits<4> Rn;
4108
4109 let Inst{23} = 0;
4110 let Inst{22} = mask{4}; // R bit
4111 let Inst{21-20} = 0b10;
4112 let Inst{19-16} = mask{3-0};
4113 let Inst{15-12} = 0b1111;
4114 let Inst{11-4} = 0b00000000;
4115 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004116}
4117
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004118def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004119 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004120 bits<5> mask;
4121 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004122
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004123 let Inst{23} = 0;
4124 let Inst{22} = mask{4}; // R bit
4125 let Inst{21-20} = 0b10;
4126 let Inst{19-16} = mask{3-0};
4127 let Inst{15-12} = 0b1111;
4128 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004129}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004130
4131//===----------------------------------------------------------------------===//
4132// TLS Instructions
4133//
4134
4135// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004136// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004137// complete with fixup for the aeabi_read_tp function.
4138let isCall = 1,
4139 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4140 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4141 [(set R0, ARMthread_pointer)]>;
4142}
4143
4144//===----------------------------------------------------------------------===//
4145// SJLJ Exception handling intrinsics
4146// eh_sjlj_setjmp() is an instruction sequence to store the return
4147// address and save #0 in R0 for the non-longjmp case.
4148// Since by its nature we may be coming from some other function to get
4149// here, and we're using the stack frame for the containing function to
4150// save/restore registers, we can't keep anything live in regs across
4151// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004152// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004153// except for our own input by listing the relevant registers in Defs. By
4154// doing so, we also cause the prologue/epilogue code to actively preserve
4155// all of the callee-saved resgisters, which is exactly what we want.
4156// A constant value is passed in $val, and we use the location as a scratch.
4157//
4158// These are pseudo-instructions and are lowered to individual MC-insts, so
4159// no encoding information is necessary.
4160let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004161 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004162 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004163 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4164 NoItinerary,
4165 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4166 Requires<[IsARM, HasVFP2]>;
4167}
4168
4169let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004170 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004171 hasSideEffects = 1, isBarrier = 1 in {
4172 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4173 NoItinerary,
4174 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4175 Requires<[IsARM, NoVFP]>;
4176}
4177
4178// FIXME: Non-Darwin version(s)
4179let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4180 Defs = [ R7, LR, SP ] in {
4181def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4182 NoItinerary,
4183 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4184 Requires<[IsARM, IsDarwin]>;
4185}
4186
4187// eh.sjlj.dispatchsetup pseudo-instruction.
4188// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4189// handled when the pseudo is expanded (which happens before any passes
4190// that need the instruction size).
4191let isBarrier = 1, hasSideEffects = 1 in
4192def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004193 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4194 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004195 Requires<[IsDarwin]>;
4196
4197//===----------------------------------------------------------------------===//
4198// Non-Instruction Patterns
4199//
4200
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004201// ARMv4 indirect branch using (MOVr PC, dst)
4202let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4203 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004204 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004205 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4206 Requires<[IsARM, NoV4T]>;
4207
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004208// Large immediate handling.
4209
4210// 32-bit immediate using two piece so_imms or movw + movt.
4211// This is a single pseudo instruction, the benefit is that it can be remat'd
4212// as a single unit instead of having to handle reg inputs.
4213// FIXME: Remove this when we can do generalized remat.
4214let isReMaterializable = 1, isMoveImm = 1 in
4215def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4216 [(set GPR:$dst, (arm_i32imm:$src))]>,
4217 Requires<[IsARM]>;
4218
4219// Pseudo instruction that combines movw + movt + add pc (if PIC).
4220// It also makes it possible to rematerialize the instructions.
4221// FIXME: Remove this when we can do generalized remat and when machine licm
4222// can properly the instructions.
4223let isReMaterializable = 1 in {
4224def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4225 IIC_iMOVix2addpc,
4226 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4227 Requires<[IsARM, UseMovt]>;
4228
4229def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4230 IIC_iMOVix2,
4231 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4232 Requires<[IsARM, UseMovt]>;
4233
4234let AddedComplexity = 10 in
4235def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4236 IIC_iMOVix2ld,
4237 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4238 Requires<[IsARM, UseMovt]>;
4239} // isReMaterializable
4240
4241// ConstantPool, GlobalAddress, and JumpTable
4242def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4243 Requires<[IsARM, DontUseMovt]>;
4244def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4245def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4246 Requires<[IsARM, UseMovt]>;
4247def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4248 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4249
4250// TODO: add,sub,and, 3-instr forms?
4251
4252// Tail calls
4253def : ARMPat<(ARMtcret tcGPR:$dst),
4254 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4255
4256def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4257 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4258
4259def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4260 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4261
4262def : ARMPat<(ARMtcret tcGPR:$dst),
4263 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4264
4265def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4266 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4267
4268def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4269 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4270
4271// Direct calls
4272def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4273 Requires<[IsARM, IsNotDarwin]>;
4274def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4275 Requires<[IsARM, IsDarwin]>;
4276
4277// zextload i1 -> zextload i8
4278def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4279def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4280
4281// extload -> zextload
4282def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4283def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4284def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4285def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4286
4287def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4288
4289def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4290def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4291
4292// smul* and smla*
4293def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4294 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4295 (SMULBB GPR:$a, GPR:$b)>;
4296def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4297 (SMULBB GPR:$a, GPR:$b)>;
4298def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4299 (sra GPR:$b, (i32 16))),
4300 (SMULBT GPR:$a, GPR:$b)>;
4301def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4302 (SMULBT GPR:$a, GPR:$b)>;
4303def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4304 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4305 (SMULTB GPR:$a, GPR:$b)>;
4306def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4307 (SMULTB GPR:$a, GPR:$b)>;
4308def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4309 (i32 16)),
4310 (SMULWB GPR:$a, GPR:$b)>;
4311def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4312 (SMULWB GPR:$a, GPR:$b)>;
4313
4314def : ARMV5TEPat<(add GPR:$acc,
4315 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4316 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4317 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4318def : ARMV5TEPat<(add GPR:$acc,
4319 (mul sext_16_node:$a, sext_16_node:$b)),
4320 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4321def : ARMV5TEPat<(add GPR:$acc,
4322 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4323 (sra GPR:$b, (i32 16)))),
4324 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4325def : ARMV5TEPat<(add GPR:$acc,
4326 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4327 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4328def : ARMV5TEPat<(add GPR:$acc,
4329 (mul (sra GPR:$a, (i32 16)),
4330 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4331 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4332def : ARMV5TEPat<(add GPR:$acc,
4333 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4334 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4335def : ARMV5TEPat<(add GPR:$acc,
4336 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4337 (i32 16))),
4338 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4339def : ARMV5TEPat<(add GPR:$acc,
4340 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4341 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4342
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004343
4344// Pre-v7 uses MCR for synchronization barriers.
4345def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4346 Requires<[IsARM, HasV6]>;
4347
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004348// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004349let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004350def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4351def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004352def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004353def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4354 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4355def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4356 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4357}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004358
4359def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4360def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004361
Jim Grosbach70327412011-07-27 17:48:13 +00004362def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4363 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4364def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4365 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4366
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004367//===----------------------------------------------------------------------===//
4368// Thumb Support
4369//
4370
4371include "ARMInstrThumb.td"
4372
4373//===----------------------------------------------------------------------===//
4374// Thumb2 Support
4375//
4376
4377include "ARMInstrThumb2.td"
4378
4379//===----------------------------------------------------------------------===//
4380// Floating Point Support
4381//
4382
4383include "ARMInstrVFP.td"
4384
4385//===----------------------------------------------------------------------===//
4386// Advanced SIMD (NEON) Support
4387//
4388
4389include "ARMInstrNEON.td"
4390
Jim Grosbachc83d5042011-07-14 19:47:47 +00004391//===----------------------------------------------------------------------===//
4392// Assembler aliases
4393//
4394
4395// Memory barriers
4396def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4397def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4398def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4399
4400// System instructions
4401def : MnemonicAlias<"swi", "svc">;
4402
4403// Load / Store Multiple
4404def : MnemonicAlias<"ldmfd", "ldm">;
4405def : MnemonicAlias<"ldmia", "ldm">;
4406def : MnemonicAlias<"stmfd", "stmdb">;
4407def : MnemonicAlias<"stmia", "stm">;
4408def : MnemonicAlias<"stmea", "stm">;
4409
Jim Grosbachf6c05252011-07-21 17:23:04 +00004410// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4411// shift amount is zero (i.e., unspecified).
4412def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4413 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4414def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4415 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004416
4417// PUSH/POP aliases for STM/LDM
4418def : InstAlias<"push${p} $regs",
4419 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4420def : InstAlias<"pop${p} $regs",
4421 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004422
4423// RSB two-operand forms (optional explicit destination operand)
4424def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4425 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4426 Requires<[IsARM]>;
4427def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4428 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4429 Requires<[IsARM]>;
4430def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4431 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4432 cc_out:$s)>, Requires<[IsARM]>;
4433def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4434 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4435 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004436// RSC two-operand forms (optional explicit destination operand)
4437def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4438 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4439 Requires<[IsARM]>;
4440def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4441 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4442 Requires<[IsARM]>;
4443def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4444 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4445 cc_out:$s)>, Requires<[IsARM]>;
4446def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4447 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4448 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004449
Jim Grosbachaddec772011-07-27 22:34:17 +00004450// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004451def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4452 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004453def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4454 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004455
4456
4457// Extend instruction optional rotate operand.
4458def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4459 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4460def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4461 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4462def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4463 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4464def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4465def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4466def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4467
4468def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4469 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4470def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4471 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4472def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4473 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4474def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4475def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4476def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004477
4478
4479// RFE aliases
4480def : MnemonicAlias<"rfefa", "rfeda">;
4481def : MnemonicAlias<"rfeea", "rfedb">;
4482def : MnemonicAlias<"rfefd", "rfeia">;
4483def : MnemonicAlias<"rfeed", "rfeib">;
4484def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004485
4486// SRS aliases
4487def : MnemonicAlias<"srsfa", "srsda">;
4488def : MnemonicAlias<"srsea", "srsdb">;
4489def : MnemonicAlias<"srsfd", "srsia">;
4490def : MnemonicAlias<"srsed", "srsib">;
4491def : MnemonicAlias<"srs", "srsia">;