Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
| 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
| 32 | #include "llvm/Support/Debug.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 36 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 39 | // Hidden options for help debugging. |
| 40 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 41 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 42 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 43 | static cl::opt<bool> SplitAtBB("split-intervals-at-bb", |
| 44 | cl::init(true), cl::Hidden); |
| 45 | static cl::opt<int> SplitLimit("split-limit", |
| 46 | cl::init(-1), cl::Hidden); |
Evan Cheng | bc165e4 | 2007-08-16 07:24:22 +0000 | [diff] [blame] | 47 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 48 | STATISTIC(numIntervals, "Number of original intervals"); |
| 49 | STATISTIC(numIntervalsAfter, "Number of intervals after coalescing"); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 50 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 51 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 52 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 53 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 54 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 55 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 56 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 57 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 58 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 59 | AU.addPreservedID(MachineLoopInfoID); |
| 60 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | fcc6350 | 2008-05-29 18:35:21 +0000 | [diff] [blame] | 61 | AU.addPreservedID(PHIEliminationID); |
| 62 | AU.addRequiredID(PHIEliminationID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 63 | AU.addRequiredID(TwoAddressInstructionPassID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 64 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 65 | } |
| 66 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 67 | void LiveIntervals::releaseMemory() { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 68 | Idx2MBBMap.clear(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 69 | mi2iMap_.clear(); |
| 70 | i2miMap_.clear(); |
| 71 | r2iMap_.clear(); |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 72 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 73 | VNInfoAllocator.Reset(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 74 | for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i) |
| 75 | delete ClonedMIs[i]; |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 78 | void LiveIntervals::computeNumbering() { |
| 79 | Index2MiMap OldI2MI = i2miMap_; |
| 80 | |
| 81 | Idx2MBBMap.clear(); |
| 82 | MBB2IdxMap.clear(); |
| 83 | mi2iMap_.clear(); |
| 84 | i2miMap_.clear(); |
| 85 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 86 | // Number MachineInstrs and MachineBasicBlocks. |
| 87 | // Initialize MBB indexes to a sentinal. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 88 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 89 | |
| 90 | unsigned MIIndex = 0; |
| 91 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 92 | MBB != E; ++MBB) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 93 | unsigned StartIdx = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 94 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 95 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 96 | I != E; ++I) { |
| 97 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 98 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 99 | i2miMap_.push_back(I); |
| 100 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 101 | } |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 102 | |
| 103 | // Set the MBB2IdxMap entry for this MBB. |
Evan Cheng | 7624996 | 2008-04-16 18:01:08 +0000 | [diff] [blame] | 104 | MBB2IdxMap[MBB->getNumber()] = (StartIdx == MIIndex) |
| 105 | ? std::make_pair(StartIdx, StartIdx) // Empty MBB |
| 106 | : std::make_pair(StartIdx, MIIndex - 1); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 107 | Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 108 | } |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 109 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 110 | |
| 111 | if (!OldI2MI.empty()) |
| 112 | for (iterator I = begin(), E = end(); I != E; ++I) |
| 113 | for (LiveInterval::iterator LI = I->second.begin(), LE = I->second.end(); |
| 114 | LI != LE; ++LI) { |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 115 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 116 | // Remap the start index of the live range to the corresponding new |
| 117 | // number, or our best guess at what it _should_ correspond to if the |
| 118 | // original instruction has been erased. This is either the following |
| 119 | // instruction or its predecessor. |
| 120 | unsigned offset = LI->start % InstrSlots::NUM; |
| 121 | if (OldI2MI[LI->start / InstrSlots::NUM]) |
| 122 | LI->start = mi2iMap_[OldI2MI[LI->start / InstrSlots::NUM]] + offset; |
| 123 | else { |
| 124 | unsigned i = 0; |
| 125 | MachineInstr* newInstr = 0; |
| 126 | do { |
| 127 | newInstr = OldI2MI[LI->start / InstrSlots::NUM + i]; |
| 128 | i++; |
| 129 | } while (!newInstr); |
| 130 | |
| 131 | MachineInstr* preceding = i2miMap_[(mi2iMap_[newInstr] - |
| 132 | InstrSlots::NUM) / InstrSlots::NUM]; |
| 133 | if (preceding->getParent() == newInstr->getParent() && |
| 134 | preceding->modifiesRegister(I->second.reg)) |
| 135 | LI->start = mi2iMap_[newInstr] - InstrSlots::NUM + offset; |
| 136 | else |
| 137 | LI->start = mi2iMap_[newInstr]; |
| 138 | } |
| 139 | |
| 140 | // Remap the ending index in the same way that we remapped the start, |
| 141 | // except for the final step where we always map to the immediately |
| 142 | // following instruction. |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 143 | if (LI->end / InstrSlots::NUM < OldI2MI.size()) { |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 144 | offset = LI->end % InstrSlots::NUM; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 145 | if (OldI2MI[LI->end / InstrSlots::NUM]) |
| 146 | LI->end = mi2iMap_[OldI2MI[LI->end / InstrSlots::NUM]] + offset; |
| 147 | else { |
| 148 | unsigned i = 0; |
| 149 | MachineInstr* newInstr = 0; |
| 150 | do { |
| 151 | newInstr = OldI2MI[LI->end / InstrSlots::NUM + i]; |
| 152 | i++; |
| 153 | } while (!newInstr); |
| 154 | |
| 155 | LI->end = mi2iMap_[newInstr]; |
| 156 | } |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 157 | } else { |
| 158 | LI->end = i2miMap_.size() * InstrSlots::NUM; |
| 159 | } |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 160 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 161 | // Remap the VNInfo def index, which works the same as the |
| 162 | // start indices above. |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 163 | VNInfo* vni = LI->valno; |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 164 | offset = vni->def % InstrSlots::NUM; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 165 | if (OldI2MI[vni->def / InstrSlots::NUM]) |
| 166 | vni->def = mi2iMap_[OldI2MI[vni->def / InstrSlots::NUM]] + offset; |
| 167 | else { |
| 168 | unsigned i = 0; |
| 169 | MachineInstr* newInstr = 0; |
| 170 | do { |
| 171 | newInstr = OldI2MI[vni->def / InstrSlots::NUM + i]; |
| 172 | i++; |
| 173 | } while (!newInstr); |
| 174 | |
| 175 | MachineInstr* preceding = i2miMap_[(mi2iMap_[newInstr] - |
| 176 | InstrSlots::NUM) / InstrSlots::NUM]; |
| 177 | if (preceding->getParent() == newInstr->getParent() && |
| 178 | preceding->modifiesRegister(I->second.reg)) |
| 179 | vni->def = mi2iMap_[newInstr] - InstrSlots::NUM + offset; |
| 180 | else |
| 181 | vni->def = mi2iMap_[newInstr]; |
| 182 | } |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 183 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 184 | // Remap the VNInfo kill indices, which works the same as |
| 185 | // the end indices above. |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 186 | for (size_t i = 0; i < vni->kills.size(); ++i) { |
| 187 | offset = vni->kills[i] % InstrSlots::NUM; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 188 | if (OldI2MI[vni->kills[i] / InstrSlots::NUM]) |
| 189 | vni->kills[i] = mi2iMap_[OldI2MI[vni->kills[i] / InstrSlots::NUM]] + |
| 190 | offset; |
| 191 | else { |
| 192 | unsigned e = 0; |
| 193 | MachineInstr* newInstr = 0; |
| 194 | do { |
| 195 | newInstr = OldI2MI[vni->kills[i] / InstrSlots::NUM + e]; |
| 196 | e++; |
| 197 | } while (!newInstr); |
| 198 | |
| 199 | vni->kills[i] = mi2iMap_[newInstr]; |
| 200 | } |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 201 | } |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 202 | } |
| 203 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 204 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 205 | /// runOnMachineFunction - Register allocate the whole function |
| 206 | /// |
| 207 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 208 | mf_ = &fn; |
| 209 | mri_ = &mf_->getRegInfo(); |
| 210 | tm_ = &fn.getTarget(); |
| 211 | tri_ = tm_->getRegisterInfo(); |
| 212 | tii_ = tm_->getInstrInfo(); |
| 213 | lv_ = &getAnalysis<LiveVariables>(); |
| 214 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 215 | |
| 216 | computeNumbering(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 217 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 218 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 219 | numIntervals += getNumIntervals(); |
| 220 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 221 | DOUT << "********** INTERVALS **********\n"; |
| 222 | for (iterator I = begin(), E = end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 223 | I->second.print(DOUT, tri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 224 | DOUT << "\n"; |
| 225 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 226 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 227 | numIntervalsAfter += getNumIntervals(); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 228 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 229 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 230 | } |
| 231 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 232 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 233 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 234 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 235 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 236 | I->second.print(DOUT, tri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 237 | DOUT << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 238 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 239 | |
| 240 | O << "********** MACHINEINSTRS **********\n"; |
| 241 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 242 | mbbi != mbbe; ++mbbi) { |
| 243 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 244 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 245 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 246 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 247 | } |
| 248 | } |
| 249 | } |
| 250 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 251 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 252 | /// is defined during the duration of the specified interval. |
| 253 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 254 | VirtRegMap &vrm, unsigned reg) { |
| 255 | for (LiveInterval::Ranges::const_iterator |
| 256 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 257 | for (unsigned index = getBaseIndex(I->start), |
| 258 | end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end; |
| 259 | index += InstrSlots::NUM) { |
| 260 | // skip deleted instructions |
| 261 | while (index != end && !getInstructionFromIndex(index)) |
| 262 | index += InstrSlots::NUM; |
| 263 | if (index == end) break; |
| 264 | |
| 265 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 266 | unsigned SrcReg, DstReg; |
| 267 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 268 | if (SrcReg == li.reg || DstReg == li.reg) |
| 269 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 270 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 271 | MachineOperand& mop = MI->getOperand(i); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 272 | if (!mop.isRegister()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 273 | continue; |
| 274 | unsigned PhysReg = mop.getReg(); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 275 | if (PhysReg == 0 || PhysReg == li.reg) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 276 | continue; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 277 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 278 | if (!vrm.hasPhys(PhysReg)) |
| 279 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 280 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 281 | } |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 282 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 283 | return true; |
| 284 | } |
| 285 | } |
| 286 | } |
| 287 | |
| 288 | return false; |
| 289 | } |
| 290 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 291 | void LiveIntervals::printRegName(unsigned reg) const { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 292 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 293 | cerr << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 294 | else |
| 295 | cerr << "%reg" << reg; |
| 296 | } |
| 297 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 298 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 299 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 300 | unsigned MIIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 301 | LiveInterval &interval) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 302 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 303 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 304 | |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 305 | if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
| 306 | DOUT << "is a implicit_def\n"; |
| 307 | return; |
| 308 | } |
| 309 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 310 | // Virtual registers may be defined multiple times (due to phi |
| 311 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 312 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 313 | // time we see a vreg. |
| 314 | if (interval.empty()) { |
| 315 | // Get the Idx of the defining instructions. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 316 | unsigned defIndex = getDefIndex(MIIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 317 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 318 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 319 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 320 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 321 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 322 | tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 323 | CopyMI = mi; |
| 324 | ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 325 | |
| 326 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 327 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 328 | // Loop over all of the blocks that the vreg is defined in. There are |
| 329 | // two cases we have to handle here. The most common case is a vreg |
| 330 | // whose lifetime is contained within a basic block. In this case there |
| 331 | // will be a single kill, in MBB, which comes after the definition. |
| 332 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 333 | // FIXME: what about dead vars? |
| 334 | unsigned killIdx; |
| 335 | if (vi.Kills[0] != mi) |
| 336 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 337 | else |
| 338 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 339 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 340 | // If the kill happens after the definition, we have an intra-block |
| 341 | // live range. |
| 342 | if (killIdx > defIndex) { |
Evan Cheng | 61de82d | 2007-02-15 05:59:24 +0000 | [diff] [blame] | 343 | assert(vi.AliveBlocks.none() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 344 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 345 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 346 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 347 | DOUT << " +" << LR << "\n"; |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 348 | interval.addKill(ValNo, killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 349 | return; |
| 350 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 351 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 352 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 353 | // The other case we handle is when a virtual register lives to the end |
| 354 | // of the defining block, potentially live across some blocks, then is |
| 355 | // live into some number of blocks, but gets killed. Start by adding a |
| 356 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 357 | LiveRange NewLR(defIndex, |
| 358 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 359 | ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 360 | DOUT << " +" << NewLR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 361 | interval.addRange(NewLR); |
| 362 | |
| 363 | // Iterate over all of the blocks that the variable is completely |
| 364 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 365 | // live interval. |
| 366 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 367 | if (vi.AliveBlocks[i]) { |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 368 | MachineBasicBlock *MBB = mf_->getBlockNumbered(i); |
| 369 | if (!MBB->empty()) { |
| 370 | LiveRange LR(getMBBStartIdx(i), |
| 371 | getInstructionIndex(&MBB->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 372 | ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 373 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 374 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 375 | } |
| 376 | } |
| 377 | } |
| 378 | |
| 379 | // Finally, this virtual register is live from the start of any killing |
| 380 | // block to the 'use' slot of the killing instruction. |
| 381 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 382 | MachineInstr *Kill = vi.Kills[i]; |
Evan Cheng | 8df7860 | 2007-08-08 03:00:28 +0000 | [diff] [blame] | 383 | unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 384 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 385 | killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 386 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 387 | interval.addKill(ValNo, killIdx); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 388 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 389 | } |
| 390 | |
| 391 | } else { |
| 392 | // If this is the second time we see a virtual register definition, it |
| 393 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 394 | // the result of two address elimination, then the vreg is one of the |
| 395 | // def-and-use register operand. |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 396 | if (mi->isRegReDefinedByTwoAddr(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 397 | // If this is a two-address definition, then we have already processed |
| 398 | // the live range. The only problem is that we didn't realize there |
| 399 | // are actually two values in the live interval. Because of this we |
| 400 | // need to take the LiveRegion that defines this register and split it |
| 401 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 402 | assert(interval.containsOneValue()); |
| 403 | unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def); |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 404 | unsigned RedefIndex = getDefIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 405 | |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 406 | const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 407 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 408 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 409 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 410 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 411 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 412 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 413 | // Two-address vregs should always only be redefined once. This means |
| 414 | // that at this point, there should be exactly one value number in it. |
| 415 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 416 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 417 | // The new value number (#1) is defined by the instruction we claimed |
| 418 | // defined value #0. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 419 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy, |
| 420 | VNInfoAllocator); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 421 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 422 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 423 | OldValNo->def = RedefIndex; |
| 424 | OldValNo->copy = 0; |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 425 | |
| 426 | // Add the new live interval which replaces the range for the input copy. |
| 427 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 428 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 429 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 430 | interval.addKill(ValNo, RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 431 | |
| 432 | // If this redefinition is dead, we need to add a dummy unit live |
| 433 | // range covering the def slot. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 434 | if (mi->registerDefIsDead(interval.reg, tri_)) |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 435 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 436 | |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 437 | DOUT << " RESULT: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 438 | interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 439 | |
| 440 | } else { |
| 441 | // Otherwise, this must be because of phi elimination. If this is the |
| 442 | // first redefinition of the vreg that we have seen, go back and change |
| 443 | // the live range in the PHI block to be a different value number. |
| 444 | if (interval.containsOneValue()) { |
| 445 | assert(vi.Kills.size() == 1 && |
| 446 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 447 | |
| 448 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 449 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 450 | MachineInstr *Killer = vi.Kills[0]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 451 | unsigned Start = getMBBStartIdx(Killer->getParent()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 452 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 453 | DOUT << " Removing [" << Start << "," << End << "] from: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 454 | interval.print(DOUT, tri_); DOUT << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 455 | interval.removeRange(Start, End); |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 456 | VNI->hasPHIKill = true; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 457 | DOUT << " RESULT: "; interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 458 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 459 | // Replace the interval with one of a NEW value number. Note that this |
| 460 | // value number isn't actually defined by an instruction, weird huh? :) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 461 | LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 462 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 463 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 464 | interval.addKill(LR.valno, End); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 465 | DOUT << " RESULT: "; interval.print(DOUT, tri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | // In the case of PHI elimination, each variable definition is only |
| 469 | // live until the end of the block. We've already taken care of the |
| 470 | // rest of the live range. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 471 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 472 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 473 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 474 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 475 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 476 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 477 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 478 | tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 479 | CopyMI = mi; |
| 480 | ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 481 | |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 482 | unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 483 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 484 | interval.addRange(LR); |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 485 | interval.addKill(ValNo, killIndex); |
| 486 | ValNo->hasPHIKill = true; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 487 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 488 | } |
| 489 | } |
| 490 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 491 | DOUT << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 492 | } |
| 493 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 494 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 495 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 496 | unsigned MIIdx, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 497 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 498 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 499 | // A physical register cannot be live across basic block, so its |
| 500 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 501 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 502 | |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 503 | unsigned baseIndex = MIIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 504 | unsigned start = getDefIndex(baseIndex); |
| 505 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 506 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 507 | // If it is not used after definition, it is considered dead at |
| 508 | // the instruction defining it. Hence its interval is: |
| 509 | // [defSlot(def), defSlot(def)+1) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 510 | if (mi->registerDefIsDead(interval.reg, tri_)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 511 | DOUT << " dead"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 512 | end = getDefIndex(start) + 1; |
| 513 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | // If it is not dead on definition, it must be killed by a |
| 517 | // subsequent instruction. Hence its interval is: |
| 518 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 519 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 520 | baseIndex += InstrSlots::NUM; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 521 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 522 | DOUT << " killed"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 523 | end = getUseIndex(baseIndex) + 1; |
| 524 | goto exit; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 525 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 526 | // Another instruction redefines the register before it is ever read. |
| 527 | // Then the register is essentially dead at the instruction that defines |
| 528 | // it. Hence its interval is: |
| 529 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 530 | DOUT << " dead"; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 531 | end = getDefIndex(start) + 1; |
| 532 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 533 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 534 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 535 | |
| 536 | // The only case we should have a dead physreg here without a killing or |
| 537 | // instruction where we know it's dead is if it is live-in to the function |
| 538 | // and never used. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 539 | assert(!CopyMI && "physreg was not killed in defining block!"); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 540 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 541 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 542 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 543 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 544 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 545 | // Already exists? Extend old live interval. |
| 546 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 547 | VNInfo *ValNo = (OldLR != interval.end()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 548 | ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 549 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 550 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 551 | interval.addKill(LR.valno, end); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 552 | DOUT << " +" << LR << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 555 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 556 | MachineBasicBlock::iterator MI, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 557 | unsigned MIIdx, |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 558 | unsigned reg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 559 | if (TargetRegisterInfo::isVirtualRegister(reg)) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 560 | handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 561 | else if (allocatableRegs_[reg]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 562 | MachineInstr *CopyMI = NULL; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 563 | unsigned SrcReg, DstReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 564 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 565 | MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 566 | tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 567 | CopyMI = MI; |
| 568 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 569 | // Def of a register also defines its sub-registers. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 570 | for (const unsigned* AS = tri_->getSubRegisters(reg); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 571 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 572 | // more than once. Do not pass in TRI here so it checks for exact match. |
| 573 | if (!MI->modifiesRegister(*AS)) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 574 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 575 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 576 | } |
| 577 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 578 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 579 | unsigned MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 580 | LiveInterval &interval, bool isAlias) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 581 | DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg)); |
| 582 | |
| 583 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 584 | // be considered a livein. |
| 585 | MachineBasicBlock::iterator mi = MBB->begin(); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 586 | unsigned baseIndex = MIIdx; |
| 587 | unsigned start = baseIndex; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 588 | unsigned end = start; |
| 589 | while (mi != MBB->end()) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 590 | if (mi->killsRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 591 | DOUT << " killed"; |
| 592 | end = getUseIndex(baseIndex) + 1; |
| 593 | goto exit; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 594 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 595 | // Another instruction redefines the register before it is ever read. |
| 596 | // Then the register is essentially dead at the instruction that defines |
| 597 | // it. Hence its interval is: |
| 598 | // [defSlot(def), defSlot(def)+1) |
| 599 | DOUT << " dead"; |
| 600 | end = getDefIndex(start) + 1; |
| 601 | goto exit; |
| 602 | } |
| 603 | |
| 604 | baseIndex += InstrSlots::NUM; |
| 605 | ++mi; |
| 606 | } |
| 607 | |
| 608 | exit: |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 609 | // Live-in register might not be used at all. |
| 610 | if (end == MIIdx) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 611 | if (isAlias) { |
| 612 | DOUT << " dead"; |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 613 | end = getDefIndex(MIIdx) + 1; |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 614 | } else { |
| 615 | DOUT << " live through"; |
| 616 | end = baseIndex; |
| 617 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 618 | } |
| 619 | |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 620 | LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator)); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 621 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 622 | interval.addKill(LR.valno, end); |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 623 | DOUT << " +" << LR << '\n'; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 624 | } |
| 625 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 626 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 627 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 628 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 629 | /// which a variable is live |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 630 | void LiveIntervals::computeIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 631 | DOUT << "********** COMPUTING LIVE INTERVALS **********\n" |
| 632 | << "********** Function: " |
| 633 | << ((Value*)mf_->getFunction())->getName() << '\n'; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 634 | // Track the index of the current machine instr. |
| 635 | unsigned MIIndex = 0; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 636 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 637 | MBBI != E; ++MBBI) { |
| 638 | MachineBasicBlock *MBB = MBBI; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 639 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 640 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 641 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 642 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 643 | // Create intervals for live-ins to this BB first. |
| 644 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 645 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 646 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 647 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 648 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 649 | if (!hasInterval(*AS)) |
| 650 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 651 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 652 | } |
| 653 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 654 | for (; MI != miEnd; ++MI) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 655 | DOUT << MIIndex << "\t" << *MI; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 656 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 657 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 658 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 659 | MachineOperand &MO = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 660 | // handle register defs - build intervals |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 661 | if (MO.isRegister() && MO.getReg() && MO.isDef()) |
| 662 | handleRegisterDef(MBB, MI, MIIndex, MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 663 | } |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 664 | |
| 665 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 666 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 667 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 668 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 669 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 670 | bool LiveIntervals::findLiveInMBBs(const LiveRange &LR, |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 671 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 672 | std::vector<IdxMBBPair>::const_iterator I = |
| 673 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start); |
| 674 | |
| 675 | bool ResVal = false; |
| 676 | while (I != Idx2MBBMap.end()) { |
| 677 | if (LR.end <= I->first) |
| 678 | break; |
| 679 | MBBs.push_back(I->second); |
| 680 | ResVal = true; |
| 681 | ++I; |
| 682 | } |
| 683 | return ResVal; |
| 684 | } |
| 685 | |
| 686 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 687 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 688 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 689 | HUGE_VALF : 0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 690 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 691 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 692 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 693 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 694 | /// copy field and returns the source register that defines it. |
| 695 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
| 696 | if (!VNI->copy) |
| 697 | return 0; |
| 698 | |
| 699 | if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
| 700 | return VNI->copy->getOperand(1).getReg(); |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 701 | if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG) |
| 702 | return VNI->copy->getOperand(2).getReg(); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 703 | unsigned SrcReg, DstReg; |
| 704 | if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg)) |
| 705 | return SrcReg; |
| 706 | assert(0 && "Unrecognized copy instruction!"); |
| 707 | return 0; |
| 708 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 709 | |
| 710 | //===----------------------------------------------------------------------===// |
| 711 | // Register allocator hooks. |
| 712 | // |
| 713 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 714 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 715 | /// allow one) virtual register operand, then its uses are implicitly using |
| 716 | /// the register. Returns the virtual register. |
| 717 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 718 | MachineInstr *MI) const { |
| 719 | unsigned RegOp = 0; |
| 720 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 721 | MachineOperand &MO = MI->getOperand(i); |
| 722 | if (!MO.isRegister() || !MO.isUse()) |
| 723 | continue; |
| 724 | unsigned Reg = MO.getReg(); |
| 725 | if (Reg == 0 || Reg == li.reg) |
| 726 | continue; |
| 727 | // FIXME: For now, only remat MI with at most one register operand. |
| 728 | assert(!RegOp && |
| 729 | "Can't rematerialize instruction with multiple register operand!"); |
| 730 | RegOp = MO.getReg(); |
| 731 | break; |
| 732 | } |
| 733 | return RegOp; |
| 734 | } |
| 735 | |
| 736 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 737 | /// which reaches the given instruction also reaches the specified use index. |
| 738 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
| 739 | unsigned UseIdx) const { |
| 740 | unsigned Index = getInstructionIndex(MI); |
| 741 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 742 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 743 | return UI != li.end() && UI->valno == ValNo; |
| 744 | } |
| 745 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 746 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 747 | /// val# of the specified interval is re-materializable. |
| 748 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 749 | const VNInfo *ValNo, MachineInstr *MI, |
| 750 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 751 | if (DisableReMat) |
| 752 | return false; |
| 753 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 754 | isLoad = false; |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 755 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 756 | return true; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 757 | |
| 758 | int FrameIdx = 0; |
| 759 | if (tii_->isLoadFromStackSlot(MI, FrameIdx) && |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 760 | mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 761 | // FIXME: Let target specific isReallyTriviallyReMaterializable determines |
| 762 | // this but remember this is not safe to fold into a two-address |
| 763 | // instruction. |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 764 | // This is a load from fixed stack slot. It can be rematerialized. |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 765 | return true; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 766 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 767 | if (tii_->isTriviallyReMaterializable(MI)) { |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 768 | const TargetInstrDesc &TID = MI->getDesc(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 769 | isLoad = TID.isSimpleLoad(); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 770 | |
| 771 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 772 | if (ImpUse) { |
| 773 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 774 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 775 | re = mri_->use_end(); ri != re; ++ri) { |
| 776 | MachineInstr *UseMI = &*ri; |
| 777 | unsigned UseIdx = getInstructionIndex(UseMI); |
| 778 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 779 | continue; |
Evan Cheng | 298bbe8 | 2008-02-23 02:14:42 +0000 | [diff] [blame] | 780 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 781 | return false; |
| 782 | } |
| 783 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 784 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 785 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 786 | |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 787 | return false; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | /// isReMaterializable - Returns true if every definition of MI of every |
| 791 | /// val# of the specified interval is re-materializable. |
| 792 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) { |
| 793 | isLoad = false; |
| 794 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 795 | i != e; ++i) { |
| 796 | const VNInfo *VNI = *i; |
| 797 | unsigned DefIdx = VNI->def; |
| 798 | if (DefIdx == ~1U) |
| 799 | continue; // Dead val#. |
| 800 | // Is the def for the val# rematerializable? |
| 801 | if (DefIdx == ~0u) |
| 802 | return false; |
| 803 | MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx); |
| 804 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 805 | if (!ReMatDefMI || |
| 806 | !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 807 | return false; |
| 808 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 809 | } |
| 810 | return true; |
| 811 | } |
| 812 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 813 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 814 | /// true if it finds any issue with the operands that ought to prevent |
| 815 | /// folding. |
| 816 | static bool FilterFoldedOps(MachineInstr *MI, |
| 817 | SmallVector<unsigned, 2> &Ops, |
| 818 | unsigned &MRInfo, |
| 819 | SmallVector<unsigned, 2> &FoldOps) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 820 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | 6e141fd | 2007-12-12 23:12:09 +0000 | [diff] [blame] | 821 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 822 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 823 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 824 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 825 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 826 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 827 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 828 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 829 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 830 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 831 | else { |
| 832 | // Filter out two-address use operand(s). |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 833 | if (!MO.isImplicit() && |
| 834 | TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 835 | MRInfo = VirtRegMap::isModRef; |
| 836 | continue; |
| 837 | } |
| 838 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 839 | } |
| 840 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 841 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 842 | return false; |
| 843 | } |
| 844 | |
| 845 | |
| 846 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 847 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 848 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 849 | /// returns true. |
| 850 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 851 | VirtRegMap &vrm, MachineInstr *DefMI, |
| 852 | unsigned InstrIdx, |
| 853 | SmallVector<unsigned, 2> &Ops, |
| 854 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 855 | // If it is an implicit def instruction, just delete it. |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 856 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 857 | RemoveMachineInstrFromMaps(MI); |
| 858 | vrm.RemoveMachineInstrFromMaps(MI); |
| 859 | MI->eraseFromParent(); |
| 860 | ++numFolds; |
| 861 | return true; |
| 862 | } |
| 863 | |
| 864 | // Filter the list of operand indexes that are to be folded. Abort if |
| 865 | // any operand will prevent folding. |
| 866 | unsigned MRInfo = 0; |
| 867 | SmallVector<unsigned, 2> FoldOps; |
| 868 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 869 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 870 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 871 | // The only time it's safe to fold into a two address instruction is when |
| 872 | // it's folding reload and spill from / into a spill stack slot. |
| 873 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 874 | return false; |
| 875 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 876 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 877 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 878 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 879 | // Remember this instruction uses the spill slot. |
| 880 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 881 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 882 | // Attempt to fold the memory reference into the instruction. If |
| 883 | // we can do this, we don't need to insert spill code. |
| 884 | if (lv_) |
| 885 | lv_->instructionChanged(MI, fmi); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 886 | else |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 887 | fmi->copyKillDeadInfo(MI, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 888 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 889 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 890 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 891 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 892 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 893 | vrm.transferEmergencySpills(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 894 | mi2iMap_.erase(MI); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 895 | i2miMap_[InstrIdx /InstrSlots::NUM] = fmi; |
| 896 | mi2iMap_[fmi] = InstrIdx; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 897 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 898 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 899 | return true; |
| 900 | } |
| 901 | return false; |
| 902 | } |
| 903 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 904 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 905 | /// folding is possible. |
| 906 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 907 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 908 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 909 | // Filter the list of operand indexes that are to be folded. Abort if |
| 910 | // any operand will prevent folding. |
| 911 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 912 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 913 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 914 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 915 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 916 | // It's only legal to remat for a use, not a def. |
| 917 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 918 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 919 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 920 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 921 | } |
| 922 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 923 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
| 924 | SmallPtrSet<MachineBasicBlock*, 4> MBBs; |
| 925 | for (LiveInterval::Ranges::const_iterator |
| 926 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 927 | std::vector<IdxMBBPair>::const_iterator II = |
| 928 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start); |
| 929 | if (II == Idx2MBBMap.end()) |
| 930 | continue; |
| 931 | if (I->end > II->first) // crossing a MBB. |
| 932 | return false; |
| 933 | MBBs.insert(II->second); |
| 934 | if (MBBs.size() > 1) |
| 935 | return false; |
| 936 | } |
| 937 | return true; |
| 938 | } |
| 939 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 940 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 941 | /// interval on to-be re-materialized operands of MI) with new register. |
| 942 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 943 | MachineInstr *MI, unsigned NewVReg, |
| 944 | VirtRegMap &vrm) { |
| 945 | // There is an implicit use. That means one of the other operand is |
| 946 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 947 | // use operand. Make sure we rewrite that as well. |
| 948 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 949 | MachineOperand &MO = MI->getOperand(i); |
| 950 | if (!MO.isRegister()) |
| 951 | continue; |
| 952 | unsigned Reg = MO.getReg(); |
| 953 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 954 | continue; |
| 955 | if (!vrm.isReMaterialized(Reg)) |
| 956 | continue; |
| 957 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 958 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 959 | if (UseMO) |
| 960 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 961 | } |
| 962 | } |
| 963 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 964 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 965 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 966 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 967 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
| 968 | bool TrySplit, unsigned index, unsigned end, MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 969 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 970 | unsigned Slot, int LdSlot, |
| 971 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 972 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 973 | const TargetRegisterClass* rc, |
| 974 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 975 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 976 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 977 | std::map<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 978 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 979 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 980 | RestartInstruction: |
| 981 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 982 | MachineOperand& mop = MI->getOperand(i); |
| 983 | if (!mop.isRegister()) |
| 984 | continue; |
| 985 | unsigned Reg = mop.getReg(); |
| 986 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 987 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 988 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 989 | if (Reg != li.reg) |
| 990 | continue; |
| 991 | |
| 992 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 993 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 994 | int FoldSlot = Slot; |
| 995 | if (DefIsReMat) { |
| 996 | // If this is the rematerializable definition MI itself and |
| 997 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 998 | if (MI == ReMatOrigDefMI && CanDelete) { |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 999 | DOUT << "\t\t\t\tErasing re-materlizable def: "; |
| 1000 | DOUT << MI << '\n'; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1001 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1002 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1003 | MI->eraseFromParent(); |
| 1004 | break; |
| 1005 | } |
| 1006 | |
| 1007 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1008 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1009 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1010 | if (isLoad) { |
| 1011 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1012 | FoldSS = isLoadSS; |
| 1013 | FoldSlot = LdSlot; |
| 1014 | } |
| 1015 | } |
| 1016 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1017 | // Scan all of the operands of this instruction rewriting operands |
| 1018 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1019 | // two reasons: |
| 1020 | // |
| 1021 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1022 | // want to reuse the NewVReg. |
| 1023 | // 2. If the instr is a two-addr instruction, we are required to |
| 1024 | // keep the src/dst regs pinned. |
| 1025 | // |
| 1026 | // Keep track of whether we replace a use and/or def so that we can |
| 1027 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1028 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1029 | HasUse = mop.isUse(); |
| 1030 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1031 | SmallVector<unsigned, 2> Ops; |
| 1032 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1033 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1034 | const MachineOperand &MOj = MI->getOperand(j); |
| 1035 | if (!MOj.isRegister()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1036 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1037 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1038 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1039 | continue; |
| 1040 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1041 | Ops.push_back(j); |
| 1042 | HasUse |= MOj.isUse(); |
| 1043 | HasDef |= MOj.isDef(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1044 | } |
| 1045 | } |
| 1046 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1047 | if (TryFold) { |
| 1048 | // Do not fold load / store here if we are splitting. We'll find an |
| 1049 | // optimal point to insert a load / store later. |
| 1050 | if (!TrySplit) { |
| 1051 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1052 | Ops, FoldSS, FoldSlot, Reg)) { |
| 1053 | // Folding the load/store can completely change the instruction in |
| 1054 | // unpredictable ways, rescan it from the beginning. |
| 1055 | HasUse = false; |
| 1056 | HasDef = false; |
| 1057 | CanFold = false; |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1058 | if (isRemoved(MI)) |
| 1059 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1060 | goto RestartInstruction; |
| 1061 | } |
| 1062 | } else { |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1063 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1064 | } |
Evan Cheng | 6e141fd | 2007-12-12 23:12:09 +0000 | [diff] [blame] | 1065 | } else |
| 1066 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1067 | |
| 1068 | // Create a new virtual register for the spill interval. |
| 1069 | bool CreatedNewVReg = false; |
| 1070 | if (NewVReg == 0) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1071 | NewVReg = mri_->createVirtualRegister(rc); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1072 | vrm.grow(); |
| 1073 | CreatedNewVReg = true; |
| 1074 | } |
| 1075 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1076 | if (mop.isImplicit()) |
| 1077 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1078 | |
| 1079 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1080 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1081 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1082 | mopj.setReg(NewVReg); |
| 1083 | if (mopj.isImplicit()) |
| 1084 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1085 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1086 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1087 | if (CreatedNewVReg) { |
| 1088 | if (DefIsReMat) { |
| 1089 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1090 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1091 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1092 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1093 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1094 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1095 | } |
| 1096 | if (!CanDelete || (HasUse && HasDef)) { |
| 1097 | // If this is a two-addr instruction then its use operands are |
| 1098 | // rematerializable but its def is not. It should be assigned a |
| 1099 | // stack slot. |
| 1100 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1101 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1102 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1103 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1104 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1105 | } else if (HasUse && HasDef && |
| 1106 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1107 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1108 | // def is a deleted remat def), do it now. |
| 1109 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1110 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1113 | // Re-matting an instruction with virtual register use. Add the |
| 1114 | // register as an implicit use on the use MI. |
| 1115 | if (DefIsReMat && ImpUse) |
| 1116 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1117 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1118 | // create a new register interval for this spill / remat. |
| 1119 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1120 | if (CreatedNewVReg) { |
| 1121 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1122 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1123 | if (TrySplit) |
| 1124 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1125 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1126 | |
| 1127 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1128 | if (CreatedNewVReg) { |
| 1129 | LiveRange LR(getLoadIndex(index), getUseIndex(index)+1, |
| 1130 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 1131 | DOUT << " +" << LR; |
| 1132 | nI.addRange(LR); |
| 1133 | } else { |
| 1134 | // Extend the split live interval to this def / use. |
| 1135 | unsigned End = getUseIndex(index)+1; |
| 1136 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1137 | nI.getValNumInfo(nI.getNumValNums()-1)); |
| 1138 | DOUT << " +" << LR; |
| 1139 | nI.addRange(LR); |
| 1140 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1141 | } |
| 1142 | if (HasDef) { |
| 1143 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
| 1144 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 1145 | DOUT << " +" << LR; |
| 1146 | nI.addRange(LR); |
| 1147 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1148 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1149 | DOUT << "\t\t\t\tAdded new interval: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1150 | nI.print(DOUT, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1151 | DOUT << '\n'; |
| 1152 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1153 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1154 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1155 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1156 | const VNInfo *VNI, |
| 1157 | MachineBasicBlock *MBB, unsigned Idx) const { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1158 | unsigned End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1159 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
| 1160 | unsigned KillIdx = VNI->kills[j]; |
| 1161 | if (KillIdx > Idx && KillIdx < End) |
| 1162 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1163 | } |
| 1164 | return false; |
| 1165 | } |
| 1166 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1167 | static const VNInfo *findDefinedVNInfo(const LiveInterval &li, unsigned DefIdx) { |
| 1168 | const VNInfo *VNI = NULL; |
| 1169 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), |
| 1170 | e = li.vni_end(); i != e; ++i) |
| 1171 | if ((*i)->def == DefIdx) { |
| 1172 | VNI = *i; |
| 1173 | break; |
| 1174 | } |
| 1175 | return VNI; |
| 1176 | } |
| 1177 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1178 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1179 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1180 | namespace { |
| 1181 | struct RewriteInfo { |
| 1182 | unsigned Index; |
| 1183 | MachineInstr *MI; |
| 1184 | bool HasUse; |
| 1185 | bool HasDef; |
| 1186 | RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d) |
| 1187 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1188 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1189 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1190 | struct RewriteInfoCompare { |
| 1191 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1192 | return LHS.Index < RHS.Index; |
| 1193 | } |
| 1194 | }; |
| 1195 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1196 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1197 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1198 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1199 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1200 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1201 | unsigned Slot, int LdSlot, |
| 1202 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1203 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1204 | const TargetRegisterClass* rc, |
| 1205 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1206 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1207 | BitVector &SpillMBBs, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1208 | std::map<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1209 | BitVector &RestoreMBBs, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1210 | std::map<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1211 | std::map<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1212 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1213 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1214 | unsigned NewVReg = 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1215 | unsigned start = getBaseIndex(I->start); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1216 | unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1217 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1218 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1219 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1220 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1221 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1222 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1223 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1224 | MachineOperand &O = ri.getOperand(); |
| 1225 | ++ri; |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1226 | assert(!O.isImplicit() && "Spilling register that's used as implicit use?"); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1227 | unsigned index = getInstructionIndex(MI); |
| 1228 | if (index < start || index >= end) |
| 1229 | continue; |
| 1230 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1231 | } |
| 1232 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1233 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1234 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1235 | // Now rewrite the defs and uses. |
| 1236 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1237 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1238 | ++i; |
| 1239 | unsigned index = rwi.Index; |
| 1240 | bool MIHasUse = rwi.HasUse; |
| 1241 | bool MIHasDef = rwi.HasDef; |
| 1242 | MachineInstr *MI = rwi.MI; |
| 1243 | // If MI def and/or use the same register multiple times, then there |
| 1244 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1245 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1246 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1247 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1248 | bool isUse = RewriteMIs[i].HasUse; |
| 1249 | if (isUse) ++NumUses; |
| 1250 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1251 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1252 | ++i; |
| 1253 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1254 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1255 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1256 | if (ImpUse && MI != ReMatDefMI) { |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1257 | // Re-matting an instruction with virtual register use. Update the |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1258 | // register interval's spill weight to HUGE_VALF to prevent it from |
| 1259 | // being spilled. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1260 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1261 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1264 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1265 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1266 | if (TrySplit) { |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1267 | std::map<unsigned,unsigned>::const_iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1268 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1269 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1270 | // One common case: |
| 1271 | // x = use |
| 1272 | // ... |
| 1273 | // ... |
| 1274 | // def = ... |
| 1275 | // = use |
| 1276 | // It's better to start a new interval to avoid artifically |
| 1277 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1278 | if (MIHasDef && !MIHasUse) { |
| 1279 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1280 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1281 | } |
| 1282 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1283 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1284 | |
| 1285 | bool IsNew = ThisVReg == 0; |
| 1286 | if (IsNew) { |
| 1287 | // This ends the previous live interval. If all of its def / use |
| 1288 | // can be folded, give it a low spill weight. |
| 1289 | if (NewVReg && TrySplit && AllCanFold) { |
| 1290 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1291 | nI.weight /= 10.0F; |
| 1292 | } |
| 1293 | AllCanFold = true; |
| 1294 | } |
| 1295 | NewVReg = ThisVReg; |
| 1296 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1297 | bool HasDef = false; |
| 1298 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1299 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1300 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1301 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1302 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1303 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1304 | if (!HasDef && !HasUse) |
| 1305 | continue; |
| 1306 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1307 | AllCanFold &= CanFold; |
| 1308 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1309 | // Update weight of spill interval. |
| 1310 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1311 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1312 | // The spill weight is now infinity as it cannot be spilled again. |
| 1313 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1314 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1315 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1316 | |
| 1317 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1318 | if (HasDef) { |
| 1319 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1320 | bool HasKill = false; |
| 1321 | if (!HasUse) |
| 1322 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index)); |
| 1323 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1324 | // If this is a two-address code, then this index starts a new VNInfo. |
| 1325 | const VNInfo *VNI = findDefinedVNInfo(li, getDefIndex(index)); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1326 | if (VNI) |
| 1327 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index)); |
| 1328 | } |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1329 | std::map<unsigned, std::vector<SRInfo> >::iterator SII = |
| 1330 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1331 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1332 | if (SII == SpillIdxes.end()) { |
| 1333 | std::vector<SRInfo> S; |
| 1334 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1335 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1336 | } else if (SII->second.back().vreg != NewVReg) { |
| 1337 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1338 | } else if ((int)index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1339 | // If there is an earlier def and this is a two-address |
| 1340 | // instruction, then it's not possible to fold the store (which |
| 1341 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1342 | SRInfo &Info = SII->second.back(); |
| 1343 | Info.index = index; |
| 1344 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1345 | } |
| 1346 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1347 | } else if (SII != SpillIdxes.end() && |
| 1348 | SII->second.back().vreg == NewVReg && |
| 1349 | (int)index > SII->second.back().index) { |
| 1350 | // There is an earlier def that's not killed (must be two-address). |
| 1351 | // The spill is no longer needed. |
| 1352 | SII->second.pop_back(); |
| 1353 | if (SII->second.empty()) { |
| 1354 | SpillIdxes.erase(MBBId); |
| 1355 | SpillMBBs.reset(MBBId); |
| 1356 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1357 | } |
| 1358 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1359 | } |
| 1360 | |
| 1361 | if (HasUse) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1362 | std::map<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1363 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1364 | if (SII != SpillIdxes.end() && |
| 1365 | SII->second.back().vreg == NewVReg && |
| 1366 | (int)index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1367 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1368 | SII->second.back().canFold = false; |
| 1369 | std::map<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1370 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1371 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1372 | // If we are splitting live intervals, only fold if it's the first |
| 1373 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1374 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1375 | else if (IsNew) { |
| 1376 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1377 | if (RII == RestoreIdxes.end()) { |
| 1378 | std::vector<SRInfo> Infos; |
| 1379 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1380 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1381 | } else { |
| 1382 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1383 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1384 | RestoreMBBs.set(MBBId); |
| 1385 | } |
| 1386 | } |
| 1387 | |
| 1388 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1389 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1390 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1391 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1392 | |
| 1393 | if (NewVReg && TrySplit && AllCanFold) { |
| 1394 | // If all of its def / use can be folded, give it a low spill weight. |
| 1395 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1396 | nI.weight /= 10.0F; |
| 1397 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1398 | } |
| 1399 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1400 | bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr, |
| 1401 | BitVector &RestoreMBBs, |
| 1402 | std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
| 1403 | if (!RestoreMBBs[Id]) |
| 1404 | return false; |
| 1405 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1406 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1407 | if (Restores[i].index == index && |
| 1408 | Restores[i].vreg == vr && |
| 1409 | Restores[i].canFold) |
| 1410 | return true; |
| 1411 | return false; |
| 1412 | } |
| 1413 | |
| 1414 | void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr, |
| 1415 | BitVector &RestoreMBBs, |
| 1416 | std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
| 1417 | if (!RestoreMBBs[Id]) |
| 1418 | return; |
| 1419 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1420 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1421 | if (Restores[i].index == index && Restores[i].vreg) |
| 1422 | Restores[i].index = -1; |
| 1423 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1424 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1425 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 1426 | /// spilled and create empty intervals for their uses. |
| 1427 | void |
| 1428 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 1429 | const TargetRegisterClass* rc, |
| 1430 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1431 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1432 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1433 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1434 | MachineInstr *MI = &*ri; |
| 1435 | ++ri; |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1436 | if (O.isDef()) { |
| 1437 | assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF && |
| 1438 | "Register def was not rewritten?"); |
| 1439 | RemoveMachineInstrFromMaps(MI); |
| 1440 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1441 | MI->eraseFromParent(); |
| 1442 | } else { |
| 1443 | // This must be an use of an implicit_def so it's not part of the live |
| 1444 | // interval. Create a new empty live interval for it. |
| 1445 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 1446 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 1447 | vrm.grow(); |
| 1448 | vrm.setIsImplicitlyDefined(NewVReg); |
| 1449 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 1450 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1451 | MachineOperand &MO = MI->getOperand(i); |
| 1452 | if (MO.isReg() && MO.getReg() == li.reg) |
| 1453 | MO.setReg(NewVReg); |
| 1454 | } |
| 1455 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1456 | } |
| 1457 | } |
| 1458 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1459 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1460 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1461 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1462 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1463 | // Since this is called after the analysis is done we don't know if |
| 1464 | // LiveVariables is available |
| 1465 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 1466 | |
| 1467 | assert(li.weight != HUGE_VALF && |
| 1468 | "attempt to spill already spilled interval!"); |
| 1469 | |
| 1470 | DOUT << "\t\t\t\tadding intervals for spills for interval: "; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1471 | li.print(DOUT, tri_); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1472 | DOUT << '\n'; |
| 1473 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1474 | // Each bit specify whether it a spill is required in the MBB. |
| 1475 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1476 | std::map<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1477 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1478 | std::map<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1479 | std::map<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1480 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1481 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1482 | |
| 1483 | unsigned NumValNums = li.getNumValNums(); |
| 1484 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1485 | ReMatDefs.resize(NumValNums, NULL); |
| 1486 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1487 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1488 | SmallVector<int, 4> ReMatIds; |
| 1489 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1490 | BitVector ReMatDelete(NumValNums); |
| 1491 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1492 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1493 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1494 | // it's also guaranteed to be a single val# / range interval. |
| 1495 | if (vrm.getPreSplitReg(li.reg)) { |
| 1496 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1497 | // Unset the split kill marker on the last use. |
| 1498 | unsigned KillIdx = vrm.getKillPoint(li.reg); |
| 1499 | if (KillIdx) { |
| 1500 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1501 | assert(KillMI && "Last use disappeared?"); |
| 1502 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1503 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1504 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1505 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1506 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1507 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1508 | Slot = vrm.getStackSlot(li.reg); |
| 1509 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1510 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1511 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1512 | int LdSlot = 0; |
| 1513 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1514 | bool isLoad = isLoadSS || |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1515 | (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1516 | bool IsFirstRange = true; |
| 1517 | for (LiveInterval::Ranges::const_iterator |
| 1518 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1519 | // If this is a split live interval with multiple ranges, it means there |
| 1520 | // are two-address instructions that re-defined the value. Only the |
| 1521 | // first def can be rematerialized! |
| 1522 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1523 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1524 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1525 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1526 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1527 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1528 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1529 | } else { |
| 1530 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1531 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1532 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1533 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1534 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1535 | } |
| 1536 | IsFirstRange = false; |
| 1537 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1538 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1539 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1540 | return NewLIs; |
| 1541 | } |
| 1542 | |
| 1543 | bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1544 | if (SplitLimit != -1 && (int)numSplits >= SplitLimit) |
| 1545 | TrySplit = false; |
| 1546 | if (TrySplit) |
| 1547 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1548 | bool NeedStackSlot = false; |
| 1549 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1550 | i != e; ++i) { |
| 1551 | const VNInfo *VNI = *i; |
| 1552 | unsigned VN = VNI->id; |
| 1553 | unsigned DefIdx = VNI->def; |
| 1554 | if (DefIdx == ~1U) |
| 1555 | continue; // Dead val#. |
| 1556 | // Is the def for the val# rematerializable? |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1557 | MachineInstr *ReMatDefMI = (DefIdx == ~0u) |
| 1558 | ? 0 : getInstructionFromIndex(DefIdx); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1559 | bool dummy; |
| 1560 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1561 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1562 | ReMatOrigDefs[VN] = ReMatDefMI; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1563 | // Original def may be modified so we have to make a copy here. vrm must |
| 1564 | // delete these! |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1565 | ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1566 | |
| 1567 | bool CanDelete = true; |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1568 | if (VNI->hasPHIKill) { |
| 1569 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1570 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1571 | CanDelete = false; |
| 1572 | // Need a stack slot if there is any live range where uses cannot be |
| 1573 | // rematerialized. |
| 1574 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1575 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1576 | if (CanDelete) |
| 1577 | ReMatDelete.set(VN); |
| 1578 | } else { |
| 1579 | // Need a stack slot if there is any live range where uses cannot be |
| 1580 | // rematerialized. |
| 1581 | NeedStackSlot = true; |
| 1582 | } |
| 1583 | } |
| 1584 | |
| 1585 | // One stack slot per live interval. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1586 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1587 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 1588 | |
| 1589 | // Create new intervals and rewrite defs and uses. |
| 1590 | for (LiveInterval::Ranges::const_iterator |
| 1591 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1592 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1593 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1594 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1595 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1596 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1597 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1598 | bool isLoad = isLoadSS || |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1599 | (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1600 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1601 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1602 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1603 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1604 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1605 | } |
| 1606 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1607 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1608 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1609 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1610 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1611 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1612 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1613 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1614 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1615 | if (NeedStackSlot) { |
| 1616 | int Id = SpillMBBs.find_first(); |
| 1617 | while (Id != -1) { |
| 1618 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1619 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
| 1620 | int index = spills[i].index; |
| 1621 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1622 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1623 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1624 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1625 | bool CanFold = false; |
| 1626 | bool FoundUse = false; |
| 1627 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1628 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1629 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1630 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1631 | MachineOperand &MO = MI->getOperand(j); |
| 1632 | if (!MO.isRegister() || MO.getReg() != VReg) |
| 1633 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1634 | |
| 1635 | Ops.push_back(j); |
| 1636 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1637 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1638 | if (isReMat || |
| 1639 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1640 | RestoreMBBs, RestoreIdxes))) { |
| 1641 | // MI has two-address uses of the same register. If the use |
| 1642 | // isn't the first and only use in the BB, then we can't fold |
| 1643 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1644 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1645 | break; |
| 1646 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1647 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1648 | } |
| 1649 | } |
| 1650 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1651 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1652 | if (CanFold && !Ops.empty()) { |
| 1653 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1654 | Folded = true; |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1655 | if (FoundUse > 0) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1656 | // Also folded uses, do not issue a load. |
| 1657 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1658 | nI.removeRange(getLoadIndex(index), getUseIndex(index)+1); |
| 1659 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1660 | nI.removeRange(getDefIndex(index), getStoreIndex(index)); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1661 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1662 | } |
| 1663 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1664 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1665 | if (!Folded) { |
| 1666 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
| 1667 | bool isKill = LR->end == getStoreIndex(index); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 1668 | if (!MI->registerDefIsDead(nI.reg)) |
| 1669 | // No need to spill a dead def. |
| 1670 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1671 | if (isKill) |
| 1672 | AddedKill.insert(&nI); |
| 1673 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1674 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1675 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1676 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1677 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1678 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1679 | int Id = RestoreMBBs.find_first(); |
| 1680 | while (Id != -1) { |
| 1681 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1682 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
| 1683 | int index = restores[i].index; |
| 1684 | if (index == -1) |
| 1685 | continue; |
| 1686 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1687 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1688 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1689 | bool CanFold = false; |
| 1690 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1691 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1692 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1693 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1694 | MachineOperand &MO = MI->getOperand(j); |
| 1695 | if (!MO.isRegister() || MO.getReg() != VReg) |
| 1696 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1697 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1698 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1699 | // If this restore were to be folded, it would have been folded |
| 1700 | // already. |
| 1701 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1702 | break; |
| 1703 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1704 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1705 | } |
| 1706 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1707 | |
| 1708 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1709 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1710 | if (CanFold && !Ops.empty()) { |
| 1711 | if (!vrm.isReMaterialized(VReg)) |
| 1712 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1713 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1714 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1715 | int LdSlot = 0; |
| 1716 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1717 | // If the rematerializable def is a load, also try to fold it. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1718 | if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1719 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1720 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1721 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1722 | if (ImpUse) { |
| 1723 | // Re-matting an instruction with virtual register use. Add the |
| 1724 | // register as an implicit use on the use MI and update the register |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1725 | // interval's spill weight to HUGE_VALF to prevent it from being |
| 1726 | // spilled. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1727 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1728 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1729 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1730 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1731 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1732 | } |
| 1733 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1734 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1735 | if (Folded) |
| 1736 | nI.removeRange(getLoadIndex(index), getUseIndex(index)+1); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1737 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1738 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1739 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1740 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1741 | } |
| 1742 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1743 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 1744 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1745 | std::vector<LiveInterval*> RetNewLIs; |
| 1746 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 1747 | LiveInterval *LI = NewLIs[i]; |
| 1748 | if (!LI->empty()) { |
| 1749 | LI->weight /= LI->getSize(); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1750 | if (!AddedKill.count(LI)) { |
| 1751 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1752 | unsigned LastUseIdx = getBaseIndex(LR->end); |
| 1753 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1754 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1755 | assert(UseIdx != -1); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1756 | if (LastUse->getOperand(UseIdx).isImplicit() || |
| 1757 | LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){ |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1758 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1759 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1760 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1761 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1762 | RetNewLIs.push_back(LI); |
| 1763 | } |
| 1764 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1765 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1766 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1767 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1768 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1769 | |
| 1770 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 1771 | /// any super register that's allocatable. |
| 1772 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 1773 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 1774 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 1775 | return true; |
| 1776 | return false; |
| 1777 | } |
| 1778 | |
| 1779 | /// getRepresentativeReg - Find the largest super register of the specified |
| 1780 | /// physical register. |
| 1781 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 1782 | // Find the largest super-register that is allocatable. |
| 1783 | unsigned BestReg = Reg; |
| 1784 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 1785 | unsigned SuperReg = *AS; |
| 1786 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 1787 | BestReg = SuperReg; |
| 1788 | break; |
| 1789 | } |
| 1790 | } |
| 1791 | return BestReg; |
| 1792 | } |
| 1793 | |
| 1794 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 1795 | /// specified interval that conflicts with the specified physical register. |
| 1796 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 1797 | unsigned PhysReg) const { |
| 1798 | unsigned NumConflicts = 0; |
| 1799 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 1800 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 1801 | E = mri_->reg_end(); I != E; ++I) { |
| 1802 | MachineOperand &O = I.getOperand(); |
| 1803 | MachineInstr *MI = O.getParent(); |
| 1804 | unsigned Index = getInstructionIndex(MI); |
| 1805 | if (pli.liveAt(Index)) |
| 1806 | ++NumConflicts; |
| 1807 | } |
| 1808 | return NumConflicts; |
| 1809 | } |
| 1810 | |
| 1811 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
| 1812 | /// around all defs and uses of the specified interval. |
| 1813 | void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
| 1814 | unsigned PhysReg, VirtRegMap &vrm) { |
| 1815 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 1816 | |
| 1817 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 1818 | // If there are registers which alias PhysReg, but which are not a |
| 1819 | // sub-register of the chosen representative super register. Assert |
| 1820 | // since we can't handle it yet. |
| 1821 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || |
| 1822 | tri_->isSuperRegister(*AS, SpillReg)); |
| 1823 | |
| 1824 | LiveInterval &pli = getInterval(SpillReg); |
| 1825 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 1826 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 1827 | E = mri_->reg_end(); I != E; ++I) { |
| 1828 | MachineOperand &O = I.getOperand(); |
| 1829 | MachineInstr *MI = O.getParent(); |
| 1830 | if (SeenMIs.count(MI)) |
| 1831 | continue; |
| 1832 | SeenMIs.insert(MI); |
| 1833 | unsigned Index = getInstructionIndex(MI); |
| 1834 | if (pli.liveAt(Index)) { |
| 1835 | vrm.addEmergencySpill(SpillReg, MI); |
| 1836 | pli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1); |
| 1837 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) { |
| 1838 | if (!hasInterval(*AS)) |
| 1839 | continue; |
| 1840 | LiveInterval &spli = getInterval(*AS); |
| 1841 | if (spli.liveAt(Index)) |
| 1842 | spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1); |
| 1843 | } |
| 1844 | } |
| 1845 | } |
| 1846 | } |