blob: f711c0ccaa5c25fcf076991e2b3d455bb8083f45 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000025#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Dan Gohman844731a2008-05-13 00:00:25 +000039// Hidden options for help debugging.
40static cl::opt<bool> DisableReMat("disable-rematerialization",
41 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000042
Dan Gohman844731a2008-05-13 00:00:25 +000043static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
44 cl::init(true), cl::Hidden);
45static cl::opt<int> SplitLimit("split-limit",
46 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000047
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(numIntervals, "Number of original intervals");
49STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000050STATISTIC(numFolds , "Number of loads/stores folded into instructions");
51STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Devang Patel19974732007-05-03 01:11:54 +000053char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000054static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000055
Chris Lattnerf7da2c72006-08-24 22:43:55 +000056void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
David Greene25133302007-06-08 17:18:56 +000057 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000058 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000059 AU.addPreservedID(MachineLoopInfoID);
60 AU.addPreservedID(MachineDominatorsID);
Owen Andersonfcc63502008-05-29 18:35:21 +000061 AU.addPreservedID(PHIEliminationID);
62 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000063 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000064 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000065}
66
Chris Lattnerf7da2c72006-08-24 22:43:55 +000067void LiveIntervals::releaseMemory() {
Evan Cheng4ca980e2007-10-17 02:10:22 +000068 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000069 mi2iMap_.clear();
70 i2miMap_.clear();
71 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000072 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
73 VNInfoAllocator.Reset();
Evan Cheng549f27d32007-08-13 23:45:17 +000074 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
75 delete ClonedMIs[i];
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000076}
77
Owen Anderson80b3ce62008-05-28 20:54:50 +000078void LiveIntervals::computeNumbering() {
79 Index2MiMap OldI2MI = i2miMap_;
80
81 Idx2MBBMap.clear();
82 MBB2IdxMap.clear();
83 mi2iMap_.clear();
84 i2miMap_.clear();
85
Chris Lattner428b92e2006-09-15 03:57:23 +000086 // Number MachineInstrs and MachineBasicBlocks.
87 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +000088 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +000089
90 unsigned MIIndex = 0;
91 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
92 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +000093 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +000094
Chris Lattner428b92e2006-09-15 03:57:23 +000095 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
96 I != E; ++I) {
97 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000098 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +000099 i2miMap_.push_back(I);
100 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000101 }
Evan Cheng549f27d32007-08-13 23:45:17 +0000102
103 // Set the MBB2IdxMap entry for this MBB.
Evan Cheng76249962008-04-16 18:01:08 +0000104 MBB2IdxMap[MBB->getNumber()] = (StartIdx == MIIndex)
105 ? std::make_pair(StartIdx, StartIdx) // Empty MBB
106 : std::make_pair(StartIdx, MIIndex - 1);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000107 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000108 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000109 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110
111 if (!OldI2MI.empty())
112 for (iterator I = begin(), E = end(); I != E; ++I)
113 for (LiveInterval::iterator LI = I->second.begin(), LE = I->second.end();
114 LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000115
Owen Anderson7eec0c22008-05-29 23:01:22 +0000116 // Remap the start index of the live range to the corresponding new
117 // number, or our best guess at what it _should_ correspond to if the
118 // original instruction has been erased. This is either the following
119 // instruction or its predecessor.
120 unsigned offset = LI->start % InstrSlots::NUM;
121 if (OldI2MI[LI->start / InstrSlots::NUM])
122 LI->start = mi2iMap_[OldI2MI[LI->start / InstrSlots::NUM]] + offset;
123 else {
124 unsigned i = 0;
125 MachineInstr* newInstr = 0;
126 do {
127 newInstr = OldI2MI[LI->start / InstrSlots::NUM + i];
128 i++;
129 } while (!newInstr);
130
131 MachineInstr* preceding = i2miMap_[(mi2iMap_[newInstr] -
132 InstrSlots::NUM) / InstrSlots::NUM];
133 if (preceding->getParent() == newInstr->getParent() &&
134 preceding->modifiesRegister(I->second.reg))
135 LI->start = mi2iMap_[newInstr] - InstrSlots::NUM + offset;
136 else
137 LI->start = mi2iMap_[newInstr];
138 }
139
140 // Remap the ending index in the same way that we remapped the start,
141 // except for the final step where we always map to the immediately
142 // following instruction.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000143 if (LI->end / InstrSlots::NUM < OldI2MI.size()) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000144 offset = LI->end % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000145 if (OldI2MI[LI->end / InstrSlots::NUM])
146 LI->end = mi2iMap_[OldI2MI[LI->end / InstrSlots::NUM]] + offset;
147 else {
148 unsigned i = 0;
149 MachineInstr* newInstr = 0;
150 do {
151 newInstr = OldI2MI[LI->end / InstrSlots::NUM + i];
152 i++;
153 } while (!newInstr);
154
155 LI->end = mi2iMap_[newInstr];
156 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000157 } else {
158 LI->end = i2miMap_.size() * InstrSlots::NUM;
159 }
Owen Anderson745825f42008-05-28 22:40:08 +0000160
Owen Anderson7eec0c22008-05-29 23:01:22 +0000161 // Remap the VNInfo def index, which works the same as the
162 // start indices above.
Owen Anderson745825f42008-05-28 22:40:08 +0000163 VNInfo* vni = LI->valno;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000164 offset = vni->def % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000165 if (OldI2MI[vni->def / InstrSlots::NUM])
166 vni->def = mi2iMap_[OldI2MI[vni->def / InstrSlots::NUM]] + offset;
167 else {
168 unsigned i = 0;
169 MachineInstr* newInstr = 0;
170 do {
171 newInstr = OldI2MI[vni->def / InstrSlots::NUM + i];
172 i++;
173 } while (!newInstr);
174
175 MachineInstr* preceding = i2miMap_[(mi2iMap_[newInstr] -
176 InstrSlots::NUM) / InstrSlots::NUM];
177 if (preceding->getParent() == newInstr->getParent() &&
178 preceding->modifiesRegister(I->second.reg))
179 vni->def = mi2iMap_[newInstr] - InstrSlots::NUM + offset;
180 else
181 vni->def = mi2iMap_[newInstr];
182 }
Owen Anderson745825f42008-05-28 22:40:08 +0000183
Owen Anderson7eec0c22008-05-29 23:01:22 +0000184 // Remap the VNInfo kill indices, which works the same as
185 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000186 for (size_t i = 0; i < vni->kills.size(); ++i) {
187 offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000188 if (OldI2MI[vni->kills[i] / InstrSlots::NUM])
189 vni->kills[i] = mi2iMap_[OldI2MI[vni->kills[i] / InstrSlots::NUM]] +
190 offset;
191 else {
192 unsigned e = 0;
193 MachineInstr* newInstr = 0;
194 do {
195 newInstr = OldI2MI[vni->kills[i] / InstrSlots::NUM + e];
196 e++;
197 } while (!newInstr);
198
199 vni->kills[i] = mi2iMap_[newInstr];
200 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000201 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000202 }
203}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000204
Owen Anderson80b3ce62008-05-28 20:54:50 +0000205/// runOnMachineFunction - Register allocate the whole function
206///
207bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
208 mf_ = &fn;
209 mri_ = &mf_->getRegInfo();
210 tm_ = &fn.getTarget();
211 tri_ = tm_->getRegisterInfo();
212 tii_ = tm_->getInstrInfo();
213 lv_ = &getAnalysis<LiveVariables>();
214 allocatableRegs_ = tri_->getAllocatableSet(fn);
215
216 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000218
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 numIntervals += getNumIntervals();
220
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000221 DOUT << "********** INTERVALS **********\n";
222 for (iterator I = begin(), E = end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000223 I->second.print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000224 DOUT << "\n";
225 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000228 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000230}
231
Chris Lattner70ca3582004-09-30 15:59:17 +0000232/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000233void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000234 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000235 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000236 I->second.print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000237 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000238 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000239
240 O << "********** MACHINEINSTRS **********\n";
241 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
242 mbbi != mbbe; ++mbbi) {
243 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
244 for (MachineBasicBlock::iterator mii = mbbi->begin(),
245 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000246 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000247 }
248 }
249}
250
Evan Chengc92da382007-11-03 07:20:12 +0000251/// conflictsWithPhysRegDef - Returns true if the specified register
252/// is defined during the duration of the specified interval.
253bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
254 VirtRegMap &vrm, unsigned reg) {
255 for (LiveInterval::Ranges::const_iterator
256 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
257 for (unsigned index = getBaseIndex(I->start),
258 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
259 index += InstrSlots::NUM) {
260 // skip deleted instructions
261 while (index != end && !getInstructionFromIndex(index))
262 index += InstrSlots::NUM;
263 if (index == end) break;
264
265 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000266 unsigned SrcReg, DstReg;
267 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
268 if (SrcReg == li.reg || DstReg == li.reg)
269 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000270 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
271 MachineOperand& mop = MI->getOperand(i);
Evan Cheng5d446262007-11-15 08:13:29 +0000272 if (!mop.isRegister())
Evan Chengc92da382007-11-03 07:20:12 +0000273 continue;
274 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000275 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000276 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000277 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000278 if (!vrm.hasPhys(PhysReg))
279 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000280 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000281 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000282 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000283 return true;
284 }
285 }
286 }
287
288 return false;
289}
290
Evan Cheng549f27d32007-08-13 23:45:17 +0000291void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000292 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000293 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000294 else
295 cerr << "%reg" << reg;
296}
297
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000298void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000299 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000300 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000302 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000304
Evan Cheng419852c2008-04-03 16:39:43 +0000305 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
306 DOUT << "is a implicit_def\n";
307 return;
308 }
309
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000310 // Virtual registers may be defined multiple times (due to phi
311 // elimination and 2-addr elimination). Much of what we do only has to be
312 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // time we see a vreg.
314 if (interval.empty()) {
315 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000316 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000317 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000318 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000319 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000320 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000321 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000322 tii_->isMoveInstr(*mi, SrcReg, DstReg))
323 CopyMI = mi;
324 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000325
326 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000327
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 // Loop over all of the blocks that the vreg is defined in. There are
329 // two cases we have to handle here. The most common case is a vreg
330 // whose lifetime is contained within a basic block. In this case there
331 // will be a single kill, in MBB, which comes after the definition.
332 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
333 // FIXME: what about dead vars?
334 unsigned killIdx;
335 if (vi.Kills[0] != mi)
336 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
337 else
338 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000339
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 // If the kill happens after the definition, we have an intra-block
341 // live range.
342 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000343 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000345 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000347 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000348 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 return;
350 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000351 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000352
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 // The other case we handle is when a virtual register lives to the end
354 // of the defining block, potentially live across some blocks, then is
355 // live into some number of blocks, but gets killed. Start by adding a
356 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000357 LiveRange NewLR(defIndex,
358 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000359 ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000360 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 interval.addRange(NewLR);
362
363 // Iterate over all of the blocks that the variable is completely
364 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
365 // live interval.
366 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
367 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000368 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
369 if (!MBB->empty()) {
370 LiveRange LR(getMBBStartIdx(i),
371 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000372 ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000374 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000375 }
376 }
377 }
378
379 // Finally, this virtual register is live from the start of any killing
380 // block to the 'use' slot of the killing instruction.
381 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
382 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000383 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000384 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000385 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000387 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000388 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000389 }
390
391 } else {
392 // If this is the second time we see a virtual register definition, it
393 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000394 // the result of two address elimination, then the vreg is one of the
395 // def-and-use register operand.
Evan Cheng32dfbea2007-10-12 08:50:34 +0000396 if (mi->isRegReDefinedByTwoAddr(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 // If this is a two-address definition, then we have already processed
398 // the live range. The only problem is that we didn't realize there
399 // are actually two values in the live interval. Because of this we
400 // need to take the LiveRegion that defines this register and split it
401 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000402 assert(interval.containsOneValue());
403 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000404 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000405
Evan Cheng4f8ff162007-08-11 00:59:19 +0000406 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000407 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000408
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000409 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000410 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000412
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000413 // Two-address vregs should always only be redefined once. This means
414 // that at this point, there should be exactly one value number in it.
415 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
416
Chris Lattner91725b72006-08-31 05:54:43 +0000417 // The new value number (#1) is defined by the instruction we claimed
418 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000419 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
420 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000421
Chris Lattner91725b72006-08-31 05:54:43 +0000422 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000423 OldValNo->def = RedefIndex;
424 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000425
426 // Add the new live interval which replaces the range for the input copy.
427 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000428 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000429 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000430 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431
432 // If this redefinition is dead, we need to add a dummy unit live
433 // range covering the def slot.
Evan Cheng6130f662008-03-05 00:59:57 +0000434 if (mi->registerDefIsDead(interval.reg, tri_))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000435 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000437 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000438 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439
440 } else {
441 // Otherwise, this must be because of phi elimination. If this is the
442 // first redefinition of the vreg that we have seen, go back and change
443 // the live range in the PHI block to be a different value number.
444 if (interval.containsOneValue()) {
445 assert(vi.Kills.size() == 1 &&
446 "PHI elimination vreg should have one kill, the PHI itself!");
447
448 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000449 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000451 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000453 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000454 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000456 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000457 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000458
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000459 // Replace the interval with one of a NEW value number. Note that this
460 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000461 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000462 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000464 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000465 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 }
467
468 // In the case of PHI elimination, each variable definition is only
469 // live until the end of the block. We've already taken care of the
470 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000471 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000472
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000473 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000474 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000475 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000476 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000477 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000478 tii_->isMoveInstr(*mi, SrcReg, DstReg))
479 CopyMI = mi;
480 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000481
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000482 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000483 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000484 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000485 interval.addKill(ValNo, killIndex);
486 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000487 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000488 }
489 }
490
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000491 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000492}
493
Chris Lattnerf35fef72004-07-23 21:24:19 +0000494void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000495 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000496 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000497 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000498 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 // A physical register cannot be live across basic block, so its
500 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000501 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000502
Chris Lattner6b128bd2006-09-03 08:07:11 +0000503 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504 unsigned start = getDefIndex(baseIndex);
505 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000506
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 // If it is not used after definition, it is considered dead at
508 // the instruction defining it. Hence its interval is:
509 // [defSlot(def), defSlot(def)+1)
Evan Cheng6130f662008-03-05 00:59:57 +0000510 if (mi->registerDefIsDead(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000511 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000512 end = getDefIndex(start) + 1;
513 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000514 }
515
516 // If it is not dead on definition, it must be killed by a
517 // subsequent instruction. Hence its interval is:
518 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000519 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000521 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000522 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000523 end = getUseIndex(baseIndex) + 1;
524 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000525 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Cheng9a1956a2006-11-15 20:54:11 +0000526 // Another instruction redefines the register before it is ever read.
527 // Then the register is essentially dead at the instruction that defines
528 // it. Hence its interval is:
529 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000530 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000531 end = getDefIndex(start) + 1;
532 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000533 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000535
536 // The only case we should have a dead physreg here without a killing or
537 // instruction where we know it's dead is if it is live-in to the function
538 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000539 assert(!CopyMI && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000540 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000541
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000542exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000544
Evan Cheng24a3cc42007-04-25 07:30:23 +0000545 // Already exists? Extend old live interval.
546 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000547 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengc8d044e2008-02-15 18:24:29 +0000548 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000549 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000550 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000551 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000552 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000553}
554
Chris Lattnerf35fef72004-07-23 21:24:19 +0000555void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
556 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000557 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000558 unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000559 if (TargetRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000560 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000561 else if (allocatableRegs_[reg]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000562 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000563 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000564 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000565 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000566 tii_->isMoveInstr(*MI, SrcReg, DstReg))
567 CopyMI = MI;
568 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000569 // Def of a register also defines its sub-registers.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000570 for (const unsigned* AS = tri_->getSubRegisters(reg); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000571 // If MI also modifies the sub-register explicitly, avoid processing it
572 // more than once. Do not pass in TRI here so it checks for exact match.
573 if (!MI->modifiesRegister(*AS))
Evan Cheng24a3cc42007-04-25 07:30:23 +0000574 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000575 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000576}
577
Evan Chengb371f452007-02-19 21:49:54 +0000578void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000579 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000580 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000581 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
582
583 // Look for kills, if it reaches a def before it's killed, then it shouldn't
584 // be considered a livein.
585 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000586 unsigned baseIndex = MIIdx;
587 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000588 unsigned end = start;
589 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000590 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000591 DOUT << " killed";
592 end = getUseIndex(baseIndex) + 1;
593 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000594 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000595 // Another instruction redefines the register before it is ever read.
596 // Then the register is essentially dead at the instruction that defines
597 // it. Hence its interval is:
598 // [defSlot(def), defSlot(def)+1)
599 DOUT << " dead";
600 end = getDefIndex(start) + 1;
601 goto exit;
602 }
603
604 baseIndex += InstrSlots::NUM;
605 ++mi;
606 }
607
608exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000609 // Live-in register might not be used at all.
610 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000611 if (isAlias) {
612 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000613 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000614 } else {
615 DOUT << " live through";
616 end = baseIndex;
617 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000618 }
619
Evan Chengf3bb2e62007-09-05 21:46:51 +0000620 LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000621 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000622 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000623 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000624}
625
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000626/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000627/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000628/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000629/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000630void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000631 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
632 << "********** Function: "
633 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000634 // Track the index of the current machine instr.
635 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000636 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
637 MBBI != E; ++MBBI) {
638 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000639 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000640
Chris Lattner428b92e2006-09-15 03:57:23 +0000641 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000642
Dan Gohmancb406c22007-10-03 19:26:29 +0000643 // Create intervals for live-ins to this BB first.
644 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
645 LE = MBB->livein_end(); LI != LE; ++LI) {
646 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
647 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000648 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000649 if (!hasInterval(*AS))
650 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
651 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000652 }
653
Chris Lattner428b92e2006-09-15 03:57:23 +0000654 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000655 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000656
Evan Cheng438f7bc2006-11-10 08:43:01 +0000657 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000658 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
659 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000660 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000661 if (MO.isRegister() && MO.getReg() && MO.isDef())
662 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000663 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000664
665 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000666 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000667 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000668}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000669
Evan Cheng4ca980e2007-10-17 02:10:22 +0000670bool LiveIntervals::findLiveInMBBs(const LiveRange &LR,
Evan Chenga5bfc972007-10-17 06:53:44 +0000671 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000672 std::vector<IdxMBBPair>::const_iterator I =
673 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start);
674
675 bool ResVal = false;
676 while (I != Idx2MBBMap.end()) {
677 if (LR.end <= I->first)
678 break;
679 MBBs.push_back(I->second);
680 ResVal = true;
681 ++I;
682 }
683 return ResVal;
684}
685
686
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000687LiveInterval LiveIntervals::createInterval(unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000688 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000689 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000690 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000691}
Evan Chengf2fbca62007-11-12 06:35:08 +0000692
Evan Chengc8d044e2008-02-15 18:24:29 +0000693/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
694/// copy field and returns the source register that defines it.
695unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
696 if (!VNI->copy)
697 return 0;
698
699 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
700 return VNI->copy->getOperand(1).getReg();
Evan Cheng7e073ba2008-04-09 20:57:25 +0000701 if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG)
702 return VNI->copy->getOperand(2).getReg();
Evan Chengc8d044e2008-02-15 18:24:29 +0000703 unsigned SrcReg, DstReg;
704 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg))
705 return SrcReg;
706 assert(0 && "Unrecognized copy instruction!");
707 return 0;
708}
Evan Chengf2fbca62007-11-12 06:35:08 +0000709
710//===----------------------------------------------------------------------===//
711// Register allocator hooks.
712//
713
Evan Chengd70dbb52008-02-22 09:24:50 +0000714/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
715/// allow one) virtual register operand, then its uses are implicitly using
716/// the register. Returns the virtual register.
717unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
718 MachineInstr *MI) const {
719 unsigned RegOp = 0;
720 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
721 MachineOperand &MO = MI->getOperand(i);
722 if (!MO.isRegister() || !MO.isUse())
723 continue;
724 unsigned Reg = MO.getReg();
725 if (Reg == 0 || Reg == li.reg)
726 continue;
727 // FIXME: For now, only remat MI with at most one register operand.
728 assert(!RegOp &&
729 "Can't rematerialize instruction with multiple register operand!");
730 RegOp = MO.getReg();
731 break;
732 }
733 return RegOp;
734}
735
736/// isValNoAvailableAt - Return true if the val# of the specified interval
737/// which reaches the given instruction also reaches the specified use index.
738bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
739 unsigned UseIdx) const {
740 unsigned Index = getInstructionIndex(MI);
741 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
742 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
743 return UI != li.end() && UI->valno == ValNo;
744}
745
Evan Chengf2fbca62007-11-12 06:35:08 +0000746/// isReMaterializable - Returns true if the definition MI of the specified
747/// val# of the specified interval is re-materializable.
748bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000749 const VNInfo *ValNo, MachineInstr *MI,
750 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000751 if (DisableReMat)
752 return false;
753
Evan Cheng5ef3a042007-12-06 00:01:56 +0000754 isLoad = false;
Evan Cheng20ccded2008-03-15 00:19:36 +0000755 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000756 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000757
758 int FrameIdx = 0;
759 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000760 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000761 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
762 // this but remember this is not safe to fold into a two-address
763 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000764 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000765 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000766
Evan Chengd70dbb52008-02-22 09:24:50 +0000767 if (tii_->isTriviallyReMaterializable(MI)) {
Evan Cheng20ccded2008-03-15 00:19:36 +0000768 const TargetInstrDesc &TID = MI->getDesc();
Chris Lattner749c6f62008-01-07 07:27:27 +0000769 isLoad = TID.isSimpleLoad();
Evan Chengd70dbb52008-02-22 09:24:50 +0000770
771 unsigned ImpUse = getReMatImplicitUse(li, MI);
772 if (ImpUse) {
773 const LiveInterval &ImpLi = getInterval(ImpUse);
774 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
775 re = mri_->use_end(); ri != re; ++ri) {
776 MachineInstr *UseMI = &*ri;
777 unsigned UseIdx = getInstructionIndex(UseMI);
778 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
779 continue;
Evan Cheng298bbe82008-02-23 02:14:42 +0000780 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
Evan Chengd70dbb52008-02-22 09:24:50 +0000781 return false;
782 }
783 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000784 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000785 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000786
Evan Chengdd3465e2008-02-23 01:44:27 +0000787 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000788}
789
790/// isReMaterializable - Returns true if every definition of MI of every
791/// val# of the specified interval is re-materializable.
792bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) {
793 isLoad = false;
794 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
795 i != e; ++i) {
796 const VNInfo *VNI = *i;
797 unsigned DefIdx = VNI->def;
798 if (DefIdx == ~1U)
799 continue; // Dead val#.
800 // Is the def for the val# rematerializable?
801 if (DefIdx == ~0u)
802 return false;
803 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
804 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000805 if (!ReMatDefMI ||
806 !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000807 return false;
808 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000809 }
810 return true;
811}
812
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000813/// FilterFoldedOps - Filter out two-address use operands. Return
814/// true if it finds any issue with the operands that ought to prevent
815/// folding.
816static bool FilterFoldedOps(MachineInstr *MI,
817 SmallVector<unsigned, 2> &Ops,
818 unsigned &MRInfo,
819 SmallVector<unsigned, 2> &FoldOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000820 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng6e141fd2007-12-12 23:12:09 +0000821
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000822 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000823 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
824 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000825 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000826 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000827 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000828 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000829 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000830 MRInfo |= (unsigned)VirtRegMap::isMod;
831 else {
832 // Filter out two-address use operand(s).
Evan Chengd70dbb52008-02-22 09:24:50 +0000833 if (!MO.isImplicit() &&
834 TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) {
Evan Chengaee4af62007-12-02 08:30:39 +0000835 MRInfo = VirtRegMap::isModRef;
836 continue;
837 }
838 MRInfo |= (unsigned)VirtRegMap::isRef;
839 }
840 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000841 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000842 return false;
843}
844
845
846/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
847/// slot / to reg or any rematerialized load into ith operand of specified
848/// MI. If it is successul, MI is updated with the newly created MI and
849/// returns true.
850bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
851 VirtRegMap &vrm, MachineInstr *DefMI,
852 unsigned InstrIdx,
853 SmallVector<unsigned, 2> &Ops,
854 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000855 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000856 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000857 RemoveMachineInstrFromMaps(MI);
858 vrm.RemoveMachineInstrFromMaps(MI);
859 MI->eraseFromParent();
860 ++numFolds;
861 return true;
862 }
863
864 // Filter the list of operand indexes that are to be folded. Abort if
865 // any operand will prevent folding.
866 unsigned MRInfo = 0;
867 SmallVector<unsigned, 2> FoldOps;
868 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
869 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000870
Evan Cheng427f4c12008-03-31 23:19:51 +0000871 // The only time it's safe to fold into a two address instruction is when
872 // it's folding reload and spill from / into a spill stack slot.
873 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000874 return false;
875
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000876 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
877 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000878 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000879 // Remember this instruction uses the spill slot.
880 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
881
Evan Chengf2fbca62007-11-12 06:35:08 +0000882 // Attempt to fold the memory reference into the instruction. If
883 // we can do this, we don't need to insert spill code.
884 if (lv_)
885 lv_->instructionChanged(MI, fmi);
Evan Cheng81a03822007-11-17 00:40:40 +0000886 else
Dan Gohman6f0d0242008-02-10 18:45:23 +0000887 fmi->copyKillDeadInfo(MI, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +0000888 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000889 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000890 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000891 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000892 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000893 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000894 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +0000895 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
896 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +0000897 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000898 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000899 return true;
900 }
901 return false;
902}
903
Evan Cheng018f9b02007-12-05 03:22:34 +0000904/// canFoldMemoryOperand - Returns true if the specified load / store
905/// folding is possible.
906bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000907 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000908 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000909 // Filter the list of operand indexes that are to be folded. Abort if
910 // any operand will prevent folding.
911 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000912 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000913 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
914 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000915
Evan Cheng3c75ba82008-04-01 21:37:32 +0000916 // It's only legal to remat for a use, not a def.
917 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000918 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000919
Evan Chengd70dbb52008-02-22 09:24:50 +0000920 return tii_->canFoldMemoryOperand(MI, FoldOps);
921}
922
Evan Cheng81a03822007-11-17 00:40:40 +0000923bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
924 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
925 for (LiveInterval::Ranges::const_iterator
926 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
927 std::vector<IdxMBBPair>::const_iterator II =
928 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
929 if (II == Idx2MBBMap.end())
930 continue;
931 if (I->end > II->first) // crossing a MBB.
932 return false;
933 MBBs.insert(II->second);
934 if (MBBs.size() > 1)
935 return false;
936 }
937 return true;
938}
939
Evan Chengd70dbb52008-02-22 09:24:50 +0000940/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
941/// interval on to-be re-materialized operands of MI) with new register.
942void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
943 MachineInstr *MI, unsigned NewVReg,
944 VirtRegMap &vrm) {
945 // There is an implicit use. That means one of the other operand is
946 // being remat'ed and the remat'ed instruction has li.reg as an
947 // use operand. Make sure we rewrite that as well.
948 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
949 MachineOperand &MO = MI->getOperand(i);
950 if (!MO.isRegister())
951 continue;
952 unsigned Reg = MO.getReg();
953 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
954 continue;
955 if (!vrm.isReMaterialized(Reg))
956 continue;
957 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +0000958 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
959 if (UseMO)
960 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +0000961 }
962}
963
Evan Chengf2fbca62007-11-12 06:35:08 +0000964/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
965/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +0000966bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +0000967rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
968 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000969 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000970 unsigned Slot, int LdSlot,
971 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +0000972 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +0000973 const TargetRegisterClass* rc,
974 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +0000975 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +0000976 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Evan Cheng1953d0c2007-11-29 10:12:14 +0000977 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Chengf2fbca62007-11-12 06:35:08 +0000978 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +0000979 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +0000980 RestartInstruction:
981 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
982 MachineOperand& mop = MI->getOperand(i);
983 if (!mop.isRegister())
984 continue;
985 unsigned Reg = mop.getReg();
986 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000987 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +0000988 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +0000989 if (Reg != li.reg)
990 continue;
991
992 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +0000993 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +0000994 int FoldSlot = Slot;
995 if (DefIsReMat) {
996 // If this is the rematerializable definition MI itself and
997 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +0000998 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +0000999 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1000 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001001 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001002 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001003 MI->eraseFromParent();
1004 break;
1005 }
1006
1007 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001008 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001009 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001010 if (isLoad) {
1011 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1012 FoldSS = isLoadSS;
1013 FoldSlot = LdSlot;
1014 }
1015 }
1016
Evan Chengf2fbca62007-11-12 06:35:08 +00001017 // Scan all of the operands of this instruction rewriting operands
1018 // to use NewVReg instead of li.reg as appropriate. We do this for
1019 // two reasons:
1020 //
1021 // 1. If the instr reads the same spilled vreg multiple times, we
1022 // want to reuse the NewVReg.
1023 // 2. If the instr is a two-addr instruction, we are required to
1024 // keep the src/dst regs pinned.
1025 //
1026 // Keep track of whether we replace a use and/or def so that we can
1027 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001028
Evan Cheng81a03822007-11-17 00:40:40 +00001029 HasUse = mop.isUse();
1030 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001031 SmallVector<unsigned, 2> Ops;
1032 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001033 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001034 const MachineOperand &MOj = MI->getOperand(j);
1035 if (!MOj.isRegister())
Evan Chengf2fbca62007-11-12 06:35:08 +00001036 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001037 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001038 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 continue;
1040 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001041 Ops.push_back(j);
1042 HasUse |= MOj.isUse();
1043 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001044 }
1045 }
1046
Evan Cheng018f9b02007-12-05 03:22:34 +00001047 if (TryFold) {
1048 // Do not fold load / store here if we are splitting. We'll find an
1049 // optimal point to insert a load / store later.
1050 if (!TrySplit) {
1051 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1052 Ops, FoldSS, FoldSlot, Reg)) {
1053 // Folding the load/store can completely change the instruction in
1054 // unpredictable ways, rescan it from the beginning.
1055 HasUse = false;
1056 HasDef = false;
1057 CanFold = false;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001058 if (isRemoved(MI))
1059 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001060 goto RestartInstruction;
1061 }
1062 } else {
Evan Cheng3c75ba82008-04-01 21:37:32 +00001063 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001064 }
Evan Cheng6e141fd2007-12-12 23:12:09 +00001065 } else
1066 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001067
1068 // Create a new virtual register for the spill interval.
1069 bool CreatedNewVReg = false;
1070 if (NewVReg == 0) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001071 NewVReg = mri_->createVirtualRegister(rc);
Evan Chengcddbb832007-11-30 21:23:43 +00001072 vrm.grow();
1073 CreatedNewVReg = true;
1074 }
1075 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001076 if (mop.isImplicit())
1077 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001078
1079 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001080 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1081 MachineOperand &mopj = MI->getOperand(Ops[j]);
1082 mopj.setReg(NewVReg);
1083 if (mopj.isImplicit())
1084 rewriteImplicitOps(li, MI, NewVReg, vrm);
1085 }
Evan Chengcddbb832007-11-30 21:23:43 +00001086
Evan Cheng81a03822007-11-17 00:40:40 +00001087 if (CreatedNewVReg) {
1088 if (DefIsReMat) {
1089 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001090 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001091 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001092 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001093 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001094 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001095 }
1096 if (!CanDelete || (HasUse && HasDef)) {
1097 // If this is a two-addr instruction then its use operands are
1098 // rematerializable but its def is not. It should be assigned a
1099 // stack slot.
1100 vrm.assignVirt2StackSlot(NewVReg, Slot);
1101 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001102 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001103 vrm.assignVirt2StackSlot(NewVReg, Slot);
1104 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001105 } else if (HasUse && HasDef &&
1106 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1107 // If this interval hasn't been assigned a stack slot (because earlier
1108 // def is a deleted remat def), do it now.
1109 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1110 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001111 }
1112
Evan Cheng313d4b82008-02-23 00:33:04 +00001113 // Re-matting an instruction with virtual register use. Add the
1114 // register as an implicit use on the use MI.
1115 if (DefIsReMat && ImpUse)
1116 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1117
Evan Chengf2fbca62007-11-12 06:35:08 +00001118 // create a new register interval for this spill / remat.
1119 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001120 if (CreatedNewVReg) {
1121 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001122 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001123 if (TrySplit)
1124 vrm.setIsSplitFromReg(NewVReg, li.reg);
1125 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001126
1127 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001128 if (CreatedNewVReg) {
1129 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1130 nI.getNextValue(~0U, 0, VNInfoAllocator));
1131 DOUT << " +" << LR;
1132 nI.addRange(LR);
1133 } else {
1134 // Extend the split live interval to this def / use.
1135 unsigned End = getUseIndex(index)+1;
1136 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1137 nI.getValNumInfo(nI.getNumValNums()-1));
1138 DOUT << " +" << LR;
1139 nI.addRange(LR);
1140 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001141 }
1142 if (HasDef) {
1143 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1144 nI.getNextValue(~0U, 0, VNInfoAllocator));
1145 DOUT << " +" << LR;
1146 nI.addRange(LR);
1147 }
Evan Cheng81a03822007-11-17 00:40:40 +00001148
Evan Chengf2fbca62007-11-12 06:35:08 +00001149 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001150 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001151 DOUT << '\n';
1152 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001153 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001154}
Evan Cheng81a03822007-11-17 00:40:40 +00001155bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001156 const VNInfo *VNI,
1157 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001158 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001159 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1160 unsigned KillIdx = VNI->kills[j];
1161 if (KillIdx > Idx && KillIdx < End)
1162 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001163 }
1164 return false;
1165}
1166
Evan Cheng1953d0c2007-11-29 10:12:14 +00001167static const VNInfo *findDefinedVNInfo(const LiveInterval &li, unsigned DefIdx) {
1168 const VNInfo *VNI = NULL;
1169 for (LiveInterval::const_vni_iterator i = li.vni_begin(),
1170 e = li.vni_end(); i != e; ++i)
1171 if ((*i)->def == DefIdx) {
1172 VNI = *i;
1173 break;
1174 }
1175 return VNI;
1176}
1177
Evan Cheng063284c2008-02-21 00:34:19 +00001178/// RewriteInfo - Keep track of machine instrs that will be rewritten
1179/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001180namespace {
1181 struct RewriteInfo {
1182 unsigned Index;
1183 MachineInstr *MI;
1184 bool HasUse;
1185 bool HasDef;
1186 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1187 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1188 };
Evan Cheng063284c2008-02-21 00:34:19 +00001189
Dan Gohman844731a2008-05-13 00:00:25 +00001190 struct RewriteInfoCompare {
1191 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1192 return LHS.Index < RHS.Index;
1193 }
1194 };
1195}
Evan Cheng063284c2008-02-21 00:34:19 +00001196
Evan Chengf2fbca62007-11-12 06:35:08 +00001197void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001198rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001199 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001200 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001201 unsigned Slot, int LdSlot,
1202 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001203 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001204 const TargetRegisterClass* rc,
1205 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001206 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001207 BitVector &SpillMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001208 std::map<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001209 BitVector &RestoreMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001210 std::map<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1211 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Chengf2fbca62007-11-12 06:35:08 +00001212 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001213 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001214 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001215 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001216 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001217
Evan Cheng063284c2008-02-21 00:34:19 +00001218 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001219 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001220 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001221 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1222 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001223 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001224 MachineOperand &O = ri.getOperand();
1225 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001226 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001227 unsigned index = getInstructionIndex(MI);
1228 if (index < start || index >= end)
1229 continue;
1230 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1231 }
1232 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1233
Evan Cheng313d4b82008-02-23 00:33:04 +00001234 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001235 // Now rewrite the defs and uses.
1236 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1237 RewriteInfo &rwi = RewriteMIs[i];
1238 ++i;
1239 unsigned index = rwi.Index;
1240 bool MIHasUse = rwi.HasUse;
1241 bool MIHasDef = rwi.HasDef;
1242 MachineInstr *MI = rwi.MI;
1243 // If MI def and/or use the same register multiple times, then there
1244 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001245 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001246 while (i != e && RewriteMIs[i].MI == MI) {
1247 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001248 bool isUse = RewriteMIs[i].HasUse;
1249 if (isUse) ++NumUses;
1250 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001251 MIHasDef |= RewriteMIs[i].HasDef;
1252 ++i;
1253 }
Evan Cheng81a03822007-11-17 00:40:40 +00001254 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001255
Evan Cheng0a891ed2008-05-23 23:00:04 +00001256 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001257 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001258 // register interval's spill weight to HUGE_VALF to prevent it from
1259 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001260 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001261 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001262 }
1263
Evan Cheng063284c2008-02-21 00:34:19 +00001264 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001265 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001266 if (TrySplit) {
Evan Cheng063284c2008-02-21 00:34:19 +00001267 std::map<unsigned,unsigned>::const_iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001268 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001269 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001270 // One common case:
1271 // x = use
1272 // ...
1273 // ...
1274 // def = ...
1275 // = use
1276 // It's better to start a new interval to avoid artifically
1277 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001278 if (MIHasDef && !MIHasUse) {
1279 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001280 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001281 }
1282 }
Evan Chengcada2452007-11-28 01:28:46 +00001283 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001284
1285 bool IsNew = ThisVReg == 0;
1286 if (IsNew) {
1287 // This ends the previous live interval. If all of its def / use
1288 // can be folded, give it a low spill weight.
1289 if (NewVReg && TrySplit && AllCanFold) {
1290 LiveInterval &nI = getOrCreateInterval(NewVReg);
1291 nI.weight /= 10.0F;
1292 }
1293 AllCanFold = true;
1294 }
1295 NewVReg = ThisVReg;
1296
Evan Cheng81a03822007-11-17 00:40:40 +00001297 bool HasDef = false;
1298 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001299 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng018f9b02007-12-05 03:22:34 +00001300 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1301 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001302 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Cheng313d4b82008-02-23 00:33:04 +00001303 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001304 if (!HasDef && !HasUse)
1305 continue;
1306
Evan Cheng018f9b02007-12-05 03:22:34 +00001307 AllCanFold &= CanFold;
1308
Evan Cheng81a03822007-11-17 00:40:40 +00001309 // Update weight of spill interval.
1310 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001311 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001312 // The spill weight is now infinity as it cannot be spilled again.
1313 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001314 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001315 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001316
1317 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001318 if (HasDef) {
1319 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001320 bool HasKill = false;
1321 if (!HasUse)
1322 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1323 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001324 // If this is a two-address code, then this index starts a new VNInfo.
1325 const VNInfo *VNI = findDefinedVNInfo(li, getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001326 if (VNI)
1327 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1328 }
Evan Chenge3110d02007-12-01 04:42:39 +00001329 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
1330 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001331 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001332 if (SII == SpillIdxes.end()) {
1333 std::vector<SRInfo> S;
1334 S.push_back(SRInfo(index, NewVReg, true));
1335 SpillIdxes.insert(std::make_pair(MBBId, S));
1336 } else if (SII->second.back().vreg != NewVReg) {
1337 SII->second.push_back(SRInfo(index, NewVReg, true));
1338 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001339 // If there is an earlier def and this is a two-address
1340 // instruction, then it's not possible to fold the store (which
1341 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001342 SRInfo &Info = SII->second.back();
1343 Info.index = index;
1344 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001345 }
1346 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001347 } else if (SII != SpillIdxes.end() &&
1348 SII->second.back().vreg == NewVReg &&
1349 (int)index > SII->second.back().index) {
1350 // There is an earlier def that's not killed (must be two-address).
1351 // The spill is no longer needed.
1352 SII->second.pop_back();
1353 if (SII->second.empty()) {
1354 SpillIdxes.erase(MBBId);
1355 SpillMBBs.reset(MBBId);
1356 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001357 }
1358 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001359 }
1360
1361 if (HasUse) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001362 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001363 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001364 if (SII != SpillIdxes.end() &&
1365 SII->second.back().vreg == NewVReg &&
1366 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001367 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001368 SII->second.back().canFold = false;
1369 std::map<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001370 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001371 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001372 // If we are splitting live intervals, only fold if it's the first
1373 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001374 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001375 else if (IsNew) {
1376 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001377 if (RII == RestoreIdxes.end()) {
1378 std::vector<SRInfo> Infos;
1379 Infos.push_back(SRInfo(index, NewVReg, true));
1380 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1381 } else {
1382 RII->second.push_back(SRInfo(index, NewVReg, true));
1383 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001384 RestoreMBBs.set(MBBId);
1385 }
1386 }
1387
1388 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001389 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001390 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001391 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001392
1393 if (NewVReg && TrySplit && AllCanFold) {
1394 // If all of its def / use can be folded, give it a low spill weight.
1395 LiveInterval &nI = getOrCreateInterval(NewVReg);
1396 nI.weight /= 10.0F;
1397 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001398}
1399
Evan Cheng1953d0c2007-11-29 10:12:14 +00001400bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1401 BitVector &RestoreMBBs,
1402 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1403 if (!RestoreMBBs[Id])
1404 return false;
1405 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1406 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1407 if (Restores[i].index == index &&
1408 Restores[i].vreg == vr &&
1409 Restores[i].canFold)
1410 return true;
1411 return false;
1412}
1413
1414void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1415 BitVector &RestoreMBBs,
1416 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1417 if (!RestoreMBBs[Id])
1418 return;
1419 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1420 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1421 if (Restores[i].index == index && Restores[i].vreg)
1422 Restores[i].index = -1;
1423}
Evan Cheng81a03822007-11-17 00:40:40 +00001424
Evan Cheng4cce6b42008-04-11 17:53:36 +00001425/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1426/// spilled and create empty intervals for their uses.
1427void
1428LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1429 const TargetRegisterClass* rc,
1430 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001431 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1432 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001433 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001434 MachineInstr *MI = &*ri;
1435 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001436 if (O.isDef()) {
1437 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1438 "Register def was not rewritten?");
1439 RemoveMachineInstrFromMaps(MI);
1440 vrm.RemoveMachineInstrFromMaps(MI);
1441 MI->eraseFromParent();
1442 } else {
1443 // This must be an use of an implicit_def so it's not part of the live
1444 // interval. Create a new empty live interval for it.
1445 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1446 unsigned NewVReg = mri_->createVirtualRegister(rc);
1447 vrm.grow();
1448 vrm.setIsImplicitlyDefined(NewVReg);
1449 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1450 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1451 MachineOperand &MO = MI->getOperand(i);
1452 if (MO.isReg() && MO.getReg() == li.reg)
1453 MO.setReg(NewVReg);
1454 }
1455 }
Evan Cheng419852c2008-04-03 16:39:43 +00001456 }
1457}
1458
Evan Cheng81a03822007-11-17 00:40:40 +00001459
Evan Chengf2fbca62007-11-12 06:35:08 +00001460std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001461addIntervalsForSpills(const LiveInterval &li,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001462 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001463 // Since this is called after the analysis is done we don't know if
1464 // LiveVariables is available
1465 lv_ = getAnalysisToUpdate<LiveVariables>();
1466
1467 assert(li.weight != HUGE_VALF &&
1468 "attempt to spill already spilled interval!");
1469
1470 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001471 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001472 DOUT << '\n';
1473
Evan Cheng81a03822007-11-17 00:40:40 +00001474 // Each bit specify whether it a spill is required in the MBB.
1475 BitVector SpillMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001476 std::map<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001477 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001478 std::map<unsigned, std::vector<SRInfo> > RestoreIdxes;
1479 std::map<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001480 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001481 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001482
1483 unsigned NumValNums = li.getNumValNums();
1484 SmallVector<MachineInstr*, 4> ReMatDefs;
1485 ReMatDefs.resize(NumValNums, NULL);
1486 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1487 ReMatOrigDefs.resize(NumValNums, NULL);
1488 SmallVector<int, 4> ReMatIds;
1489 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1490 BitVector ReMatDelete(NumValNums);
1491 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1492
Evan Cheng81a03822007-11-17 00:40:40 +00001493 // Spilling a split live interval. It cannot be split any further. Also,
1494 // it's also guaranteed to be a single val# / range interval.
1495 if (vrm.getPreSplitReg(li.reg)) {
1496 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001497 // Unset the split kill marker on the last use.
1498 unsigned KillIdx = vrm.getKillPoint(li.reg);
1499 if (KillIdx) {
1500 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1501 assert(KillMI && "Last use disappeared?");
1502 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1503 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001504 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001505 }
Evan Chengadf85902007-12-05 09:51:10 +00001506 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001507 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1508 Slot = vrm.getStackSlot(li.reg);
1509 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1510 MachineInstr *ReMatDefMI = DefIsReMat ?
1511 vrm.getReMaterializedMI(li.reg) : NULL;
1512 int LdSlot = 0;
1513 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1514 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001515 (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001516 bool IsFirstRange = true;
1517 for (LiveInterval::Ranges::const_iterator
1518 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1519 // If this is a split live interval with multiple ranges, it means there
1520 // are two-address instructions that re-defined the value. Only the
1521 // first def can be rematerialized!
1522 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001523 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001524 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1525 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001526 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001527 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001528 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001529 } else {
1530 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1531 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001532 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001533 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001534 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001535 }
1536 IsFirstRange = false;
1537 }
Evan Cheng419852c2008-04-03 16:39:43 +00001538
Evan Cheng4cce6b42008-04-11 17:53:36 +00001539 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001540 return NewLIs;
1541 }
1542
1543 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001544 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1545 TrySplit = false;
1546 if (TrySplit)
1547 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001548 bool NeedStackSlot = false;
1549 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1550 i != e; ++i) {
1551 const VNInfo *VNI = *i;
1552 unsigned VN = VNI->id;
1553 unsigned DefIdx = VNI->def;
1554 if (DefIdx == ~1U)
1555 continue; // Dead val#.
1556 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001557 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1558 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001559 bool dummy;
1560 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001561 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001562 ReMatOrigDefs[VN] = ReMatDefMI;
Evan Chengf2fbca62007-11-12 06:35:08 +00001563 // Original def may be modified so we have to make a copy here. vrm must
1564 // delete these!
Evan Cheng81a03822007-11-17 00:40:40 +00001565 ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone();
Evan Chengf2fbca62007-11-12 06:35:08 +00001566
1567 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001568 if (VNI->hasPHIKill) {
1569 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001570 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001571 CanDelete = false;
1572 // Need a stack slot if there is any live range where uses cannot be
1573 // rematerialized.
1574 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001575 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001576 if (CanDelete)
1577 ReMatDelete.set(VN);
1578 } else {
1579 // Need a stack slot if there is any live range where uses cannot be
1580 // rematerialized.
1581 NeedStackSlot = true;
1582 }
1583 }
1584
1585 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001586 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001587 Slot = vrm.assignVirt2StackSlot(li.reg);
1588
1589 // Create new intervals and rewrite defs and uses.
1590 for (LiveInterval::Ranges::const_iterator
1591 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001592 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1593 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1594 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001595 bool CanDelete = ReMatDelete[I->valno->id];
1596 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001597 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001598 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001599 (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001600 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001601 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001602 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001603 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001604 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001605 }
1606
Evan Cheng0cbb1162007-11-29 01:06:25 +00001607 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001608 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001609 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001610 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001611 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001612
Evan Chengb50bb8c2007-12-05 08:16:32 +00001613 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001614 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001615 if (NeedStackSlot) {
1616 int Id = SpillMBBs.find_first();
1617 while (Id != -1) {
1618 std::vector<SRInfo> &spills = SpillIdxes[Id];
1619 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1620 int index = spills[i].index;
1621 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001622 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001623 bool isReMat = vrm.isReMaterialized(VReg);
1624 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001625 bool CanFold = false;
1626 bool FoundUse = false;
1627 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001628 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001629 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001630 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1631 MachineOperand &MO = MI->getOperand(j);
1632 if (!MO.isRegister() || MO.getReg() != VReg)
1633 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001634
1635 Ops.push_back(j);
1636 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001637 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001638 if (isReMat ||
1639 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1640 RestoreMBBs, RestoreIdxes))) {
1641 // MI has two-address uses of the same register. If the use
1642 // isn't the first and only use in the BB, then we can't fold
1643 // it. FIXME: Move this to rewriteInstructionsForSpills.
1644 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001645 break;
1646 }
Evan Chengaee4af62007-12-02 08:30:39 +00001647 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001648 }
1649 }
1650 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001651 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001652 if (CanFold && !Ops.empty()) {
1653 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001654 Folded = true;
Evan Chengf38d14f2007-12-05 09:05:34 +00001655 if (FoundUse > 0) {
Evan Chengaee4af62007-12-02 08:30:39 +00001656 // Also folded uses, do not issue a load.
1657 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00001658 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
1659 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001660 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00001661 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001662 }
1663
Evan Cheng7e073ba2008-04-09 20:57:25 +00001664 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001665 if (!Folded) {
1666 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
1667 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00001668 if (!MI->registerDefIsDead(nI.reg))
1669 // No need to spill a dead def.
1670 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001671 if (isKill)
1672 AddedKill.insert(&nI);
1673 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001674 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001675 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001676 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001677 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001678
Evan Cheng1953d0c2007-11-29 10:12:14 +00001679 int Id = RestoreMBBs.find_first();
1680 while (Id != -1) {
1681 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1682 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
1683 int index = restores[i].index;
1684 if (index == -1)
1685 continue;
1686 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001687 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001688 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001689 bool CanFold = false;
1690 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001691 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001692 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001693 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1694 MachineOperand &MO = MI->getOperand(j);
1695 if (!MO.isRegister() || MO.getReg() != VReg)
1696 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001697
Evan Cheng0cbb1162007-11-29 01:06:25 +00001698 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001699 // If this restore were to be folded, it would have been folded
1700 // already.
1701 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001702 break;
1703 }
Evan Chengaee4af62007-12-02 08:30:39 +00001704 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001705 }
1706 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001707
1708 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001709 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001710 if (CanFold && !Ops.empty()) {
1711 if (!vrm.isReMaterialized(VReg))
1712 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1713 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001714 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1715 int LdSlot = 0;
1716 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1717 // If the rematerializable def is a load, also try to fold it.
Chris Lattner749c6f62008-01-07 07:27:27 +00001718 if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001719 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1720 Ops, isLoadSS, LdSlot, VReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001721 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1722 if (ImpUse) {
1723 // Re-matting an instruction with virtual register use. Add the
1724 // register as an implicit use on the use MI and update the register
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001725 // interval's spill weight to HUGE_VALF to prevent it from being
1726 // spilled.
Evan Chengd70dbb52008-02-22 09:24:50 +00001727 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001728 ImpLi.weight = HUGE_VALF;
Evan Chengd70dbb52008-02-22 09:24:50 +00001729 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1730 }
Evan Chengaee4af62007-12-02 08:30:39 +00001731 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001732 }
1733 // If folding is not possible / failed, then tell the spiller to issue a
1734 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001735 if (Folded)
1736 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001737 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001738 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001739 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001740 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001741 }
1742
Evan Chengb50bb8c2007-12-05 08:16:32 +00001743 // Finalize intervals: add kills, finalize spill weights, and filter out
1744 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001745 std::vector<LiveInterval*> RetNewLIs;
1746 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1747 LiveInterval *LI = NewLIs[i];
1748 if (!LI->empty()) {
1749 LI->weight /= LI->getSize();
Evan Chengb50bb8c2007-12-05 08:16:32 +00001750 if (!AddedKill.count(LI)) {
1751 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00001752 unsigned LastUseIdx = getBaseIndex(LR->end);
1753 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001754 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001755 assert(UseIdx != -1);
Evan Chengd70dbb52008-02-22 09:24:50 +00001756 if (LastUse->getOperand(UseIdx).isImplicit() ||
1757 LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){
Evan Chengb50bb8c2007-12-05 08:16:32 +00001758 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001759 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001760 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001761 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001762 RetNewLIs.push_back(LI);
1763 }
1764 }
Evan Cheng81a03822007-11-17 00:40:40 +00001765
Evan Cheng4cce6b42008-04-11 17:53:36 +00001766 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001767 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001768}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001769
1770/// hasAllocatableSuperReg - Return true if the specified physical register has
1771/// any super register that's allocatable.
1772bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1773 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1774 if (allocatableRegs_[*AS] && hasInterval(*AS))
1775 return true;
1776 return false;
1777}
1778
1779/// getRepresentativeReg - Find the largest super register of the specified
1780/// physical register.
1781unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1782 // Find the largest super-register that is allocatable.
1783 unsigned BestReg = Reg;
1784 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1785 unsigned SuperReg = *AS;
1786 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1787 BestReg = SuperReg;
1788 break;
1789 }
1790 }
1791 return BestReg;
1792}
1793
1794/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1795/// specified interval that conflicts with the specified physical register.
1796unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1797 unsigned PhysReg) const {
1798 unsigned NumConflicts = 0;
1799 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1800 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1801 E = mri_->reg_end(); I != E; ++I) {
1802 MachineOperand &O = I.getOperand();
1803 MachineInstr *MI = O.getParent();
1804 unsigned Index = getInstructionIndex(MI);
1805 if (pli.liveAt(Index))
1806 ++NumConflicts;
1807 }
1808 return NumConflicts;
1809}
1810
1811/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
1812/// around all defs and uses of the specified interval.
1813void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
1814 unsigned PhysReg, VirtRegMap &vrm) {
1815 unsigned SpillReg = getRepresentativeReg(PhysReg);
1816
1817 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1818 // If there are registers which alias PhysReg, but which are not a
1819 // sub-register of the chosen representative super register. Assert
1820 // since we can't handle it yet.
1821 assert(*AS == SpillReg || !allocatableRegs_[*AS] ||
1822 tri_->isSuperRegister(*AS, SpillReg));
1823
1824 LiveInterval &pli = getInterval(SpillReg);
1825 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1826 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1827 E = mri_->reg_end(); I != E; ++I) {
1828 MachineOperand &O = I.getOperand();
1829 MachineInstr *MI = O.getParent();
1830 if (SeenMIs.count(MI))
1831 continue;
1832 SeenMIs.insert(MI);
1833 unsigned Index = getInstructionIndex(MI);
1834 if (pli.liveAt(Index)) {
1835 vrm.addEmergencySpill(SpillReg, MI);
1836 pli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
1837 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
1838 if (!hasInterval(*AS))
1839 continue;
1840 LiveInterval &spli = getInterval(*AS);
1841 if (spli.liveAt(Index))
1842 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
1843 }
1844 }
1845 }
1846}