blob: c06ff71e6f4ef6a9cc6093b8586eee892139b779 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000035#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000036#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000037using namespace llvm;
38
Evan Cheng87bb9912008-06-13 23:58:02 +000039STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000040STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000041STATISTIC(NumReMats , "Number of re-materialization");
42STATISTIC(NumDRM , "Number of re-materializable defs elided");
43STATISTIC(NumStores , "Number of stores added");
44STATISTIC(NumLoads , "Number of loads added");
45STATISTIC(NumReused , "Number of values reused");
46STATISTIC(NumDSE , "Number of dead stores elided");
47STATISTIC(NumDCE , "Number of copies elided");
48STATISTIC(NumDSS , "Number of dead spill slots removed");
49STATISTIC(NumCommutes, "Number of instructions commuted");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000050
Chris Lattnercd3245a2006-12-19 22:41:21 +000051namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000053}
54
Dan Gohman844731a2008-05-13 00:00:25 +000055static cl::opt<SpillerName>
56SpillerOpt("spiller",
57 cl::desc("Spiller to use: (default: local)"),
58 cl::Prefix,
59 cl::values(clEnumVal(simple, " simple spiller"),
60 clEnumVal(local, " local spiller"),
61 clEnumValEnd),
62 cl::init(local));
63
Chris Lattner8c4d88d2004-09-30 01:54:45 +000064//===----------------------------------------------------------------------===//
65// VirtRegMap implementation
66//===----------------------------------------------------------------------===//
67
Chris Lattner29268692006-09-05 02:12:02 +000068VirtRegMap::VirtRegMap(MachineFunction &mf)
69 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000070 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000071 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000072 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
73 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
74 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000075 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
76 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000077 grow();
78}
79
Chris Lattner8c4d88d2004-09-30 01:54:45 +000080void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000081 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000082 Virt2PhysMap.grow(LastVirtReg);
83 Virt2StackSlotMap.grow(LastVirtReg);
84 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000085 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000086 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000087 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000088 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000089}
90
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000092 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000093 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000095 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000096 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
97 RC->getAlignment());
98 if (LowSpillSlot == NO_STACK_SLOT)
99 LowSpillSlot = SS;
100 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
101 HighSpillSlot = SS;
102 unsigned Idx = SS-LowSpillSlot;
103 while (Idx >= SpillSlotToUsesMap.size())
104 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
105 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000107 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000108}
109
Evan Chengd3653122008-02-27 03:04:06 +0000110void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000111 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000112 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000113 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000114 assert((SS >= 0 ||
115 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000116 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000117 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000118}
119
Evan Cheng2638e1a2007-03-20 08:13:50 +0000120int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000121 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000122 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000124 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000125 return ReMatId++;
126}
127
Evan Cheng549f27d32007-08-13 23:45:17 +0000128void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000130 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
131 "attempt to assign re-mat id to already spilled register");
132 Virt2ReMatIdMap[virtReg] = id;
133}
134
Evan Cheng676dd7c2008-03-11 07:19:34 +0000135int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
136 std::map<const TargetRegisterClass*, int>::iterator I =
137 EmergencySpillSlots.find(RC);
138 if (I != EmergencySpillSlots.end())
139 return I->second;
140 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
141 RC->getAlignment());
142 if (LowSpillSlot == NO_STACK_SLOT)
143 LowSpillSlot = SS;
144 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
145 HighSpillSlot = SS;
146 I->second = SS;
147 return SS;
148}
149
Evan Chengd3653122008-02-27 03:04:06 +0000150void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
151 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000152 // If FI < LowSpillSlot, this stack reference was produced by
153 // instruction selection and is not a spill
154 if (FI >= LowSpillSlot) {
155 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000156 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000157 && "Invalid spill slot");
158 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
159 }
Evan Chengd3653122008-02-27 03:04:06 +0000160 }
161}
162
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000163void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000164 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000165 // Move previous memory references folded to new instruction.
166 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000167 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
169 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000170 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000171 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000172
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000173 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000174 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000175}
176
Evan Cheng7f566252007-10-13 02:50:24 +0000177void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
178 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
179 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
180}
181
Evan Chengd3653122008-02-27 03:04:06 +0000182void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
184 MachineOperand &MO = MI->getOperand(i);
185 if (!MO.isFrameIndex())
186 continue;
187 int FI = MO.getIndex();
188 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
189 continue;
David Greenecff86082008-05-22 21:12:21 +0000190 // This stack reference was produced by instruction selection and
191 // is not a spill
192 if (FI < LowSpillSlot)
193 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000194 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000195 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000196 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
197 }
198 MI2VirtMap.erase(MI);
199 SpillPt2VirtMap.erase(MI);
200 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000201 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000202}
203
Chris Lattner7f690e62004-09-30 02:15:18 +0000204void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000205 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000209 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000211 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000212 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000213 }
214
Dan Gohman6f0d0242008-02-10 18:45:23 +0000215 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000216 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000217 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
218 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
219 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000220}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000221
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000222void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000223 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000224}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000225
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000226
227//===----------------------------------------------------------------------===//
228// Simple Spiller Implementation
229//===----------------------------------------------------------------------===//
230
231Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000232
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000233namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000234 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000235 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000236 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000237}
238
Chris Lattner35f27052006-05-01 21:16:03 +0000239bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000240 DOUT << "********** REWRITE MACHINE CODE **********\n";
241 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000242 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000243 const TargetInstrInfo &TII = *TM.getInstrInfo();
244
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000245
Chris Lattner4ea1b822004-09-30 02:33:48 +0000246 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
247 // each vreg once (in the case where a spilled vreg is used by multiple
248 // operands). This is always smaller than the number of operands to the
249 // current machine instr, so it should be small.
250 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000251
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000252 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
253 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000254 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000255 MachineBasicBlock &MBB = *MBBI;
256 for (MachineBasicBlock::iterator MII = MBB.begin(),
257 E = MBB.end(); MII != E; ++MII) {
258 MachineInstr &MI = *MII;
259 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000260 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000261 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000262 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000263 unsigned VirtReg = MO.getReg();
264 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000265 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000266 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000267 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000268 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000269
Chris Lattner886dd912005-04-04 21:35:34 +0000270 if (MO.isUse() &&
271 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
272 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000273 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000274 MachineInstr *LoadMI = prior(MII);
275 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000276 LoadedRegs.push_back(VirtReg);
277 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000278 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000279 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000280
Chris Lattner886dd912005-04-04 21:35:34 +0000281 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000282 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000283 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000284 MachineInstr *StoreMI = next(MII);
285 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000286 ++NumStores;
287 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000288 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000289 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000290 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000291 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000292 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000293 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000294 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000295 }
Chris Lattner886dd912005-04-04 21:35:34 +0000296
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000297 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000298 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000299 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000300 }
301 return true;
302}
303
304//===----------------------------------------------------------------------===//
305// Local Spiller Implementation
306//===----------------------------------------------------------------------===//
307
308namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000309 class AvailableSpills;
310
Chris Lattner7fb64342004-10-01 19:04:51 +0000311 /// LocalSpiller - This spiller does a simple pass over the machine basic
312 /// block to attempt to keep spills in registers as much as possible for
313 /// blocks that have low register pressure (the vreg may be spilled due to
314 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000315 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000316 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000317 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000318 const TargetInstrInfo *TII;
Evan Cheng7a0f1852008-05-20 08:13:21 +0000319 DenseMap<MachineInstr*, unsigned> DistanceMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000320 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000321 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000322 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000323 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000324 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000325 DOUT << "\n**** Local spiller rewriting function '"
326 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000327 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
328 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000329 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000330
Chris Lattner7fb64342004-10-01 19:04:51 +0000331 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
332 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000333 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000334
Evan Chengd3653122008-02-27 03:04:06 +0000335 // Mark unused spill slots.
336 MachineFrameInfo *MFI = MF.getFrameInfo();
337 int SS = VRM.getLowSpillSlot();
338 if (SS != VirtRegMap::NO_STACK_SLOT)
339 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
340 if (!VRM.isSpillSlotUsed(SS)) {
341 MFI->RemoveStackObject(SS);
342 ++NumDSS;
343 }
344
David Greene04fa32f2007-09-06 16:36:39 +0000345 DOUT << "**** Post Machine Instrs ****\n";
346 DEBUG(MF.dump());
347
Chris Lattner7fb64342004-10-01 19:04:51 +0000348 return true;
349 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000350 private:
Evan Cheng7a0f1852008-05-20 08:13:21 +0000351 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
352 unsigned Reg, BitVector &RegKills,
353 std::vector<MachineOperand*> &KillOps);
Evan Cheng66f71632007-10-19 21:23:22 +0000354 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
355 MachineBasicBlock::iterator &MII,
356 std::vector<MachineInstr*> &MaybeDeadStores,
357 AvailableSpills &Spills, BitVector &RegKills,
358 std::vector<MachineOperand*> &KillOps,
359 VirtRegMap &VRM);
Evan Cheng87bb9912008-06-13 23:58:02 +0000360 bool CommuteToFoldReload(MachineBasicBlock &MBB,
361 MachineBasicBlock::iterator &MII,
362 unsigned VirtReg, unsigned SrcReg, int SS,
363 BitVector &RegKills,
364 std::vector<MachineOperand*> &KillOps,
365 const TargetRegisterInfo *TRI,
366 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000367 void SpillRegToStackSlot(MachineBasicBlock &MBB,
368 MachineBasicBlock::iterator &MII,
369 int Idx, unsigned PhysReg, int StackSlot,
370 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000371 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000372 AvailableSpills &Spills,
373 SmallSet<MachineInstr*, 4> &ReMatDefs,
374 BitVector &RegKills,
375 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000376 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000378 };
379}
380
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000382/// top down, keep track of which spills slots or remat are available in each
383/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000384///
385/// Note that not all physregs are created equal here. In particular, some
386/// physregs are reloads that we are allowed to clobber or ignore at any time.
387/// Other physregs are values that the register allocated program is using that
388/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000389/// per-stack-slot / remat id basis as the low bit in the value of the
390/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
391/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000392namespace {
393class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000394 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000395 const TargetInstrInfo *TII;
396
Evan Cheng549f27d32007-08-13 23:45:17 +0000397 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
398 // or remat'ed virtual register values that are still available, due to being
399 // loaded or stored to, but not invalidated yet.
400 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401
Evan Cheng549f27d32007-08-13 23:45:17 +0000402 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
403 // indicating which stack slot values are currently held by a physreg. This
404 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
405 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000406 std::multimap<unsigned, int> PhysRegsAvailable;
407
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000408 void disallowClobberPhysRegOnly(unsigned PhysReg);
409
Chris Lattner66cf80f2006-02-03 23:13:58 +0000410 void ClobberPhysRegOnly(unsigned PhysReg);
411public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000412 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
413 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000414 }
415
Dan Gohman6f0d0242008-02-10 18:45:23 +0000416 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000417
Evan Cheng549f27d32007-08-13 23:45:17 +0000418 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
419 /// available in a physical register, return that PhysReg, otherwise
420 /// return 0.
421 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
422 std::map<int, unsigned>::const_iterator I =
423 SpillSlotsOrReMatsAvailable.find(Slot);
424 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000425 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000426 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000427 return 0;
428 }
Evan Chengde4e9422007-02-25 09:51:27 +0000429
Evan Cheng549f27d32007-08-13 23:45:17 +0000430 /// addAvailable - Mark that the specified stack slot / remat is available in
431 /// the specified physreg. If CanClobber is true, the physreg can be modified
432 /// at any time without changing the semantics of the program.
433 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000434 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000435 // If this stack slot is thought to be available in some other physreg,
436 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000437 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000438
Evan Cheng549f27d32007-08-13 23:45:17 +0000439 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000440 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000441
Evan Cheng549f27d32007-08-13 23:45:17 +0000442 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
443 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000444 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000445 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000446 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000447 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000448
Chris Lattner593c9582006-02-03 23:28:46 +0000449 /// canClobberPhysReg - Return true if the spiller is allowed to change the
450 /// value of the specified stackslot register if it desires. The specified
451 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000452 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000453 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
454 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000455 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000456 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000457
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000458 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
459 /// stackslot register. The register is still available but is no longer
460 /// allowed to be modifed.
461 void disallowClobberPhysReg(unsigned PhysReg);
462
Chris Lattner66cf80f2006-02-03 23:13:58 +0000463 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000464 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000465 /// it and any of its aliases.
466 void ClobberPhysReg(unsigned PhysReg);
467
Evan Cheng90a43c32007-08-15 20:20:34 +0000468 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
469 /// slot changes. This removes information about which register the previous
470 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000471 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000472};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000473}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000474
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000475/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
476/// stackslot register. The register is still available but is no longer
477/// allowed to be modifed.
478void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
479 std::multimap<unsigned, int>::iterator I =
480 PhysRegsAvailable.lower_bound(PhysReg);
481 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000482 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000483 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000484 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000485 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000486 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000487 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000488 << " copied, it is available for use but can no longer be modified\n";
489 }
490}
491
492/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
493/// stackslot register and its aliases. The register and its aliases may
494/// still available but is no longer allowed to be modifed.
495void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000496 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000497 disallowClobberPhysRegOnly(*AS);
498 disallowClobberPhysRegOnly(PhysReg);
499}
500
Chris Lattner66cf80f2006-02-03 23:13:58 +0000501/// ClobberPhysRegOnly - This is called when the specified physreg changes
502/// value. We use this to invalidate any info about stuff we thing lives in it.
503void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
504 std::multimap<unsigned, int>::iterator I =
505 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000506 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000507 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000508 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000509 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000510 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000511 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000512 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000513 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000514 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
515 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000516 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000517 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000518 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000519}
520
Chris Lattner66cf80f2006-02-03 23:13:58 +0000521/// ClobberPhysReg - This is called when the specified physreg changes
522/// value. We use this to invalidate any info about stuff we thing lives in
523/// it and any of its aliases.
524void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000525 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000526 ClobberPhysRegOnly(*AS);
527 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000528}
529
Evan Cheng90a43c32007-08-15 20:20:34 +0000530/// ModifyStackSlotOrReMat - This method is called when the value in a stack
531/// slot changes. This removes information about which register the previous
532/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000533void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000534 std::map<int, unsigned>::iterator It =
535 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000536 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000537 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000538 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000539
540 // This register may hold the value of multiple stack slots, only remove this
541 // stack slot from the set of values the register contains.
542 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
543 for (; ; ++I) {
544 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
545 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000546 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000547 }
548 PhysRegsAvailable.erase(I);
549}
550
551
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000552
Evan Cheng28bb4622007-07-11 19:17:18 +0000553/// InvalidateKills - MI is going to be deleted. If any of its operands are
554/// marked kill, then invalidate the information.
555static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000556 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000557 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000558 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
559 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000560 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000561 continue;
562 unsigned Reg = MO.getReg();
Evan Chenge3b8a482008-08-05 21:51:46 +0000563 if (TargetRegisterInfo::isVirtualRegister(Reg))
564 continue;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000565 if (KillRegs)
566 KillRegs->push_back(Reg);
Evan Chenge3b8a482008-08-05 21:51:46 +0000567 assert(Reg < KillOps.size());
Evan Cheng28bb4622007-07-11 19:17:18 +0000568 if (KillOps[Reg] == &MO) {
569 RegKills.reset(Reg);
570 KillOps[Reg] = NULL;
571 }
572 }
573}
574
Evan Cheng39c883c2007-12-11 23:36:57 +0000575/// InvalidateKill - A MI that defines the specified register is being deleted,
576/// invalidate the register kill information.
577static void InvalidateKill(unsigned Reg, BitVector &RegKills,
578 std::vector<MachineOperand*> &KillOps) {
579 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000580 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000581 KillOps[Reg] = NULL;
582 RegKills.reset(Reg);
583 }
584}
585
Evan Chengb6ca4b32007-08-14 23:25:37 +0000586/// InvalidateRegDef - If the def operand of the specified def MI is now dead
587/// (since it's spill instruction is removed), mark it isDead. Also checks if
588/// the def MI has other definition operands that are not dead. Returns it by
589/// reference.
590static bool InvalidateRegDef(MachineBasicBlock::iterator I,
591 MachineInstr &NewDef, unsigned Reg,
592 bool &HasLiveDef) {
593 // Due to remat, it's possible this reg isn't being reused. That is,
594 // the def of this reg (by prev MI) is now dead.
595 MachineInstr *DefMI = I;
596 MachineOperand *DefOp = NULL;
597 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
598 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000599 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000600 if (MO.getReg() == Reg)
601 DefOp = &MO;
602 else if (!MO.isDead())
603 HasLiveDef = true;
604 }
605 }
606 if (!DefOp)
607 return false;
608
609 bool FoundUse = false, Done = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000610 MachineBasicBlock::iterator E = &NewDef;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000611 ++I; ++E;
612 for (; !Done && I != E; ++I) {
613 MachineInstr *NMI = I;
614 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
615 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000616 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000617 continue;
618 if (MO.isUse())
619 FoundUse = true;
620 Done = true; // Stop after scanning all the operands of this MI.
621 }
622 }
623 if (!FoundUse) {
624 // Def is dead!
625 DefOp->setIsDead();
626 return true;
627 }
628 return false;
629}
630
Evan Cheng28bb4622007-07-11 19:17:18 +0000631/// UpdateKills - Track and update kill info. If a MI reads a register that is
632/// marked kill, then it must be due to register reuse. Transfer the kill info
633/// over.
634static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
635 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000636 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000637 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
638 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000639 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000640 continue;
641 unsigned Reg = MO.getReg();
642 if (Reg == 0)
643 continue;
644
Evan Cheng70366b92008-03-21 19:09:30 +0000645 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000646 // That can't be right. Register is killed but not re-defined and it's
647 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000648 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000649 KillOps[Reg] = NULL;
650 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000651 if (i < TID.getNumOperands() &&
652 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000653 // Unless it's a two-address operand, this is the new kill.
654 MO.setIsKill();
655 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000656 if (MO.isKill()) {
657 RegKills.set(Reg);
658 KillOps[Reg] = &MO;
659 }
660 }
661
662 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
663 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000664 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000665 continue;
666 unsigned Reg = MO.getReg();
667 RegKills.reset(Reg);
668 KillOps[Reg] = NULL;
669 }
670}
671
Evan Chengd70dbb52008-02-22 09:24:50 +0000672/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
673///
674static void ReMaterialize(MachineBasicBlock &MBB,
675 MachineBasicBlock::iterator &MII,
676 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000677 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000678 const TargetRegisterInfo *TRI,
679 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000680 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000681 MachineInstr *NewMI = prior(MII);
682 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
683 MachineOperand &MO = NewMI->getOperand(i);
684 if (!MO.isRegister() || MO.getReg() == 0)
685 continue;
686 unsigned VirtReg = MO.getReg();
687 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
688 continue;
689 assert(MO.isUse());
690 unsigned SubIdx = MO.getSubReg();
691 unsigned Phys = VRM.getPhys(VirtReg);
692 assert(Phys);
693 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
694 MO.setReg(RReg);
695 }
696 ++NumReMats;
697}
698
Evan Cheng28bb4622007-07-11 19:17:18 +0000699
Chris Lattner7fb64342004-10-01 19:04:51 +0000700// ReusedOp - For each reused operand, we keep track of a bit of information, in
701// case we need to rollback upon processing a new operand. See comments below.
702namespace {
703 struct ReusedOp {
704 // The MachineInstr operand that reused an available value.
705 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000706
Evan Cheng549f27d32007-08-13 23:45:17 +0000707 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
708 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000709
Chris Lattner7fb64342004-10-01 19:04:51 +0000710 // PhysRegReused - The physical register the value was available in.
711 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000712
Chris Lattner7fb64342004-10-01 19:04:51 +0000713 // AssignedPhysReg - The physreg that was assigned for use by the reload.
714 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000715
716 // VirtReg - The virtual register itself.
717 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000718
Chris Lattner8a61a752005-10-06 17:19:06 +0000719 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
720 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000721 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
722 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000723 };
Chris Lattner540fec62006-02-25 01:51:33 +0000724
725 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
726 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000727 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000728 MachineInstr &MI;
729 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000730 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000731 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000732 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
733 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000734 }
Chris Lattner540fec62006-02-25 01:51:33 +0000735
736 bool hasReuses() const {
737 return !Reuses.empty();
738 }
739
740 /// addReuse - If we choose to reuse a virtual register that is already
741 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000742 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000743 unsigned PhysRegReused, unsigned AssignedPhysReg,
744 unsigned VirtReg) {
745 // If the reload is to the assigned register anyway, no undo will be
746 // required.
747 if (PhysRegReused == AssignedPhysReg) return;
748
749 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000750 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000751 AssignedPhysReg, VirtReg));
752 }
Evan Chenge077ef62006-11-04 00:21:55 +0000753
754 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000755 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000756 }
757
758 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000759 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000760 }
Chris Lattner540fec62006-02-25 01:51:33 +0000761
762 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
763 /// is some other operand that is using the specified register, either pick
764 /// a new register to use, or evict the previous reload and use this reg.
765 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
766 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000767 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000768 SmallSet<unsigned, 8> &Rejected,
769 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000770 std::vector<MachineOperand*> &KillOps,
771 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000772 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
773 .getInstrInfo();
774
Chris Lattner540fec62006-02-25 01:51:33 +0000775 if (Reuses.empty()) return PhysReg; // This is most often empty.
776
777 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
778 ReusedOp &Op = Reuses[ro];
779 // If we find some other reuse that was supposed to use this register
780 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000781 // register. That is, unless its reload register has already been
782 // considered and subsequently rejected because it has also been reused
783 // by another operand.
784 if (Op.PhysRegReused == PhysReg &&
785 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000786 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000787 unsigned NewReg = Op.AssignedPhysReg;
788 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000789 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000790 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000791 } else {
792 // Otherwise, we might also have a problem if a previously reused
793 // value aliases the new register. If so, codegen the previous reload
794 // and use this one.
795 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000796 const TargetRegisterInfo *TRI = Spills.getRegInfo();
797 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000798 // Okay, we found out that an alias of a reused register
799 // was used. This isn't good because it means we have
800 // to undo a previous reuse.
801 MachineBasicBlock *MBB = MI->getParent();
802 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000803 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000804
805 // Copy Op out of the vector and remove it, we're going to insert an
806 // explicit load for it.
807 ReusedOp NewOp = Op;
808 Reuses.erase(Reuses.begin()+ro);
809
810 // Ok, we're going to try to reload the assigned physreg into the
811 // slot that we were supposed to in the first place. However, that
812 // register could hold a reuse. Check to see if it conflicts or
813 // would prefer us to use a different register.
814 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000815 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000816 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000817
Evan Chengd70dbb52008-02-22 09:24:50 +0000818 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000819 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000820 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000821 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000822 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000823 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000824 MachineInstr *LoadMI = prior(MII);
825 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000826 // Any stores to this stack slot are not dead anymore.
827 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000828 ++NumLoads;
829 }
Chris Lattner28bad082006-02-25 02:17:31 +0000830 Spills.ClobberPhysReg(NewPhysReg);
831 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000832
Chris Lattnere53f4a02006-05-04 17:52:23 +0000833 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000834
Evan Cheng549f27d32007-08-13 23:45:17 +0000835 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000836 --MII;
837 UpdateKills(*MII, RegKills, KillOps);
838 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000839
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000840 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000841 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000842
843 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000844 return PhysReg;
845 }
846 }
847 }
848 return PhysReg;
849 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000850
851 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
852 /// 'Rejected' set to remember which registers have been considered and
853 /// rejected for the reload. This avoids infinite looping in case like
854 /// this:
855 /// t1 := op t2, t3
856 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
857 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
858 /// t1 <- desires r1
859 /// sees r1 is taken by t2, tries t2's reload register r0
860 /// sees r0 is taken by t3, tries t3's reload register r1
861 /// sees r1 is taken by t2, tries t2's reload register r0 ...
862 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
863 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000864 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000865 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000866 std::vector<MachineOperand*> &KillOps,
867 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000868 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000869 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000870 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000871 }
Chris Lattner540fec62006-02-25 01:51:33 +0000872 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000873}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000874
Evan Cheng66f71632007-10-19 21:23:22 +0000875/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
876/// instruction. e.g.
877/// xorl %edi, %eax
878/// movl %eax, -32(%ebp)
879/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000880/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000881/// ==>
882/// xorl %edi, %eax
883/// orl -36(%ebp), %eax
884/// mov %eax, -32(%ebp)
885/// This enables unfolding optimization for a subsequent instruction which will
886/// also eliminate the newly introduced store instruction.
887bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +0000888 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +0000889 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +0000890 AvailableSpills &Spills,
891 BitVector &RegKills,
892 std::vector<MachineOperand*> &KillOps,
893 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +0000894 MachineFunction &MF = *MBB.getParent();
895 MachineInstr &MI = *MII;
896 unsigned UnfoldedOpc = 0;
897 unsigned UnfoldPR = 0;
898 unsigned UnfoldVR = 0;
899 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
900 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000901 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000902 // Only transform a MI that folds a single register.
903 if (UnfoldedOpc)
904 return false;
905 UnfoldVR = I->second.first;
906 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000907 // MI2VirtMap be can updated which invalidate the iterator.
908 // Increment the iterator first.
909 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000910 if (VRM.isAssignedReg(UnfoldVR))
911 continue;
912 // If this reference is not a use, any previous store is now dead.
913 // Otherwise, the store to this stack slot is not dead anymore.
914 FoldedSS = VRM.getStackSlot(UnfoldVR);
915 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
916 if (DeadStore && (MR & VirtRegMap::isModRef)) {
917 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000918 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000919 continue;
920 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000921 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000922 false, true);
923 }
924 }
925
926 if (!UnfoldedOpc)
927 return false;
928
929 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
930 MachineOperand &MO = MI.getOperand(i);
931 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
932 continue;
933 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000934 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000935 continue;
936 if (VRM.isAssignedReg(VirtReg)) {
937 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000938 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000939 return false;
940 } else if (VRM.isReMaterialized(VirtReg))
941 continue;
942 int SS = VRM.getStackSlot(VirtReg);
943 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
944 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000945 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000946 return false;
947 continue;
948 }
Evan Chenge3b8a482008-08-05 21:51:46 +0000949 if (VRM.hasPhys(VirtReg)) {
950 PhysReg = VRM.getPhys(VirtReg);
951 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
952 continue;
953 }
Evan Cheng66f71632007-10-19 21:23:22 +0000954
955 // Ok, we'll need to reload the value into a register which makes
956 // it impossible to perform the store unfolding optimization later.
957 // Let's see if it is possible to fold the load if the store is
958 // unfolded. This allows us to perform the store unfolding
959 // optimization.
960 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000961 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000962 assert(NewMIs.size() == 1);
963 MachineInstr *NewMI = NewMIs.back();
964 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000965 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000966 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000967 SmallVector<unsigned, 2> Ops;
968 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000969 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000970 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000971 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000972 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000973 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000974 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
975 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +0000976 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +0000977 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000978 MBB.erase(&MI);
Dan Gohmanfa828572008-07-18 18:28:56 +0000979 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +0000980 return true;
981 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000982 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +0000983 }
984 }
985 return false;
986}
Chris Lattner7fb64342004-10-01 19:04:51 +0000987
Evan Cheng87bb9912008-06-13 23:58:02 +0000988/// CommuteToFoldReload -
989/// Look for
990/// r1 = load fi#1
991/// r1 = op r1, r2<kill>
992/// store r1, fi#1
993///
994/// If op is commutable and r2 is killed, then we can xform these to
995/// r2 = op r2, fi#1
996/// store r2, fi#1
997bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
998 MachineBasicBlock::iterator &MII,
999 unsigned VirtReg, unsigned SrcReg, int SS,
1000 BitVector &RegKills,
1001 std::vector<MachineOperand*> &KillOps,
1002 const TargetRegisterInfo *TRI,
1003 VirtRegMap &VRM) {
1004 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
1005 return false;
1006
1007 MachineFunction &MF = *MBB.getParent();
1008 MachineInstr &MI = *MII;
1009 MachineBasicBlock::iterator DefMII = prior(MII);
1010 MachineInstr *DefMI = DefMII;
1011 const TargetInstrDesc &TID = DefMI->getDesc();
1012 unsigned NewDstIdx;
1013 if (DefMII != MBB.begin() &&
1014 TID.isCommutable() &&
1015 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1016 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1017 unsigned NewReg = NewDstMO.getReg();
1018 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1019 return false;
1020 MachineInstr *ReloadMI = prior(DefMII);
1021 int FrameIdx;
1022 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1023 if (DestReg != SrcReg || FrameIdx != SS)
1024 return false;
1025 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1026 if (UseIdx == -1)
1027 return false;
1028 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1029 if (DefIdx == -1)
1030 return false;
1031 assert(DefMI->getOperand(DefIdx).isRegister() &&
1032 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1033
1034 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001035 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001036 if (!CommutedMI)
1037 return false;
1038 SmallVector<unsigned, 2> Ops;
1039 Ops.push_back(NewDstIdx);
1040 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001041 // Not needed since foldMemoryOperand returns new MI.
1042 MF.DeleteMachineInstr(CommutedMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001043 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001044 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001045
1046 VRM.addSpillSlotUse(SS, FoldedMI);
1047 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1048 // Insert new def MI and spill MI.
1049 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001050 TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC);
Evan Cheng87bb9912008-06-13 23:58:02 +00001051 MII = prior(MII);
1052 MachineInstr *StoreMI = MII;
1053 VRM.addSpillSlotUse(SS, StoreMI);
1054 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1055 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1056
1057 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001058 InvalidateKills(*ReloadMI, RegKills, KillOps);
1059 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1060 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001061 InvalidateKills(*DefMI, RegKills, KillOps);
1062 VRM.RemoveMachineInstrFromMaps(DefMI);
1063 MBB.erase(DefMI);
1064 InvalidateKills(MI, RegKills, KillOps);
1065 VRM.RemoveMachineInstrFromMaps(&MI);
1066 MBB.erase(&MI);
1067
Evan Cheng87bb9912008-06-13 23:58:02 +00001068 ++NumCommutes;
1069 return true;
1070 }
1071
1072 return false;
1073}
1074
Evan Cheng7277a7d2007-11-02 17:35:08 +00001075/// findSuperReg - Find the SubReg's super-register of given register class
1076/// where its SubIdx sub-register is SubReg.
1077static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001078 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001079 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1080 I != E; ++I) {
1081 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001082 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001083 return Reg;
1084 }
1085 return 0;
1086}
1087
Evan Cheng81a03822007-11-17 00:40:40 +00001088/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1089/// the last store to the same slot is now dead. If so, remove the last store.
1090void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1091 MachineBasicBlock::iterator &MII,
1092 int Idx, unsigned PhysReg, int StackSlot,
1093 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001094 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001095 AvailableSpills &Spills,
1096 SmallSet<MachineInstr*, 4> &ReMatDefs,
1097 BitVector &RegKills,
1098 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001099 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001100 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001101 MachineInstr *StoreMI = next(MII);
1102 VRM.addSpillSlotUse(StackSlot, StoreMI);
1103 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001104
1105 // If there is a dead store to this stack slot, nuke it now.
1106 if (LastStore) {
1107 DOUT << "Removed dead store:\t" << *LastStore;
1108 ++NumDSE;
1109 SmallVector<unsigned, 2> KillRegs;
1110 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1111 MachineBasicBlock::iterator PrevMII = LastStore;
1112 bool CheckDef = PrevMII != MBB.begin();
1113 if (CheckDef)
1114 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001115 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001116 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001117 if (CheckDef) {
1118 // Look at defs of killed registers on the store. Mark the defs
1119 // as dead since the store has been deleted and they aren't
1120 // being reused.
1121 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1122 bool HasOtherDef = false;
1123 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1124 MachineInstr *DeadDef = PrevMII;
1125 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1126 // FIXME: This assumes a remat def does not have side
1127 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001128 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001129 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001130 ++NumDRM;
1131 }
1132 }
1133 }
1134 }
1135 }
1136
Evan Chenge4b39002007-12-03 21:31:55 +00001137 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001138
1139 // If the stack slot value was previously available in some other
1140 // register, change it now. Otherwise, make the register available,
1141 // in PhysReg.
1142 Spills.ModifyStackSlotOrReMat(StackSlot);
1143 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001144 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001145 ++NumStores;
1146}
1147
Evan Cheng7a0f1852008-05-20 08:13:21 +00001148/// TransferDeadness - A identity copy definition is dead and it's being
1149/// removed. Find the last def or use and mark it as dead / kill.
1150void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1151 unsigned Reg, BitVector &RegKills,
1152 std::vector<MachineOperand*> &KillOps) {
1153 int LastUDDist = -1;
1154 MachineInstr *LastUDMI = NULL;
1155 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1156 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1157 MachineInstr *UDMI = &*RI;
1158 if (UDMI->getParent() != MBB)
1159 continue;
1160 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1161 if (DI == DistanceMap.end() || DI->second > CurDist)
1162 continue;
1163 if ((int)DI->second < LastUDDist)
1164 continue;
1165 LastUDDist = DI->second;
1166 LastUDMI = UDMI;
1167 }
1168
1169 if (LastUDMI) {
1170 const TargetInstrDesc &TID = LastUDMI->getDesc();
1171 MachineOperand *LastUD = NULL;
1172 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1173 MachineOperand &MO = LastUDMI->getOperand(i);
1174 if (!MO.isRegister() || MO.getReg() != Reg)
1175 continue;
1176 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1177 LastUD = &MO;
1178 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1179 return;
1180 }
1181 if (LastUD->isDef())
1182 LastUD->setIsDead();
1183 else {
1184 LastUD->setIsKill();
1185 RegKills.set(Reg);
1186 KillOps[Reg] = LastUD;
1187 }
1188 }
1189}
1190
Chris Lattner7fb64342004-10-01 19:04:51 +00001191/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001192/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001193void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001194 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001195
Evan Chengfff3e192007-08-14 09:11:18 +00001196 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001197
Chris Lattner66cf80f2006-02-03 23:13:58 +00001198 // Spills - Keep track of which spilled values are available in physregs so
1199 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001200 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001201
Chris Lattner52b25db2004-10-01 19:47:12 +00001202 // MaybeDeadStores - When we need to write a value back into a stack slot,
1203 // keep track of the inserted store. If the stack slot value is never read
1204 // (because the value was used from some available register, for example), and
1205 // subsequently stored to, the original store is dead. This map keeps track
1206 // of inserted stores that are not used. If we see a subsequent store to the
1207 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001208 std::vector<MachineInstr*> MaybeDeadStores;
1209 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001210
Evan Chengb6ca4b32007-08-14 23:25:37 +00001211 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1212 SmallSet<MachineInstr*, 4> ReMatDefs;
1213
Evan Cheng0c40d722007-07-11 05:28:39 +00001214 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001215 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001216 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001217 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001218
Evan Cheng7a0f1852008-05-20 08:13:21 +00001219 unsigned Dist = 0;
1220 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001221 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1222 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001223 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001224
Evan Cheng66f71632007-10-19 21:23:22 +00001225 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001226 bool Erased = false;
1227 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001228 if (PrepForUnfoldOpti(MBB, MII,
1229 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1230 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001231
Evan Cheng66f71632007-10-19 21:23:22 +00001232 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001233 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001234
Evan Cheng676dd7c2008-03-11 07:19:34 +00001235 if (VRM.hasEmergencySpills(&MI)) {
1236 // Spill physical register(s) in the rare case the allocator has run out
1237 // of registers to allocate.
1238 SmallSet<int, 4> UsedSS;
1239 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1240 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1241 unsigned PhysReg = EmSpills[i];
1242 const TargetRegisterClass *RC =
1243 TRI->getPhysicalRegisterRegClass(PhysReg);
1244 assert(RC && "Unable to determine register class!");
1245 int SS = VRM.getEmergencySpillSlot(RC);
1246 if (UsedSS.count(SS))
1247 assert(0 && "Need to spill more than one physical registers!");
1248 UsedSS.insert(SS);
1249 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1250 MachineInstr *StoreMI = prior(MII);
1251 VRM.addSpillSlotUse(SS, StoreMI);
1252 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1253 MachineInstr *LoadMI = next(MII);
1254 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001255 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001256 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001257 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001258 }
1259
Evan Cheng0cbb1162007-11-29 01:06:25 +00001260 // Insert restores here if asked to.
1261 if (VRM.isRestorePt(&MI)) {
1262 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1263 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001264 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001265 if (!VRM.getPreSplitReg(VirtReg))
1266 continue; // Split interval spilled again.
1267 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001268 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001269 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001270 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001271 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001272 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001273 int SS = VRM.getStackSlot(VirtReg);
1274 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1275 MachineInstr *LoadMI = prior(MII);
1276 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001277 ++NumLoads;
1278 }
1279 // This invalidates Phys.
1280 Spills.ClobberPhysReg(Phys);
1281 UpdateKills(*prior(MII), RegKills, KillOps);
1282 DOUT << '\t' << *prior(MII);
1283 }
1284 }
1285
Evan Cheng81a03822007-11-17 00:40:40 +00001286 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001287 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001288 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1289 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001290 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001291 unsigned VirtReg = SpillRegs[i].first;
1292 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001293 if (!VRM.getPreSplitReg(VirtReg))
1294 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001295 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001296 unsigned Phys = VRM.getPhys(VirtReg);
1297 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001298 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001299 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001300 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001301 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001302 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001303 }
Evan Chenge4b39002007-12-03 21:31:55 +00001304 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001305 }
1306
1307 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1308 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001309 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001310 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001311 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1312 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001313 if (!MO.isRegister() || MO.getReg() == 0)
1314 continue; // Ignore non-register operands.
1315
Evan Cheng32dfbea2007-10-12 08:50:34 +00001316 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001317 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001318 // Ignore physregs for spilling, but remember that it is used by this
1319 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001320 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001321 continue;
1322 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001323
1324 // We want to process implicit virtual register uses first.
1325 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001326 // If the virtual register is implicitly defined, emit a implicit_def
1327 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001328 VirtUseOps.insert(VirtUseOps.begin(), i);
1329 else
1330 VirtUseOps.push_back(i);
1331 }
1332
1333 // Process all of the spilled uses and all non spilled reg references.
1334 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1335 unsigned i = VirtUseOps[j];
1336 MachineOperand &MO = MI.getOperand(i);
1337 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001338 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001339 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001340
Evan Chengc498b022007-11-14 07:59:08 +00001341 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001342 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001343 // This virtual register was assigned a physreg!
1344 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001345 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001346 if (MO.isDef())
1347 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001348 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001349 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001350 if (VRM.isImplicitlyDefined(VirtReg))
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001351 BuildMI(MBB, &MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001352 continue;
1353 }
1354
1355 // This virtual register is now known to be a spilled value.
1356 if (!MO.isUse())
1357 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001358
Evan Cheng549f27d32007-08-13 23:45:17 +00001359 bool DoReMat = VRM.isReMaterialized(VirtReg);
1360 int SSorRMId = DoReMat
1361 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001362 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001363
Chris Lattner50ea01e2005-09-09 20:29:51 +00001364 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001365 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001366
1367 // If this is a sub-register use, make sure the reuse register is in the
1368 // right register class. For example, for x86 not all of the 32-bit
1369 // registers have accessible sub-registers.
1370 // Similarly so for EXTRACT_SUBREG. Consider this:
1371 // EDI = op
1372 // MOV32_mr fi#1, EDI
1373 // ...
1374 // = EXTRACT_SUBREG fi#1
1375 // fi#1 is available in EDI, but it cannot be reused because it's not in
1376 // the right register file.
1377 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001378 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001379 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001380 if (!RC->contains(PhysReg))
1381 PhysReg = 0;
1382 }
1383
Evan Chengdc6be192007-08-14 05:42:54 +00001384 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001385 // This spilled operand might be part of a two-address operand. If this
1386 // is the case, then changing it will necessarily require changing the
1387 // def part of the instruction as well. However, in some cases, we
1388 // aren't allowed to modify the reused register. If none of these cases
1389 // apply, reuse it.
1390 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001391 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001392 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001393 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001394 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001395 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001396 // long as we are allowed to clobber the value and there isn't an
1397 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001398 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001399 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001400 }
1401
1402 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001403 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001404 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1405 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001406 else
Evan Chengdc6be192007-08-14 05:42:54 +00001407 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001408 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001409 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001410 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001411 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001412 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001413 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001414
1415 // The only technical detail we have is that we don't know that
1416 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1417 // later in the instruction. In particular, consider 'op V1, V2'.
1418 // If V1 is available in physreg R0, we would choose to reuse it
1419 // here, instead of reloading it into the register the allocator
1420 // indicated (say R1). However, V2 might have to be reloaded
1421 // later, and it might indicate that it needs to live in R0. When
1422 // this occurs, we need to have information available that
1423 // indicates it is safe to use R1 for the reload instead of R0.
1424 //
1425 // To further complicate matters, we might conflict with an alias,
1426 // or R0 and R1 might not be compatible with each other. In this
1427 // case, we actually insert a reload for V1 in R1, ensuring that
1428 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001429 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001430 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001431 if (ti != -1)
1432 // Only mark it clobbered if this is a use&def operand.
1433 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001434 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001435
1436 if (MI.getOperand(i).isKill() &&
1437 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1438 // This was the last use and the spilled value is still available
1439 // for reuse. That means the spill was unnecessary!
1440 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1441 if (DeadStore) {
1442 DOUT << "Removed dead store:\t" << *DeadStore;
1443 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001444 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001445 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001446 MaybeDeadStores[ReuseSlot] = NULL;
1447 ++NumDSE;
1448 }
1449 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001450 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001451 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001452
1453 // Otherwise we have a situation where we have a two-address instruction
1454 // whose mod/ref operand needs to be reloaded. This reload is already
1455 // available in some register "PhysReg", but if we used PhysReg as the
1456 // operand to our 2-addr instruction, the instruction would modify
1457 // PhysReg. This isn't cool if something later uses PhysReg and expects
1458 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001459 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001460 // To avoid this problem, and to avoid doing a load right after a store,
1461 // we emit a copy from PhysReg into the designated register for this
1462 // operand.
1463 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1464 assert(DesignatedReg && "Must map virtreg to physreg!");
1465
1466 // Note that, if we reused a register for a previous operand, the
1467 // register we want to reload into might not actually be
1468 // available. If this occurs, use the register indicated by the
1469 // reuser.
1470 if (ReusedOperands.hasReuses())
1471 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001472 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001473
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001474 // If the mapped designated register is actually the physreg we have
1475 // incoming, we don't need to inserted a dead copy.
1476 if (DesignatedReg == PhysReg) {
1477 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001478 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1479 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001480 else
Evan Chengdc6be192007-08-14 05:42:54 +00001481 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001482 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001483 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001484 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001485 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001486 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001487 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001488 ++NumReused;
1489 continue;
1490 }
1491
Chris Lattner84bc5422007-12-31 04:13:23 +00001492 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1493 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001494 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001495 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001496
Evan Cheng6b448092007-03-02 08:52:00 +00001497 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001498 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001499
Chris Lattneraddc55a2006-04-28 01:46:50 +00001500 // This invalidates DesignatedReg.
1501 Spills.ClobberPhysReg(DesignatedReg);
1502
Evan Chengdc6be192007-08-14 05:42:54 +00001503 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001504 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001505 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001506 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001507 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001508 ++NumReused;
1509 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001510 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001511
1512 // Otherwise, reload it and remember that we have it.
1513 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001514 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001515
Chris Lattner50ea01e2005-09-09 20:29:51 +00001516 // Note that, if we reused a register for a previous operand, the
1517 // register we want to reload into might not actually be
1518 // available. If this occurs, use the register indicated by the
1519 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001520 if (ReusedOperands.hasReuses())
1521 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001522 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001523
Chris Lattner84bc5422007-12-31 04:13:23 +00001524 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001525 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001526 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001527 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001528 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001529 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001530 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001531 MachineInstr *LoadMI = prior(MII);
1532 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001533 ++NumLoads;
1534 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001535 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001536 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001537
1538 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001539 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001540 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001541 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001542 // Assumes this is the last use. IsKill will be unset if reg is reused
1543 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001544 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001545 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001546 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001547 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001548 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001549 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001550 }
1551
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001552 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001553
Evan Cheng81a03822007-11-17 00:40:40 +00001554
Chris Lattner7fb64342004-10-01 19:04:51 +00001555 // If we have folded references to memory operands, make sure we clear all
1556 // physical registers that may contain the value of the spilled virtual
1557 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001558 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001559 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001560 unsigned VirtReg = I->second.first;
1561 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001562 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001563
Evan Chengc17ba8a2008-03-14 20:44:01 +00001564 // MI2VirtMap be can updated which invalidate the iterator.
1565 // Increment the iterator first.
1566 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001567 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001568 if (SS == VirtRegMap::NO_STACK_SLOT)
1569 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001570 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001571 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001572
1573 // If this folded instruction is just a use, check to see if it's a
1574 // straight load from the virt reg slot.
1575 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1576 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001577 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1578 if (DestReg && FrameIdx == SS) {
1579 // If this spill slot is available, turn it into a copy (or nothing)
1580 // instead of leaving it as a load!
1581 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1582 DOUT << "Promoted Load To Copy: " << MI;
1583 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001584 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001585 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001586 // Revisit the copy so we make sure to notice the effects of the
1587 // operation on the destreg (either needing to RA it if it's
1588 // virtual or needing to clobber any values if it's physical).
1589 NextMII = &MI;
1590 --NextMII; // backtrack to the copy.
1591 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001592 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001593 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001594 // Unset last kill since it's being reused.
1595 InvalidateKill(InReg, RegKills, KillOps);
1596 }
Evan Chengde4e9422007-02-25 09:51:27 +00001597
Evan Cheng7a0f1852008-05-20 08:13:21 +00001598 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001599 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001600 MBB.erase(&MI);
1601 Erased = true;
1602 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001603 }
Evan Cheng7f566252007-10-13 02:50:24 +00001604 } else {
1605 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1606 SmallVector<MachineInstr*, 4> NewMIs;
1607 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001608 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001609 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001610 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001611 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001612 MBB.erase(&MI);
1613 Erased = true;
1614 --NextMII; // backtrack to the unfolded instruction.
1615 BackTracked = true;
1616 goto ProcessNextInst;
1617 }
Chris Lattnercea86882005-09-19 06:56:21 +00001618 }
1619 }
1620
1621 // If this reference is not a use, any previous store is now dead.
1622 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001623 MachineInstr* DeadStore = MaybeDeadStores[SS];
1624 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001625 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001626 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001627 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001628 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1629 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001630 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001631 // the value and there isn't an earlier def that has already clobbered
1632 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001633 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001634 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1635 MachineOperand *KillOpnd =
1636 DeadStore->findRegisterUseOperand(PhysReg, true);
1637 // Note, if the store is storing a sub-register, it's possible the
1638 // super-register is needed below.
1639 if (KillOpnd && !KillOpnd->getSubReg() &&
1640 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
1641 MBB.insert(MII, NewMIs[0]);
1642 NewStore = NewMIs[1];
1643 MBB.insert(MII, NewStore);
1644 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001645 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001646 VRM.RemoveMachineInstrFromMaps(&MI);
1647 MBB.erase(&MI);
1648 Erased = true;
1649 --NextMII;
1650 --NextMII; // backtrack to the unfolded instruction.
1651 BackTracked = true;
1652 isDead = true;
1653 }
Evan Cheng66f71632007-10-19 21:23:22 +00001654 }
Evan Cheng7f566252007-10-13 02:50:24 +00001655 }
1656
1657 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001658 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001659 DOUT << "Removed dead store:\t" << *DeadStore;
1660 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001661 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001662 MBB.erase(DeadStore);
1663 if (!NewStore)
1664 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001665 }
Evan Cheng7f566252007-10-13 02:50:24 +00001666
Evan Chengfff3e192007-08-14 09:11:18 +00001667 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001668 if (NewStore) {
1669 // Treat this store as a spill merged into a copy. That makes the
1670 // stack slot value available.
1671 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1672 goto ProcessNextInst;
1673 }
Chris Lattnercea86882005-09-19 06:56:21 +00001674 }
1675
1676 // If the spill slot value is available, and this is a new definition of
1677 // the value, the value is not available anymore.
1678 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001679 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001680 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001681
1682 // If this is *just* a mod of the value, check to see if this is just a
1683 // store to the spill slot (i.e. the spill got merged into the copy). If
1684 // so, realize that the vreg is available now, and add the store to the
1685 // MaybeDeadStore info.
1686 int StackSlot;
1687 if (!(MR & VirtRegMap::isRef)) {
1688 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001689 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001690 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001691
1692 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
1693 RegKills, KillOps, TRI, VRM)) {
1694 NextMII = next(MII);
1695 BackTracked = true;
1696 goto ProcessNextInst;
1697 }
1698
Chris Lattner07cf1412006-02-03 00:36:31 +00001699 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001700 // this as a potentially dead store in case there is a subsequent
1701 // store into the stack slot without a read from it.
1702 MaybeDeadStores[StackSlot] = &MI;
1703
Chris Lattnercd816392006-02-02 23:29:36 +00001704 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001705 // register, change it now. Otherwise, make the register
1706 // available in PhysReg.
1707 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001708 }
1709 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001710 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001711 }
1712
Chris Lattner7fb64342004-10-01 19:04:51 +00001713 // Process all of the spilled defs.
1714 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1715 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001716 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1717 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001718
Evan Cheng66f71632007-10-19 21:23:22 +00001719 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001720 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001721 // Check to see if this is a noop copy. If so, eliminate the
1722 // instruction before considering the dest reg to be changed.
1723 unsigned Src, Dst;
1724 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1725 ++NumDCE;
1726 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001727 SmallVector<unsigned, 2> KillRegs;
1728 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1729 if (MO.isDead() && !KillRegs.empty()) {
1730 assert(KillRegs[0] == Dst);
1731 // Last def is now dead.
1732 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1733 }
Evan Chengd3653122008-02-27 03:04:06 +00001734 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001735 MBB.erase(&MI);
1736 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001737 Spills.disallowClobberPhysReg(VirtReg);
1738 goto ProcessNextInst;
1739 }
1740
1741 // If it's not a no-op copy, it clobbers the value in the destreg.
1742 Spills.ClobberPhysReg(VirtReg);
1743 ReusedOperands.markClobbered(VirtReg);
1744
1745 // Check to see if this instruction is a load from a stack slot into
1746 // a register. If so, this provides the stack slot value in the reg.
1747 int FrameIdx;
1748 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1749 assert(DestReg == VirtReg && "Unknown load situation!");
1750
1751 // If it is a folded reference, then it's not safe to clobber.
1752 bool Folded = FoldedSS.count(FrameIdx);
1753 // Otherwise, if it wasn't available, remember that it is now!
1754 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1755 goto ProcessNextInst;
1756 }
1757
1758 continue;
1759 }
1760
Evan Chengc498b022007-11-14 07:59:08 +00001761 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001762 bool DoReMat = VRM.isReMaterialized(VirtReg);
1763 if (DoReMat)
1764 ReMatDefs.insert(&MI);
1765
1766 // The only vregs left are stack slot definitions.
1767 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001768 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001769
1770 // If this def is part of a two-address operand, make sure to execute
1771 // the store from the correct physical register.
1772 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001773 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001774 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001775 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001776 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001777 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1778 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001779 "Can't find corresponding super-register!");
1780 PhysReg = SuperReg;
1781 }
1782 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001783 PhysReg = VRM.getPhys(VirtReg);
1784 if (ReusedOperands.isClobbered(PhysReg)) {
1785 // Another def has taken the assigned physreg. It must have been a
1786 // use&def which got it due to reuse. Undo the reuse!
1787 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1788 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1789 }
1790 }
1791
Evan Chenged70cbb32008-03-26 19:03:01 +00001792 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001793 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001794 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001795 ReusedOperands.markClobbered(RReg);
1796 MI.getOperand(i).setReg(RReg);
1797
Evan Cheng66f71632007-10-19 21:23:22 +00001798 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001799 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001800 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1801 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001802 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001803
1804 // Check to see if this is a noop copy. If so, eliminate the
1805 // instruction before considering the dest reg to be changed.
1806 {
Chris Lattner29268692006-09-05 02:12:02 +00001807 unsigned Src, Dst;
1808 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1809 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001810 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001811 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001812 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001813 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001814 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001815 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001816 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001817 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001818 }
Evan Cheng66f71632007-10-19 21:23:22 +00001819 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001820 }
Chris Lattnercea86882005-09-19 06:56:21 +00001821 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001822 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001823 if (!Erased && !BackTracked) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001824 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
Evan Cheng0c40d722007-07-11 05:28:39 +00001825 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001826 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001827 MII = NextMII;
1828 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001829}
1830
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001831llvm::Spiller* llvm::createSpiller() {
1832 switch (SpillerOpt) {
1833 default: assert(0 && "Unreachable!");
1834 case local:
1835 return new LocalSpiller();
1836 case simple:
1837 return new SimpleSpiller();
1838 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001839}