blob: f9a4d4acff4f302c316a1aaed42b0e2ddf6fe7e8 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CallingConv.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/CodeGen/CallingConvLower.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/DerivedTypes.h"
33#include "llvm/Function.h"
34#include "llvm/GlobalVariable.h"
35#include "llvm/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000053static const uint16_t O32IntRegs[4] = {
54 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
57static const uint16_t Mips64IntRegs[8] = {
58 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
62static const uint16_t Mips64DPRegs[8] = {
63 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liubb481f82012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000072 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073
Akira Hatanakad6bc5232011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
75 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000076 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000077}
78
Akira Hatanaka648f00c2012-02-24 22:34:47 +000079static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
80 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Akira Hatanaka6b28b802012-11-21 20:26:38 +000084static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
85 EVT Ty = Op.getValueType();
86
87 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
88 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
89 Flag);
90 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
91 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
92 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
93 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
94 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
95 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
96 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
97 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
98 N->getOffset(), Flag);
99
100 llvm_unreachable("Unexpected node type.");
101 return SDValue();
102}
103
104static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
105 DebugLoc DL = Op.getDebugLoc();
106 EVT Ty = Op.getValueType();
107 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
108 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
109 return DAG.getNode(ISD::ADD, DL, Ty,
110 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
111 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
112}
113
114static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
115 DebugLoc DL = Op.getDebugLoc();
116 EVT Ty = Op.getValueType();
117 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
118 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
119 getTargetNode(Op, DAG, GOTFlag));
120 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
121 MachinePointerInfo::getGOT(), false, false, false,
122 0);
123 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
124 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
125 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
126}
127
128static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
129 DebugLoc DL = Op.getDebugLoc();
130 EVT Ty = Op.getValueType();
131 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
132 getTargetNode(Op, DAG, Flag));
133 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
134 MachinePointerInfo::getGOT(), false, false, false, 0);
135}
136
137static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
138 unsigned HiFlag, unsigned LoFlag) {
139 DebugLoc DL = Op.getDebugLoc();
140 EVT Ty = Op.getValueType();
141 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
142 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
143 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
144 getTargetNode(Op, DAG, LoFlag));
145 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
146 MachinePointerInfo::getGOT(), false, false, false, 0);
147}
148
Chris Lattnerf0144122009-07-28 03:13:23 +0000149const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
150 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000151 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000152 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Hi: return "MipsISD::Hi";
154 case MipsISD::Lo: return "MipsISD::Lo";
155 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000156 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000157 case MipsISD::Ret: return "MipsISD::Ret";
158 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
159 case MipsISD::FPCmp: return "MipsISD::FPCmp";
160 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
161 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
162 case MipsISD::FPRound: return "MipsISD::FPRound";
163 case MipsISD::MAdd: return "MipsISD::MAdd";
164 case MipsISD::MAddu: return "MipsISD::MAddu";
165 case MipsISD::MSub: return "MipsISD::MSub";
166 case MipsISD::MSubu: return "MipsISD::MSubu";
167 case MipsISD::DivRem: return "MipsISD::DivRem";
168 case MipsISD::DivRemU: return "MipsISD::DivRemU";
169 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
170 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000171 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000172 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000173 case MipsISD::Ext: return "MipsISD::Ext";
174 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000175 case MipsISD::LWL: return "MipsISD::LWL";
176 case MipsISD::LWR: return "MipsISD::LWR";
177 case MipsISD::SWL: return "MipsISD::SWL";
178 case MipsISD::SWR: return "MipsISD::SWR";
179 case MipsISD::LDL: return "MipsISD::LDL";
180 case MipsISD::LDR: return "MipsISD::LDR";
181 case MipsISD::SDL: return "MipsISD::SDL";
182 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000183 case MipsISD::EXTP: return "MipsISD::EXTP";
184 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
185 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
186 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
187 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
188 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
189 case MipsISD::SHILO: return "MipsISD::SHILO";
190 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
191 case MipsISD::MULT: return "MipsISD::MULT";
192 case MipsISD::MULTU: return "MipsISD::MULTU";
193 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
194 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
195 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
196 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000197 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198 }
199}
200
201MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000202MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000203 : TargetLowering(TM, new MipsTargetObjectFile()),
204 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000205 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
206 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000207
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000208 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000210 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000211 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000212
213 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000214 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Akira Hatanaka95934842011-09-24 01:34:44 +0000216 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000217 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000218
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000219 if (Subtarget->inMips16Mode()) {
220 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000221 }
222
Akira Hatanakab430cec2012-09-21 23:58:31 +0000223 if (Subtarget->hasDSP()) {
224 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
225
226 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
227 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
228
229 // Expand all builtin opcodes.
230 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
231 setOperationAction(Opc, VecTys[i], Expand);
232
233 setOperationAction(ISD::LOAD, VecTys[i], Legal);
234 setOperationAction(ISD::STORE, VecTys[i], Legal);
235 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
236 }
237 }
238
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000239 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000240 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000241
242 // When dealing with single precision only, use libcalls
243 if (!Subtarget->isSingleFloat()) {
244 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000245 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000246 else
Craig Topper420761a2012-04-20 07:30:17 +0000247 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000248 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000249 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000250
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000251 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
253 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
254 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000255
Eli Friedman6055a6a2009-07-17 04:07:24 +0000256 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
258 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000259
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Used by legalize types to correctly generate the setcc result.
261 // Without this, every float setcc comes with a AND/OR with the result,
262 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000263 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000265
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000266 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000268 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
270 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
271 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
272 setOperationAction(ISD::SELECT, MVT::f32, Custom);
273 setOperationAction(ISD::SELECT, MVT::f64, Custom);
274 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000275 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
276 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000277 setOperationAction(ISD::SETCC, MVT::f32, Custom);
278 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000280 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000281 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
282 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000283 if (Subtarget->inMips16Mode()) {
284 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
285 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
286 }
287 else {
288 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
289 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
290 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000291 if (!Subtarget->inMips16Mode()) {
292 setOperationAction(ISD::LOAD, MVT::i32, Custom);
293 setOperationAction(ISD::STORE, MVT::i32, Custom);
294 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000295
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000296 if (!TM.Options.NoNaNsFPMath) {
297 setOperationAction(ISD::FABS, MVT::f32, Custom);
298 setOperationAction(ISD::FABS, MVT::f64, Custom);
299 }
300
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000301 if (HasMips64) {
302 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
303 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
304 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
305 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
306 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
307 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000308 setOperationAction(ISD::LOAD, MVT::i64, Custom);
309 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000310 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000311
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000312 if (!HasMips64) {
313 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
314 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
315 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
316 }
317
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000318 setOperationAction(ISD::ADD, MVT::i32, Custom);
319 if (HasMips64)
320 setOperationAction(ISD::ADD, MVT::i64, Custom);
321
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000322 setOperationAction(ISD::SDIV, MVT::i32, Expand);
323 setOperationAction(ISD::SREM, MVT::i32, Expand);
324 setOperationAction(ISD::UDIV, MVT::i32, Expand);
325 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000326 setOperationAction(ISD::SDIV, MVT::i64, Expand);
327 setOperationAction(ISD::SREM, MVT::i64, Expand);
328 setOperationAction(ISD::UDIV, MVT::i64, Expand);
329 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000330
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000331 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
333 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
334 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000336 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000338 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
340 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000341 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000343 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000344 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
345 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
346 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
347 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000349 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000352
Akira Hatanaka56633442011-09-20 23:53:09 +0000353 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000354 setOperationAction(ISD::ROTR, MVT::i32, Expand);
355
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000356 if (!Subtarget->hasMips64r2())
357 setOperationAction(ISD::ROTR, MVT::i64, Expand);
358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000360 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000362 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
364 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000365 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::FLOG, MVT::f32, Expand);
367 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
368 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
369 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000370 setOperationAction(ISD::FMA, MVT::f32, Expand);
371 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000372 setOperationAction(ISD::FREM, MVT::f32, Expand);
373 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000374
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000375 if (!TM.Options.NoNaNsFPMath) {
376 setOperationAction(ISD::FNEG, MVT::f32, Expand);
377 setOperationAction(ISD::FNEG, MVT::f64, Expand);
378 }
379
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000380 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000383 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000384
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000385 setOperationAction(ISD::VAARG, MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
387 setOperationAction(ISD::VAEND, MVT::Other, Expand);
388
Akira Hatanakab430cec2012-09-21 23:58:31 +0000389 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
390 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
391
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000392 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
394 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000395
Jia Liubb481f82012-02-28 07:46:26 +0000396 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
397 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
398 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
399 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000400
Reed Kotler8834a202012-10-29 16:16:54 +0000401 if (Subtarget->inMips16Mode()) {
402 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
404 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
405 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
406 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
408 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
409 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
410 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
411 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
412 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
413 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
414 }
415
Eli Friedman26689ac2011-08-03 21:06:02 +0000416 setInsertFencesForAtomic(true);
417
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000418 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
420 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000421 }
422
Akira Hatanakac79507a2011-12-21 00:20:27 +0000423 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000425 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
426 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000427
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000428 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000430 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
431 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000432
Akira Hatanaka7664f052012-06-02 00:04:42 +0000433 if (HasMips64) {
434 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
435 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
436 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
437 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
438 }
439
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 setTargetDAGCombine(ISD::ADDE);
441 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000442 setTargetDAGCombine(ISD::SDIVREM);
443 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000444 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000445 setTargetDAGCombine(ISD::AND);
446 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000447 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000449 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000450
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000451 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000452 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000453
Akira Hatanaka590baca2012-02-02 03:13:40 +0000454 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
455 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000456
457 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000458}
459
Evan Cheng376642e2012-12-10 23:21:26 +0000460bool
461MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000462 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000463
Akira Hatanakaf934d152012-09-15 01:02:03 +0000464 if (Subtarget->inMips16Mode())
465 return false;
466
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000467 switch (SVT) {
468 case MVT::i64:
469 case MVT::i32:
Evan Cheng376642e2012-12-10 23:21:26 +0000470 if (Fast)
471 *Fast = true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000472 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000473 default:
474 return false;
475 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000476}
477
Duncan Sands28b77e92011-09-06 19:07:46 +0000478EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000480}
481
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482// SelectMadd -
483// Transforms a subgraph in CurDAG if the following pattern is found:
484// (addc multLo, Lo0), (adde multHi, Hi0),
485// where,
486// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000487// Lo0: initial value of Lo register
488// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000489// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000490static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000491 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000493 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494
495 if (ADDCNode->getOpcode() != ISD::ADDC)
496 return false;
497
498 SDValue MultHi = ADDENode->getOperand(0);
499 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000500 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000501 unsigned MultOpc = MultHi.getOpcode();
502
503 // MultHi and MultLo must be generated by the same node,
504 if (MultLo.getNode() != MultNode)
505 return false;
506
507 // and it must be a multiplication.
508 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
509 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000510
511 // MultLo amd MultHi must be the first and second output of MultNode
512 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000513 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
514 return false;
515
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000516 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000517 // of the values of MultNode, in which case MultNode will be removed in later
518 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000519 // If there exist users other than ADDENode or ADDCNode, this function returns
520 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000521 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000522 // produced.
523 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
524 return false;
525
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000526 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000527 DebugLoc dl = ADDENode->getDebugLoc();
528
529 // create MipsMAdd(u) node
530 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000531
Akira Hatanaka82099682011-12-19 19:52:25 +0000532 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000533 MultNode->getOperand(0),// Factor 0
534 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000535 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000536 ADDENode->getOperand(1));// Hi0
537
538 // create CopyFromReg nodes
539 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
540 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000541 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000542 Mips::HI, MVT::i32,
543 CopyFromLo.getValue(2));
544
545 // replace uses of adde and addc here
546 if (!SDValue(ADDCNode, 0).use_empty())
547 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
548
549 if (!SDValue(ADDENode, 0).use_empty())
550 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
551
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000552 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000553}
554
555// SelectMsub -
556// Transforms a subgraph in CurDAG if the following pattern is found:
557// (addc Lo0, multLo), (sube Hi0, multHi),
558// where,
559// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000560// Lo0: initial value of Lo register
561// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000562// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000563static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000564 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000565 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000566 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000567
568 if (SUBCNode->getOpcode() != ISD::SUBC)
569 return false;
570
571 SDValue MultHi = SUBENode->getOperand(1);
572 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000573 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000574 unsigned MultOpc = MultHi.getOpcode();
575
576 // MultHi and MultLo must be generated by the same node,
577 if (MultLo.getNode() != MultNode)
578 return false;
579
580 // and it must be a multiplication.
581 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
582 return false;
583
584 // MultLo amd MultHi must be the first and second output of MultNode
585 // respectively.
586 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
587 return false;
588
589 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
590 // of the values of MultNode, in which case MultNode will be removed in later
591 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000592 // If there exist users other than SUBENode or SUBCNode, this function returns
593 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000594 // instruction node rather than a pair of MULT and MSUB instructions being
595 // produced.
596 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
597 return false;
598
599 SDValue Chain = CurDAG->getEntryNode();
600 DebugLoc dl = SUBENode->getDebugLoc();
601
602 // create MipsSub(u) node
603 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
604
Akira Hatanaka82099682011-12-19 19:52:25 +0000605 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000606 MultNode->getOperand(0),// Factor 0
607 MultNode->getOperand(1),// Factor 1
608 SUBCNode->getOperand(0),// Lo0
609 SUBENode->getOperand(0));// Hi0
610
611 // create CopyFromReg nodes
612 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
613 MSub);
614 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
615 Mips::HI, MVT::i32,
616 CopyFromLo.getValue(2));
617
618 // replace uses of sube and subc here
619 if (!SDValue(SUBCNode, 0).use_empty())
620 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
621
622 if (!SDValue(SUBENode, 0).use_empty())
623 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
624
625 return true;
626}
627
Akira Hatanaka864f6602012-06-14 21:10:56 +0000628static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000629 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000630 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000631 if (DCI.isBeforeLegalize())
632 return SDValue();
633
Akira Hatanakae184fec2011-11-11 04:18:21 +0000634 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
635 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000636 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000637
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000638 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000639}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000640
Akira Hatanaka864f6602012-06-14 21:10:56 +0000641static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000642 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000643 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000644 if (DCI.isBeforeLegalize())
645 return SDValue();
646
Akira Hatanakae184fec2011-11-11 04:18:21 +0000647 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
648 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000649 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000650
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000651 return SDValue();
652}
653
Akira Hatanaka864f6602012-06-14 21:10:56 +0000654static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000655 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000656 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000657 if (DCI.isBeforeLegalizeOps())
658 return SDValue();
659
Akira Hatanakadda4a072011-10-03 21:06:13 +0000660 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000661 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
662 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000663 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
664 MipsISD::DivRemU;
665 DebugLoc dl = N->getDebugLoc();
666
667 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
668 N->getOperand(0), N->getOperand(1));
669 SDValue InChain = DAG.getEntryNode();
670 SDValue InGlue = DivRem;
671
672 // insert MFLO
673 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000674 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000675 InGlue);
676 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
677 InChain = CopyFromLo.getValue(1);
678 InGlue = CopyFromLo.getValue(2);
679 }
680
681 // insert MFHI
682 if (N->hasAnyUseOfValue(1)) {
683 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000684 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
686 }
687
688 return SDValue();
689}
690
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000691static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
692 switch (CC) {
693 default: llvm_unreachable("Unknown fp condition code!");
694 case ISD::SETEQ:
695 case ISD::SETOEQ: return Mips::FCOND_OEQ;
696 case ISD::SETUNE: return Mips::FCOND_UNE;
697 case ISD::SETLT:
698 case ISD::SETOLT: return Mips::FCOND_OLT;
699 case ISD::SETGT:
700 case ISD::SETOGT: return Mips::FCOND_OGT;
701 case ISD::SETLE:
702 case ISD::SETOLE: return Mips::FCOND_OLE;
703 case ISD::SETGE:
704 case ISD::SETOGE: return Mips::FCOND_OGE;
705 case ISD::SETULT: return Mips::FCOND_ULT;
706 case ISD::SETULE: return Mips::FCOND_ULE;
707 case ISD::SETUGT: return Mips::FCOND_UGT;
708 case ISD::SETUGE: return Mips::FCOND_UGE;
709 case ISD::SETUO: return Mips::FCOND_UN;
710 case ISD::SETO: return Mips::FCOND_OR;
711 case ISD::SETNE:
712 case ISD::SETONE: return Mips::FCOND_ONE;
713 case ISD::SETUEQ: return Mips::FCOND_UEQ;
714 }
715}
716
717
718// Returns true if condition code has to be inverted.
719static bool InvertFPCondCode(Mips::CondCode CC) {
720 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
721 return false;
722
Akira Hatanaka82099682011-12-19 19:52:25 +0000723 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
724 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000725
Akira Hatanaka82099682011-12-19 19:52:25 +0000726 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000727}
728
729// Creates and returns an FPCmp node from a setcc node.
730// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000731static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000732 // must be a SETCC node
733 if (Op.getOpcode() != ISD::SETCC)
734 return Op;
735
736 SDValue LHS = Op.getOperand(0);
737
738 if (!LHS.getValueType().isFloatingPoint())
739 return Op;
740
741 SDValue RHS = Op.getOperand(1);
742 DebugLoc dl = Op.getDebugLoc();
743
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000744 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
745 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000746 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
747
748 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
749 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
750}
751
752// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000753static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000754 SDValue False, DebugLoc DL) {
755 bool invert = InvertFPCondCode((Mips::CondCode)
756 cast<ConstantSDNode>(Cond.getOperand(2))
757 ->getSExtValue());
758
759 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
760 True.getValueType(), True, False, Cond);
761}
762
Akira Hatanaka864f6602012-06-14 21:10:56 +0000763static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000764 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000765 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000766 if (DCI.isBeforeLegalizeOps())
767 return SDValue();
768
769 SDValue SetCC = N->getOperand(0);
770
771 if ((SetCC.getOpcode() != ISD::SETCC) ||
772 !SetCC.getOperand(0).getValueType().isInteger())
773 return SDValue();
774
775 SDValue False = N->getOperand(2);
776 EVT FalseTy = False.getValueType();
777
778 if (!FalseTy.isInteger())
779 return SDValue();
780
781 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
782
783 if (!CN || CN->getZExtValue())
784 return SDValue();
785
786 const DebugLoc DL = N->getDebugLoc();
787 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
788 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000789
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000790 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
791 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000792
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000793 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
794}
795
Akira Hatanaka864f6602012-06-14 21:10:56 +0000796static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000797 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000798 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000799 // Pattern match EXT.
800 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
801 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000802 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000803 return SDValue();
804
805 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000806 unsigned ShiftRightOpc = ShiftRight.getOpcode();
807
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000808 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000809 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000810 return SDValue();
811
812 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000813 ConstantSDNode *CN;
814 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
815 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000816
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000817 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000818 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000819
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000820 // Op's second operand must be a shifted mask.
821 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000822 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000823 return SDValue();
824
825 // Return if the shifted mask does not start at bit 0 or the sum of its size
826 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000827 EVT ValTy = N->getValueType(0);
828 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000829 return SDValue();
830
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000831 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000832 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000833 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000834}
Jia Liubb481f82012-02-28 07:46:26 +0000835
Akira Hatanaka864f6602012-06-14 21:10:56 +0000836static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000837 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000838 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000839 // Pattern match INS.
840 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000841 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000842 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000843 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000844 return SDValue();
845
846 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
847 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
848 ConstantSDNode *CN;
849
850 // See if Op's first operand matches (and $src1 , mask0).
851 if (And0.getOpcode() != ISD::AND)
852 return SDValue();
853
854 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000855 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000856 return SDValue();
857
858 // See if Op's second operand matches (and (shl $src, pos), mask1).
859 if (And1.getOpcode() != ISD::AND)
860 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000861
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000862 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000863 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000864 return SDValue();
865
866 // The shift masks must have the same position and size.
867 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
868 return SDValue();
869
870 SDValue Shl = And1.getOperand(0);
871 if (Shl.getOpcode() != ISD::SHL)
872 return SDValue();
873
874 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
875 return SDValue();
876
877 unsigned Shamt = CN->getZExtValue();
878
879 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000880 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000881 EVT ValTy = N->getValueType(0);
882 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000883 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000884
Akira Hatanaka82099682011-12-19 19:52:25 +0000885 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000886 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000887 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000888}
Jia Liubb481f82012-02-28 07:46:26 +0000889
Akira Hatanaka864f6602012-06-14 21:10:56 +0000890static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000891 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000892 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000893 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
894
895 if (DCI.isBeforeLegalizeOps())
896 return SDValue();
897
898 SDValue Add = N->getOperand(1);
899
900 if (Add.getOpcode() != ISD::ADD)
901 return SDValue();
902
903 SDValue Lo = Add.getOperand(1);
904
905 if ((Lo.getOpcode() != MipsISD::Lo) ||
906 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
907 return SDValue();
908
909 EVT ValTy = N->getValueType(0);
910 DebugLoc DL = N->getDebugLoc();
911
912 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
913 Add.getOperand(0));
914 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
915}
916
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000917SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000918 const {
919 SelectionDAG &DAG = DCI.DAG;
920 unsigned opc = N->getOpcode();
921
922 switch (opc) {
923 default: break;
924 case ISD::ADDE:
925 return PerformADDECombine(N, DAG, DCI, Subtarget);
926 case ISD::SUBE:
927 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000928 case ISD::SDIVREM:
929 case ISD::UDIVREM:
930 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000931 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000932 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000933 case ISD::AND:
934 return PerformANDCombine(N, DAG, DCI, Subtarget);
935 case ISD::OR:
936 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000937 case ISD::ADD:
938 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000939 }
940
941 return SDValue();
942}
943
Akira Hatanakab430cec2012-09-21 23:58:31 +0000944void
945MipsTargetLowering::LowerOperationWrapper(SDNode *N,
946 SmallVectorImpl<SDValue> &Results,
947 SelectionDAG &DAG) const {
948 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
949
950 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
951 Results.push_back(Res.getValue(I));
952}
953
954void
955MipsTargetLowering::ReplaceNodeResults(SDNode *N,
956 SmallVectorImpl<SDValue> &Results,
957 SelectionDAG &DAG) const {
958 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
959
960 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
961 Results.push_back(Res.getValue(I));
962}
963
Dan Gohman475871a2008-07-27 21:46:04 +0000964SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000965LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000966{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000967 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000968 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000969 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000970 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000971 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000972 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000973 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
974 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000975 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000976 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000977 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000978 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000979 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000980 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000981 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000982 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000983 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000984 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000985 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
986 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
987 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000988 case ISD::LOAD: return LowerLOAD(Op, DAG);
989 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000990 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
991 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000992 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000993 }
Dan Gohman475871a2008-07-27 21:46:04 +0000994 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000995}
996
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000997//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000998// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000999//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001000
1001// AddLiveIn - This helper function adds the specified physical register to the
1002// MachineFunction as a live in value. It also creates a corresponding
1003// virtual register for it.
1004static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001005AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001006{
1007 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +00001008 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1009 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001010 return VReg;
1011}
1012
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001013// Get fp branch code (not opcode) from condition code.
1014static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1015 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1016 return Mips::BRANCH_T;
1017
Akira Hatanaka82099682011-12-19 19:52:25 +00001018 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1019 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001020
Akira Hatanaka82099682011-12-19 19:52:25 +00001021 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001022}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001023
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001024/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001025static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1026 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001027 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001028 const TargetInstrInfo *TII,
1029 bool isFPCmp, unsigned Opc) {
1030 // There is no need to expand CMov instructions if target has
1031 // conditional moves.
1032 if (Subtarget->hasCondMov())
1033 return BB;
1034
1035 // To "insert" a SELECT_CC instruction, we actually have to insert the
1036 // diamond control-flow pattern. The incoming instruction knows the
1037 // destination vreg to set, the condition code register to branch on, the
1038 // true/false values to select between, and a branch opcode to use.
1039 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1040 MachineFunction::iterator It = BB;
1041 ++It;
1042
1043 // thisMBB:
1044 // ...
1045 // TrueVal = ...
1046 // setcc r1, r2, r3
1047 // bNE r1, r0, copy1MBB
1048 // fallthrough --> copy0MBB
1049 MachineBasicBlock *thisMBB = BB;
1050 MachineFunction *F = BB->getParent();
1051 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1052 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1053 F->insert(It, copy0MBB);
1054 F->insert(It, sinkMBB);
1055
1056 // Transfer the remainder of BB and its successor edges to sinkMBB.
1057 sinkMBB->splice(sinkMBB->begin(), BB,
1058 llvm::next(MachineBasicBlock::iterator(MI)),
1059 BB->end());
1060 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1061
1062 // Next, add the true and fallthrough blocks as its successors.
1063 BB->addSuccessor(copy0MBB);
1064 BB->addSuccessor(sinkMBB);
1065
1066 // Emit the right instruction according to the type of the operands compared
1067 if (isFPCmp)
1068 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1069 else
1070 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1071 .addReg(Mips::ZERO).addMBB(sinkMBB);
1072
1073 // copy0MBB:
1074 // %FalseValue = ...
1075 // # fallthrough to sinkMBB
1076 BB = copy0MBB;
1077
1078 // Update machine-CFG edges
1079 BB->addSuccessor(sinkMBB);
1080
1081 // sinkMBB:
1082 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1083 // ...
1084 BB = sinkMBB;
1085
1086 if (isFPCmp)
1087 BuildMI(*BB, BB->begin(), dl,
1088 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1089 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1090 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1091 else
1092 BuildMI(*BB, BB->begin(), dl,
1093 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1094 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1095 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1096
1097 MI->eraseFromParent(); // The pseudo instruction is gone now.
1098 return BB;
1099}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001100*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001101
1102MachineBasicBlock *
1103MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1104 // $bb:
1105 // bposge32_pseudo $vr0
1106 // =>
1107 // $bb:
1108 // bposge32 $tbb
1109 // $fbb:
1110 // li $vr2, 0
1111 // b $sink
1112 // $tbb:
1113 // li $vr1, 1
1114 // $sink:
1115 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1116
1117 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1119 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1120 DebugLoc DL = MI->getDebugLoc();
1121 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1122 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1123 MachineFunction *F = BB->getParent();
1124 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1125 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1126 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1127 F->insert(It, FBB);
1128 F->insert(It, TBB);
1129 F->insert(It, Sink);
1130
1131 // Transfer the remainder of BB and its successor edges to Sink.
1132 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1133 BB->end());
1134 Sink->transferSuccessorsAndUpdatePHIs(BB);
1135
1136 // Add successors.
1137 BB->addSuccessor(FBB);
1138 BB->addSuccessor(TBB);
1139 FBB->addSuccessor(Sink);
1140 TBB->addSuccessor(Sink);
1141
1142 // Insert the real bposge32 instruction to $BB.
1143 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1144
1145 // Fill $FBB.
1146 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1147 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1148 .addReg(Mips::ZERO).addImm(0);
1149 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1150
1151 // Fill $TBB.
1152 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1153 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1154 .addReg(Mips::ZERO).addImm(1);
1155
1156 // Insert phi function to $Sink.
1157 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1158 MI->getOperand(0).getReg())
1159 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1160
1161 MI->eraseFromParent(); // The pseudo instruction is gone now.
1162 return Sink;
1163}
1164
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001165MachineBasicBlock *
1166MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001167 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001168 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001169 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001170 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001171 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1173 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001174 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1176 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001177 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001179 case Mips::ATOMIC_LOAD_ADD_I64:
1180 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1181 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
1183 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001184 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1186 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001187 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1189 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001190 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001192 case Mips::ATOMIC_LOAD_AND_I64:
1193 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001194 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195
1196 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1199 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001200 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1202 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001203 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001205 case Mips::ATOMIC_LOAD_OR_I64:
1206 case Mips::ATOMIC_LOAD_OR_I64_P8:
1207 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208
1209 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001210 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1212 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001213 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1215 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001216 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001217 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001218 case Mips::ATOMIC_LOAD_XOR_I64:
1219 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1220 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221
1222 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001223 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1225 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001226 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1228 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 case Mips::ATOMIC_LOAD_NAND_I64:
1232 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1233 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234
1235 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1238 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001239 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1241 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001242 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001244 case Mips::ATOMIC_LOAD_SUB_I64:
1245 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1246 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247
1248 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001249 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1251 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001252 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1254 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001255 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001257 case Mips::ATOMIC_SWAP_I64:
1258 case Mips::ATOMIC_SWAP_I64_P8:
1259 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260
1261 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001262 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1264 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001265 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1267 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001268 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001270 case Mips::ATOMIC_CMP_SWAP_I64:
1271 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1272 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001273 case Mips::BPOSGE32_PSEUDO:
1274 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001275 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001276}
1277
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1279// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1280MachineBasicBlock *
1281MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001282 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001283 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001284 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285
1286 MachineFunction *MF = BB->getParent();
1287 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001288 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001289 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1290 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001291 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1292
1293 if (Size == 4) {
1294 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1295 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1296 AND = Mips::AND;
1297 NOR = Mips::NOR;
1298 ZERO = Mips::ZERO;
1299 BEQ = Mips::BEQ;
1300 }
1301 else {
1302 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1303 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1304 AND = Mips::AND64;
1305 NOR = Mips::NOR64;
1306 ZERO = Mips::ZERO_64;
1307 BEQ = Mips::BEQ64;
1308 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 unsigned Ptr = MI->getOperand(1).getReg();
1312 unsigned Incr = MI->getOperand(2).getReg();
1313
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1315 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1316 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317
1318 // insert new blocks after the current block
1319 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1320 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1321 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1322 MachineFunction::iterator It = BB;
1323 ++It;
1324 MF->insert(It, loopMBB);
1325 MF->insert(It, exitMBB);
1326
1327 // Transfer the remainder of BB and its successor edges to exitMBB.
1328 exitMBB->splice(exitMBB->begin(), BB,
1329 llvm::next(MachineBasicBlock::iterator(MI)),
1330 BB->end());
1331 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1332
1333 // thisMBB:
1334 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001335 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001337 loopMBB->addSuccessor(loopMBB);
1338 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339
1340 // loopMBB:
1341 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001342 // <binop> storeval, oldval, incr
1343 // sc success, storeval, 0(ptr)
1344 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001346 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 // and andres, oldval, incr
1349 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001350 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1351 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 // <binop> storeval, oldval, incr
1354 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001358 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1359 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360
1361 MI->eraseFromParent(); // The instruction is gone now.
1362
Akira Hatanaka939ece12011-07-19 03:42:13 +00001363 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364}
1365
1366MachineBasicBlock *
1367MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001368 MachineBasicBlock *BB,
1369 unsigned Size, unsigned BinOpcode,
1370 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 assert((Size == 1 || Size == 2) &&
1372 "Unsupported size for EmitAtomicBinaryPartial.");
1373
1374 MachineFunction *MF = BB->getParent();
1375 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1376 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1377 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1378 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001379 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1380 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381
1382 unsigned Dest = MI->getOperand(0).getReg();
1383 unsigned Ptr = MI->getOperand(1).getReg();
1384 unsigned Incr = MI->getOperand(2).getReg();
1385
Akira Hatanaka4061da12011-07-19 20:11:17 +00001386 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1387 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001388 unsigned Mask = RegInfo.createVirtualRegister(RC);
1389 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001390 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1391 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001392 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1394 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1395 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1396 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1397 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001398 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001399 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1400 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1401 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1402 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1403 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404
1405 // insert new blocks after the current block
1406 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1407 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001408 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001409 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1410 MachineFunction::iterator It = BB;
1411 ++It;
1412 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001413 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001414 MF->insert(It, exitMBB);
1415
1416 // Transfer the remainder of BB and its successor edges to exitMBB.
1417 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001418 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001419 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1420
Akira Hatanaka81b44112011-07-19 17:09:53 +00001421 BB->addSuccessor(loopMBB);
1422 loopMBB->addSuccessor(loopMBB);
1423 loopMBB->addSuccessor(sinkMBB);
1424 sinkMBB->addSuccessor(exitMBB);
1425
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001426 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001427 // addiu masklsb2,$0,-4 # 0xfffffffc
1428 // and alignedaddr,ptr,masklsb2
1429 // andi ptrlsb2,ptr,3
1430 // sll shiftamt,ptrlsb2,3
1431 // ori maskupper,$0,255 # 0xff
1432 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001433 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435
1436 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001437 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1438 .addReg(Mips::ZERO).addImm(-4);
1439 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1440 .addReg(Ptr).addReg(MaskLSB2);
1441 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1442 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1443 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1444 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001445 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1446 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001447 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001448 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001449
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001450 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001451 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001452 // ll oldval,0(alignedaddr)
1453 // binop binopres,oldval,incr2
1454 // and newval,binopres,mask
1455 // and maskedoldval0,oldval,mask2
1456 // or storeval,maskedoldval0,newval
1457 // sc success,storeval,0(alignedaddr)
1458 // beq success,$0,loopMBB
1459
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001460 // atomic.swap
1461 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001462 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001463 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001464 // and maskedoldval0,oldval,mask2
1465 // or storeval,maskedoldval0,newval
1466 // sc success,storeval,0(alignedaddr)
1467 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001468
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001469 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001470 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001471 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001472 // and andres, oldval, incr2
1473 // nor binopres, $0, andres
1474 // and newval, binopres, mask
1475 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1476 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1477 .addReg(Mips::ZERO).addReg(AndRes);
1478 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001479 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001480 // <binop> binopres, oldval, incr2
1481 // and newval, binopres, mask
1482 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1483 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001484 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001485 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001486 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001487 }
Jia Liubb481f82012-02-28 07:46:26 +00001488
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001489 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001490 .addReg(OldVal).addReg(Mask2);
1491 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001492 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001493 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001494 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001495 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001496 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001497
Akira Hatanaka939ece12011-07-19 03:42:13 +00001498 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001499 // and maskedoldval1,oldval,mask
1500 // srl srlres,maskedoldval1,shiftamt
1501 // sll sllres,srlres,24
1502 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001503 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001504 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001505
Akira Hatanaka4061da12011-07-19 20:11:17 +00001506 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1507 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001508 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1509 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001510 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1511 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001512 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001513 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001514
1515 MI->eraseFromParent(); // The instruction is gone now.
1516
Akira Hatanaka939ece12011-07-19 03:42:13 +00001517 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001518}
1519
1520MachineBasicBlock *
1521MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001522 MachineBasicBlock *BB,
1523 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001524 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001525
1526 MachineFunction *MF = BB->getParent();
1527 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001528 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001529 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1530 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001531 unsigned LL, SC, ZERO, BNE, BEQ;
1532
1533 if (Size == 4) {
1534 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1535 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1536 ZERO = Mips::ZERO;
1537 BNE = Mips::BNE;
1538 BEQ = Mips::BEQ;
1539 }
1540 else {
1541 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1542 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1543 ZERO = Mips::ZERO_64;
1544 BNE = Mips::BNE64;
1545 BEQ = Mips::BEQ64;
1546 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001547
1548 unsigned Dest = MI->getOperand(0).getReg();
1549 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001550 unsigned OldVal = MI->getOperand(2).getReg();
1551 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001552
Akira Hatanaka4061da12011-07-19 20:11:17 +00001553 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001554
1555 // insert new blocks after the current block
1556 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1557 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1558 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1559 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1560 MachineFunction::iterator It = BB;
1561 ++It;
1562 MF->insert(It, loop1MBB);
1563 MF->insert(It, loop2MBB);
1564 MF->insert(It, exitMBB);
1565
1566 // Transfer the remainder of BB and its successor edges to exitMBB.
1567 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001568 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001569 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1570
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001571 // thisMBB:
1572 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001573 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001574 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001575 loop1MBB->addSuccessor(exitMBB);
1576 loop1MBB->addSuccessor(loop2MBB);
1577 loop2MBB->addSuccessor(loop1MBB);
1578 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001579
1580 // loop1MBB:
1581 // ll dest, 0(ptr)
1582 // bne dest, oldval, exitMBB
1583 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001584 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1585 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001586 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001587
1588 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001589 // sc success, newval, 0(ptr)
1590 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001591 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001592 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001593 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001594 BuildMI(BB, dl, TII->get(BEQ))
1595 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001596
1597 MI->eraseFromParent(); // The instruction is gone now.
1598
Akira Hatanaka939ece12011-07-19 03:42:13 +00001599 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001600}
1601
1602MachineBasicBlock *
1603MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001604 MachineBasicBlock *BB,
1605 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001606 assert((Size == 1 || Size == 2) &&
1607 "Unsupported size for EmitAtomicCmpSwapPartial.");
1608
1609 MachineFunction *MF = BB->getParent();
1610 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1611 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1612 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1613 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001614 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1615 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001616
1617 unsigned Dest = MI->getOperand(0).getReg();
1618 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001619 unsigned CmpVal = MI->getOperand(2).getReg();
1620 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001621
Akira Hatanaka4061da12011-07-19 20:11:17 +00001622 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1623 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001624 unsigned Mask = RegInfo.createVirtualRegister(RC);
1625 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001626 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1627 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1628 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1629 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1630 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1631 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1632 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1633 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1634 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1635 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1636 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1637 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1638 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1639 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001640
1641 // insert new blocks after the current block
1642 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1643 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1644 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001645 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001646 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1647 MachineFunction::iterator It = BB;
1648 ++It;
1649 MF->insert(It, loop1MBB);
1650 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001651 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001652 MF->insert(It, exitMBB);
1653
1654 // Transfer the remainder of BB and its successor edges to exitMBB.
1655 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001656 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001657 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1658
Akira Hatanaka81b44112011-07-19 17:09:53 +00001659 BB->addSuccessor(loop1MBB);
1660 loop1MBB->addSuccessor(sinkMBB);
1661 loop1MBB->addSuccessor(loop2MBB);
1662 loop2MBB->addSuccessor(loop1MBB);
1663 loop2MBB->addSuccessor(sinkMBB);
1664 sinkMBB->addSuccessor(exitMBB);
1665
Akira Hatanaka70564a92011-07-19 18:14:26 +00001666 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001667 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001668 // addiu masklsb2,$0,-4 # 0xfffffffc
1669 // and alignedaddr,ptr,masklsb2
1670 // andi ptrlsb2,ptr,3
1671 // sll shiftamt,ptrlsb2,3
1672 // ori maskupper,$0,255 # 0xff
1673 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001674 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001675 // andi maskedcmpval,cmpval,255
1676 // sll shiftedcmpval,maskedcmpval,shiftamt
1677 // andi maskednewval,newval,255
1678 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001679 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001680 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1681 .addReg(Mips::ZERO).addImm(-4);
1682 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1683 .addReg(Ptr).addReg(MaskLSB2);
1684 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1685 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1686 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1687 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001688 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1689 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001690 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001691 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1692 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001693 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1694 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001695 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1696 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001697 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1698 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001699
1700 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001701 // ll oldval,0(alginedaddr)
1702 // and maskedoldval0,oldval,mask
1703 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001704 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001705 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001706 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1707 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001708 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001709 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001710
1711 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001712 // and maskedoldval1,oldval,mask2
1713 // or storeval,maskedoldval1,shiftednewval
1714 // sc success,storeval,0(alignedaddr)
1715 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001716 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001717 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1718 .addReg(OldVal).addReg(Mask2);
1719 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1720 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001721 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001722 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001723 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001724 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001725
Akira Hatanaka939ece12011-07-19 03:42:13 +00001726 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001727 // srl srlres,maskedoldval0,shiftamt
1728 // sll sllres,srlres,24
1729 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001730 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001731 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001732
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001733 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1734 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001735 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1736 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001737 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001738 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001739
1740 MI->eraseFromParent(); // The instruction is gone now.
1741
Akira Hatanaka939ece12011-07-19 03:42:13 +00001742 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001743}
1744
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001745//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001746// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001747//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001748SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001749LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001750{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001752 // the block to branch to if the condition is true.
1753 SDValue Chain = Op.getOperand(0);
1754 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001755 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001756
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001757 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1758
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001759 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001760 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001761 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001763 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001764 Mips::CondCode CC =
1765 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001767
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001769 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001770}
1771
1772SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001773LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001774{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001775 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001776
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001777 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001778 if (Cond.getOpcode() != MipsISD::FPCmp)
1779 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001780
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001781 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1782 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001783}
1784
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001785SDValue MipsTargetLowering::
1786LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1787{
1788 DebugLoc DL = Op.getDebugLoc();
1789 EVT Ty = Op.getOperand(0).getValueType();
1790 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1791 Op.getOperand(0), Op.getOperand(1),
1792 Op.getOperand(4));
1793
1794 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1795 Op.getOperand(3));
1796}
1797
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001798SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1799 SDValue Cond = CreateFPCmp(DAG, Op);
1800
1801 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1802 "Floating point operand expected.");
1803
1804 SDValue True = DAG.getConstant(1, MVT::i32);
1805 SDValue False = DAG.getConstant(0, MVT::i32);
1806
1807 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1808}
1809
Dan Gohmand858e902010-04-17 15:26:15 +00001810SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1811 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001812 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001813 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001814 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001815
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001816 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001817 const MipsTargetObjectFile &TLOF =
1818 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819
Chris Lattnere3736f82009-08-13 05:41:27 +00001820 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001821 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1822 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001823 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001824 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
1825 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001826 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1827 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001828 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001829
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001830 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001831 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001832 }
1833
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001834 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1835 return getAddrLocal(Op, DAG, HasMips64);
1836
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001837 if (LargeGOT)
1838 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1839 MipsII::MO_GOT_LO16);
1840
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001841 return getAddrGlobal(Op, DAG,
1842 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001843}
1844
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001845SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1846 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001847 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1848 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001849
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001850 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001851}
1852
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001853SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001854LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001855{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001856 // If the relocation model is PIC, use the General Dynamic TLS Model or
1857 // Local Dynamic TLS model, otherwise use the Initial Exec or
1858 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001859
1860 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1861 DebugLoc dl = GA->getDebugLoc();
1862 const GlobalValue *GV = GA->getGlobal();
1863 EVT PtrVT = getPointerTy();
1864
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001865 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1866
1867 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001868 // General Dynamic and Local Dynamic TLS Model.
1869 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1870 : MipsII::MO_TLSGD;
1871
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001872 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001873 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1874 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001875 unsigned PtrSize = PtrVT.getSizeInBits();
1876 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1877
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001878 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001879
1880 ArgListTy Args;
1881 ArgListEntry Entry;
1882 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001883 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001884 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001885
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001886 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001887 false, false, false, false, 0, CallingConv::C,
1888 /*isTailCall=*/false, /*doesNotRet=*/false,
1889 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001890 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001891 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001892
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001893 SDValue Ret = CallResult.first;
1894
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001895 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001896 return Ret;
1897
1898 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1899 MipsII::MO_DTPREL_HI);
1900 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1901 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1902 MipsII::MO_DTPREL_LO);
1903 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1904 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1905 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001906 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001907
1908 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001909 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001910 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001911 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001912 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001913 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1914 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001915 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001916 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001917 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001918 } else {
1919 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001920 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001921 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001922 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001923 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001924 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001925 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1926 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1927 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001928 }
1929
1930 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1931 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001932}
1933
1934SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001935LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001936{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001937 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1938 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001939
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001940 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001941}
1942
Dan Gohman475871a2008-07-27 21:46:04 +00001943SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001944LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001945{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001946 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001947 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001948 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001949 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001950 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001951 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1953 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001955
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001956 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1957 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001958
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001959 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001960}
1961
Dan Gohmand858e902010-04-17 15:26:15 +00001962SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001963 MachineFunction &MF = DAG.getMachineFunction();
1964 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1965
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001966 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001967 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1968 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001969
1970 // vastart just stores the address of the VarArgsFrameIndex slot into the
1971 // memory location argument.
1972 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001973 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001974 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001975}
Jia Liubb481f82012-02-28 07:46:26 +00001976
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001977static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1978 EVT TyX = Op.getOperand(0).getValueType();
1979 EVT TyY = Op.getOperand(1).getValueType();
1980 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1981 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1982 DebugLoc DL = Op.getDebugLoc();
1983 SDValue Res;
1984
1985 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1986 // to i32.
1987 SDValue X = (TyX == MVT::f32) ?
1988 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1989 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1990 Const1);
1991 SDValue Y = (TyY == MVT::f32) ?
1992 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1993 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1994 Const1);
1995
1996 if (HasR2) {
1997 // ext E, Y, 31, 1 ; extract bit31 of Y
1998 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1999 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2000 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2001 } else {
2002 // sll SllX, X, 1
2003 // srl SrlX, SllX, 1
2004 // srl SrlY, Y, 31
2005 // sll SllY, SrlX, 31
2006 // or Or, SrlX, SllY
2007 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2008 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2009 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2010 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2011 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2012 }
2013
2014 if (TyX == MVT::f32)
2015 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2016
2017 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2018 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2019 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002020}
2021
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002022static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2023 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2024 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2025 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2026 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2027 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002028
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002029 // Bitcast to integer nodes.
2030 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2031 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002032
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002033 if (HasR2) {
2034 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2035 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2036 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2037 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002038
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002039 if (WidthX > WidthY)
2040 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2041 else if (WidthY > WidthX)
2042 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002043
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002044 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2045 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2046 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2047 }
2048
2049 // (d)sll SllX, X, 1
2050 // (d)srl SrlX, SllX, 1
2051 // (d)srl SrlY, Y, width(Y)-1
2052 // (d)sll SllY, SrlX, width(Y)-1
2053 // or Or, SrlX, SllY
2054 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2055 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2056 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2057 DAG.getConstant(WidthY - 1, MVT::i32));
2058
2059 if (WidthX > WidthY)
2060 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2061 else if (WidthY > WidthX)
2062 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2063
2064 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2065 DAG.getConstant(WidthX - 1, MVT::i32));
2066 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2067 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002068}
2069
Akira Hatanaka82099682011-12-19 19:52:25 +00002070SDValue
2071MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002072 if (Subtarget->hasMips64())
2073 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002074
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002075 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002076}
2077
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002078static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2079 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2080 DebugLoc DL = Op.getDebugLoc();
2081
2082 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2083 // to i32.
2084 SDValue X = (Op.getValueType() == MVT::f32) ?
2085 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2086 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2087 Const1);
2088
2089 // Clear MSB.
2090 if (HasR2)
2091 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2092 DAG.getRegister(Mips::ZERO, MVT::i32),
2093 DAG.getConstant(31, MVT::i32), Const1, X);
2094 else {
2095 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2096 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2097 }
2098
2099 if (Op.getValueType() == MVT::f32)
2100 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2101
2102 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2103 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2104 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2105}
2106
2107static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2108 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2109 DebugLoc DL = Op.getDebugLoc();
2110
2111 // Bitcast to integer node.
2112 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2113
2114 // Clear MSB.
2115 if (HasR2)
2116 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2117 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2118 DAG.getConstant(63, MVT::i32), Const1, X);
2119 else {
2120 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2121 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2122 }
2123
2124 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2125}
2126
2127SDValue
2128MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2129 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2130 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2131
2132 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2133}
2134
Akira Hatanaka2e591472011-06-02 00:24:44 +00002135SDValue MipsTargetLowering::
2136LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002137 // check the depth
2138 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002139 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002140
2141 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2142 MFI->setFrameAddressIsTaken(true);
2143 EVT VT = Op.getValueType();
2144 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002145 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2146 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002147 return FrameAddr;
2148}
2149
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002150SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2151 SelectionDAG &DAG) const {
2152 // check the depth
2153 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2154 "Return address can be determined only for current frame.");
2155
2156 MachineFunction &MF = DAG.getMachineFunction();
2157 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund34525f92012-12-11 11:14:33 +00002158 EVT VT = Op.getValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002159 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2160 MFI->setReturnAddressIsTaken(true);
2161
2162 // Return RA, which contains the return address. Mark it an implicit live-in.
2163 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2164 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2165}
2166
Akira Hatanakadb548262011-07-19 23:30:50 +00002167// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002168SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002169MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002170 unsigned SType = 0;
2171 DebugLoc dl = Op.getDebugLoc();
2172 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2173 DAG.getConstant(SType, MVT::i32));
2174}
2175
Eli Friedman14648462011-07-27 22:21:52 +00002176SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002177 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002178 // FIXME: Need pseudo-fence for 'singlethread' fences
2179 // FIXME: Set SType for weaker fences where supported/appropriate.
2180 unsigned SType = 0;
2181 DebugLoc dl = Op.getDebugLoc();
2182 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2183 DAG.getConstant(SType, MVT::i32));
2184}
2185
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002186SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002187 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002188 DebugLoc DL = Op.getDebugLoc();
2189 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2190 SDValue Shamt = Op.getOperand(2);
2191
2192 // if shamt < 32:
2193 // lo = (shl lo, shamt)
2194 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2195 // else:
2196 // lo = 0
2197 // hi = (shl lo, shamt[4:0])
2198 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2199 DAG.getConstant(-1, MVT::i32));
2200 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2201 DAG.getConstant(1, MVT::i32));
2202 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2203 Not);
2204 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2205 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2206 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2207 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2208 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002209 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2210 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002211 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2212
2213 SDValue Ops[2] = {Lo, Hi};
2214 return DAG.getMergeValues(Ops, 2, DL);
2215}
2216
Akira Hatanaka864f6602012-06-14 21:10:56 +00002217SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002218 bool IsSRA) const {
2219 DebugLoc DL = Op.getDebugLoc();
2220 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2221 SDValue Shamt = Op.getOperand(2);
2222
2223 // if shamt < 32:
2224 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2225 // if isSRA:
2226 // hi = (sra hi, shamt)
2227 // else:
2228 // hi = (srl hi, shamt)
2229 // else:
2230 // if isSRA:
2231 // lo = (sra hi, shamt[4:0])
2232 // hi = (sra hi, 31)
2233 // else:
2234 // lo = (srl hi, shamt[4:0])
2235 // hi = 0
2236 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2237 DAG.getConstant(-1, MVT::i32));
2238 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2239 DAG.getConstant(1, MVT::i32));
2240 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2241 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2242 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2243 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2244 Hi, Shamt);
2245 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2246 DAG.getConstant(0x20, MVT::i32));
2247 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2248 DAG.getConstant(31, MVT::i32));
2249 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2250 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2251 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2252 ShiftRightHi);
2253
2254 SDValue Ops[2] = {Lo, Hi};
2255 return DAG.getMergeValues(Ops, 2, DL);
2256}
2257
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002258static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2259 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002260 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002261 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002262 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002263 DebugLoc DL = LD->getDebugLoc();
2264 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2265
2266 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002267 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002268 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002269
2270 SDValue Ops[] = { Chain, Ptr, Src };
2271 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2272 LD->getMemOperand());
2273}
2274
2275// Expand an unaligned 32 or 64-bit integer load node.
2276SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2277 LoadSDNode *LD = cast<LoadSDNode>(Op);
2278 EVT MemVT = LD->getMemoryVT();
2279
2280 // Return if load is aligned or if MemVT is neither i32 nor i64.
2281 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2282 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2283 return SDValue();
2284
2285 bool IsLittle = Subtarget->isLittle();
2286 EVT VT = Op.getValueType();
2287 ISD::LoadExtType ExtType = LD->getExtensionType();
2288 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2289
2290 assert((VT == MVT::i32) || (VT == MVT::i64));
2291
2292 // Expand
2293 // (set dst, (i64 (load baseptr)))
2294 // to
2295 // (set tmp, (ldl (add baseptr, 7), undef))
2296 // (set dst, (ldr baseptr, tmp))
2297 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2298 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2299 IsLittle ? 7 : 0);
2300 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2301 IsLittle ? 0 : 7);
2302 }
2303
2304 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2305 IsLittle ? 3 : 0);
2306 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2307 IsLittle ? 0 : 3);
2308
2309 // Expand
2310 // (set dst, (i32 (load baseptr))) or
2311 // (set dst, (i64 (sextload baseptr))) or
2312 // (set dst, (i64 (extload baseptr)))
2313 // to
2314 // (set tmp, (lwl (add baseptr, 3), undef))
2315 // (set dst, (lwr baseptr, tmp))
2316 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2317 (ExtType == ISD::EXTLOAD))
2318 return LWR;
2319
2320 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2321
2322 // Expand
2323 // (set dst, (i64 (zextload baseptr)))
2324 // to
2325 // (set tmp0, (lwl (add baseptr, 3), undef))
2326 // (set tmp1, (lwr baseptr, tmp0))
2327 // (set tmp2, (shl tmp1, 32))
2328 // (set dst, (srl tmp2, 32))
2329 DebugLoc DL = LD->getDebugLoc();
2330 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2331 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002332 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2333 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002334 return DAG.getMergeValues(Ops, 2, DL);
2335}
2336
2337static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2338 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002339 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2340 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002341 DebugLoc DL = SD->getDebugLoc();
2342 SDVTList VTList = DAG.getVTList(MVT::Other);
2343
2344 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002345 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002346 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002347
2348 SDValue Ops[] = { Chain, Value, Ptr };
2349 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2350 SD->getMemOperand());
2351}
2352
2353// Expand an unaligned 32 or 64-bit integer store node.
2354SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2355 StoreSDNode *SD = cast<StoreSDNode>(Op);
2356 EVT MemVT = SD->getMemoryVT();
2357
2358 // Return if store is aligned or if MemVT is neither i32 nor i64.
2359 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2360 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2361 return SDValue();
2362
2363 bool IsLittle = Subtarget->isLittle();
2364 SDValue Value = SD->getValue(), Chain = SD->getChain();
2365 EVT VT = Value.getValueType();
2366
2367 // Expand
2368 // (store val, baseptr) or
2369 // (truncstore val, baseptr)
2370 // to
2371 // (swl val, (add baseptr, 3))
2372 // (swr val, baseptr)
2373 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2374 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2375 IsLittle ? 3 : 0);
2376 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2377 }
2378
2379 assert(VT == MVT::i64);
2380
2381 // Expand
2382 // (store val, baseptr)
2383 // to
2384 // (sdl val, (add baseptr, 7))
2385 // (sdr val, baseptr)
2386 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2387 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2388}
2389
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002390// This function expands mips intrinsic nodes which have 64-bit input operands
2391// or output values.
2392//
2393// out64 = intrinsic-node in64
2394// =>
2395// lo = copy (extract-element (in64, 0))
2396// hi = copy (extract-element (in64, 1))
2397// mips-specific-node
2398// v0 = copy lo
2399// v1 = copy hi
2400// out64 = merge-values (v0, v1)
2401//
2402static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2403 unsigned Opc, bool HasI64In, bool HasI64Out) {
2404 DebugLoc DL = Op.getDebugLoc();
2405 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2406 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2407 SmallVector<SDValue, 3> Ops;
2408
2409 if (HasI64In) {
2410 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2411 Op->getOperand(1 + HasChainIn),
2412 DAG.getConstant(0, MVT::i32));
2413 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2414 Op->getOperand(1 + HasChainIn),
2415 DAG.getConstant(1, MVT::i32));
2416
2417 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2418 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2419
2420 Ops.push_back(Chain);
2421 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2422 Ops.push_back(Chain.getValue(1));
2423 } else {
2424 Ops.push_back(Chain);
2425 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2426 }
2427
2428 if (!HasI64Out)
2429 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2430 Ops.begin(), Ops.size());
2431
2432 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2433 Ops.begin(), Ops.size());
2434 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2435 Intr.getValue(1));
2436 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2437 OutLo.getValue(2));
2438 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2439
2440 if (!HasChainIn)
2441 return Out;
2442
2443 SDValue Vals[] = { Out, OutHi.getValue(1) };
2444 return DAG.getMergeValues(Vals, 2, DL);
2445}
2446
2447SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2448 SelectionDAG &DAG) const {
2449 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2450 default:
2451 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002452 case Intrinsic::mips_shilo:
2453 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2454 case Intrinsic::mips_dpau_h_qbl:
2455 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2456 case Intrinsic::mips_dpau_h_qbr:
2457 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2458 case Intrinsic::mips_dpsu_h_qbl:
2459 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2460 case Intrinsic::mips_dpsu_h_qbr:
2461 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2462 case Intrinsic::mips_dpa_w_ph:
2463 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2464 case Intrinsic::mips_dps_w_ph:
2465 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2466 case Intrinsic::mips_dpax_w_ph:
2467 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2468 case Intrinsic::mips_dpsx_w_ph:
2469 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2470 case Intrinsic::mips_mulsa_w_ph:
2471 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2472 case Intrinsic::mips_mult:
2473 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2474 case Intrinsic::mips_multu:
2475 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2476 case Intrinsic::mips_madd:
2477 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2478 case Intrinsic::mips_maddu:
2479 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2480 case Intrinsic::mips_msub:
2481 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2482 case Intrinsic::mips_msubu:
2483 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002484 }
2485}
2486
2487SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2488 SelectionDAG &DAG) const {
2489 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2490 default:
2491 return SDValue();
2492 case Intrinsic::mips_extp:
2493 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2494 case Intrinsic::mips_extpdp:
2495 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2496 case Intrinsic::mips_extr_w:
2497 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2498 case Intrinsic::mips_extr_r_w:
2499 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2500 case Intrinsic::mips_extr_rs_w:
2501 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2502 case Intrinsic::mips_extr_s_h:
2503 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002504 case Intrinsic::mips_mthlip:
2505 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2506 case Intrinsic::mips_mulsaq_s_w_ph:
2507 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2508 case Intrinsic::mips_maq_s_w_phl:
2509 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2510 case Intrinsic::mips_maq_s_w_phr:
2511 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2512 case Intrinsic::mips_maq_sa_w_phl:
2513 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2514 case Intrinsic::mips_maq_sa_w_phr:
2515 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2516 case Intrinsic::mips_dpaq_s_w_ph:
2517 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2518 case Intrinsic::mips_dpsq_s_w_ph:
2519 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2520 case Intrinsic::mips_dpaq_sa_l_w:
2521 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2522 case Intrinsic::mips_dpsq_sa_l_w:
2523 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2524 case Intrinsic::mips_dpaqx_s_w_ph:
2525 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2526 case Intrinsic::mips_dpaqx_sa_w_ph:
2527 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2528 case Intrinsic::mips_dpsqx_s_w_ph:
2529 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2530 case Intrinsic::mips_dpsqx_sa_w_ph:
2531 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002532 }
2533}
2534
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002535SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2536 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2537 || cast<ConstantSDNode>
2538 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2539 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2540 return SDValue();
2541
2542 // The pattern
2543 // (add (frameaddr 0), (frame_to_args_offset))
2544 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2545 // (add FrameObject, 0)
2546 // where FrameObject is a fixed StackObject with offset 0 which points to
2547 // the old stack pointer.
2548 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2549 EVT ValTy = Op->getValueType(0);
2550 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2551 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2552 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2553 DAG.getConstant(0, ValTy));
2554}
2555
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002556//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002557// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002558//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002559
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002560//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002562// Mips O32 ABI rules:
2563// ---
2564// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002565// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002566// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002567// f64 - Only passed in two aliased f32 registers if no int reg has been used
2568// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002569// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2570// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002571//
2572// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002573//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002574
Duncan Sands1e96bab2010-11-04 10:49:57 +00002575static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002576 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002577 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2578
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002579 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002580
Craig Topperc5eaae42012-03-11 07:57:25 +00002581 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002582 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2583 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002584 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002585 Mips::F12, Mips::F14
2586 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002587 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002588 Mips::D6, Mips::D7
2589 };
2590
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002591 // Do not process byval args here.
2592 if (ArgFlags.isByVal())
2593 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002594
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002595 // Promote i8 and i16
2596 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2597 LocVT = MVT::i32;
2598 if (ArgFlags.isSExt())
2599 LocInfo = CCValAssign::SExt;
2600 else if (ArgFlags.isZExt())
2601 LocInfo = CCValAssign::ZExt;
2602 else
2603 LocInfo = CCValAssign::AExt;
2604 }
2605
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002606 unsigned Reg;
2607
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002608 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2609 // is true: function is vararg, argument is 3rd or higher, there is previous
2610 // argument which is not f32 or f64.
2611 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2612 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002613 unsigned OrigAlign = ArgFlags.getOrigAlign();
2614 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002615
2616 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002617 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002618 // If this is the first part of an i64 arg,
2619 // the allocated register must be either A0 or A2.
2620 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2621 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002622 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002623 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2624 // Allocate int register and shadow next int register. If first
2625 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002626 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2627 if (Reg == Mips::A1 || Reg == Mips::A3)
2628 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2629 State.AllocateReg(IntRegs, IntRegsSize);
2630 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002631 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2632 // we are guaranteed to find an available float register
2633 if (ValVT == MVT::f32) {
2634 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2635 // Shadow int register
2636 State.AllocateReg(IntRegs, IntRegsSize);
2637 } else {
2638 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2639 // Shadow int registers
2640 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2641 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2642 State.AllocateReg(IntRegs, IntRegsSize);
2643 State.AllocateReg(IntRegs, IntRegsSize);
2644 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002645 } else
2646 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002647
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002648 if (!Reg) {
2649 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2650 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002651 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002652 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002653 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002654
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002655 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002656}
2657
2658#include "MipsGenCallingConv.inc"
2659
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002660//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002661// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002662//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002664static const unsigned O32IntRegsSize = 4;
2665
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002666// Return next O32 integer argument register.
2667static unsigned getNextIntArgReg(unsigned Reg) {
2668 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2669 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2670}
2671
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002672/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2673/// for tail call optimization.
2674bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002675IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2676 unsigned NextStackOffset,
2677 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002678 if (!EnableMipsTailCalls)
2679 return false;
2680
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002681 // No tail call optimization for mips16.
2682 if (Subtarget->inMips16Mode())
2683 return false;
2684
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002685 // Return false if either the callee or caller has a byval argument.
2686 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002687 return false;
2688
Akira Hatanaka70852212012-11-07 19:04:26 +00002689 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002690 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002691 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002692}
2693
Akira Hatanaka7d712092012-10-30 19:23:25 +00002694SDValue
2695MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2696 SDValue Chain, SDValue Arg, DebugLoc DL,
2697 bool IsTailCall, SelectionDAG &DAG) const {
2698 if (!IsTailCall) {
2699 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2700 DAG.getIntPtrConstant(Offset));
2701 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2702 false, 0);
2703 }
2704
2705 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2706 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2707 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2708 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2709 /*isVolatile=*/ true, false, 0);
2710}
2711
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002713/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002715MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002716 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002717 SelectionDAG &DAG = CLI.DAG;
2718 DebugLoc &dl = CLI.DL;
2719 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2720 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2721 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002722 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002723 SDValue Callee = CLI.Callee;
2724 bool &isTailCall = CLI.IsTailCall;
2725 CallingConv::ID CallConv = CLI.CallConv;
2726 bool isVarArg = CLI.IsVarArg;
2727
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002728 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002729 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002730 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002731 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732
2733 // Analyze operands of the call, assigning locations to each operand.
2734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002735 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002736 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002737 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002738
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002739 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002740
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002742 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002743
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002744 // Check if it's really possible to do a tail call.
2745 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002746 isTailCall =
2747 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
2748 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002749
2750 if (isTailCall)
2751 ++NumTailCalls;
2752
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002753 // Chain is the output chain of the last Load/Store or CopyToReg node.
2754 // ByValChain is the output chain of the last Memcpy node created for copying
2755 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002756 unsigned StackAlignment = TFL->getStackAlignment();
2757 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002758 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002759
2760 if (!isTailCall)
2761 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002762
2763 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2764 IsN64 ? Mips::SP_64 : Mips::SP,
2765 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002766
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002767 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002768 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2769 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002770 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002771
2772 // Walk the register/memloc assignments, inserting copies/loads.
2773 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002774 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002775 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002776 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002777 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2778
2779 // ByVal Arg.
2780 if (Flags.isByVal()) {
2781 assert(Flags.getByValSize() &&
2782 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002783 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002784 assert(!isTailCall &&
2785 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002786 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2787 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2788 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002789 continue;
2790 }
Jia Liubb481f82012-02-28 07:46:26 +00002791
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002792 // Promote the value if needed.
2793 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002794 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002795 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002796 if (VA.isRegLoc()) {
2797 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2798 (ValVT == MVT::f64 && LocVT == MVT::i64))
2799 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2800 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002801 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2802 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002803 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2804 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002805 if (!Subtarget->isLittle())
2806 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002807 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002808 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2809 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2810 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002811 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002812 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002813 }
2814 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002815 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002816 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002817 break;
2818 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002819 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002820 break;
2821 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002822 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002823 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002825
2826 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002827 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002828 if (VA.isRegLoc()) {
2829 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002830 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002831 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002833 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002834 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002835
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002836 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002837 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002838 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
2839 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002840 }
2841
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002842 // Transform all store nodes into one single node because all store
2843 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002844 if (!MemOpChains.empty())
2845 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002846 &MemOpChains[0], MemOpChains.size());
2847
Bill Wendling056292f2008-09-16 21:48:12 +00002848 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002849 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2850 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002851 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002852 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002853 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002854
2855 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002856 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002857 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2858
2859 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002860 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002861 else if (LargeGOT)
2862 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2863 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002864 else
2865 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2866 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002867 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002868 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002869 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002870 }
2871 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002872 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002873 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2874 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002875 else if (LargeGOT)
2876 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2877 MipsII::MO_CALL_LO16);
2878 else if (HasMips64)
2879 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_DISP);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002880 else // O32 & PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002881 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2882
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002883 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002884 }
2885
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002886 SDValue InFlag;
2887
Akira Hatanakae11246c2012-07-26 02:24:43 +00002888 // T9 register operand.
2889 SDValue T9;
2890
Jia Liubb481f82012-02-28 07:46:26 +00002891 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002892 // -reloction-model=pic or it is an indirect call.
2893 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002894 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002895 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2896 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002897 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002898
2899 if (Subtarget->inMips16Mode())
2900 T9 = DAG.getRegister(T9Reg, getPointerTy());
2901 else
2902 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002903 }
Bill Wendling056292f2008-09-16 21:48:12 +00002904
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002905 // Insert node "GP copy globalreg" before call to function.
Akira Hatanakaed185da2012-12-13 03:17:29 +00002906 //
2907 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2908 // in PIC mode) allow symbols to be resolved via lazy binding.
2909 // The lazy binding stub requires GP to point to the GOT.
2910 if (IsPICCall && !InternalLinkage) {
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002911 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2912 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2913 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2914 }
2915
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002916 // Build a sequence of copy-to-reg nodes chained together with token
2917 // chain and flag operands which copy the outgoing args into registers.
2918 // The InFlag in necessary since all emitted instructions must be
2919 // stuck together.
2920 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2921 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2922 RegsToPass[i].second, InFlag);
2923 InFlag = Chain.getValue(1);
2924 }
2925
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002926 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002927 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928 //
2929 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002930 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002931 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002932 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002933 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002935 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002936 // known live into the call.
2937 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2938 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2939 RegsToPass[i].second.getValueType()));
2940
Akira Hatanakae11246c2012-07-26 02:24:43 +00002941 // Add T9 register operand.
2942 if (T9.getNode())
2943 Ops.push_back(T9);
2944
Akira Hatanakab2930b92012-03-01 22:27:29 +00002945 // Add a register mask operand representing the call-preserved registers.
2946 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2947 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2948 assert(Mask && "Missing call preserved mask for calling convention");
2949 Ops.push_back(DAG.getRegisterMask(Mask));
2950
Gabor Greifba36cb52008-08-28 21:40:38 +00002951 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002952 Ops.push_back(InFlag);
2953
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002954 if (isTailCall)
2955 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2956
Dale Johannesen33c960f2009-02-04 20:06:27 +00002957 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002958 InFlag = Chain.getValue(1);
2959
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002960 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002961 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002962 DAG.getIntPtrConstant(0, true), InFlag);
2963 InFlag = Chain.getValue(1);
2964
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002965 // Handle result values, copying them out of physregs into vregs that we
2966 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2968 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002969}
2970
Dan Gohman98ca4f22009-08-05 01:29:28 +00002971/// LowerCallResult - Lower the result values of a call into the
2972/// appropriate copies out of appropriate physical registers.
2973SDValue
2974MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002975 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002976 const SmallVectorImpl<ISD::InputArg> &Ins,
2977 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002978 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002979 // Assign locations to each value returned by this call.
2980 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002981 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002982 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002983
Dan Gohman98ca4f22009-08-05 01:29:28 +00002984 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002985
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002986 // Copy all of the result registers out of their specified physreg.
2987 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002988 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002989 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002990 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002991 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002992 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002993
Dan Gohman98ca4f22009-08-05 01:29:28 +00002994 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002995}
2996
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002997//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002998// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002999//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003000/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003001/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003002SDValue
3003MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003004 CallingConv::ID CallConv,
3005 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003006 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003007 DebugLoc dl, SelectionDAG &DAG,
3008 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003009 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003010 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003011 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003012 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003013
Dan Gohman1e93df62010-04-17 14:41:14 +00003014 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003015
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003016 // Used with vargs to acumulate store chains.
3017 std::vector<SDValue> OutChains;
3018
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003019 // Assign locations to all of the incoming arguments.
3020 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003021 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003022 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003023 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003024
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003025 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003026 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3027 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003028
Akira Hatanakab4549e12012-03-27 03:13:56 +00003029 Function::const_arg_iterator FuncArg =
3030 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003031 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003032 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003033
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003034 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003035 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003036 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3037 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003038 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003039 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3040 bool IsRegLoc = VA.isRegLoc();
3041
3042 if (Flags.isByVal()) {
3043 assert(Flags.getByValSize() &&
3044 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003045 assert(ByValArg != MipsCCInfo.byval_end());
3046 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3047 MipsCCInfo, *ByValArg);
3048 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003049 continue;
3050 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003051
3052 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003053 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003054 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003055 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003056 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003057
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003059 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003060 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003061 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003063 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003064 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003065 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003066 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003067 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003068
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003070 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003071 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003072 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003073
3074 // If this is an 8 or 16-bit value, it has been passed promoted
3075 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003076 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003077 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003078 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003079 if (VA.getLocInfo() == CCValAssign::SExt)
3080 Opcode = ISD::AssertSext;
3081 else if (VA.getLocInfo() == CCValAssign::ZExt)
3082 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003083 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003084 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003085 DAG.getValueType(ValVT));
3086 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003087 }
3088
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003089 // Handle floating point arguments passed in integer registers.
3090 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3091 (RegVT == MVT::i64 && ValVT == MVT::f64))
3092 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3093 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3094 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3095 getNextIntArgReg(ArgReg), RC);
3096 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3097 if (!Subtarget->isLittle())
3098 std::swap(ArgValue, ArgValue2);
3099 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3100 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003101 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003102
Dan Gohman98ca4f22009-08-05 01:29:28 +00003103 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003104 } else { // VA.isRegLoc()
3105
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003106 // sanity check
3107 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003110 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003111 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003112
3113 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003114 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003115 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003116 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003117 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003118 }
3119 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003120
3121 // The mips ABIs for returning structs by value requires that we copy
3122 // the sret argument into $v0 for the return. Save the argument into
3123 // a virtual register so that we can access it from the return points.
3124 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3125 unsigned Reg = MipsFI->getSRetReturnReg();
3126 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003127 Reg = MF.getRegInfo().
3128 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003129 MipsFI->setSRetReturnReg(Reg);
3130 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003133 }
3134
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003135 if (isVarArg)
3136 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003137
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003138 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003139 // the size of Ins and InVals. This only happens when on varg functions
3140 if (!OutChains.empty()) {
3141 OutChains.push_back(Chain);
3142 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3143 &OutChains[0], OutChains.size());
3144 }
3145
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003147}
3148
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003149//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003150// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003151//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003152
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003153bool
3154MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3155 MachineFunction &MF, bool isVarArg,
3156 const SmallVectorImpl<ISD::OutputArg> &Outs,
3157 LLVMContext &Context) const {
3158 SmallVector<CCValAssign, 16> RVLocs;
3159 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3160 RVLocs, Context);
3161 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3162}
3163
Dan Gohman98ca4f22009-08-05 01:29:28 +00003164SDValue
3165MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003166 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003167 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003168 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003169 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003171 // CCValAssign - represent the assignment of
3172 // the return value to a location
3173 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003174
3175 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003176 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003177 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003178
Dan Gohman98ca4f22009-08-05 01:29:28 +00003179 // Analize return values.
3180 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003181
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003182 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003183 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003184 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003185 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003186 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003187 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003188 }
3189
Dan Gohman475871a2008-07-27 21:46:04 +00003190 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003191
3192 // Copy the result values into the output registers.
3193 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3194 CCValAssign &VA = RVLocs[i];
3195 assert(VA.isRegLoc() && "Can only return in registers!");
3196
Akira Hatanaka82099682011-12-19 19:52:25 +00003197 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003198
3199 // guarantee that all emitted copies are
3200 // stuck together, avoiding something bad
3201 Flag = Chain.getValue(1);
3202 }
3203
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003204 // The mips ABIs for returning structs by value requires that we copy
3205 // the sret argument into $v0 for the return. We saved the argument into
3206 // a virtual register in the entry block, so now we copy the value out
3207 // and into $v0.
3208 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3209 MachineFunction &MF = DAG.getMachineFunction();
3210 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3211 unsigned Reg = MipsFI->getSRetReturnReg();
3212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003214 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003215 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003216 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003217
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003218 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003219 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003220 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003221 }
3222
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003223 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003224 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003225 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3226
3227 // Return Void
3228 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003229}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003230
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003231//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003232// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003233//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003234
3235/// getConstraintType - Given a constraint letter, return the type of
3236/// constraint it is for this target.
3237MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003238getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003239{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003240 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003241 // GCC config/mips/constraints.md
3242 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003243 // 'd' : An address register. Equivalent to r
3244 // unless generating MIPS16 code.
3245 // 'y' : Equivalent to r; retained for
3246 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003247 // 'c' : A register suitable for use in an indirect
3248 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003249 // 'l' : The lo register. 1 word storage.
3250 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003251 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003252 switch (Constraint[0]) {
3253 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003254 case 'd':
3255 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003256 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003257 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003258 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003259 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003260 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003261 }
3262 }
3263 return TargetLowering::getConstraintType(Constraint);
3264}
3265
John Thompson44ab89e2010-10-29 17:29:13 +00003266/// Examine constraint type and operand type and determine a weight value.
3267/// This object must already have been set up with the operand type
3268/// and the current alternative constraint selected.
3269TargetLowering::ConstraintWeight
3270MipsTargetLowering::getSingleConstraintMatchWeight(
3271 AsmOperandInfo &info, const char *constraint) const {
3272 ConstraintWeight weight = CW_Invalid;
3273 Value *CallOperandVal = info.CallOperandVal;
3274 // If we don't have a value, we can't do a match,
3275 // but allow it at the lowest weight.
3276 if (CallOperandVal == NULL)
3277 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003278 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003279 // Look at the constraint type.
3280 switch (*constraint) {
3281 default:
3282 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3283 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003284 case 'd':
3285 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003286 if (type->isIntegerTy())
3287 weight = CW_Register;
3288 break;
3289 case 'f':
3290 if (type->isFloatTy())
3291 weight = CW_Register;
3292 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003293 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003294 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003295 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003296 if (type->isIntegerTy())
3297 weight = CW_SpecificReg;
3298 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003299 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003300 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003301 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003302 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003303 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003304 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003305 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003306 if (isa<ConstantInt>(CallOperandVal))
3307 weight = CW_Constant;
3308 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003309 }
3310 return weight;
3311}
3312
Eric Christopher38d64262011-06-29 19:33:04 +00003313/// Given a register class constraint, like 'r', if this corresponds directly
3314/// to an LLVM register class, return a register of 0 and the register class
3315/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003316std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003317getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003318{
3319 if (Constraint.size() == 1) {
3320 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003321 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3322 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003323 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003324 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3325 if (Subtarget->inMips16Mode())
3326 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003327 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003328 }
Jack Carter10de0252012-07-02 23:35:23 +00003329 if (VT == MVT::i64 && !HasMips64)
3330 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003331 if (VT == MVT::i64 && HasMips64)
3332 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3333 // This will generate an error message
3334 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003335 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003337 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003338 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3339 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003340 return std::make_pair(0U, &Mips::FGR64RegClass);
3341 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003342 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003343 break;
3344 case 'c': // register suitable for indirect jump
3345 if (VT == MVT::i32)
3346 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3347 assert(VT == MVT::i64 && "Unexpected type.");
3348 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003349 case 'l': // register suitable for indirect jump
3350 if (VT == MVT::i32)
3351 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3352 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003353 case 'x': // register suitable for indirect jump
3354 // Fixme: Not triggering the use of both hi and low
3355 // This will generate an error message
3356 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003357 }
3358 }
3359 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3360}
3361
Eric Christopher50ab0392012-05-07 03:13:32 +00003362/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3363/// vector. If it is invalid, don't add anything to Ops.
3364void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3365 std::string &Constraint,
3366 std::vector<SDValue>&Ops,
3367 SelectionDAG &DAG) const {
3368 SDValue Result(0, 0);
3369
3370 // Only support length 1 constraints for now.
3371 if (Constraint.length() > 1) return;
3372
3373 char ConstraintLetter = Constraint[0];
3374 switch (ConstraintLetter) {
3375 default: break; // This will fall through to the generic implementation
3376 case 'I': // Signed 16 bit constant
3377 // If this fails, the parent routine will give an error
3378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3379 EVT Type = Op.getValueType();
3380 int64_t Val = C->getSExtValue();
3381 if (isInt<16>(Val)) {
3382 Result = DAG.getTargetConstant(Val, Type);
3383 break;
3384 }
3385 }
3386 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003387 case 'J': // integer zero
3388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3389 EVT Type = Op.getValueType();
3390 int64_t Val = C->getZExtValue();
3391 if (Val == 0) {
3392 Result = DAG.getTargetConstant(0, Type);
3393 break;
3394 }
3395 }
3396 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003397 case 'K': // unsigned 16 bit immediate
3398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3399 EVT Type = Op.getValueType();
3400 uint64_t Val = (uint64_t)C->getZExtValue();
3401 if (isUInt<16>(Val)) {
3402 Result = DAG.getTargetConstant(Val, Type);
3403 break;
3404 }
3405 }
3406 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003407 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3408 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3409 EVT Type = Op.getValueType();
3410 int64_t Val = C->getSExtValue();
3411 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3412 Result = DAG.getTargetConstant(Val, Type);
3413 break;
3414 }
3415 }
3416 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003417 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3418 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3419 EVT Type = Op.getValueType();
3420 int64_t Val = C->getSExtValue();
3421 if ((Val >= -65535) && (Val <= -1)) {
3422 Result = DAG.getTargetConstant(Val, Type);
3423 break;
3424 }
3425 }
3426 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003427 case 'O': // signed 15 bit immediate
3428 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3429 EVT Type = Op.getValueType();
3430 int64_t Val = C->getSExtValue();
3431 if ((isInt<15>(Val))) {
3432 Result = DAG.getTargetConstant(Val, Type);
3433 break;
3434 }
3435 }
3436 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003437 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3439 EVT Type = Op.getValueType();
3440 int64_t Val = C->getSExtValue();
3441 if ((Val <= 65535) && (Val >= 1)) {
3442 Result = DAG.getTargetConstant(Val, Type);
3443 break;
3444 }
3445 }
3446 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003447 }
3448
3449 if (Result.getNode()) {
3450 Ops.push_back(Result);
3451 return;
3452 }
3453
3454 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3455}
3456
Dan Gohman6520e202008-10-18 02:06:02 +00003457bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003458MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3459 // No global is ever allowed as a base.
3460 if (AM.BaseGV)
3461 return false;
3462
3463 switch (AM.Scale) {
3464 case 0: // "r+i" or just "i", depending on HasBaseReg.
3465 break;
3466 case 1:
3467 if (!AM.HasBaseReg) // allow "r+i".
3468 break;
3469 return false; // disallow "r+r" or "r+r+i".
3470 default:
3471 return false;
3472 }
3473
3474 return true;
3475}
3476
3477bool
Dan Gohman6520e202008-10-18 02:06:02 +00003478MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3479 // The Mips target isn't yet aware of offsets.
3480 return false;
3481}
Evan Chengeb2f9692009-10-27 19:56:55 +00003482
Akira Hatanakae193b322012-06-13 19:33:32 +00003483EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003484 unsigned SrcAlign,
3485 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003486 bool MemcpyStrSrc,
3487 MachineFunction &MF) const {
3488 if (Subtarget->hasMips64())
3489 return MVT::i64;
3490
3491 return MVT::i32;
3492}
3493
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003494bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3495 if (VT != MVT::f32 && VT != MVT::f64)
3496 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003497 if (Imm.isNegZero())
3498 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003499 return Imm.isZero();
3500}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003501
3502unsigned MipsTargetLowering::getJumpTableEncoding() const {
3503 if (IsN64)
3504 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003505
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003506 return TargetLowering::getJumpTableEncoding();
3507}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003508
3509MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3510 bool IsO32, CCState &Info) : CCInfo(Info) {
3511 UseRegsForByval = true;
3512
3513 if (IsO32) {
3514 RegSize = 4;
3515 NumIntArgRegs = array_lengthof(O32IntRegs);
3516 ReservedArgArea = 16;
3517 IntArgRegs = ShadowRegs = O32IntRegs;
3518 FixedFn = VarFn = CC_MipsO32;
3519 } else {
3520 RegSize = 8;
3521 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3522 ReservedArgArea = 0;
3523 IntArgRegs = Mips64IntRegs;
3524 ShadowRegs = Mips64DPRegs;
3525 FixedFn = CC_MipsN;
3526 VarFn = CC_MipsN_VarArg;
3527 }
3528
3529 if (CallConv == CallingConv::Fast) {
3530 assert(!IsVarArg);
3531 UseRegsForByval = false;
3532 ReservedArgArea = 0;
3533 FixedFn = VarFn = CC_Mips_FastCC;
3534 }
3535
3536 // Pre-allocate reserved argument area.
3537 CCInfo.AllocateStack(ReservedArgArea, 1);
3538}
3539
3540void MipsTargetLowering::MipsCC::
3541analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3542 unsigned NumOpnds = Args.size();
3543
3544 for (unsigned I = 0; I != NumOpnds; ++I) {
3545 MVT ArgVT = Args[I].VT;
3546 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3547 bool R;
3548
3549 if (ArgFlags.isByVal()) {
3550 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3551 continue;
3552 }
3553
3554 if (Args[I].IsFixed)
3555 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3556 else
3557 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3558
3559 if (R) {
3560#ifndef NDEBUG
3561 dbgs() << "Call operand #" << I << " has unhandled type "
3562 << EVT(ArgVT).getEVTString();
3563#endif
3564 llvm_unreachable(0);
3565 }
3566 }
3567}
3568
3569void MipsTargetLowering::MipsCC::
3570analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3571 unsigned NumArgs = Args.size();
3572
3573 for (unsigned I = 0; I != NumArgs; ++I) {
3574 MVT ArgVT = Args[I].VT;
3575 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3576
3577 if (ArgFlags.isByVal()) {
3578 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3579 continue;
3580 }
3581
3582 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3583 continue;
3584
3585#ifndef NDEBUG
3586 dbgs() << "Formal Arg #" << I << " has unhandled type "
3587 << EVT(ArgVT).getEVTString();
3588#endif
3589 llvm_unreachable(0);
3590 }
3591}
3592
3593void
3594MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3595 MVT LocVT,
3596 CCValAssign::LocInfo LocInfo,
3597 ISD::ArgFlagsTy ArgFlags) {
3598 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3599
3600 struct ByValArgInfo ByVal;
3601 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3602 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3603 RegSize * 2);
3604
3605 if (UseRegsForByval)
3606 allocateRegs(ByVal, ByValSize, Align);
3607
3608 // Allocate space on caller's stack.
3609 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3610 Align);
3611 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3612 LocInfo));
3613 ByValArgs.push_back(ByVal);
3614}
3615
3616void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3617 unsigned ByValSize,
3618 unsigned Align) {
3619 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3620 "Byval argument's size and alignment should be a multiple of"
3621 "RegSize.");
3622
3623 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3624
3625 // If Align > RegSize, the first arg register must be even.
3626 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3627 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3628 ++ByVal.FirstIdx;
3629 }
3630
3631 // Mark the registers allocated.
3632 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3633 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3634 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3635}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003636
3637void MipsTargetLowering::
3638copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3639 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3640 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3641 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3642 MachineFunction &MF = DAG.getMachineFunction();
3643 MachineFrameInfo *MFI = MF.getFrameInfo();
3644 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3645 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3646 int FrameObjOffset;
3647
3648 if (RegAreaSize)
3649 FrameObjOffset = (int)CC.reservedArgArea() -
3650 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3651 else
3652 FrameObjOffset = ByVal.Address;
3653
3654 // Create frame object.
3655 EVT PtrTy = getPointerTy();
3656 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3657 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3658 InVals.push_back(FIN);
3659
3660 if (!ByVal.NumRegs)
3661 return;
3662
3663 // Copy arg registers.
Patrik Hagglund34525f92012-12-11 11:14:33 +00003664 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003665 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3666
3667 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3668 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3669 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3670 unsigned Offset = I * CC.regSize();
3671 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3672 DAG.getConstant(Offset, PtrTy));
3673 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3674 StorePtr, MachinePointerInfo(FuncArg, Offset),
3675 false, false, 0);
3676 OutChains.push_back(Store);
3677 }
3678}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003679
3680// Copy byVal arg to registers and stack.
3681void MipsTargetLowering::
3682passByValArg(SDValue Chain, DebugLoc DL,
3683 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3684 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3685 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3686 const MipsCC &CC, const ByValArgInfo &ByVal,
3687 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3688 unsigned ByValSize = Flags.getByValSize();
3689 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3690 unsigned RegSize = CC.regSize();
3691 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3692 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3693
3694 if (ByVal.NumRegs) {
3695 const uint16_t *ArgRegs = CC.intArgRegs();
3696 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3697 unsigned I = 0;
3698
3699 // Copy words to registers.
3700 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3701 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3702 DAG.getConstant(Offset, PtrTy));
3703 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3704 MachinePointerInfo(), false, false, false,
3705 Alignment);
3706 MemOpChains.push_back(LoadVal.getValue(1));
3707 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3708 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3709 }
3710
3711 // Return if the struct has been fully copied.
3712 if (ByValSize == Offset)
3713 return;
3714
3715 // Copy the remainder of the byval argument with sub-word loads and shifts.
3716 if (LeftoverBytes) {
3717 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3718 "Size of the remainder should be smaller than RegSize.");
3719 SDValue Val;
3720
3721 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3722 Offset < ByValSize; LoadSize /= 2) {
3723 unsigned RemSize = ByValSize - Offset;
3724
3725 if (RemSize < LoadSize)
3726 continue;
3727
3728 // Load subword.
3729 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3730 DAG.getConstant(Offset, PtrTy));
3731 SDValue LoadVal =
3732 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3733 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3734 false, false, Alignment);
3735 MemOpChains.push_back(LoadVal.getValue(1));
3736
3737 // Shift the loaded value.
3738 unsigned Shamt;
3739
3740 if (isLittle)
3741 Shamt = TotalSizeLoaded;
3742 else
3743 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3744
3745 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3746 DAG.getConstant(Shamt, MVT::i32));
3747
3748 if (Val.getNode())
3749 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3750 else
3751 Val = Shift;
3752
3753 Offset += LoadSize;
3754 TotalSizeLoaded += LoadSize;
3755 Alignment = std::min(Alignment, LoadSize);
3756 }
3757
3758 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3759 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3760 return;
3761 }
3762 }
3763
3764 // Copy remainder of byval arg to it with memcpy.
3765 unsigned MemCpySize = ByValSize - Offset;
3766 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3767 DAG.getConstant(Offset, PtrTy));
3768 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3769 DAG.getIntPtrConstant(ByVal.Address));
3770 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3771 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3772 /*isVolatile=*/false, /*AlwaysInline=*/false,
3773 MachinePointerInfo(0), MachinePointerInfo(0));
3774 MemOpChains.push_back(Chain);
3775}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003776
3777void
3778MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3779 const MipsCC &CC, SDValue Chain,
3780 DebugLoc DL, SelectionDAG &DAG) const {
3781 unsigned NumRegs = CC.numIntArgRegs();
3782 const uint16_t *ArgRegs = CC.intArgRegs();
3783 const CCState &CCInfo = CC.getCCInfo();
3784 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3785 unsigned RegSize = CC.regSize();
Patrik Hagglund34525f92012-12-11 11:14:33 +00003786 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003787 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3788 MachineFunction &MF = DAG.getMachineFunction();
3789 MachineFrameInfo *MFI = MF.getFrameInfo();
3790 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3791
3792 // Offset of the first variable argument from stack pointer.
3793 int VaArgOffset;
3794
3795 if (NumRegs == Idx)
3796 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3797 else
3798 VaArgOffset =
3799 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3800
3801 // Record the frame index of the first variable argument
3802 // which is a value necessary to VASTART.
3803 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3804 MipsFI->setVarArgsFrameIndex(FI);
3805
3806 // Copy the integer registers that have not been used for argument passing
3807 // to the argument register save area. For O32, the save area is allocated
3808 // in the caller's stack frame, while for N32/64, it is allocated in the
3809 // callee's stack frame.
3810 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3811 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3812 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3813 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3814 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3815 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3816 MachinePointerInfo(), false, false, 0);
3817 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3818 OutChains.push_back(Store);
3819 }
3820}