blob: 093204da0bda420aa550f01a53afb6ba7a743da4 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000311class VLDQQPseudo<InstrItinClass itin>
312 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
313class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000314 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000315 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000316 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000317class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000318 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
319 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000320class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000321 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000322 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000323 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000324
Bob Wilson2a0e9742010-11-27 06:35:16 +0000325let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
326
Bob Wilson205a5ca2009-07-08 18:11:30 +0000327// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000328class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000329 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000330 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000331 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000332 let Rm = 0b1111;
333 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000335}
Bob Wilson621f1952010-03-23 05:25:43 +0000336class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000337 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000338 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000339 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000340 let Rm = 0b1111;
341 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000343}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000344
Owen Andersond9aa7d32010-11-02 00:05:05 +0000345def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
346def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
347def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
348def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000349
Owen Andersond9aa7d32010-11-02 00:05:05 +0000350def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
351def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
352def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
353def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000354
Evan Chengd2ca8132010-10-09 01:03:04 +0000355def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
356def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
357def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
358def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000359
Bob Wilson99493b22010-03-20 17:59:03 +0000360// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361multiclass VLD1DWB<bits<4> op7_4, string Dt> {
362 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
363 (ins addrmode6:$Rn), IIC_VLD1u,
364 "vld1", Dt, "$Vd, $Rn!",
365 "$Rn.addr = $wb", []> {
366 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
367 let Inst{4} = Rn{4};
368 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000369 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000370 }
371 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
372 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
373 "vld1", Dt, "$Vd, $Rn, $Rm",
374 "$Rn.addr = $wb", []> {
375 let Inst{4} = Rn{4};
376 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000377 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000378 }
Owen Andersone85bd772010-11-02 00:24:52 +0000379}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000380multiclass VLD1QWB<bits<4> op7_4, string Dt> {
381 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
382 (ins addrmode6:$Rn), IIC_VLD1x2u,
383 "vld1", Dt, "$Vd, $Rn!",
384 "$Rn.addr = $wb", []> {
385 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
386 let Inst{5-4} = Rn{5-4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
390 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
391 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
392 "vld1", Dt, "$Vd, $Rn, $Rm",
393 "$Rn.addr = $wb", []> {
394 let Inst{5-4} = Rn{5-4};
395 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000396 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000397 }
Owen Andersone85bd772010-11-02 00:24:52 +0000398}
Bob Wilson99493b22010-03-20 17:59:03 +0000399
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
401defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
402defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
403defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
404defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
405defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
406defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
407defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000408
Jim Grosbach10b90a92011-10-24 21:45:13 +0000409def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
410def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
411def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
412def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
413def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
414def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
415def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
416def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000419class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000420 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach59216752011-10-24 23:26:05 +0000427multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000433 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000441 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Bob Wilson052ba452010-03-22 18:22:06 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
448def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
449def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
450def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000451
Jim Grosbach59216752011-10-24 23:26:05 +0000452defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
453defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
454defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
455defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000456
Jim Grosbach59216752011-10-24 23:26:05 +0000457def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000459// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000460class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000461 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000463 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000467}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000468multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
469 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
470 (ins addrmode6:$Rn), IIC_VLD1x2u,
471 "vld1", Dt, "$Vd, $Rn!",
472 "$Rn.addr = $wb", []> {
473 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
474 let Inst{5-4} = Rn{5-4};
475 let DecoderMethod = "DecodeVLDInstruction";
476 let AsmMatchConverter = "cvtVLDwbFixed";
477 }
478 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
479 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
480 "vld1", Dt, "$Vd, $Rn, $Rm",
481 "$Rn.addr = $wb", []> {
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
484 let AsmMatchConverter = "cvtVLDwbRegister";
485 }
Owen Andersone85bd772010-11-02 00:24:52 +0000486}
Johnny Chend7283d92010-02-23 20:51:23 +0000487
Owen Andersone85bd772010-11-02 00:24:52 +0000488def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
489def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
490def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
491def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000492
Jim Grosbach399cdca2011-10-25 00:14:01 +0000493defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
494defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
495defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
496defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000497
Jim Grosbach399cdca2011-10-25 00:14:01 +0000498def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000499
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000500// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000501class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
502 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000504 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000505 let Rm = 0b1111;
506 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000507 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000508}
Jim Grosbach224180e2011-10-21 23:58:57 +0000509class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000510 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000511 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000512 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000513 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000514 let Rm = 0b1111;
515 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000516 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000517}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000518
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000519def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
520def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
521def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000522
Jim Grosbach224180e2011-10-21 23:58:57 +0000523def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
524def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
525def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000526
Bob Wilson9d84fb32010-09-14 20:59:49 +0000527def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
528def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
529def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000530
Evan Chengd2ca8132010-10-09 01:03:04 +0000531def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
532def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
533def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000534
Bob Wilson92cb9322010-03-20 20:10:51 +0000535// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000536class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
537 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000538 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000539 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 "$Rn.addr = $wb", []> {
541 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000542 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000543}
Jim Grosbach224180e2011-10-21 23:58:57 +0000544class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000545 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000546 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000547 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000548 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 "$Rn.addr = $wb", []> {
550 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000551 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000552}
Bob Wilson92cb9322010-03-20 20:10:51 +0000553
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000554def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
555def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
556def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000557
Jim Grosbach224180e2011-10-21 23:58:57 +0000558def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
559def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
560def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000561
Evan Chengd2ca8132010-10-09 01:03:04 +0000562def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
563def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
564def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000565
Evan Chengd2ca8132010-10-09 01:03:04 +0000566def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
567def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
568def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000569
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000570// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000571def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
572def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
573def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
574def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
575def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
576def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000577
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000578// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000579class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000580 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000581 (ins addrmode6:$Rn), IIC_VLD3,
582 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
583 let Rm = 0b1111;
584 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000586}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000587
Owen Andersoncf667be2010-11-02 01:24:55 +0000588def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
589def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
590def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000591
Bob Wilson9d84fb32010-09-14 20:59:49 +0000592def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
593def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
594def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000595
Bob Wilson92cb9322010-03-20 20:10:51 +0000596// ...with address register writeback:
597class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
598 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000599 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
601 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
602 "$Rn.addr = $wb", []> {
603 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000604 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000605}
Bob Wilson92cb9322010-03-20 20:10:51 +0000606
Owen Andersoncf667be2010-11-02 01:24:55 +0000607def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
608def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
609def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000610
Evan Cheng84f69e82010-10-09 01:45:34 +0000611def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
612def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
613def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000614
Bob Wilson7de68142011-02-07 17:43:15 +0000615// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000616def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
617def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
618def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
619def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
620def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
621def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000622
Evan Cheng84f69e82010-10-09 01:45:34 +0000623def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
624def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
625def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000626
Bob Wilson92cb9322010-03-20 20:10:51 +0000627// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000628def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
629def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
630def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
631
Evan Cheng84f69e82010-10-09 01:45:34 +0000632def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
633def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
634def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000635
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000636// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000637class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
638 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000639 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000640 (ins addrmode6:$Rn), IIC_VLD4,
641 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
642 let Rm = 0b1111;
643 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000644 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000645}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000646
Owen Andersoncf667be2010-11-02 01:24:55 +0000647def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
648def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
649def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000650
Bob Wilson9d84fb32010-09-14 20:59:49 +0000651def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
652def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
653def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000654
Bob Wilson92cb9322010-03-20 20:10:51 +0000655// ...with address register writeback:
656class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
657 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000658 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000659 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000660 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
661 "$Rn.addr = $wb", []> {
662 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000663 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000664}
Bob Wilson92cb9322010-03-20 20:10:51 +0000665
Owen Andersoncf667be2010-11-02 01:24:55 +0000666def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
667def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
668def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000669
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000670def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
671def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
672def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000673
Bob Wilson7de68142011-02-07 17:43:15 +0000674// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000675def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
676def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
677def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
678def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
679def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
680def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000681
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000682def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
683def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
684def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000685
Bob Wilson92cb9322010-03-20 20:10:51 +0000686// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000687def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
688def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
689def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
690
691def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
692def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
693def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000694
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000695} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
696
Bob Wilson8466fa12010-09-13 23:01:35 +0000697// Classes for VLD*LN pseudo-instructions with multi-register operands.
698// These are expanded to real instructions after register allocation.
699class VLDQLNPseudo<InstrItinClass itin>
700 : PseudoNLdSt<(outs QPR:$dst),
701 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
702 itin, "$src = $dst">;
703class VLDQLNWBPseudo<InstrItinClass itin>
704 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
705 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
706 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
707class VLDQQLNPseudo<InstrItinClass itin>
708 : PseudoNLdSt<(outs QQPR:$dst),
709 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
710 itin, "$src = $dst">;
711class VLDQQLNWBPseudo<InstrItinClass itin>
712 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
713 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
714 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
715class VLDQQQQLNPseudo<InstrItinClass itin>
716 : PseudoNLdSt<(outs QQQQPR:$dst),
717 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
718 itin, "$src = $dst">;
719class VLDQQQQLNWBPseudo<InstrItinClass itin>
720 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
721 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
722 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
723
Bob Wilsonb07c1712009-10-07 21:53:04 +0000724// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000725class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
726 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000727 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
729 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730 "$src = $Vd",
731 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000732 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000733 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000735 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Mon P Wang183c6272011-05-09 17:47:27 +0000737class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
738 PatFrag LoadOp>
739 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
740 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
741 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
742 "$src = $Vd",
743 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
744 (i32 (LoadOp addrmode6oneL32:$Rn)),
745 imm:$lane))]> {
746 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000747 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000748}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
750 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
751 (i32 (LoadOp addrmode6:$addr)),
752 imm:$lane))];
753}
754
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
756 let Inst{7-5} = lane{2-0};
757}
758def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
759 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Mon P Wang183c6272011-05-09 17:47:27 +0000762def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{5} = Rn{4};
765 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000767
768def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
769def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
770def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
771
Bob Wilson746fa172010-12-10 22:13:32 +0000772def : Pat<(vector_insert (v2f32 DPR:$src),
773 (f32 (load addrmode6:$addr)), imm:$lane),
774 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
775def : Pat<(vector_insert (v4f32 QPR:$src),
776 (f32 (load addrmode6:$addr)), imm:$lane),
777 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
778
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000779let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
780
781// ...with address register writeback:
782class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000783 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000784 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000785 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000786 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000787 "$src = $Vd, $Rn.addr = $wb", []> {
788 let DecoderMethod = "DecodeVLD1LN";
789}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000790
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000791def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
792 let Inst{7-5} = lane{2-0};
793}
794def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
795 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000797}
798def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
799 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000800 let Inst{5} = Rn{4};
801 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000802}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000803
804def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
805def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
806def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000807
Bob Wilson243fcc52009-09-01 04:26:28 +0000808// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000809class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000810 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
812 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000813 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000814 let Rm = 0b1111;
815 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000816 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817}
Bob Wilson243fcc52009-09-01 04:26:28 +0000818
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000819def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
820 let Inst{7-5} = lane{2-0};
821}
822def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
823 let Inst{7-6} = lane{1-0};
824}
825def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
826 let Inst{7} = lane{0};
827}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000828
Evan Chengd2ca8132010-10-09 01:03:04 +0000829def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
830def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
831def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000832
Bob Wilson41315282010-03-20 20:39:53 +0000833// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000834def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
835 let Inst{7-6} = lane{1-0};
836}
837def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
838 let Inst{7} = lane{0};
839}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000840
Evan Chengd2ca8132010-10-09 01:03:04 +0000841def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
842def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000843
Bob Wilsona1023642010-03-20 20:47:18 +0000844// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000845class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000846 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000847 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000848 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000849 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
850 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
851 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000852 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853}
Bob Wilsona1023642010-03-20 20:47:18 +0000854
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000855def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
856 let Inst{7-5} = lane{2-0};
857}
858def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
859 let Inst{7-6} = lane{1-0};
860}
861def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
862 let Inst{7} = lane{0};
863}
Bob Wilsona1023642010-03-20 20:47:18 +0000864
Evan Chengd2ca8132010-10-09 01:03:04 +0000865def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
866def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
867def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000868
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
870 let Inst{7-6} = lane{1-0};
871}
872def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
873 let Inst{7} = lane{0};
874}
Bob Wilsona1023642010-03-20 20:47:18 +0000875
Evan Chengd2ca8132010-10-09 01:03:04 +0000876def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
877def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000878
Bob Wilson243fcc52009-09-01 04:26:28 +0000879// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000880class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000881 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000882 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000883 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000884 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000885 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000887 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000888}
Bob Wilson243fcc52009-09-01 04:26:28 +0000889
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000890def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
891 let Inst{7-5} = lane{2-0};
892}
893def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
894 let Inst{7-6} = lane{1-0};
895}
896def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
897 let Inst{7} = lane{0};
898}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000899
Evan Cheng84f69e82010-10-09 01:45:34 +0000900def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
901def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
902def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000903
Bob Wilson41315282010-03-20 20:39:53 +0000904// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000905def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
906 let Inst{7-6} = lane{1-0};
907}
908def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
909 let Inst{7} = lane{0};
910}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000911
Evan Cheng84f69e82010-10-09 01:45:34 +0000912def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
913def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000914
Bob Wilsona1023642010-03-20 20:47:18 +0000915// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000916class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000917 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000918 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000919 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000920 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000921 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
923 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000924 []> {
925 let DecoderMethod = "DecodeVLD3LN";
926}
Bob Wilsona1023642010-03-20 20:47:18 +0000927
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000928def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
929 let Inst{7-5} = lane{2-0};
930}
931def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
932 let Inst{7-6} = lane{1-0};
933}
934def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
935 let Inst{7} = lane{0};
936}
Bob Wilsona1023642010-03-20 20:47:18 +0000937
Evan Cheng84f69e82010-10-09 01:45:34 +0000938def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
939def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
940def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000941
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000942def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
943 let Inst{7-6} = lane{1-0};
944}
945def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
946 let Inst{7} = lane{0};
947}
Bob Wilsona1023642010-03-20 20:47:18 +0000948
Evan Cheng84f69e82010-10-09 01:45:34 +0000949def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
950def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000951
Bob Wilson243fcc52009-09-01 04:26:28 +0000952// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000953class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000954 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000955 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000956 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000957 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000958 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000959 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000960 let Rm = 0b1111;
961 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000962 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilson243fcc52009-09-01 04:26:28 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
966 let Inst{7-5} = lane{2-0};
967}
968def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
969 let Inst{7-6} = lane{1-0};
970}
971def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
972 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000974}
Bob Wilson62e053e2009-10-08 22:53:57 +0000975
Evan Cheng10dc63f2010-10-09 04:07:58 +0000976def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
977def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
978def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000979
Bob Wilson41315282010-03-20 20:39:53 +0000980// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
982 let Inst{7-6} = lane{1-0};
983}
984def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
985 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000986 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000987}
Bob Wilson62e053e2009-10-08 22:53:57 +0000988
Evan Cheng10dc63f2010-10-09 04:07:58 +0000989def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
990def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000991
Bob Wilsona1023642010-03-20 20:47:18 +0000992// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000993class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000994 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000995 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000996 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000997 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000998 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000999"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1000"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001002 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001003 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001004}
Bob Wilsona1023642010-03-20 20:47:18 +00001005
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001006def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1007 let Inst{7-5} = lane{2-0};
1008}
1009def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1010 let Inst{7-6} = lane{1-0};
1011}
1012def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1013 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001014 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001015}
Bob Wilsona1023642010-03-20 20:47:18 +00001016
Evan Cheng10dc63f2010-10-09 04:07:58 +00001017def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1018def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1019def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001020
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001021def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1022 let Inst{7-6} = lane{1-0};
1023}
1024def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1025 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001026 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001027}
Bob Wilsona1023642010-03-20 20:47:18 +00001028
Evan Cheng10dc63f2010-10-09 04:07:58 +00001029def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1030def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001031
Bob Wilson2a0e9742010-11-27 06:35:16 +00001032} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1033
Bob Wilsonb07c1712009-10-07 21:53:04 +00001034// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001035class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001036 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1037 (ins addrmode6dup:$Rn),
1038 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1039 [(set VecListOneDAllLanes:$Vd,
1040 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001041 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001042 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001043 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001044}
1045class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1046 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001047 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001048}
1049
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001050def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1051def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1052def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001053
1054def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1055def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1056def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1057
Bob Wilson746fa172010-12-10 22:13:32 +00001058def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1059 (VLD1DUPd32 addrmode6:$addr)>;
1060def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1061 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1062
Bob Wilson2a0e9742010-11-27 06:35:16 +00001063let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1064
Bob Wilson20d55152010-12-10 22:13:24 +00001065class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001066 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001067 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001068 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001069 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001070 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001072}
1073
Bob Wilson20d55152010-12-10 22:13:24 +00001074def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1075def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1076def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001077
1078// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001079multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1080 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1081 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1082 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1083 "vld1", Dt, "$Vd, $Rn!",
1084 "$Rn.addr = $wb", []> {
1085 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1086 let Inst{4} = Rn{4};
1087 let DecoderMethod = "DecodeVLD1DupInstruction";
1088 let AsmMatchConverter = "cvtVLDwbFixed";
1089 }
1090 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1091 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1092 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1093 "vld1", Dt, "$Vd, $Rn, $Rm",
1094 "$Rn.addr = $wb", []> {
1095 let Inst{4} = Rn{4};
1096 let DecoderMethod = "DecodeVLD1DupInstruction";
1097 let AsmMatchConverter = "cvtVLDwbRegister";
1098 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001099}
Jim Grosbach096334e2011-11-30 19:35:44 +00001100multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1101 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1102 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1103 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1104 "vld1", Dt, "$Vd, $Rn!",
1105 "$Rn.addr = $wb", []> {
1106 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1107 let Inst{4} = Rn{4};
1108 let DecoderMethod = "DecodeVLD1DupInstruction";
1109 let AsmMatchConverter = "cvtVLDwbFixed";
1110 }
1111 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1112 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1113 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1114 "vld1", Dt, "$Vd, $Rn, $Rm",
1115 "$Rn.addr = $wb", []> {
1116 let Inst{4} = Rn{4};
1117 let DecoderMethod = "DecodeVLD1DupInstruction";
1118 let AsmMatchConverter = "cvtVLDwbRegister";
1119 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001120}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001121
Jim Grosbach096334e2011-11-30 19:35:44 +00001122defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1123defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1124defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001125
Jim Grosbach096334e2011-11-30 19:35:44 +00001126defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1127defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1128defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001129
Jim Grosbach096334e2011-11-30 19:35:44 +00001130def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1131def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1132def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1133def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1134def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1135def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001136
Bob Wilsonb07c1712009-10-07 21:53:04 +00001137// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001138class VLD2DUP<bits<4> op7_4, string Dt>
1139 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001140 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001141 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1142 let Rm = 0b1111;
1143 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001144 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001145}
1146
1147def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1148def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1149def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1150
1151def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1152def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1153def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1154
1155// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001156def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1157def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1158def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001159
1160// ...with address register writeback:
1161class VLD2DUPWB<bits<4> op7_4, string Dt>
1162 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001164 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1165 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001166 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001167}
1168
1169def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1170def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1171def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1172
Bob Wilson173fb142010-11-30 00:00:38 +00001173def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1174def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1175def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001176
1177def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1178def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1179def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1180
Bob Wilsonb07c1712009-10-07 21:53:04 +00001181// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001182class VLD3DUP<bits<4> op7_4, string Dt>
1183 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001184 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001185 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1186 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001187 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001188 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001189}
1190
1191def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1192def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1193def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1194
1195def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1196def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1197def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1198
1199// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001200def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1201def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1202def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001203
1204// ...with address register writeback:
1205class VLD3DUPWB<bits<4> op7_4, string Dt>
1206 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001207 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001208 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1209 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001210 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001211 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001212}
1213
1214def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1215def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1216def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1217
Bob Wilson173fb142010-11-30 00:00:38 +00001218def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1219def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1220def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001221
1222def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1223def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1224def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1225
Bob Wilsonb07c1712009-10-07 21:53:04 +00001226// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001227class VLD4DUP<bits<4> op7_4, string Dt>
1228 : NLdSt<1, 0b10, 0b1111, op7_4,
1229 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001230 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001231 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1232 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001233 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001235}
1236
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001237def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1238def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1239def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001240
1241def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1242def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1243def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1244
1245// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001246def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1247def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1248def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001249
1250// ...with address register writeback:
1251class VLD4DUPWB<bits<4> op7_4, string Dt>
1252 : NLdSt<1, 0b10, 0b1111, op7_4,
1253 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001254 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001255 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001256 "$Rn.addr = $wb", []> {
1257 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001258 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001259}
1260
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001261def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1262def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1263def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1264
1265def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1266def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1267def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001268
1269def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1270def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1271def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1272
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001273} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001274
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001275let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001276
Bob Wilson709d5922010-08-25 23:27:42 +00001277// Classes for VST* pseudo-instructions with multi-register operands.
1278// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001279class VSTQPseudo<InstrItinClass itin>
1280 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1281class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001282 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001283 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001284 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001285class VSTQWBfixedPseudo<InstrItinClass itin>
1286 : PseudoNLdSt<(outs GPR:$wb),
1287 (ins addrmode6:$addr, QPR:$src), itin,
1288 "$addr.addr = $wb">;
1289class VSTQWBregisterPseudo<InstrItinClass itin>
1290 : PseudoNLdSt<(outs GPR:$wb),
1291 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1292 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001293class VSTQQPseudo<InstrItinClass itin>
1294 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1295class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001296 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001297 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001298 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001299class VSTQQQQPseudo<InstrItinClass itin>
1300 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001301class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001302 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001303 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001304 "$addr.addr = $wb">;
1305
Bob Wilson11d98992010-03-23 06:20:33 +00001306// VST1 : Vector Store (multiple single elements)
1307class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001308 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1309 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001310 let Rm = 0b1111;
1311 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001312 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001313}
Bob Wilson11d98992010-03-23 06:20:33 +00001314class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001315 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1316 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001317 let Rm = 0b1111;
1318 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001319 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001320}
Bob Wilson11d98992010-03-23 06:20:33 +00001321
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001322def VST1d8 : VST1D<{0,0,0,?}, "8">;
1323def VST1d16 : VST1D<{0,1,0,?}, "16">;
1324def VST1d32 : VST1D<{1,0,0,?}, "32">;
1325def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001326
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001327def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1328def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1329def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1330def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001331
Evan Cheng60ff8792010-10-11 22:03:18 +00001332def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1333def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1334def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1335def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001336
Bob Wilson25eb5012010-03-20 20:54:36 +00001337// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001338multiclass VST1DWB<bits<4> op7_4, string Dt> {
1339 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1340 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1341 "vst1", Dt, "$Vd, $Rn!",
1342 "$Rn.addr = $wb", []> {
1343 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1344 let Inst{4} = Rn{4};
1345 let DecoderMethod = "DecodeVSTInstruction";
1346 let AsmMatchConverter = "cvtVSTwbFixed";
1347 }
1348 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1349 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1350 IIC_VLD1u,
1351 "vst1", Dt, "$Vd, $Rn, $Rm",
1352 "$Rn.addr = $wb", []> {
1353 let Inst{4} = Rn{4};
1354 let DecoderMethod = "DecodeVSTInstruction";
1355 let AsmMatchConverter = "cvtVSTwbRegister";
1356 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001357}
Jim Grosbach4334e032011-10-31 21:50:31 +00001358multiclass VST1QWB<bits<4> op7_4, string Dt> {
1359 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1360 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1361 "vst1", Dt, "$Vd, $Rn!",
1362 "$Rn.addr = $wb", []> {
1363 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1364 let Inst{5-4} = Rn{5-4};
1365 let DecoderMethod = "DecodeVSTInstruction";
1366 let AsmMatchConverter = "cvtVSTwbFixed";
1367 }
1368 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1369 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1370 IIC_VLD1x2u,
1371 "vst1", Dt, "$Vd, $Rn, $Rm",
1372 "$Rn.addr = $wb", []> {
1373 let Inst{5-4} = Rn{5-4};
1374 let DecoderMethod = "DecodeVSTInstruction";
1375 let AsmMatchConverter = "cvtVSTwbRegister";
1376 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001377}
Bob Wilson25eb5012010-03-20 20:54:36 +00001378
Jim Grosbach4334e032011-10-31 21:50:31 +00001379defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1380defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1381defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1382defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001383
Jim Grosbach4334e032011-10-31 21:50:31 +00001384defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1385defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1386defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1387defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001388
Jim Grosbach4334e032011-10-31 21:50:31 +00001389def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1390def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1391def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1392def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1393def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1394def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1395def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1396def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001398// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001399class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001400 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001401 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1402 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001403 let Rm = 0b1111;
1404 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001405 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001406}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001407multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1408 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1409 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1410 "vst1", Dt, "$Vd, $Rn!",
1411 "$Rn.addr = $wb", []> {
1412 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1413 let Inst{5-4} = Rn{5-4};
1414 let DecoderMethod = "DecodeVSTInstruction";
1415 let AsmMatchConverter = "cvtVSTwbFixed";
1416 }
1417 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1418 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1419 IIC_VLD1x3u,
1420 "vst1", Dt, "$Vd, $Rn, $Rm",
1421 "$Rn.addr = $wb", []> {
1422 let Inst{5-4} = Rn{5-4};
1423 let DecoderMethod = "DecodeVSTInstruction";
1424 let AsmMatchConverter = "cvtVSTwbRegister";
1425 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001426}
Bob Wilson052ba452010-03-22 18:22:06 +00001427
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001428def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1429def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1430def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1431def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001432
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001433defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1434defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1435defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1436defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001437
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001438def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1439def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1440def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001441
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001442// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001443class VST1D4<bits<4> op7_4, string Dt>
1444 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001445 (ins addrmode6:$Rn, VecListFourD:$Vd),
1446 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001447 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001448 let Rm = 0b1111;
1449 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001450 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001451}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001452multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1453 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1454 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1455 "vst1", Dt, "$Vd, $Rn!",
1456 "$Rn.addr = $wb", []> {
1457 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1458 let Inst{5-4} = Rn{5-4};
1459 let DecoderMethod = "DecodeVSTInstruction";
1460 let AsmMatchConverter = "cvtVSTwbFixed";
1461 }
1462 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1463 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1464 IIC_VLD1x4u,
1465 "vst1", Dt, "$Vd, $Rn, $Rm",
1466 "$Rn.addr = $wb", []> {
1467 let Inst{5-4} = Rn{5-4};
1468 let DecoderMethod = "DecodeVSTInstruction";
1469 let AsmMatchConverter = "cvtVSTwbRegister";
1470 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001471}
Bob Wilson25eb5012010-03-20 20:54:36 +00001472
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001473def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1474def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1475def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1476def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001477
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001478defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1479defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1480defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1481defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001482
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001483def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1484def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1485def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001486
Bob Wilsonb36ec862009-08-06 18:47:44 +00001487// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001488class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1489 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001490 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1491 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1492 let Rm = 0b1111;
1493 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001494 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001495}
Bob Wilson95808322010-03-18 20:18:39 +00001496class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001497 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001498 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1499 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001500 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001501 let Rm = 0b1111;
1502 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001503 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001504}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001505
Owen Andersond2f37942010-11-02 21:16:58 +00001506def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1507def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1508def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001509
Owen Andersond2f37942010-11-02 21:16:58 +00001510def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1511def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1512def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001513
Evan Cheng60ff8792010-10-11 22:03:18 +00001514def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1515def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1516def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001517
Evan Cheng60ff8792010-10-11 22:03:18 +00001518def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1519def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1520def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001521
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001522// ...with address register writeback:
1523class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1524 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001525 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1526 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1527 "$Rn.addr = $wb", []> {
1528 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001529 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001530}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001531class VST2QWB<bits<4> op7_4, string Dt>
1532 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001533 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001534 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001535 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1536 "$Rn.addr = $wb", []> {
1537 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001538 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001539}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001540
Owen Andersond2f37942010-11-02 21:16:58 +00001541def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1542def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1543def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001544
Owen Andersond2f37942010-11-02 21:16:58 +00001545def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1546def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1547def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001548
Evan Cheng60ff8792010-10-11 22:03:18 +00001549def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1550def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1551def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001552
Evan Cheng60ff8792010-10-11 22:03:18 +00001553def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1554def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1555def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001556
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001557// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001558def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1559def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1560def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1561def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1562def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1563def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001564
Bob Wilsonb36ec862009-08-06 18:47:44 +00001565// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001566class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1567 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1569 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1570 let Rm = 0b1111;
1571 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001572 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001573}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001574
Owen Andersona1a45fd2010-11-02 21:47:03 +00001575def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1576def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1577def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001578
Evan Cheng60ff8792010-10-11 22:03:18 +00001579def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1580def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1581def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001582
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001583// ...with address register writeback:
1584class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1585 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001586 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001587 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1589 "$Rn.addr = $wb", []> {
1590 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001591 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001592}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001593
Owen Andersona1a45fd2010-11-02 21:47:03 +00001594def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1595def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1596def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001597
Evan Cheng60ff8792010-10-11 22:03:18 +00001598def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1599def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1600def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001601
Bob Wilson7de68142011-02-07 17:43:15 +00001602// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001603def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1604def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1605def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1606def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1607def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1608def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001609
Evan Cheng60ff8792010-10-11 22:03:18 +00001610def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1611def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1612def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001613
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001614// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001615def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1616def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1617def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1618
Evan Cheng60ff8792010-10-11 22:03:18 +00001619def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1620def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1621def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001622
Bob Wilsonb36ec862009-08-06 18:47:44 +00001623// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001624class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1625 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001626 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1627 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001628 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001629 let Rm = 0b1111;
1630 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001631 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001632}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001633
Owen Andersona1a45fd2010-11-02 21:47:03 +00001634def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1635def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1636def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001637
Evan Cheng60ff8792010-10-11 22:03:18 +00001638def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1639def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1640def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001641
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001642// ...with address register writeback:
1643class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1644 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001645 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001646 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1648 "$Rn.addr = $wb", []> {
1649 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001650 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001651}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001652
Owen Andersona1a45fd2010-11-02 21:47:03 +00001653def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1654def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1655def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001656
Evan Cheng60ff8792010-10-11 22:03:18 +00001657def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1658def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1659def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001660
Bob Wilson7de68142011-02-07 17:43:15 +00001661// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001662def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1663def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1664def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1665def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1666def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1667def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001668
Evan Cheng60ff8792010-10-11 22:03:18 +00001669def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1670def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1671def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001672
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001673// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001674def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1675def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1676def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1677
Evan Cheng60ff8792010-10-11 22:03:18 +00001678def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1679def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1680def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001681
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001682} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1683
Bob Wilson8466fa12010-09-13 23:01:35 +00001684// Classes for VST*LN pseudo-instructions with multi-register operands.
1685// These are expanded to real instructions after register allocation.
1686class VSTQLNPseudo<InstrItinClass itin>
1687 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1688 itin, "">;
1689class VSTQLNWBPseudo<InstrItinClass itin>
1690 : PseudoNLdSt<(outs GPR:$wb),
1691 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1692 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1693class VSTQQLNPseudo<InstrItinClass itin>
1694 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1695 itin, "">;
1696class VSTQQLNWBPseudo<InstrItinClass itin>
1697 : PseudoNLdSt<(outs GPR:$wb),
1698 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1699 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1700class VSTQQQQLNPseudo<InstrItinClass itin>
1701 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1702 itin, "">;
1703class VSTQQQQLNWBPseudo<InstrItinClass itin>
1704 : PseudoNLdSt<(outs GPR:$wb),
1705 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1706 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1707
Bob Wilsonb07c1712009-10-07 21:53:04 +00001708// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001709class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1710 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001711 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001712 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001713 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1714 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001715 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001716 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001717}
Mon P Wang183c6272011-05-09 17:47:27 +00001718class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1719 PatFrag StoreOp, SDNode ExtractOp>
1720 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1721 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1722 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001723 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001724 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001725 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001726}
Bob Wilsond168cef2010-11-03 16:24:53 +00001727class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1728 : VSTQLNPseudo<IIC_VST1ln> {
1729 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1730 addrmode6:$addr)];
1731}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001732
Bob Wilsond168cef2010-11-03 16:24:53 +00001733def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1734 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001735 let Inst{7-5} = lane{2-0};
1736}
Bob Wilsond168cef2010-11-03 16:24:53 +00001737def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1738 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001739 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001740 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001741}
Mon P Wang183c6272011-05-09 17:47:27 +00001742
1743def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001744 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001745 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001746}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001747
Bob Wilsond168cef2010-11-03 16:24:53 +00001748def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1749def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1750def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001751
Bob Wilson746fa172010-12-10 22:13:32 +00001752def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1753 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1754def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1755 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1756
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001757// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001758class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1759 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001760 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001761 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001762 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001763 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001764 "$Rn.addr = $wb",
1765 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001766 addrmode6:$Rn, am6offset:$Rm))]> {
1767 let DecoderMethod = "DecodeVST1LN";
1768}
Bob Wilsonda525062011-02-25 06:42:42 +00001769class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1770 : VSTQLNWBPseudo<IIC_VST1lnu> {
1771 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1772 addrmode6:$addr, am6offset:$offset))];
1773}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001774
Bob Wilsonda525062011-02-25 06:42:42 +00001775def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1776 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001777 let Inst{7-5} = lane{2-0};
1778}
Bob Wilsonda525062011-02-25 06:42:42 +00001779def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1780 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001781 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001782 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001783}
Bob Wilsonda525062011-02-25 06:42:42 +00001784def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1785 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001787 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001788}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001789
Bob Wilsonda525062011-02-25 06:42:42 +00001790def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1791def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1792def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1793
1794let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001795
Bob Wilson8a3198b2009-09-01 18:51:56 +00001796// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001797class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001798 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1800 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001801 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001802 let Rm = 0b1111;
1803 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001804 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001805}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001806
Owen Andersonb20594f2010-11-02 22:18:18 +00001807def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1808 let Inst{7-5} = lane{2-0};
1809}
1810def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1811 let Inst{7-6} = lane{1-0};
1812}
1813def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1814 let Inst{7} = lane{0};
1815}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001816
Evan Cheng60ff8792010-10-11 22:03:18 +00001817def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1818def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1819def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001820
Bob Wilson41315282010-03-20 20:39:53 +00001821// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001822def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1823 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001824 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001825}
1826def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1827 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001828 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001829}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001830
Evan Cheng60ff8792010-10-11 22:03:18 +00001831def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1832def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001833
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001834// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001835class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001836 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001837 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001838 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001839 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001840 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001841 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001842 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001843}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001844
Owen Andersonb20594f2010-11-02 22:18:18 +00001845def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1846 let Inst{7-5} = lane{2-0};
1847}
1848def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1849 let Inst{7-6} = lane{1-0};
1850}
1851def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1852 let Inst{7} = lane{0};
1853}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001854
Evan Cheng60ff8792010-10-11 22:03:18 +00001855def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1856def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1857def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001858
Owen Andersonb20594f2010-11-02 22:18:18 +00001859def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1860 let Inst{7-6} = lane{1-0};
1861}
1862def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1863 let Inst{7} = lane{0};
1864}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001865
Evan Cheng60ff8792010-10-11 22:03:18 +00001866def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1867def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001868
Bob Wilson8a3198b2009-09-01 18:51:56 +00001869// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001870class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001871 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001872 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001873 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001874 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1875 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001876 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001877}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001878
Owen Andersonb20594f2010-11-02 22:18:18 +00001879def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1880 let Inst{7-5} = lane{2-0};
1881}
1882def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1883 let Inst{7-6} = lane{1-0};
1884}
1885def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1886 let Inst{7} = lane{0};
1887}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001888
Evan Cheng60ff8792010-10-11 22:03:18 +00001889def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1890def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1891def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001892
Bob Wilson41315282010-03-20 20:39:53 +00001893// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001894def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1895 let Inst{7-6} = lane{1-0};
1896}
1897def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1898 let Inst{7} = lane{0};
1899}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001900
Evan Cheng60ff8792010-10-11 22:03:18 +00001901def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1902def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001903
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001904// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001905class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001906 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001907 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001908 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001909 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001910 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001911 "$Rn.addr = $wb", []> {
1912 let DecoderMethod = "DecodeVST3LN";
1913}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001914
Owen Andersonb20594f2010-11-02 22:18:18 +00001915def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1916 let Inst{7-5} = lane{2-0};
1917}
1918def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1919 let Inst{7-6} = lane{1-0};
1920}
1921def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1922 let Inst{7} = lane{0};
1923}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001924
Evan Cheng60ff8792010-10-11 22:03:18 +00001925def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1926def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1927def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001928
Owen Andersonb20594f2010-11-02 22:18:18 +00001929def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1930 let Inst{7-6} = lane{1-0};
1931}
1932def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1933 let Inst{7} = lane{0};
1934}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001935
Evan Cheng60ff8792010-10-11 22:03:18 +00001936def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1937def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001938
Bob Wilson8a3198b2009-09-01 18:51:56 +00001939// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001940class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001941 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001942 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001943 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001944 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001945 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001946 let Rm = 0b1111;
1947 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001948 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001949}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001950
Owen Andersonb20594f2010-11-02 22:18:18 +00001951def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1952 let Inst{7-5} = lane{2-0};
1953}
1954def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1955 let Inst{7-6} = lane{1-0};
1956}
1957def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1958 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001959 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001960}
Bob Wilson56311392009-10-09 00:01:36 +00001961
Evan Cheng60ff8792010-10-11 22:03:18 +00001962def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1963def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1964def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001965
Bob Wilson41315282010-03-20 20:39:53 +00001966// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001967def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1968 let Inst{7-6} = lane{1-0};
1969}
1970def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1971 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001972 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001973}
Bob Wilson56311392009-10-09 00:01:36 +00001974
Evan Cheng60ff8792010-10-11 22:03:18 +00001975def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1976def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001977
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001978// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001979class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001980 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001981 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001982 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001983 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001984 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1985 "$Rn.addr = $wb", []> {
1986 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001987 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001988}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001989
Owen Andersonb20594f2010-11-02 22:18:18 +00001990def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1991 let Inst{7-5} = lane{2-0};
1992}
1993def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1994 let Inst{7-6} = lane{1-0};
1995}
1996def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1997 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001998 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001999}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002000
Evan Cheng60ff8792010-10-11 22:03:18 +00002001def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2002def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2003def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002004
Owen Andersonb20594f2010-11-02 22:18:18 +00002005def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2006 let Inst{7-6} = lane{1-0};
2007}
2008def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002010 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002011}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002012
Evan Cheng60ff8792010-10-11 22:03:18 +00002013def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2014def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002015
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002016} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002017
Bob Wilson205a5ca2009-07-08 18:11:30 +00002018
Bob Wilson5bafff32009-06-22 23:27:02 +00002019//===----------------------------------------------------------------------===//
2020// NEON pattern fragments
2021//===----------------------------------------------------------------------===//
2022
2023// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002024def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002025 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2026 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002027}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002028def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002029 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2030 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002031}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002032def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002033 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2034 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002035}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002036def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002037 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2038 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002039}]>;
2040
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002041// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002042def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002043 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2044 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002045}]>;
2046
Bob Wilson5bafff32009-06-22 23:27:02 +00002047// Translate lane numbers from Q registers to D subregs.
2048def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002050}]>;
2051def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002053}]>;
2054def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002056}]>;
2057
2058//===----------------------------------------------------------------------===//
2059// Instruction Classes
2060//===----------------------------------------------------------------------===//
2061
Bob Wilson4711d5c2010-12-13 23:02:37 +00002062// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002063class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002064 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2065 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002066 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2067 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2068 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002069class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002070 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2071 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002072 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2073 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2074 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075
Bob Wilson69bfbd62010-02-17 22:42:54 +00002076// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002077class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002078 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002079 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002081 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2082 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2083 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002084class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002085 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002088 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2089 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2090 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
Bob Wilson973a0742010-08-30 20:02:30 +00002092// Narrow 2-register operations.
2093class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2094 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2095 InstrItinClass itin, string OpcodeStr, string Dt,
2096 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2098 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2099 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002100
Bob Wilson5bafff32009-06-22 23:27:02 +00002101// Narrow 2-register intrinsics.
2102class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2103 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002105 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2107 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2108 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002109
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002110// Long 2-register operations (currently only used for VMOVL).
2111class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2112 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2113 InstrItinClass itin, string OpcodeStr, string Dt,
2114 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002115 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2116 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2117 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002118
Bob Wilson04063562010-12-15 22:14:12 +00002119// Long 2-register intrinsics.
2120class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2121 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2122 InstrItinClass itin, string OpcodeStr, string Dt,
2123 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2124 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2125 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2126 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2127
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002128// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002129class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002130 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002131 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002132 OpcodeStr, Dt, "$Vd, $Vm",
2133 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002134class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002135 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002136 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2137 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2138 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002139
Bob Wilson4711d5c2010-12-13 23:02:37 +00002140// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002141class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002143 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002144 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002145 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2146 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2147 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002148 let isCommutable = Commutable;
2149}
2150// Same as N3VD but no data type.
2151class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2152 InstrItinClass itin, string OpcodeStr,
2153 ValueType ResTy, ValueType OpTy,
2154 SDNode OpNode, bit Commutable>
2155 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002156 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2157 OpcodeStr, "$Vd, $Vn, $Vm", "",
2158 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 let isCommutable = Commutable;
2160}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002161
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002162class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 InstrItinClass itin, string OpcodeStr, string Dt,
2164 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002165 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002166 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2167 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002168 [(set (Ty DPR:$Vd),
2169 (Ty (ShOp (Ty DPR:$Vn),
2170 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002171 let isCommutable = 0;
2172}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002173class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002174 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002175 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002176 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2177 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002178 [(set (Ty DPR:$Vd),
2179 (Ty (ShOp (Ty DPR:$Vn),
2180 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002181 let isCommutable = 0;
2182}
2183
Bob Wilson5bafff32009-06-22 23:27:02 +00002184class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002186 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002187 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002188 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2189 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2190 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002191 let isCommutable = Commutable;
2192}
2193class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2194 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002196 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2198 OpcodeStr, "$Vd, $Vn, $Vm", "",
2199 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002200 let isCommutable = Commutable;
2201}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002202class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002204 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002205 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002206 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2207 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002208 [(set (ResTy QPR:$Vd),
2209 (ResTy (ShOp (ResTy QPR:$Vn),
2210 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002212 let isCommutable = 0;
2213}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002216 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002217 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2218 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 [(set (ResTy QPR:$Vd),
2220 (ResTy (ShOp (ResTy QPR:$Vn),
2221 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002222 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002223 let isCommutable = 0;
2224}
Bob Wilson5bafff32009-06-22 23:27:02 +00002225
2226// Basic 3-register intrinsics, both double- and quad-register.
2227class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002228 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002229 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002230 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002231 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2232 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2233 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 let isCommutable = Commutable;
2235}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002236class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002238 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002239 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2240 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002241 [(set (Ty DPR:$Vd),
2242 (Ty (IntOp (Ty DPR:$Vn),
2243 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002244 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002245 let isCommutable = 0;
2246}
David Goodwin658ea602009-09-25 18:38:29 +00002247class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002249 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002250 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2251 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 [(set (Ty DPR:$Vd),
2253 (Ty (IntOp (Ty DPR:$Vn),
2254 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002255 let isCommutable = 0;
2256}
Owen Anderson3557d002010-10-26 20:56:57 +00002257class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2258 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002259 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002260 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2261 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2262 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2263 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002264 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002265}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002266
Bob Wilson5bafff32009-06-22 23:27:02 +00002267class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002268 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002269 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002270 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002271 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2272 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2273 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 let isCommutable = Commutable;
2275}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002276class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 string OpcodeStr, string Dt,
2278 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002279 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002280 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2281 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 [(set (ResTy QPR:$Vd),
2283 (ResTy (IntOp (ResTy QPR:$Vn),
2284 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002285 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002286 let isCommutable = 0;
2287}
David Goodwin658ea602009-09-25 18:38:29 +00002288class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002289 string OpcodeStr, string Dt,
2290 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002291 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002292 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2293 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set (ResTy QPR:$Vd),
2295 (ResTy (IntOp (ResTy QPR:$Vn),
2296 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002297 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002298 let isCommutable = 0;
2299}
Owen Anderson3557d002010-10-26 20:56:57 +00002300class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2301 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002302 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002303 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2304 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2305 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2306 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002307 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002308}
Bob Wilson5bafff32009-06-22 23:27:02 +00002309
Bob Wilson4711d5c2010-12-13 23:02:37 +00002310// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002311class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002313 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002314 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002315 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2316 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2317 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2318 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2319
David Goodwin658ea602009-09-25 18:38:29 +00002320class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002322 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002323 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002324 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002325 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002326 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002327 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002328 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002329 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002330 (Ty (MulOp DPR:$Vn,
2331 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002332 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002333class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 string OpcodeStr, string Dt,
2335 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002336 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002337 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002338 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002339 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002340 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002341 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002342 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002343 (Ty (MulOp DPR:$Vn,
2344 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002345 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002346
Bob Wilson5bafff32009-06-22 23:27:02 +00002347class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002348 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002349 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002350 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002351 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2352 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2353 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2354 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002355class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002357 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002358 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002359 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002360 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002361 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002362 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002363 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002364 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 (ResTy (MulOp QPR:$Vn,
2366 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002367 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002368class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 string OpcodeStr, string Dt,
2370 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002371 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002372 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002373 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002374 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002375 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002376 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002378 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 (ResTy (MulOp QPR:$Vn,
2380 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002381 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002383// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2384class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2385 InstrItinClass itin, string OpcodeStr, string Dt,
2386 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2387 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002388 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2389 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2390 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2391 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002392class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2393 InstrItinClass itin, string OpcodeStr, string Dt,
2394 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2395 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002396 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2397 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2398 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2399 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002400
Bob Wilson5bafff32009-06-22 23:27:02 +00002401// Neon 3-argument intrinsics, both double- and quad-register.
2402// The destination register is also used as the first source operand register.
2403class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002405 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002406 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2408 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2409 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2410 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002411class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002413 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002415 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2416 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2417 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2418 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002419
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002420// Long Multiply-Add/Sub operations.
2421class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2422 InstrItinClass itin, string OpcodeStr, string Dt,
2423 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2424 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002425 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2426 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2427 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2428 (TyQ (MulOp (TyD DPR:$Vn),
2429 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002430class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2431 InstrItinClass itin, string OpcodeStr, string Dt,
2432 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002433 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002434 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002435 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002436 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002437 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002438 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002439 (TyQ (MulOp (TyD DPR:$Vn),
2440 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002441 imm:$lane))))))]>;
2442class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2443 InstrItinClass itin, string OpcodeStr, string Dt,
2444 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002445 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002446 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002447 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002448 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002449 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002450 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 (TyQ (MulOp (TyD DPR:$Vn),
2452 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002453 imm:$lane))))))]>;
2454
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002455// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2456class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2457 InstrItinClass itin, string OpcodeStr, string Dt,
2458 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2459 SDNode OpNode>
2460 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002461 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2462 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2463 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2464 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2465 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002466
Bob Wilson5bafff32009-06-22 23:27:02 +00002467// Neon Long 3-argument intrinsic. The destination register is
2468// a quad-register and is also used as the first source operand register.
2469class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002471 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002473 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2474 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2475 [(set QPR:$Vd,
2476 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002477class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 string OpcodeStr, string Dt,
2479 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002480 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002481 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002482 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002483 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002484 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002485 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002486 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002487 (OpTy DPR:$Vn),
2488 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002489 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002490class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2491 InstrItinClass itin, string OpcodeStr, string Dt,
2492 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002493 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002494 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002495 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002496 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002497 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002498 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002499 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002500 (OpTy DPR:$Vn),
2501 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002502 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002503
Bob Wilson5bafff32009-06-22 23:27:02 +00002504// Narrowing 3-register intrinsics.
2505class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002506 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 Intrinsic IntOp, bit Commutable>
2508 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002509 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2510 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2511 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 let isCommutable = Commutable;
2513}
2514
Bob Wilson04d6c282010-08-29 05:57:34 +00002515// Long 3-register operations.
2516class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2517 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002518 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2519 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002520 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2521 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2522 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002523 let isCommutable = Commutable;
2524}
2525class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2526 InstrItinClass itin, string OpcodeStr, string Dt,
2527 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002528 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002529 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2530 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 [(set QPR:$Vd,
2532 (TyQ (OpNode (TyD DPR:$Vn),
2533 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002534class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2535 InstrItinClass itin, string OpcodeStr, string Dt,
2536 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002537 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002538 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2539 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002540 [(set QPR:$Vd,
2541 (TyQ (OpNode (TyD DPR:$Vn),
2542 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002543
2544// Long 3-register operations with explicitly extended operands.
2545class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2546 InstrItinClass itin, string OpcodeStr, string Dt,
2547 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2548 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002549 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002550 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2551 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2552 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2553 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002554 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002555}
2556
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002557// Long 3-register intrinsics with explicit extend (VABDL).
2558class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2559 InstrItinClass itin, string OpcodeStr, string Dt,
2560 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2561 bit Commutable>
2562 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2564 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2565 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2566 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002567 let isCommutable = Commutable;
2568}
2569
Bob Wilson5bafff32009-06-22 23:27:02 +00002570// Long 3-register intrinsics.
2571class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 InstrItinClass itin, string OpcodeStr, string Dt,
2573 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2576 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2577 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 let isCommutable = Commutable;
2579}
David Goodwin658ea602009-09-25 18:38:29 +00002580class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 string OpcodeStr, string Dt,
2582 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002583 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002584 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2585 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002586 [(set (ResTy QPR:$Vd),
2587 (ResTy (IntOp (OpTy DPR:$Vn),
2588 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002589 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002590class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2591 InstrItinClass itin, string OpcodeStr, string Dt,
2592 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002593 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002594 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2595 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002596 [(set (ResTy QPR:$Vd),
2597 (ResTy (IntOp (OpTy DPR:$Vn),
2598 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002599 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
Bob Wilson04d6c282010-08-29 05:57:34 +00002601// Wide 3-register operations.
2602class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2603 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2604 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002606 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2607 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2608 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2609 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002610 let isCommutable = Commutable;
2611}
2612
2613// Pairwise long 2-register intrinsics, both double- and quad-register.
2614class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 bits<2> op17_16, bits<5> op11_7, bit op4,
2616 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2619 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2620 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002621class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 bits<2> op17_16, bits<5> op11_7, bit op4,
2623 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2626 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2627 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628
2629// Pairwise long 2-register accumulate intrinsics,
2630// both double- and quad-register.
2631// The destination register is also used as the first source operand register.
2632class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 bits<2> op17_16, bits<5> op11_7, bit op4,
2634 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002635 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2636 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002637 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2638 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2639 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002641 bits<2> op17_16, bits<5> op11_7, bit op4,
2642 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002643 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2644 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002645 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2646 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2647 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// Shift by immediate,
2650// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002651class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002652 Format f, InstrItinClass itin, Operand ImmTy,
2653 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002654 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002655 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2657 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002658class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002659 Format f, InstrItinClass itin, Operand ImmTy,
2660 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002661 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002662 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002663 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2664 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665
Johnny Chen6c8648b2010-03-17 23:26:50 +00002666// Long shift by immediate.
2667class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2668 string OpcodeStr, string Dt,
2669 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2670 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002671 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2672 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2673 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002674 (i32 imm:$SIMM))))]>;
2675
Bob Wilson5bafff32009-06-22 23:27:02 +00002676// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002677class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002679 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002680 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002681 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2683 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002684 (i32 imm:$SIMM))))]>;
2685
2686// Shift right by immediate and accumulate,
2687// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002688class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002689 Operand ImmTy, string OpcodeStr, string Dt,
2690 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002691 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002692 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002693 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2694 [(set DPR:$Vd, (Ty (add DPR:$src1,
2695 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002696class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002697 Operand ImmTy, string OpcodeStr, string Dt,
2698 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002699 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002700 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002701 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2702 [(set QPR:$Vd, (Ty (add QPR:$src1,
2703 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002704
2705// Shift by immediate and insert,
2706// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002707class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002708 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2709 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002710 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002711 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002712 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2713 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002714class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002715 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2716 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002717 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002718 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002719 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2720 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721
2722// Convert, with fractional bits immediate,
2723// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002724class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002727 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002728 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2729 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2730 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002731class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002734 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002735 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2736 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2737 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002738
2739//===----------------------------------------------------------------------===//
2740// Multiclasses
2741//===----------------------------------------------------------------------===//
2742
Bob Wilson916ac5b2009-10-03 04:44:16 +00002743// Abbreviations used in multiclass suffixes:
2744// Q = quarter int (8 bit) elements
2745// H = half int (16 bit) elements
2746// S = single int (32 bit) elements
2747// D = double int (64 bit) elements
2748
Bob Wilson094dd802010-12-18 00:42:58 +00002749// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002750
Bob Wilson094dd802010-12-18 00:42:58 +00002751// Neon 2-register comparisons.
2752// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002753multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2754 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002755 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002756 // 64-bit vector types.
2757 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002758 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002759 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002760 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002761 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002762 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002763 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002765 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002766 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002767 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002768 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002769 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002770 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002771 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002772 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002773 let Inst{10} = 1; // overwrite F = 1
2774 }
2775
2776 // 128-bit vector types.
2777 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002778 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002779 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002780 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002781 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002782 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002783 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002784 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002785 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002786 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002787 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002788 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002789 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002790 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002791 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002792 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002793 let Inst{10} = 1; // overwrite F = 1
2794 }
2795}
2796
Bob Wilson094dd802010-12-18 00:42:58 +00002797
2798// Neon 2-register vector intrinsics,
2799// element sizes of 8, 16 and 32 bits:
2800multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2801 bits<5> op11_7, bit op4,
2802 InstrItinClass itinD, InstrItinClass itinQ,
2803 string OpcodeStr, string Dt, Intrinsic IntOp> {
2804 // 64-bit vector types.
2805 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2806 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2807 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2808 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2809 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2810 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2811
2812 // 128-bit vector types.
2813 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2814 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2815 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2816 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2817 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2818 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2819}
2820
2821
2822// Neon Narrowing 2-register vector operations,
2823// source operand element sizes of 16, 32 and 64 bits:
2824multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2825 bits<5> op11_7, bit op6, bit op4,
2826 InstrItinClass itin, string OpcodeStr, string Dt,
2827 SDNode OpNode> {
2828 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2829 itin, OpcodeStr, !strconcat(Dt, "16"),
2830 v8i8, v8i16, OpNode>;
2831 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2832 itin, OpcodeStr, !strconcat(Dt, "32"),
2833 v4i16, v4i32, OpNode>;
2834 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2835 itin, OpcodeStr, !strconcat(Dt, "64"),
2836 v2i32, v2i64, OpNode>;
2837}
2838
2839// Neon Narrowing 2-register vector intrinsics,
2840// source operand element sizes of 16, 32 and 64 bits:
2841multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2842 bits<5> op11_7, bit op6, bit op4,
2843 InstrItinClass itin, string OpcodeStr, string Dt,
2844 Intrinsic IntOp> {
2845 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2846 itin, OpcodeStr, !strconcat(Dt, "16"),
2847 v8i8, v8i16, IntOp>;
2848 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2849 itin, OpcodeStr, !strconcat(Dt, "32"),
2850 v4i16, v4i32, IntOp>;
2851 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2852 itin, OpcodeStr, !strconcat(Dt, "64"),
2853 v2i32, v2i64, IntOp>;
2854}
2855
2856
2857// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2858// source operand element sizes of 16, 32 and 64 bits:
2859multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2860 string OpcodeStr, string Dt, SDNode OpNode> {
2861 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2862 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2863 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2864 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2865 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2866 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2867}
2868
2869
Bob Wilson5bafff32009-06-22 23:27:02 +00002870// Neon 3-register vector operations.
2871
2872// First with only element sizes of 8, 16 and 32 bits:
2873multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002874 InstrItinClass itinD16, InstrItinClass itinD32,
2875 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 string OpcodeStr, string Dt,
2877 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002879 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 OpcodeStr, !strconcat(Dt, "8"),
2881 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002882 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002883 OpcodeStr, !strconcat(Dt, "16"),
2884 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002885 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "32"),
2887 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888
2889 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002890 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002891 OpcodeStr, !strconcat(Dt, "8"),
2892 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002893 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002894 OpcodeStr, !strconcat(Dt, "16"),
2895 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002896 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002897 OpcodeStr, !strconcat(Dt, "32"),
2898 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002899}
2900
Evan Chengf81bf152009-11-23 21:57:23 +00002901multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2902 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2903 v4i16, ShOp>;
2904 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002905 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002906 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002907 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002908 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002909 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002910}
2911
Bob Wilson5bafff32009-06-22 23:27:02 +00002912// ....then also with element size 64 bits:
2913multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002914 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 string OpcodeStr, string Dt,
2916 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002917 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002919 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 OpcodeStr, !strconcat(Dt, "64"),
2921 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002922 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 OpcodeStr, !strconcat(Dt, "64"),
2924 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002925}
2926
2927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// Neon 3-register vector intrinsics.
2929
2930// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002931multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002932 InstrItinClass itinD16, InstrItinClass itinD32,
2933 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 string OpcodeStr, string Dt,
2935 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002936 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002937 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002940 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002942 v2i32, v2i32, IntOp, Commutable>;
2943
2944 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002945 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002948 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 v4i32, v4i32, IntOp, Commutable>;
2951}
Owen Anderson3557d002010-10-26 20:56:57 +00002952multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2953 InstrItinClass itinD16, InstrItinClass itinD32,
2954 InstrItinClass itinQ16, InstrItinClass itinQ32,
2955 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002956 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002957 // 64-bit vector types.
2958 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2959 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002960 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002961 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2962 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002963 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002964
2965 // 128-bit vector types.
2966 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2967 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002968 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002969 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2970 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002971 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002972}
Bob Wilson5bafff32009-06-22 23:27:02 +00002973
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002974multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002975 InstrItinClass itinD16, InstrItinClass itinD32,
2976 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002978 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002980 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002982 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002983 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002984 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002986}
2987
Bob Wilson5bafff32009-06-22 23:27:02 +00002988// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002989multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002990 InstrItinClass itinD16, InstrItinClass itinD32,
2991 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 string OpcodeStr, string Dt,
2993 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002994 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002996 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002997 OpcodeStr, !strconcat(Dt, "8"),
2998 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002999 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "8"),
3001 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003002}
Owen Anderson3557d002010-10-26 20:56:57 +00003003multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3004 InstrItinClass itinD16, InstrItinClass itinD32,
3005 InstrItinClass itinQ16, InstrItinClass itinQ32,
3006 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003007 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003008 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003009 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003010 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3011 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003012 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003013 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3014 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003015 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003016}
3017
Bob Wilson5bafff32009-06-22 23:27:02 +00003018
3019// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003020multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003021 InstrItinClass itinD16, InstrItinClass itinD32,
3022 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 string OpcodeStr, string Dt,
3024 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003025 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003027 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003028 OpcodeStr, !strconcat(Dt, "64"),
3029 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003030 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003031 OpcodeStr, !strconcat(Dt, "64"),
3032 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003033}
Owen Anderson3557d002010-10-26 20:56:57 +00003034multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3035 InstrItinClass itinD16, InstrItinClass itinD32,
3036 InstrItinClass itinQ16, InstrItinClass itinQ32,
3037 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003038 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003039 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003040 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003041 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3042 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003043 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003044 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3045 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003046 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003047}
Bob Wilson5bafff32009-06-22 23:27:02 +00003048
Bob Wilson5bafff32009-06-22 23:27:02 +00003049// Neon Narrowing 3-register vector intrinsics,
3050// source operand element sizes of 16, 32 and 64 bits:
3051multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 string OpcodeStr, string Dt,
3053 Intrinsic IntOp, bit Commutable = 0> {
3054 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3055 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003057 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3058 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003059 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003060 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3061 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 v2i32, v2i64, IntOp, Commutable>;
3063}
3064
3065
Bob Wilson04d6c282010-08-29 05:57:34 +00003066// Neon Long 3-register vector operations.
3067
3068multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3069 InstrItinClass itin16, InstrItinClass itin32,
3070 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003071 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003072 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3073 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003074 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003075 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003076 OpcodeStr, !strconcat(Dt, "16"),
3077 v4i32, v4i16, OpNode, Commutable>;
3078 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3079 OpcodeStr, !strconcat(Dt, "32"),
3080 v2i64, v2i32, OpNode, Commutable>;
3081}
3082
3083multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3084 InstrItinClass itin, string OpcodeStr, string Dt,
3085 SDNode OpNode> {
3086 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3087 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3088 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3089 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3090}
3091
3092multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3093 InstrItinClass itin16, InstrItinClass itin32,
3094 string OpcodeStr, string Dt,
3095 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3096 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3097 OpcodeStr, !strconcat(Dt, "8"),
3098 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003099 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003100 OpcodeStr, !strconcat(Dt, "16"),
3101 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3102 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3103 OpcodeStr, !strconcat(Dt, "32"),
3104 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003105}
3106
Bob Wilson5bafff32009-06-22 23:27:02 +00003107// Neon Long 3-register vector intrinsics.
3108
3109// First with only element sizes of 16 and 32 bits:
3110multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003111 InstrItinClass itin16, InstrItinClass itin32,
3112 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003113 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003114 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "16"),
3116 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003117 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "32"),
3119 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120}
3121
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003122multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 InstrItinClass itin, string OpcodeStr, string Dt,
3124 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003125 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003127 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003128 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003129}
3130
Bob Wilson5bafff32009-06-22 23:27:02 +00003131// ....then also with element size of 8 bits:
3132multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003133 InstrItinClass itin16, InstrItinClass itin32,
3134 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003135 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003136 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003138 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 OpcodeStr, !strconcat(Dt, "8"),
3140 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141}
3142
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003143// ....with explicit extend (VABDL).
3144multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3145 InstrItinClass itin, string OpcodeStr, string Dt,
3146 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3147 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3148 OpcodeStr, !strconcat(Dt, "8"),
3149 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003150 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003151 OpcodeStr, !strconcat(Dt, "16"),
3152 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3153 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3154 OpcodeStr, !strconcat(Dt, "32"),
3155 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3156}
3157
Bob Wilson5bafff32009-06-22 23:27:02 +00003158
3159// Neon Wide 3-register vector intrinsics,
3160// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003161multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3162 string OpcodeStr, string Dt,
3163 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3164 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3165 OpcodeStr, !strconcat(Dt, "8"),
3166 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3167 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3168 OpcodeStr, !strconcat(Dt, "16"),
3169 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3170 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3171 OpcodeStr, !strconcat(Dt, "32"),
3172 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003173}
3174
3175
3176// Neon Multiply-Op vector operations,
3177// element sizes of 8, 16 and 32 bits:
3178multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003179 InstrItinClass itinD16, InstrItinClass itinD32,
3180 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003183 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003185 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003186 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003187 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003188 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003189
3190 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003191 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003193 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003195 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003197}
3198
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003199multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003200 InstrItinClass itinD16, InstrItinClass itinD32,
3201 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003203 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003205 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003207 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003208 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3209 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003210 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3212 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003213}
Bob Wilson5bafff32009-06-22 23:27:02 +00003214
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003215// Neon Intrinsic-Op vector operations,
3216// element sizes of 8, 16 and 32 bits:
3217multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3218 InstrItinClass itinD, InstrItinClass itinQ,
3219 string OpcodeStr, string Dt, Intrinsic IntOp,
3220 SDNode OpNode> {
3221 // 64-bit vector types.
3222 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3223 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3224 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3225 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3226 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3227 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3228
3229 // 128-bit vector types.
3230 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3231 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3232 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3233 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3234 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3235 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3236}
3237
Bob Wilson5bafff32009-06-22 23:27:02 +00003238// Neon 3-argument intrinsics,
3239// element sizes of 8, 16 and 32 bits:
3240multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003241 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003243 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003244 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003245 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003246 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003247 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003248 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003249 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
3251 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003252 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003253 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003254 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003255 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003256 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003257 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003258}
3259
3260
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003261// Neon Long Multiply-Op vector operations,
3262// element sizes of 8, 16 and 32 bits:
3263multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3264 InstrItinClass itin16, InstrItinClass itin32,
3265 string OpcodeStr, string Dt, SDNode MulOp,
3266 SDNode OpNode> {
3267 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3268 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3269 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3270 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3271 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3272 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3273}
3274
3275multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3276 string Dt, SDNode MulOp, SDNode OpNode> {
3277 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3278 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3279 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3280 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3281}
3282
3283
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// Neon Long 3-argument intrinsics.
3285
3286// First with only element sizes of 16 and 32 bits:
3287multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003288 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003290 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003291 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003292 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003293 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003294}
3295
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003296multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003298 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003300 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003301 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003302}
3303
Bob Wilson5bafff32009-06-22 23:27:02 +00003304// ....then also with element size of 8 bits:
3305multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003306 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003308 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3309 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003311}
3312
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003313// ....with explicit extend (VABAL).
3314multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3315 InstrItinClass itin, string OpcodeStr, string Dt,
3316 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3317 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3318 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3319 IntOp, ExtOp, OpNode>;
3320 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3321 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3322 IntOp, ExtOp, OpNode>;
3323 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3324 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3325 IntOp, ExtOp, OpNode>;
3326}
3327
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
Bob Wilson5bafff32009-06-22 23:27:02 +00003329// Neon Pairwise long 2-register intrinsics,
3330// element sizes of 8, 16 and 32 bits:
3331multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3332 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003334 // 64-bit vector types.
3335 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003337 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003338 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341
3342 // 128-bit vector types.
3343 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003344 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003348 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003349}
3350
3351
3352// Neon Pairwise long 2-register accumulate intrinsics,
3353// element sizes of 8, 16 and 32 bits:
3354multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3355 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003357 // 64-bit vector types.
3358 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003359 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003361 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003362 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003363 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003364
3365 // 128-bit vector types.
3366 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003367 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003368 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003370 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003371 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372}
3373
3374
3375// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003376// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003378multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3379 InstrItinClass itin, string OpcodeStr, string Dt,
3380 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003381 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003382 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003384 let Inst{21-19} = 0b001; // imm6 = 001xxx
3385 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003386 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003388 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3389 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003390 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003391 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003392 let Inst{21} = 0b1; // imm6 = 1xxxxx
3393 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003394 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003395 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003396 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003397
3398 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003399 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003400 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003401 let Inst{21-19} = 0b001; // imm6 = 001xxx
3402 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003403 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003405 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3406 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003407 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003408 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003409 let Inst{21} = 0b1; // imm6 = 1xxxxx
3410 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003411 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3412 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3413 // imm6 = xxxxxx
3414}
3415multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3416 InstrItinClass itin, string OpcodeStr, string Dt,
3417 SDNode OpNode> {
3418 // 64-bit vector types.
3419 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3420 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3421 let Inst{21-19} = 0b001; // imm6 = 001xxx
3422 }
3423 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3424 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3425 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3426 }
3427 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3428 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3429 let Inst{21} = 0b1; // imm6 = 1xxxxx
3430 }
3431 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3432 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3433 // imm6 = xxxxxx
3434
3435 // 128-bit vector types.
3436 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3437 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3438 let Inst{21-19} = 0b001; // imm6 = 001xxx
3439 }
3440 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3441 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3442 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3443 }
3444 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3445 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3446 let Inst{21} = 0b1; // imm6 = 1xxxxx
3447 }
3448 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003449 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003450 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003451}
3452
Bob Wilson5bafff32009-06-22 23:27:02 +00003453// Neon Shift-Accumulate vector operations,
3454// element sizes of 8, 16, 32 and 64 bits:
3455multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003457 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003458 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003460 let Inst{21-19} = 0b001; // imm6 = 001xxx
3461 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003462 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003463 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003464 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3465 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003466 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003467 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003468 let Inst{21} = 0b1; // imm6 = 1xxxxx
3469 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003470 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003471 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003472 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003473
3474 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003475 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003477 let Inst{21-19} = 0b001; // imm6 = 001xxx
3478 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003479 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003481 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3482 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003483 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003484 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003485 let Inst{21} = 0b1; // imm6 = 1xxxxx
3486 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003487 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003489 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003490}
3491
Bob Wilson5bafff32009-06-22 23:27:02 +00003492// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003493// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003494// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003495multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3496 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003497 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003498 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3499 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003500 let Inst{21-19} = 0b001; // imm6 = 001xxx
3501 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003502 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3503 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003504 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3505 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003506 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3507 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003508 let Inst{21} = 0b1; // imm6 = 1xxxxx
3509 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003510 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3511 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003512 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003513
3514 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003515 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3516 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003517 let Inst{21-19} = 0b001; // imm6 = 001xxx
3518 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003519 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3520 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003521 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3522 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003523 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3524 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003525 let Inst{21} = 0b1; // imm6 = 1xxxxx
3526 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003527 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3528 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3529 // imm6 = xxxxxx
3530}
3531multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3532 string OpcodeStr> {
3533 // 64-bit vector types.
3534 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3535 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3536 let Inst{21-19} = 0b001; // imm6 = 001xxx
3537 }
3538 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3539 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3540 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3541 }
3542 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3543 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3544 let Inst{21} = 0b1; // imm6 = 1xxxxx
3545 }
3546 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3547 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3548 // imm6 = xxxxxx
3549
3550 // 128-bit vector types.
3551 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3552 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3553 let Inst{21-19} = 0b001; // imm6 = 001xxx
3554 }
3555 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3556 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3557 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3558 }
3559 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3560 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3561 let Inst{21} = 0b1; // imm6 = 1xxxxx
3562 }
3563 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3564 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003565 // imm6 = xxxxxx
3566}
3567
3568// Neon Shift Long operations,
3569// element sizes of 8, 16, 32 bits:
3570multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003571 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003572 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003573 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003574 let Inst{21-19} = 0b001; // imm6 = 001xxx
3575 }
3576 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003577 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003578 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3579 }
3580 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003581 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003582 let Inst{21} = 0b1; // imm6 = 1xxxxx
3583 }
3584}
3585
3586// Neon Shift Narrow operations,
3587// element sizes of 16, 32, 64 bits:
3588multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003590 SDNode OpNode> {
3591 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003592 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003593 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003594 let Inst{21-19} = 0b001; // imm6 = 001xxx
3595 }
3596 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003597 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003598 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003599 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3600 }
3601 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003602 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003603 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003604 let Inst{21} = 0b1; // imm6 = 1xxxxx
3605 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003606}
3607
3608//===----------------------------------------------------------------------===//
3609// Instruction Definitions.
3610//===----------------------------------------------------------------------===//
3611
3612// Vector Add Operations.
3613
3614// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003615defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003616 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003618 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003619def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003620 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003621// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003622defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3623 "vaddl", "s", add, sext, 1>;
3624defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3625 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003626// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003627defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3628defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003629// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003630defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3631 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3632 "vhadd", "s", int_arm_neon_vhadds, 1>;
3633defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3634 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3635 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003636// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003637defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3638 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3639 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3640defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3641 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3642 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003644defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3645 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3646 "vqadd", "s", int_arm_neon_vqadds, 1>;
3647defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3648 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3649 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003650// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003651defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3652 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003654defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3655 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656
3657// Vector Multiply Operations.
3658
3659// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003660defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003662def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3663 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3664def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3665 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003666def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003667 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003668def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003669 v4f32, v4f32, fmul, 1>;
3670defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3671def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3672def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3673 v2f32, fmul>;
3674
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003675def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3676 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3677 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3678 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003679 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003680 (SubReg_i16_lane imm:$lane)))>;
3681def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3682 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3683 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3684 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003685 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003686 (SubReg_i32_lane imm:$lane)))>;
3687def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3688 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3689 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3690 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003691 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003692 (SubReg_i32_lane imm:$lane)))>;
3693
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003695defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003696 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003697 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003698defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3699 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003701def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003702 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3703 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3705 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003706 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707 (SubReg_i16_lane imm:$lane)))>;
3708def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003709 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3710 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003711 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3712 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003713 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003714 (SubReg_i32_lane imm:$lane)))>;
3715
Bob Wilson5bafff32009-06-22 23:27:02 +00003716// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003717defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3718 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003719 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003720defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3721 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003722 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003723def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003724 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3725 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003726 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3727 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003728 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003729 (SubReg_i16_lane imm:$lane)))>;
3730def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003731 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3732 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003733 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3734 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003735 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736 (SubReg_i32_lane imm:$lane)))>;
3737
Bob Wilson5bafff32009-06-22 23:27:02 +00003738// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003739defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3740 "vmull", "s", NEONvmulls, 1>;
3741defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3742 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003743def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003744 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003745defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3746defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003747
Bob Wilson5bafff32009-06-22 23:27:02 +00003748// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003749defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3750 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3751defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3752 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003753
3754// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3755
3756// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003757defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003758 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3759def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003760 v2f32, fmul_su, fadd_mlx>,
3761 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003762def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003763 v4f32, fmul_su, fadd_mlx>,
3764 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003765defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003766 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3767def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003768 v2f32, fmul_su, fadd_mlx>,
3769 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003770def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003771 v4f32, v2f32, fmul_su, fadd_mlx>,
3772 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003773
3774def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003775 (mul (v8i16 QPR:$src2),
3776 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3777 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003778 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003779 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003780 (SubReg_i16_lane imm:$lane)))>;
3781
3782def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003783 (mul (v4i32 QPR:$src2),
3784 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3785 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003786 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003787 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003788 (SubReg_i32_lane imm:$lane)))>;
3789
Evan Cheng48575f62010-12-05 22:04:16 +00003790def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3791 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003792 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003793 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3794 (v4f32 QPR:$src2),
3795 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003796 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003797 (SubReg_i32_lane imm:$lane)))>,
3798 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003799
Bob Wilson5bafff32009-06-22 23:27:02 +00003800// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003801defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3802 "vmlal", "s", NEONvmulls, add>;
3803defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3804 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003805
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003806defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3807defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003808
Bob Wilson5bafff32009-06-22 23:27:02 +00003809// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003810defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003811 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003812defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003813
Bob Wilson5bafff32009-06-22 23:27:02 +00003814// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003815defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003816 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3817def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003818 v2f32, fmul_su, fsub_mlx>,
3819 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003820def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003821 v4f32, fmul_su, fsub_mlx>,
3822 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003823defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003824 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3825def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003826 v2f32, fmul_su, fsub_mlx>,
3827 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003828def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003829 v4f32, v2f32, fmul_su, fsub_mlx>,
3830 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003831
3832def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003833 (mul (v8i16 QPR:$src2),
3834 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3835 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003836 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003837 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003838 (SubReg_i16_lane imm:$lane)))>;
3839
3840def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003841 (mul (v4i32 QPR:$src2),
3842 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3843 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003844 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003845 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003846 (SubReg_i32_lane imm:$lane)))>;
3847
Evan Cheng48575f62010-12-05 22:04:16 +00003848def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3849 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003850 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3851 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003852 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003853 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003854 (SubReg_i32_lane imm:$lane)))>,
3855 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003856
Bob Wilson5bafff32009-06-22 23:27:02 +00003857// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003858defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3859 "vmlsl", "s", NEONvmulls, sub>;
3860defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3861 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003862
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003863defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3864defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865
Bob Wilson5bafff32009-06-22 23:27:02 +00003866// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003867defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003868 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003869defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003870
3871// Vector Subtract Operations.
3872
3873// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003874defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003875 "vsub", "i", sub, 0>;
3876def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003877 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003878def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003879 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003880// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003881defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3882 "vsubl", "s", sub, sext, 0>;
3883defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3884 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003885// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003886defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3887defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003889defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003890 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003891 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003892defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003893 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003894 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003896defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003897 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003899defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003900 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003902// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003903defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3904 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003906defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3907 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003908
3909// Vector Comparisons.
3910
3911// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003912defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3913 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003914def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003915 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003916def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003917 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003918
Johnny Chen363ac582010-02-23 01:42:58 +00003919defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003920 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003923defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3924 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003925defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003926 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003927def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3928 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003929def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003930 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003931
Johnny Chen363ac582010-02-23 01:42:58 +00003932defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003933 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003934defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003935 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003936
Bob Wilson5bafff32009-06-22 23:27:02 +00003937// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003938defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3939 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3940defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3941 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003942def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003943 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003944def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003945 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003946
Johnny Chen363ac582010-02-23 01:42:58 +00003947defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003948 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003949defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003950 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003951
Bob Wilson5bafff32009-06-22 23:27:02 +00003952// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003953def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3954 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3955def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3956 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003957// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003958def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3959 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3960def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3961 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003962// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003963defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003964 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965
3966// Vector Bitwise Operations.
3967
Bob Wilsoncba270d2010-07-13 21:16:48 +00003968def vnotd : PatFrag<(ops node:$in),
3969 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3970def vnotq : PatFrag<(ops node:$in),
3971 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003972
3973
Bob Wilson5bafff32009-06-22 23:27:02 +00003974// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003975def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3976 v2i32, v2i32, and, 1>;
3977def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3978 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003979
3980// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003981def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3982 v2i32, v2i32, xor, 1>;
3983def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3984 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003985
3986// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003987def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3988 v2i32, v2i32, or, 1>;
3989def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3990 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
Owen Andersond9668172010-11-03 22:44:51 +00003992def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003993 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003994 IIC_VMOVImm,
3995 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3996 [(set DPR:$Vd,
3997 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3998 let Inst{9} = SIMM{9};
3999}
4000
Owen Anderson080c0922010-11-05 19:27:46 +00004001def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004002 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004003 IIC_VMOVImm,
4004 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4005 [(set DPR:$Vd,
4006 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004007 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004008}
4009
4010def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004011 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004012 IIC_VMOVImm,
4013 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4014 [(set QPR:$Vd,
4015 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4016 let Inst{9} = SIMM{9};
4017}
4018
Owen Anderson080c0922010-11-05 19:27:46 +00004019def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004020 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004021 IIC_VMOVImm,
4022 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4023 [(set QPR:$Vd,
4024 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004025 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004026}
4027
4028
Bob Wilson5bafff32009-06-22 23:27:02 +00004029// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004030def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4031 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4032 "vbic", "$Vd, $Vn, $Vm", "",
4033 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4034 (vnotd DPR:$Vm))))]>;
4035def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4036 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4037 "vbic", "$Vd, $Vn, $Vm", "",
4038 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4039 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004040
Owen Anderson080c0922010-11-05 19:27:46 +00004041def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004042 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004043 IIC_VMOVImm,
4044 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4045 [(set DPR:$Vd,
4046 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4047 let Inst{9} = SIMM{9};
4048}
4049
4050def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004051 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004052 IIC_VMOVImm,
4053 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4054 [(set DPR:$Vd,
4055 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4056 let Inst{10-9} = SIMM{10-9};
4057}
4058
4059def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004060 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004061 IIC_VMOVImm,
4062 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4063 [(set QPR:$Vd,
4064 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4065 let Inst{9} = SIMM{9};
4066}
4067
4068def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004069 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004070 IIC_VMOVImm,
4071 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4072 [(set QPR:$Vd,
4073 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4074 let Inst{10-9} = SIMM{10-9};
4075}
4076
Bob Wilson5bafff32009-06-22 23:27:02 +00004077// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004078def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4079 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4080 "vorn", "$Vd, $Vn, $Vm", "",
4081 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4082 (vnotd DPR:$Vm))))]>;
4083def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4084 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4085 "vorn", "$Vd, $Vn, $Vm", "",
4086 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4087 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004088
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004089// VMVN : Vector Bitwise NOT (Immediate)
4090
4091let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004092
Owen Andersonca6945e2010-12-01 00:28:25 +00004093def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004094 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004095 "vmvn", "i16", "$Vd, $SIMM", "",
4096 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004097 let Inst{9} = SIMM{9};
4098}
4099
Owen Andersonca6945e2010-12-01 00:28:25 +00004100def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004101 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004102 "vmvn", "i16", "$Vd, $SIMM", "",
4103 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004104 let Inst{9} = SIMM{9};
4105}
4106
Owen Andersonca6945e2010-12-01 00:28:25 +00004107def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004108 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004109 "vmvn", "i32", "$Vd, $SIMM", "",
4110 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004111 let Inst{11-8} = SIMM{11-8};
4112}
4113
Owen Andersonca6945e2010-12-01 00:28:25 +00004114def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004115 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004116 "vmvn", "i32", "$Vd, $SIMM", "",
4117 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004118 let Inst{11-8} = SIMM{11-8};
4119}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004120}
4121
Bob Wilson5bafff32009-06-22 23:27:02 +00004122// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004123def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004124 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4125 "vmvn", "$Vd, $Vm", "",
4126 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004127def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004128 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4129 "vmvn", "$Vd, $Vm", "",
4130 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004131def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4132def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004133
4134// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004135def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4136 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004137 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004138 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004139 [(set DPR:$Vd,
4140 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004141
4142def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4143 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4144 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4145
Owen Anderson4110b432010-10-25 20:13:13 +00004146def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4147 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004148 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004149 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004150 [(set QPR:$Vd,
4151 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004152
4153def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4154 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4155 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004156
4157// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004158// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004159// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004160def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004161 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004162 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004163 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004164 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004165def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004166 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004167 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004168 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004169 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004170
Bob Wilson5bafff32009-06-22 23:27:02 +00004171// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004172// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004173// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004174def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004175 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004176 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004177 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004178 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004179def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004180 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004181 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004182 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004183 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004184
4185// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004186// for equivalent operations with different register constraints; it just
4187// inserts copies.
4188
4189// Vector Absolute Differences.
4190
4191// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004192defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004193 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004194 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004195defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004196 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004197 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004198def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004199 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004201 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004202
4203// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004204defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4205 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4206defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4207 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004208
4209// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004210defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4211 "vaba", "s", int_arm_neon_vabds, add>;
4212defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4213 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214
4215// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004216defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4217 "vabal", "s", int_arm_neon_vabds, zext, add>;
4218defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4219 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004220
4221// Vector Maximum and Minimum.
4222
4223// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004224defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004225 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004226 "vmax", "s", int_arm_neon_vmaxs, 1>;
4227defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004228 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004229 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004230def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4231 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004232 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004233def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4234 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004235 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4236
4237// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004238defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4239 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4240 "vmin", "s", int_arm_neon_vmins, 1>;
4241defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4242 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4243 "vmin", "u", int_arm_neon_vminu, 1>;
4244def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4245 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004246 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004247def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4248 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004249 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
4251// Vector Pairwise Operations.
4252
4253// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004254def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4255 "vpadd", "i8",
4256 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4257def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4258 "vpadd", "i16",
4259 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4260def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4261 "vpadd", "i32",
4262 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004263def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004264 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004265 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004266
4267// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004268defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004269 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004270defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004271 int_arm_neon_vpaddlu>;
4272
4273// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004274defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004275 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004276defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004277 int_arm_neon_vpadalu>;
4278
4279// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004280def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004281 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004282def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004283 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004284def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004285 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004286def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004287 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004288def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004289 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004290def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004291 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004292def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004293 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004294
4295// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004296def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004297 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004298def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004299 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004300def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004301 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004302def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004303 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004304def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004305 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004306def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004307 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004308def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004309 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310
4311// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4312
4313// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004314def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004315 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004316 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004317def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004320def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004321 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004322 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004323def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004324 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004325 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004326
4327// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004328def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004329 IIC_VRECSD, "vrecps", "f32",
4330 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004331def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004332 IIC_VRECSQ, "vrecps", "f32",
4333 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004334
4335// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004336def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004337 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004338 v2i32, v2i32, int_arm_neon_vrsqrte>;
4339def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004340 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004341 v4i32, v4i32, int_arm_neon_vrsqrte>;
4342def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004343 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004344 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004345def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004346 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004347 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004348
4349// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004350def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004351 IIC_VRECSD, "vrsqrts", "f32",
4352 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004353def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004354 IIC_VRECSQ, "vrsqrts", "f32",
4355 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004356
4357// Vector Shifts.
4358
4359// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004360defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004361 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004362 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004363defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004364 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004365 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004366
Bob Wilson5bafff32009-06-22 23:27:02 +00004367// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004368defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004371defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4372defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
4374// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004375defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4376defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
4378// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004379class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004380 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004381 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004382 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4383 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004384 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004385 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004386}
Evan Chengf81bf152009-11-23 21:57:23 +00004387def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004388 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004389def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004390 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004391def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004392 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004393
4394// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004395defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004396 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004397
4398// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004399defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004400 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004401 "vrshl", "s", int_arm_neon_vrshifts>;
4402defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004403 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004404 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004405// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004406defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4407defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004408
4409// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004410defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004411 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412
4413// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004414defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004415 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004416 "vqshl", "s", int_arm_neon_vqshifts>;
4417defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004418 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004419 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004420// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004421defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4422defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4423
Bob Wilson5bafff32009-06-22 23:27:02 +00004424// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004425defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
4427// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004428defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004429 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004430defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004431 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
4433// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004434defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004435 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004436
4437// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004438defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004439 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004440 "vqrshl", "s", int_arm_neon_vqrshifts>;
4441defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004442 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004443 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004444
4445// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004446defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004447 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004448defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004449 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004450
4451// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004452defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004453 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004454
4455// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004456defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4457defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004458// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004459defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4460defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004463defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4464
Bob Wilson5bafff32009-06-22 23:27:02 +00004465// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004466defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467
4468// Vector Absolute and Saturating Absolute.
4469
4470// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004471defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004472 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004474def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004475 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004476 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004477def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004478 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004479 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004480
4481// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004482defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004483 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004484 int_arm_neon_vqabs>;
4485
4486// Vector Negate.
4487
Bob Wilsoncba270d2010-07-13 21:16:48 +00004488def vnegd : PatFrag<(ops node:$in),
4489 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4490def vnegq : PatFrag<(ops node:$in),
4491 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004492
Evan Chengf81bf152009-11-23 21:57:23 +00004493class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004494 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4495 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4496 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004497class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004498 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4499 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4500 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004501
Chris Lattner0a00ed92010-03-28 08:39:10 +00004502// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004503def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4504def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4505def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4506def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4507def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4508def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004509
4510// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004511def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004512 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4513 "vneg", "f32", "$Vd, $Vm", "",
4514 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004516 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4517 "vneg", "f32", "$Vd, $Vm", "",
4518 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004519
Bob Wilsoncba270d2010-07-13 21:16:48 +00004520def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4521def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4522def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4523def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4524def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4525def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004526
4527// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004528defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004529 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004530 int_arm_neon_vqneg>;
4531
4532// Vector Bit Counting Operations.
4533
4534// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004535defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004536 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004537 int_arm_neon_vcls>;
4538// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004539defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004540 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004541 int_arm_neon_vclz>;
4542// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004543def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004544 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004545 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004546def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004547 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004548 v16i8, v16i8, int_arm_neon_vcnt>;
4549
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004550// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004551def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004552 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4553 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004554def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004555 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4556 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004557
Bob Wilson5bafff32009-06-22 23:27:02 +00004558// Vector Move Operations.
4559
4560// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004561def : InstAlias<"vmov${p} $Vd, $Vm",
4562 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4563def : InstAlias<"vmov${p} $Vd, $Vm",
4564 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Jim Grosbach5b2fb202011-11-15 22:54:42 +00004565defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4566 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4567defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4568 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004569
Bob Wilson5bafff32009-06-22 23:27:02 +00004570// VMOV : Vector Move (Immediate)
4571
Evan Cheng47006be2010-05-17 21:54:50 +00004572let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004573def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004574 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004575 "vmov", "i8", "$Vd, $SIMM", "",
4576 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4577def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004578 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004579 "vmov", "i8", "$Vd, $SIMM", "",
4580 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004581
Owen Andersonca6945e2010-12-01 00:28:25 +00004582def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004583 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004584 "vmov", "i16", "$Vd, $SIMM", "",
4585 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004586 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004587}
4588
Owen Andersonca6945e2010-12-01 00:28:25 +00004589def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004590 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004591 "vmov", "i16", "$Vd, $SIMM", "",
4592 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004593 let Inst{9} = SIMM{9};
4594}
Bob Wilson5bafff32009-06-22 23:27:02 +00004595
Owen Andersonca6945e2010-12-01 00:28:25 +00004596def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004597 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004598 "vmov", "i32", "$Vd, $SIMM", "",
4599 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004600 let Inst{11-8} = SIMM{11-8};
4601}
4602
Owen Andersonca6945e2010-12-01 00:28:25 +00004603def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004604 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004605 "vmov", "i32", "$Vd, $SIMM", "",
4606 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004607 let Inst{11-8} = SIMM{11-8};
4608}
Bob Wilson5bafff32009-06-22 23:27:02 +00004609
Owen Andersonca6945e2010-12-01 00:28:25 +00004610def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004611 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004612 "vmov", "i64", "$Vd, $SIMM", "",
4613 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4614def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004615 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004616 "vmov", "i64", "$Vd, $SIMM", "",
4617 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004618
4619def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4620 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4621 "vmov", "f32", "$Vd, $SIMM", "",
4622 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4623def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4624 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4625 "vmov", "f32", "$Vd, $SIMM", "",
4626 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004627} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004628
4629// VMOV : Vector Get Lane (move scalar to ARM core register)
4630
Johnny Chen131c4a52009-11-23 17:48:17 +00004631def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004632 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4633 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004634 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4635 imm:$lane))]> {
4636 let Inst{21} = lane{2};
4637 let Inst{6-5} = lane{1-0};
4638}
Johnny Chen131c4a52009-11-23 17:48:17 +00004639def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004640 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4641 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004642 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4643 imm:$lane))]> {
4644 let Inst{21} = lane{1};
4645 let Inst{6} = lane{0};
4646}
Johnny Chen131c4a52009-11-23 17:48:17 +00004647def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004648 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4649 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004650 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4651 imm:$lane))]> {
4652 let Inst{21} = lane{2};
4653 let Inst{6-5} = lane{1-0};
4654}
Johnny Chen131c4a52009-11-23 17:48:17 +00004655def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004656 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4657 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004658 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4659 imm:$lane))]> {
4660 let Inst{21} = lane{1};
4661 let Inst{6} = lane{0};
4662}
Johnny Chen131c4a52009-11-23 17:48:17 +00004663def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004664 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4665 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004666 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4667 imm:$lane))]> {
4668 let Inst{21} = lane{0};
4669}
Bob Wilson5bafff32009-06-22 23:27:02 +00004670// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4671def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4672 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004673 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004674 (SubReg_i8_lane imm:$lane))>;
4675def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4676 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004677 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 (SubReg_i16_lane imm:$lane))>;
4679def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4680 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004681 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004682 (SubReg_i8_lane imm:$lane))>;
4683def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4684 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004685 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004686 (SubReg_i16_lane imm:$lane))>;
4687def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4688 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004689 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004690 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004691def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004692 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004693 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004694def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004695 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004696 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004697//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004698// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004699def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004700 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004701
4702
4703// VMOV : Vector Set Lane (move ARM core register to scalar)
4704
Owen Andersond2fbdb72010-10-27 21:28:09 +00004705let Constraints = "$src1 = $V" in {
4706def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004707 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4708 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004709 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4710 GPR:$R, imm:$lane))]> {
4711 let Inst{21} = lane{2};
4712 let Inst{6-5} = lane{1-0};
4713}
4714def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004715 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4716 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004717 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4718 GPR:$R, imm:$lane))]> {
4719 let Inst{21} = lane{1};
4720 let Inst{6} = lane{0};
4721}
4722def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004723 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4724 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004725 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4726 GPR:$R, imm:$lane))]> {
4727 let Inst{21} = lane{0};
4728}
Bob Wilson5bafff32009-06-22 23:27:02 +00004729}
4730def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004731 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004732 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004733 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004734 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004735 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004736def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004737 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004738 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004739 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004740 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004741 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004742def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004743 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004744 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004745 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004746 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004747 (DSubReg_i32_reg imm:$lane)))>;
4748
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004749def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004750 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4751 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004752def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004753 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4754 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004755
4756//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004757// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004758def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004759 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004760
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004761def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004762 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004763def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004764 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004765def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004766 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004767
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004768def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4769 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4770def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4771 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4772def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4773 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4774
4775def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4776 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4777 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004778 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004779def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4780 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4781 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004782 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004783def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4784 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4785 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004786 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004787
Bob Wilson5bafff32009-06-22 23:27:02 +00004788// VDUP : Vector Duplicate (from ARM core register to all elements)
4789
Evan Chengf81bf152009-11-23 21:57:23 +00004790class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004791 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4792 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4793 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004794class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004795 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4796 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4797 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004798
Evan Chengf81bf152009-11-23 21:57:23 +00004799def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4800def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4801def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4802def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4803def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4804def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004805
Jim Grosbach958108a2011-03-11 20:44:08 +00004806def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4807def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004808
4809// VDUP : Vector Duplicate Lane (from scalar to all elements)
4810
Johnny Chene4614f72010-03-25 17:01:27 +00004811class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004812 ValueType Ty, Operand IdxTy>
4813 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4814 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004815 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004816
Johnny Chene4614f72010-03-25 17:01:27 +00004817class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004818 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4819 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4820 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004821 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004822 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823
Bob Wilson507df402009-10-21 02:15:46 +00004824// Inst{19-16} is partially specified depending on the element size.
4825
Jim Grosbach460a9052011-10-07 23:56:00 +00004826def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4827 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004828 let Inst{19-17} = lane{2-0};
4829}
Jim Grosbach460a9052011-10-07 23:56:00 +00004830def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4831 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004832 let Inst{19-18} = lane{1-0};
4833}
Jim Grosbach460a9052011-10-07 23:56:00 +00004834def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4835 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004836 let Inst{19} = lane{0};
4837}
Jim Grosbach460a9052011-10-07 23:56:00 +00004838def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4839 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004840 let Inst{19-17} = lane{2-0};
4841}
Jim Grosbach460a9052011-10-07 23:56:00 +00004842def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4843 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004844 let Inst{19-18} = lane{1-0};
4845}
Jim Grosbach460a9052011-10-07 23:56:00 +00004846def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4847 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004848 let Inst{19} = lane{0};
4849}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004850
4851def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4852 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4853
4854def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4855 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004856
Bob Wilson0ce37102009-08-14 05:08:32 +00004857def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4858 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4859 (DSubReg_i8_reg imm:$lane))),
4860 (SubReg_i8_lane imm:$lane)))>;
4861def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4862 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4863 (DSubReg_i16_reg imm:$lane))),
4864 (SubReg_i16_lane imm:$lane)))>;
4865def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4866 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4867 (DSubReg_i32_reg imm:$lane))),
4868 (SubReg_i32_lane imm:$lane)))>;
4869def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004870 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004871 (DSubReg_i32_reg imm:$lane))),
4872 (SubReg_i32_lane imm:$lane)))>;
4873
Jim Grosbach65dc3032010-10-06 21:16:16 +00004874def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004875 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004876def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004877 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004878
Bob Wilson5bafff32009-06-22 23:27:02 +00004879// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004880defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004881 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004882// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004883defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4884 "vqmovn", "s", int_arm_neon_vqmovns>;
4885defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4886 "vqmovn", "u", int_arm_neon_vqmovnu>;
4887defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4888 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004889// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004890defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4891defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004892
4893// Vector Conversions.
4894
Johnny Chen9e088762010-03-17 17:52:21 +00004895// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004896def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4897 v2i32, v2f32, fp_to_sint>;
4898def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4899 v2i32, v2f32, fp_to_uint>;
4900def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4901 v2f32, v2i32, sint_to_fp>;
4902def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4903 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004904
Johnny Chen6c8648b2010-03-17 23:26:50 +00004905def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4906 v4i32, v4f32, fp_to_sint>;
4907def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4908 v4i32, v4f32, fp_to_uint>;
4909def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4910 v4f32, v4i32, sint_to_fp>;
4911def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4912 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004913
4914// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004915let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004916def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004917 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004918def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004919 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004920def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004921 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004922def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004923 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004924}
Bob Wilson5bafff32009-06-22 23:27:02 +00004925
Owen Andersonb589be92011-11-15 19:55:00 +00004926let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004927def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004928 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004929def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004930 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004931def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004932 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004933def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004934 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004935}
Bob Wilson5bafff32009-06-22 23:27:02 +00004936
Bob Wilson04063562010-12-15 22:14:12 +00004937// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4938def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4939 IIC_VUNAQ, "vcvt", "f16.f32",
4940 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4941 Requires<[HasNEON, HasFP16]>;
4942def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4943 IIC_VUNAQ, "vcvt", "f32.f16",
4944 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4945 Requires<[HasNEON, HasFP16]>;
4946
Bob Wilsond8e17572009-08-12 22:31:50 +00004947// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004948
4949// VREV64 : Vector Reverse elements within 64-bit doublewords
4950
Evan Chengf81bf152009-11-23 21:57:23 +00004951class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004952 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4953 (ins DPR:$Vm), IIC_VMOVD,
4954 OpcodeStr, Dt, "$Vd, $Vm", "",
4955 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004956class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004957 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4958 (ins QPR:$Vm), IIC_VMOVQ,
4959 OpcodeStr, Dt, "$Vd, $Vm", "",
4960 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004961
Evan Chengf81bf152009-11-23 21:57:23 +00004962def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4963def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4964def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004965def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004966
Evan Chengf81bf152009-11-23 21:57:23 +00004967def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4968def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4969def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004970def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004971
4972// VREV32 : Vector Reverse elements within 32-bit words
4973
Evan Chengf81bf152009-11-23 21:57:23 +00004974class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004975 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4976 (ins DPR:$Vm), IIC_VMOVD,
4977 OpcodeStr, Dt, "$Vd, $Vm", "",
4978 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004979class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004980 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4981 (ins QPR:$Vm), IIC_VMOVQ,
4982 OpcodeStr, Dt, "$Vd, $Vm", "",
4983 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004984
Evan Chengf81bf152009-11-23 21:57:23 +00004985def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4986def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004987
Evan Chengf81bf152009-11-23 21:57:23 +00004988def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4989def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004990
4991// VREV16 : Vector Reverse elements within 16-bit halfwords
4992
Evan Chengf81bf152009-11-23 21:57:23 +00004993class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004994 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4995 (ins DPR:$Vm), IIC_VMOVD,
4996 OpcodeStr, Dt, "$Vd, $Vm", "",
4997 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004998class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004999 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5000 (ins QPR:$Vm), IIC_VMOVQ,
5001 OpcodeStr, Dt, "$Vd, $Vm", "",
5002 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005003
Evan Chengf81bf152009-11-23 21:57:23 +00005004def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5005def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005006
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005007// Other Vector Shuffles.
5008
Bob Wilson5e8b8332011-01-07 04:59:04 +00005009// Aligned extractions: really just dropping registers
5010
5011class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5012 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5013 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5014
5015def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5016
5017def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5018
5019def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5020
5021def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5022
5023def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5024
5025
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005026// VEXT : Vector Extract
5027
Evan Chengf81bf152009-11-23 21:57:23 +00005028class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005029 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005030 (ins DPR:$Vn, DPR:$Vm, imm0_7:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005031 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5032 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
5033 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005034 bits<4> index;
5035 let Inst{11-8} = index{3-0};
5036}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005037
Evan Chengf81bf152009-11-23 21:57:23 +00005038class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005039 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005040 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005041 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5042 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
5043 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005044 bits<4> index;
5045 let Inst{11-8} = index{3-0};
5046}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005047
Owen Anderson7a258252010-11-03 18:16:27 +00005048def VEXTd8 : VEXTd<"vext", "8", v8i8> {
5049 let Inst{11-8} = index{3-0};
5050}
5051def VEXTd16 : VEXTd<"vext", "16", v4i16> {
5052 let Inst{11-9} = index{2-0};
5053 let Inst{8} = 0b0;
5054}
5055def VEXTd32 : VEXTd<"vext", "32", v2i32> {
5056 let Inst{11-10} = index{1-0};
5057 let Inst{9-8} = 0b00;
5058}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005059def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5060 (v2f32 DPR:$Vm),
5061 (i32 imm:$index))),
5062 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005063
Owen Anderson7a258252010-11-03 18:16:27 +00005064def VEXTq8 : VEXTq<"vext", "8", v16i8> {
5065 let Inst{11-8} = index{3-0};
5066}
5067def VEXTq16 : VEXTq<"vext", "16", v8i16> {
5068 let Inst{11-9} = index{2-0};
5069 let Inst{8} = 0b0;
5070}
5071def VEXTq32 : VEXTq<"vext", "32", v4i32> {
5072 let Inst{11-10} = index{1-0};
5073 let Inst{9-8} = 0b00;
5074}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005075def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5076 (v4f32 QPR:$Vm),
5077 (i32 imm:$index))),
5078 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005079
Bob Wilson64efd902009-08-08 05:53:00 +00005080// VTRN : Vector Transpose
5081
Evan Chengf81bf152009-11-23 21:57:23 +00005082def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5083def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5084def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005085
Evan Chengf81bf152009-11-23 21:57:23 +00005086def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5087def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5088def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005089
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005090// VUZP : Vector Unzip (Deinterleave)
5091
Evan Chengf81bf152009-11-23 21:57:23 +00005092def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5093def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5094def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005095
Evan Chengf81bf152009-11-23 21:57:23 +00005096def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5097def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5098def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005099
5100// VZIP : Vector Zip (Interleave)
5101
Evan Chengf81bf152009-11-23 21:57:23 +00005102def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5103def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5104def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005105
Evan Chengf81bf152009-11-23 21:57:23 +00005106def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5107def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5108def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005109
Bob Wilson114a2662009-08-12 20:51:55 +00005110// Vector Table Lookup and Table Extension.
5111
5112// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005113let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005114def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005115 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005116 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5117 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5118 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005119let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005120def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005121 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5122 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5123 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005124def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005125 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5126 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5127 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005128def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005129 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5130 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005131 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005132 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005133} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005134
Bob Wilsonbd916c52010-09-13 23:55:10 +00005135def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005136 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005137def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005138 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005139def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005140 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005141
Bob Wilson114a2662009-08-12 20:51:55 +00005142// VTBX : Vector Table Extension
5143def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005144 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005145 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5146 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005147 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005148 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005149let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005150def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005151 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5152 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5153 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005154def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005155 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5156 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005157 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005158 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5159 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005160def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005161 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5162 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5163 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5164 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005165} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005166
Bob Wilsonbd916c52010-09-13 23:55:10 +00005167def VTBX2Pseudo
5168 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005169 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005170def VTBX3Pseudo
5171 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005172 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005173def VTBX4Pseudo
5174 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005175 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005176} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005177
Bob Wilson5bafff32009-06-22 23:27:02 +00005178//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005179// NEON instructions for single-precision FP math
5180//===----------------------------------------------------------------------===//
5181
Bob Wilson0e6d5402010-12-13 23:02:31 +00005182class N2VSPat<SDNode OpNode, NeonI Inst>
5183 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005184 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005185 (v2f32 (COPY_TO_REGCLASS (Inst
5186 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005187 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5188 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005189
5190class N3VSPat<SDNode OpNode, NeonI Inst>
5191 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005192 (EXTRACT_SUBREG
5193 (v2f32 (COPY_TO_REGCLASS (Inst
5194 (INSERT_SUBREG
5195 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5196 SPR:$a, ssub_0),
5197 (INSERT_SUBREG
5198 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5199 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005200
5201class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5202 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005203 (EXTRACT_SUBREG
5204 (v2f32 (COPY_TO_REGCLASS (Inst
5205 (INSERT_SUBREG
5206 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5207 SPR:$acc, ssub_0),
5208 (INSERT_SUBREG
5209 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5210 SPR:$a, ssub_0),
5211 (INSERT_SUBREG
5212 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5213 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005214
Bob Wilson4711d5c2010-12-13 23:02:37 +00005215def : N3VSPat<fadd, VADDfd>;
5216def : N3VSPat<fsub, VSUBfd>;
5217def : N3VSPat<fmul, VMULfd>;
5218def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005219 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005220def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005221 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005222def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005223def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005224def : N3VSPat<NEONfmax, VMAXfd>;
5225def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005226def : N2VSPat<arm_ftosi, VCVTf2sd>;
5227def : N2VSPat<arm_ftoui, VCVTf2ud>;
5228def : N2VSPat<arm_sitof, VCVTs2fd>;
5229def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005230
Evan Cheng1d2426c2009-08-07 19:30:41 +00005231//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005232// Non-Instruction Patterns
5233//===----------------------------------------------------------------------===//
5234
5235// bit_convert
5236def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5237def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5238def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5239def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5240def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5241def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5242def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5243def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5244def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5245def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5246def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5247def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5248def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5249def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5250def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5251def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5252def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5253def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5254def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5255def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5256def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5257def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5258def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5259def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5260def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5261def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5262def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5263def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5264def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5265def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5266
5267def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5268def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5269def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5270def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5271def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5272def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5273def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5274def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5275def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5276def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5277def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5278def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5279def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5280def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5281def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5282def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5283def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5284def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5285def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5286def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5287def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5288def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5289def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5290def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5291def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5292def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5293def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5294def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5295def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5296def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005297
5298
5299//===----------------------------------------------------------------------===//
5300// Assembler aliases
5301//
5302
Jim Grosbach04db7f72011-11-14 23:21:09 +00005303// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005304defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5305 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5306defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5307 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5308defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5309 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5310defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5311 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5312defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5313 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5314defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5315 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005316
5317// VLD1 requires a size suffix, but also accepts type specific variants.
5318// Load one D register.
5319defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5320 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5321defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5322 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5323defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5324 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5325defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5326 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005327// with writeback, fixed stride
5328defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5329 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5330defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5331 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5332defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5333 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5334defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5335 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005336// with writeback, register stride
5337defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5338 (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5339 rGPR:$Rm, pred:$p)>;
5340defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5341 (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5342 rGPR:$Rm, pred:$p)>;
5343defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5344 (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5345 rGPR:$Rm, pred:$p)>;
5346defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5347 (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5348 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005349
5350// Load two D registers.
5351defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5352 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5353defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5354 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5355defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5356 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5357defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5358 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005359// with writeback, fixed stride
5360defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5361 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5362defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5363 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5364defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5365 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5366defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5367 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005368// with writeback, register stride
5369defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5370 (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5371 rGPR:$Rm, pred:$p)>;
5372defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5373 (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5374 rGPR:$Rm, pred:$p)>;
5375defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5376 (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5377 rGPR:$Rm, pred:$p)>;
5378defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5379 (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5380 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005381
5382// Load three D registers.
5383defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5384 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5385defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5386 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5387defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5388 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5389defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5390 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005391// with writeback, fixed stride
5392defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5393 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5394 addrmode6:$Rn, pred:$p)>;
5395defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5396 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5397 addrmode6:$Rn, pred:$p)>;
5398defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5399 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5400 addrmode6:$Rn, pred:$p)>;
5401defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5402 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5403 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005404// with writeback, register stride
5405defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5406 (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg,
5407 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5408defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5409 (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg,
5410 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5411defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5412 (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg,
5413 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5414defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5415 (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg,
5416 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005417
Jim Grosbache052b9a2011-11-14 23:32:59 +00005418
5419// Load four D registers.
5420defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5421 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5422defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5423 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5424defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5425 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5426defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5427 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005428// with writeback, fixed stride
5429defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5430 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5431 addrmode6:$Rn, pred:$p)>;
5432defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5433 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5434 addrmode6:$Rn, pred:$p)>;
5435defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5436 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5437 addrmode6:$Rn, pred:$p)>;
5438defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5439 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5440 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005441// with writeback, register stride
5442defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5443 (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg,
5444 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5445defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5446 (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg,
5447 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5448defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5449 (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg,
5450 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5451defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5452 (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg,
5453 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005454
5455// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005456// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005457defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5458 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5459defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5460 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5461defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5462 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5463defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5464 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005465// with writeback, fixed stride
5466defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5467 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5468defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5469 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5470defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5471 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5472defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5473 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005474// with writeback, register stride
5475defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5476 (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5477 VecListOneD:$Vd, pred:$p)>;
5478defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5479 (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5480 VecListOneD:$Vd, pred:$p)>;
5481defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5482 (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5483 VecListOneD:$Vd, pred:$p)>;
5484defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5485 (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5486 VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005487
Jim Grosbachbfc94292011-11-15 01:46:57 +00005488// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005489defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5490 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5491defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5492 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5493defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5494 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5495defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5496 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005497// with writeback, fixed stride
5498defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5499 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5500defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5501 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5502defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5503 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5504defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5505 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005506// with writeback, register stride
5507defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5508 (VST1q8wb_register zero_reg, addrmode6:$Rn,
5509 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5510defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5511 (VST1q16wb_register zero_reg, addrmode6:$Rn,
5512 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5513defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5514 (VST1q32wb_register zero_reg, addrmode6:$Rn,
5515 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5516defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5517 (VST1q64wb_register zero_reg, addrmode6:$Rn,
5518 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005519
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005520// Load three D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005521defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5522 (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5523defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5524 (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5525defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5526 (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5527defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5528 (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5529defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5530 (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5531defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5532 (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5533defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5534 (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5535defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5536 (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5537defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5538 (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5539 VecListThreeD:$Vd, pred:$p)>;
5540defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5541 (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5542 VecListThreeD:$Vd, pred:$p)>;
5543defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5544 (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5545 VecListThreeD:$Vd, pred:$p)>;
5546defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5547 (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5548 VecListThreeD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005549
5550// Load four D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005551defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5552 (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5553defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5554 (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5555defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5556 (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5557defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5558 (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5559defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5560 (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5561defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5562 (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5563defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5564 (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5565defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5566 (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5567defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5568 (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5569 VecListFourD:$Vd, pred:$p)>;
5570defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5571 (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5572 VecListFourD:$Vd, pred:$p)>;
5573defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5574 (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5575 VecListFourD:$Vd, pred:$p)>;
5576defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5577 (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5578 VecListFourD:$Vd, pred:$p)>;
Jim Grosbach19885de2011-11-15 20:49:46 +00005579
5580
5581// VTRN instructions data type suffix aliases for more-specific types.
5582defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm",
5583 (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>;
5584defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5585 (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>;
5586defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5587 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
5588
5589defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm",
5590 (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>;
5591defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5592 (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>;
5593defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5594 (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005595
Jim Grosbach872eedb2011-12-02 22:01:52 +00005596// VLD1 single-lane pseudo-instructions. These need special handling for
5597// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005598defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
5599 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5600defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
5601 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5602defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
5603 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005604
5605defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
5606 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5607defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
5608 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5609defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
5610 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5611defm VLD1LNdWB_register_Asm :
5612 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5613 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5614 rGPR:$Rm, pred:$p)>;
5615defm VLD1LNdWB_register_Asm :
5616 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5617 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5618 rGPR:$Rm, pred:$p)>;
5619defm VLD1LNdWB_register_Asm :
5620 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5621 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5622 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005623
5624
5625// VST1 single-lane pseudo-instructions. These need special handling for
5626// the lane index that an InstAlias can't handle, so we use these instead.
5627defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
5628 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5629defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
5630 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5631defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
5632 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5633
5634defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
5635 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5636defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
5637 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5638defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
5639 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5640defm VST1LNdWB_register_Asm :
5641 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5642 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5643 rGPR:$Rm, pred:$p)>;
5644defm VST1LNdWB_register_Asm :
5645 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5646 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5647 rGPR:$Rm, pred:$p)>;
5648defm VST1LNdWB_register_Asm :
5649 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5650 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5651 rGPR:$Rm, pred:$p)>;