blob: 53410579de17b284219a17fd89983a7b155e51f7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000391def rot_imm : Operand<i32>, ImmLeaf<i32, [{
392 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000393 return v == 8 || v == 16 || v == 24; }]> {
394 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395}
396
Bob Wilson22f5dc72010-08-16 18:27:34 +0000397// shift_imm: An integer that encodes a shift amount and the type of shift
398// (currently either asr or lsl) using the same encoding used for the
399// immediates in so_reg operands.
Jim Grosbach1610a702011-07-25 20:06:30 +0000400def ShifterAsmOperand : AsmOperandClass { let Name = "Shifter"; }
Bob Wilson22f5dc72010-08-16 18:27:34 +0000401def shift_imm : Operand<i32> {
402 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000404}
405
Owen Anderson92a20222011-07-21 18:54:16 +0000406// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000407def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000408def so_reg_reg : Operand<i32>, // reg reg imm
409 ComplexPattern<i32, 3, "SelectRegShifterOperand",
410 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000411 let EncoderMethod = "getSORegRegOpValue";
412 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000413 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000414 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000415}
Owen Anderson92a20222011-07-21 18:54:16 +0000416
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000417def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000418def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000419 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000420 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000421 let EncoderMethod = "getSORegImmOpValue";
422 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000423 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000424 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000425}
426
427// FIXME: Does this need to be distinct from so_reg?
428def shift_so_reg_reg : Operand<i32>, // reg reg imm
429 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
430 [shl,srl,sra,rotr]> {
431 let EncoderMethod = "getSORegRegOpValue";
432 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000433 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000434}
435
Jim Grosbache8606dc2011-07-13 17:50:29 +0000436// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000437def shift_so_reg_imm : Operand<i32>, // reg reg imm
438 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000439 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 let EncoderMethod = "getSORegImmOpValue";
441 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000442 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000443}
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Owen Anderson152d4a42011-07-21 23:38:37 +0000445
Evan Chenga8e29892007-01-19 07:51:42 +0000446// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000447// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000448def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000449def so_imm : Operand<i32>, ImmLeaf<i32, [{
450 return ARM_AM::getSOImmVal(Imm) != -1;
451 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000452 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000453 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Evan Chengc70d1842007-03-20 08:11:30 +0000456// Break so_imm's up into two pieces. This handles immediates with up to 16
457// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
458// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000459def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000460 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000461}]>;
462
463/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
464///
465def arm_i32imm : PatLeaf<(imm), [{
466 if (Subtarget->hasV6T2Ops())
467 return true;
468 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
469}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000470
Jim Grosbach83ab0702011-07-13 22:01:08 +0000471/// imm0_7 predicate - Immediate in the range [0,31].
472def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
473def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
474 return Imm >= 0 && Imm < 8;
475}]> {
476 let ParserMatchClass = Imm0_7AsmOperand;
477}
478
479/// imm0_15 predicate - Immediate in the range [0,31].
480def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
481def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
482 return Imm >= 0 && Imm < 16;
483}]> {
484 let ParserMatchClass = Imm0_15AsmOperand;
485}
486
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000487/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000488def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000489def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
490 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000491}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000493/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000494def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000496}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000497 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000498}
499
Jim Grosbachffa32252011-07-19 19:13:28 +0000500// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
501// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000502//
Jim Grosbachffa32252011-07-19 19:13:28 +0000503// FIXME: This really needs a Thumb version separate from the ARM version.
504// While the range is the same, and can thus use the same match class,
505// the encoding is different so it should have a different encoder method.
506def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
507def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000508 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000509 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000510}
511
Evan Chenga9688c42010-12-11 04:11:38 +0000512/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
513/// e.g., 0xf000ffff
514def bf_inv_mask_imm : Operand<i32>,
515 PatLeaf<(imm), [{
516 return ARM::isBitFieldInvertedMask(N->getZExtValue());
517}] > {
518 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
519 let PrintMethod = "printBitfieldInvMaskImmOperand";
520}
521
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000522/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000523def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
524 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000525}]>;
526
527/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000528def width_imm : Operand<i32>, ImmLeaf<i32, [{
529 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000530}] > {
531 let EncoderMethod = "getMsbOpValue";
532}
533
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000534def imm1_32_XFORM: SDNodeXForm<imm, [{
535 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
536}]>;
537def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
538def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
539 imm1_32_XFORM> {
540 let PrintMethod = "printImm1_32Operand";
541 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000542}
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000545// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000546//
Jim Grosbach3e556122010-10-26 22:37:02 +0000547def addrmode_imm12 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000549 // 12-bit immediate operand. Note that instructions using this encode
550 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
551 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000552
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000554 let PrintMethod = "printAddrModeImm12Operand";
555 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000556}
Jim Grosbach3e556122010-10-26 22:37:02 +0000557// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000558//
Jim Grosbach3e556122010-10-26 22:37:02 +0000559def ldst_so_reg : Operand<i32>,
560 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000562 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000563 let PrintMethod = "printAddrMode2Operand";
564 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
565}
566
Jim Grosbach3e556122010-10-26 22:37:02 +0000567// addrmode2 := reg +/- imm12
568// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000569//
Jim Grosbach1610a702011-07-25 20:06:30 +0000570def MemMode2AsmOperand : AsmOperandClass {
571 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000572 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000573}
Evan Chenga8e29892007-01-19 07:51:42 +0000574def addrmode2 : Operand<i32>,
575 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000576 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000577 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000578 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
580}
581
582def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000583 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
584 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000585 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000586 let PrintMethod = "printAddrMode2OffsetOperand";
587 let MIOperandInfo = (ops GPR, i32imm);
588}
589
590// addrmode3 := reg +/- reg
591// addrmode3 := reg +/- imm8
592//
Jim Grosbach1610a702011-07-25 20:06:30 +0000593def MemMode3AsmOperand : AsmOperandClass {
594 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000595 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000596}
Evan Chenga8e29892007-01-19 07:51:42 +0000597def addrmode3 : Operand<i32>,
598 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000600 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000601 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000602 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
603}
604
605def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000606 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
607 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000608 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000609 let PrintMethod = "printAddrMode3OffsetOperand";
610 let MIOperandInfo = (ops GPR, i32imm);
611}
612
Jim Grosbache6913602010-11-03 01:01:43 +0000613// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000614//
Jim Grosbache6913602010-11-03 01:01:43 +0000615def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000616 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000617 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000618}
619
620// addrmode5 := reg +/- imm8*4
621//
Jim Grosbach1610a702011-07-25 20:06:30 +0000622def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000623def addrmode5 : Operand<i32>,
624 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
625 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000626 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000627 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000628 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000629}
630
Bob Wilsond3a07652011-02-07 17:43:09 +0000631// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000632//
633def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000634 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000635 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000636 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000637 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000638}
639
Bob Wilsonda525062011-02-25 06:42:42 +0000640def am6offset : Operand<i32>,
641 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
642 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000643 let PrintMethod = "printAddrMode6OffsetOperand";
644 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000645 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000646}
647
Mon P Wang183c6272011-05-09 17:47:27 +0000648// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
649// (single element from one lane) for size 32.
650def addrmode6oneL32 : Operand<i32>,
651 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
652 let PrintMethod = "printAddrMode6Operand";
653 let MIOperandInfo = (ops GPR:$addr, i32imm);
654 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
655}
656
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000657// Special version of addrmode6 to handle alignment encoding for VLD-dup
658// instructions, specifically VLD4-dup.
659def addrmode6dup : Operand<i32>,
660 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
661 let PrintMethod = "printAddrMode6Operand";
662 let MIOperandInfo = (ops GPR:$addr, i32imm);
663 let EncoderMethod = "getAddrMode6DupAddressOpValue";
664}
665
Evan Chenga8e29892007-01-19 07:51:42 +0000666// addrmodepc := pc + reg
667//
668def addrmodepc : Operand<i32>,
669 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
670 let PrintMethod = "printAddrModePCOperand";
671 let MIOperandInfo = (ops GPR, i32imm);
672}
673
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000674// addrmode7 := reg
675// Used by load/store exclusive instructions. Useful to enable right assembly
676// parsing and printing. Not used for any codegen matching.
677//
Jim Grosbach1610a702011-07-25 20:06:30 +0000678def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000679def addrmode7 : Operand<i32> {
680 let PrintMethod = "printAddrMode7Operand";
681 let MIOperandInfo = (ops GPR);
682 let ParserMatchClass = MemMode7AsmOperand;
683}
684
Bob Wilson4f38b382009-08-21 21:58:55 +0000685def nohash_imm : Operand<i32> {
686 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000687}
688
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000689def CoprocNumAsmOperand : AsmOperandClass {
690 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000691 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000692}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000693def p_imm : Operand<i32> {
694 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000695 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000696}
697
Jim Grosbach1610a702011-07-25 20:06:30 +0000698def CoprocRegAsmOperand : AsmOperandClass {
699 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000700 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000701}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000702def c_imm : Operand<i32> {
703 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000704 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000705}
706
Evan Chenga8e29892007-01-19 07:51:42 +0000707//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000708
Evan Cheng37f25d92008-08-28 23:39:26 +0000709include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000710
711//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000712// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000713//
714
Evan Cheng3924f782008-08-29 07:36:24 +0000715/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000716/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000717multiclass AsI1_bin_irs<bits<4> opcod, string opc,
718 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000719 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000720 // The register-immediate version is re-materializable. This is useful
721 // in particular for taking the address of a local.
722 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000723 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
724 iii, opc, "\t$Rd, $Rn, $imm",
725 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
726 bits<4> Rd;
727 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000728 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000730 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000731 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000732 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000734 }
Jim Grosbach62547262010-10-11 18:51:51 +0000735 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
736 iir, opc, "\t$Rd, $Rn, $Rm",
737 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000738 bits<4> Rd;
739 bits<4> Rn;
740 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000741 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000742 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000743 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000744 let Inst{15-12} = Rd;
745 let Inst{11-4} = 0b00000000;
746 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 }
Owen Anderson92a20222011-07-21 18:54:16 +0000748
749 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000750 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000751 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000752 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000753 bits<4> Rd;
754 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000755 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000757 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000758 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000759 let Inst{11-5} = shift{11-5};
760 let Inst{4} = 0;
761 let Inst{3-0} = shift{3-0};
762 }
763
764 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000765 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000766 iis, opc, "\t$Rd, $Rn, $shift",
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> shift;
771 let Inst{25} = 0;
772 let Inst{19-16} = Rn;
773 let Inst{15-12} = Rd;
774 let Inst{11-8} = shift{11-8};
775 let Inst{7} = 0;
776 let Inst{6-5} = shift{6-5};
777 let Inst{4} = 1;
778 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000779 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000780
781 // Assembly aliases for optional destination operand when it's the same
782 // as the source operand.
783 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
784 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
785 so_imm:$imm, pred:$p,
786 cc_out:$s)>,
787 Requires<[IsARM]>;
788 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
789 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
790 GPR:$Rm, pred:$p,
791 cc_out:$s)>,
792 Requires<[IsARM]>;
793 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000794 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
795 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000796 cc_out:$s)>,
797 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000798 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
799 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
800 so_reg_reg:$shift, pred:$p,
801 cc_out:$s)>,
802 Requires<[IsARM]>;
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804}
805
Evan Cheng1e249e32009-06-25 20:59:23 +0000806/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000807/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000808let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000809multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
810 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
811 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000812 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
813 iii, opc, "\t$Rd, $Rn, $imm",
814 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
815 bits<4> Rd;
816 bits<4> Rn;
817 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000818 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000819 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000820 let Inst{19-16} = Rn;
821 let Inst{15-12} = Rd;
822 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000823 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000824 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
825 iir, opc, "\t$Rd, $Rn, $Rm",
826 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
827 bits<4> Rd;
828 bits<4> Rn;
829 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000830 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000831 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000832 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000833 let Inst{19-16} = Rn;
834 let Inst{15-12} = Rd;
835 let Inst{11-4} = 0b00000000;
836 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000837 }
Owen Anderson92a20222011-07-21 18:54:16 +0000838 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000839 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000840 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000841 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000842 bits<4> Rd;
843 bits<4> Rn;
844 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000845 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000846 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000847 let Inst{19-16} = Rn;
848 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000849 let Inst{11-5} = shift{11-5};
850 let Inst{4} = 0;
851 let Inst{3-0} = shift{3-0};
852 }
853
854 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000855 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000856 iis, opc, "\t$Rd, $Rn, $shift",
857 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
858 bits<4> Rd;
859 bits<4> Rn;
860 bits<12> shift;
861 let Inst{25} = 0;
862 let Inst{20} = 1;
863 let Inst{19-16} = Rn;
864 let Inst{15-12} = Rd;
865 let Inst{11-8} = shift{11-8};
866 let Inst{7} = 0;
867 let Inst{6-5} = shift{6-5};
868 let Inst{4} = 1;
869 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 }
Evan Cheng071a2792007-09-11 19:55:27 +0000871}
Evan Chengc85e8322007-07-05 07:13:32 +0000872}
873
874/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000875/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000876/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000877let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000878multiclass AI1_cmp_irs<bits<4> opcod, string opc,
879 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
880 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000881 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
882 opc, "\t$Rn, $imm",
883 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000884 bits<4> Rn;
885 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000888 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000890 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000891 }
892 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
893 opc, "\t$Rn, $Rm",
894 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000895 bits<4> Rn;
896 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000897 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000898 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000899 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000900 let Inst{19-16} = Rn;
901 let Inst{15-12} = 0b0000;
902 let Inst{11-4} = 0b00000000;
903 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000904 }
Owen Anderson92a20222011-07-21 18:54:16 +0000905 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000906 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000907 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000908 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000909 bits<4> Rn;
910 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000912 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000913 let Inst{19-16} = Rn;
914 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000915 let Inst{11-5} = shift{11-5};
916 let Inst{4} = 0;
917 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 }
Owen Anderson92a20222011-07-21 18:54:16 +0000919 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000920 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000921 opc, "\t$Rn, $shift",
922 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
923 bits<4> Rn;
924 bits<12> shift;
925 let Inst{25} = 0;
926 let Inst{20} = 1;
927 let Inst{19-16} = Rn;
928 let Inst{15-12} = 0b0000;
929 let Inst{11-8} = shift{11-8};
930 let Inst{7} = 0;
931 let Inst{6-5} = shift{6-5};
932 let Inst{4} = 1;
933 let Inst{3-0} = shift{3-0};
934 }
935
Evan Cheng071a2792007-09-11 19:55:27 +0000936}
Evan Chenga8e29892007-01-19 07:51:42 +0000937}
938
Evan Cheng576a3962010-09-25 00:49:35 +0000939/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000940/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000941/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000942multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000943 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
944 IIC_iEXTr, opc, "\t$Rd, $Rm",
945 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000946 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000947 bits<4> Rd;
948 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000949 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000950 let Inst{15-12} = Rd;
951 let Inst{11-10} = 0b00;
952 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000953 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000954 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
955 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
956 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000957 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000958 bits<4> Rd;
959 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000960 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000961 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000962 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000963 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000964 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000965 }
Evan Chenga8e29892007-01-19 07:51:42 +0000966}
967
Evan Cheng576a3962010-09-25 00:49:35 +0000968multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000969 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
970 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000971 [/* For disassembly only; pattern left blank */]>,
972 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000973 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000974 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000975 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000976 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
977 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000978 [/* For disassembly only; pattern left blank */]>,
979 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000980 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000981 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000982 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000983 }
984}
985
Evan Cheng576a3962010-09-25 00:49:35 +0000986/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000988multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000989 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
990 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
991 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000992 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000993 bits<4> Rd;
994 bits<4> Rm;
995 bits<4> Rn;
996 let Inst{19-16} = Rn;
997 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000998 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000999 let Inst{9-4} = 0b000111;
1000 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001001 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001002 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1003 rot_imm:$rot),
1004 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1005 [(set GPR:$Rd, (opnode GPR:$Rn,
1006 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1007 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001008 bits<4> Rd;
1009 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001010 bits<4> Rn;
1011 bits<2> rot;
1012 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001013 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001014 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001015 let Inst{9-4} = 0b000111;
1016 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001017 }
Evan Chenga8e29892007-01-19 07:51:42 +00001018}
1019
Johnny Chen2ec5e492010-02-22 21:50:40 +00001020// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001021multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001022 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1023 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001024 [/* For disassembly only; pattern left blank */]>,
1025 Requires<[IsARM, HasV6]> {
1026 let Inst{11-10} = 0b00;
1027 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001028 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1029 rot_imm:$rot),
1030 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001031 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001032 Requires<[IsARM, HasV6]> {
1033 bits<4> Rn;
1034 bits<2> rot;
1035 let Inst{19-16} = Rn;
1036 let Inst{11-10} = rot;
1037 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001038}
1039
Evan Cheng62674222009-06-25 23:34:10 +00001040/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001041multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001042 string baseOpc, bit Commutable = 0> {
1043 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001044 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1045 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1046 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001047 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001051 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001052 let Inst{15-12} = Rd;
1053 let Inst{19-16} = Rn;
1054 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001055 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001056 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1057 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1058 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001059 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001063 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001064 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001065 let isCommutable = Commutable;
1066 let Inst{3-0} = Rm;
1067 let Inst{15-12} = Rd;
1068 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001069 }
Owen Anderson92a20222011-07-21 18:54:16 +00001070 def rsi : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001072 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001073 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001074 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001075 bits<4> Rd;
1076 bits<4> Rn;
1077 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001078 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001079 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001080 let Inst{15-12} = Rd;
1081 let Inst{11-5} = shift{11-5};
1082 let Inst{4} = 0;
1083 let Inst{3-0} = shift{3-0};
1084 }
1085 def rsr : AsI1<opcod, (outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001087 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001088 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1089 Requires<[IsARM]> {
1090 bits<4> Rd;
1091 bits<4> Rn;
1092 bits<12> shift;
1093 let Inst{25} = 0;
1094 let Inst{19-16} = Rn;
1095 let Inst{15-12} = Rd;
1096 let Inst{11-8} = shift{11-8};
1097 let Inst{7} = 0;
1098 let Inst{6-5} = shift{6-5};
1099 let Inst{4} = 1;
1100 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001101 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001102 }
1103 // Assembly aliases for optional destination operand when it's the same
1104 // as the source operand.
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1107 so_imm:$imm, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1112 GPR:$Rm, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001116 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1117 so_reg_imm:$shift, pred:$p,
1118 cc_out:$s)>,
1119 Requires<[IsARM]>;
1120 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1121 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1122 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001123 cc_out:$s)>,
1124 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001125}
1126
Jim Grosbache5165492009-11-09 00:11:35 +00001127// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001128// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1129let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001130multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001131 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001132 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001133 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001134 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001135 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001136 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1137 let isCommutable = Commutable;
1138 }
Owen Anderson92a20222011-07-21 18:54:16 +00001139 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001140 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001141 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1142 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1143 4, IIC_iALUsr,
1144 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001145}
Evan Chengc85e8322007-07-05 07:13:32 +00001146}
1147
Jim Grosbach3e556122010-10-26 22:37:02 +00001148let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001149multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001150 InstrItinClass iir, PatFrag opnode> {
1151 // Note: We use the complex addrmode_imm12 rather than just an input
1152 // GPR and a constrained immediate so that we can use this to match
1153 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001154 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001155 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1156 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001157 bits<4> Rt;
1158 bits<17> addr;
1159 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1160 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001161 let Inst{15-12} = Rt;
1162 let Inst{11-0} = addr{11-0}; // imm12
1163 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001164 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001165 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1166 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001167 bits<4> Rt;
1168 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001169 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001170 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1171 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001172 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001173 let Inst{11-0} = shift{11-0};
1174 }
1175}
1176}
1177
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001178multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001179 InstrItinClass iir, PatFrag opnode> {
1180 // Note: We use the complex addrmode_imm12 rather than just an input
1181 // GPR and a constrained immediate so that we can use this to match
1182 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001183 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001184 (ins GPR:$Rt, addrmode_imm12:$addr),
1185 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1186 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1187 bits<4> Rt;
1188 bits<17> addr;
1189 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1190 let Inst{19-16} = addr{16-13}; // Rn
1191 let Inst{15-12} = Rt;
1192 let Inst{11-0} = addr{11-0}; // imm12
1193 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001194 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001195 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1196 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1197 bits<4> Rt;
1198 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001199 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001200 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1201 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001202 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001203 let Inst{11-0} = shift{11-0};
1204 }
1205}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001206//===----------------------------------------------------------------------===//
1207// Instructions
1208//===----------------------------------------------------------------------===//
1209
Evan Chenga8e29892007-01-19 07:51:42 +00001210//===----------------------------------------------------------------------===//
1211// Miscellaneous Instructions.
1212//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001213
Evan Chenga8e29892007-01-19 07:51:42 +00001214/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1215/// the function. The first operand is the ID# for this instruction, the second
1216/// is the index into the MachineConstantPool that this is, the third is the
1217/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001218let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001219def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001220PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001221 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001222
Jim Grosbach4642ad32010-02-22 23:10:38 +00001223// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1224// from removing one half of the matched pairs. That breaks PEI, which assumes
1225// these will always be in pairs, and asserts if it finds otherwise. Better way?
1226let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001227def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001228PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001229 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001230
Jim Grosbach64171712010-02-16 21:07:46 +00001231def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001232PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001233 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001234}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001235
Johnny Chenf4d81052010-02-12 22:53:19 +00001236def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001237 [/* For disassembly only; pattern left blank */]>,
1238 Requires<[IsARM, HasV6T2]> {
1239 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001240 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001241 let Inst{7-0} = 0b00000000;
1242}
1243
Johnny Chenf4d81052010-02-12 22:53:19 +00001244def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1245 [/* For disassembly only; pattern left blank */]>,
1246 Requires<[IsARM, HasV6T2]> {
1247 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001248 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001249 let Inst{7-0} = 0b00000001;
1250}
1251
1252def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1253 [/* For disassembly only; pattern left blank */]>,
1254 Requires<[IsARM, HasV6T2]> {
1255 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001256 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001257 let Inst{7-0} = 0b00000010;
1258}
1259
1260def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1261 [/* For disassembly only; pattern left blank */]>,
1262 Requires<[IsARM, HasV6T2]> {
1263 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001264 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001265 let Inst{7-0} = 0b00000011;
1266}
1267
Johnny Chen2ec5e492010-02-22 21:50:40 +00001268def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001269 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001270 bits<4> Rd;
1271 bits<4> Rn;
1272 bits<4> Rm;
1273 let Inst{3-0} = Rm;
1274 let Inst{15-12} = Rd;
1275 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001276 let Inst{27-20} = 0b01101000;
1277 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001278 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001279}
1280
Johnny Chenf4d81052010-02-12 22:53:19 +00001281def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001282 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001283 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001284 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001285 let Inst{7-0} = 0b00000100;
1286}
1287
Johnny Chenc6f7b272010-02-11 18:12:29 +00001288// The i32imm operand $val can be used by a debugger to store more information
1289// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001290def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1291 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001292 bits<16> val;
1293 let Inst{3-0} = val{3-0};
1294 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001295 let Inst{27-20} = 0b00010010;
1296 let Inst{7-4} = 0b0111;
1297}
1298
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001299// Change Processor State is a system instruction -- for disassembly and
1300// parsing only.
1301// FIXME: Since the asm parser has currently no clean way to handle optional
1302// operands, create 3 versions of the same instruction. Once there's a clean
1303// framework to represent optional operands, change this behavior.
1304class CPS<dag iops, string asm_ops>
1305 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1306 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1307 bits<2> imod;
1308 bits<3> iflags;
1309 bits<5> mode;
1310 bit M;
1311
Johnny Chenb98e1602010-02-12 18:55:33 +00001312 let Inst{31-28} = 0b1111;
1313 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001314 let Inst{19-18} = imod;
1315 let Inst{17} = M; // Enabled if mode is set;
1316 let Inst{16} = 0;
1317 let Inst{8-6} = iflags;
1318 let Inst{5} = 0;
1319 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001320}
1321
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001322let M = 1 in
1323 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1324 "$imod\t$iflags, $mode">;
1325let mode = 0, M = 0 in
1326 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1327
1328let imod = 0, iflags = 0, M = 1 in
1329 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1330
Johnny Chenb92a23f2010-02-21 04:42:01 +00001331// Preload signals the memory system of possible future data/instruction access.
1332// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001333multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001334
Evan Chengdfed19f2010-11-03 06:34:55 +00001335 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001336 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001337 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001338 bits<4> Rt;
1339 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001340 let Inst{31-26} = 0b111101;
1341 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001342 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001343 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001344 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001345 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001346 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001347 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001348 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001349 }
1350
Evan Chengdfed19f2010-11-03 06:34:55 +00001351 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001352 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001353 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001354 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001355 let Inst{31-26} = 0b111101;
1356 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001357 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001358 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001359 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001360 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001361 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001362 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001363 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001364 }
1365}
1366
Evan Cheng416941d2010-11-04 05:19:35 +00001367defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1368defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1369defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001370
Jim Grosbach53a89d62011-07-22 17:46:13 +00001371def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001372 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001373 bits<1> end;
1374 let Inst{31-10} = 0b1111000100000001000000;
1375 let Inst{9} = end;
1376 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001377}
1378
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001379def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1380 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001381 bits<4> opt;
1382 let Inst{27-4} = 0b001100100000111100001111;
1383 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001384}
1385
Johnny Chenba6e0332010-02-11 17:14:31 +00001386// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001387let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001388def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001389 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001390 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001391 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001392}
1393
Evan Cheng12c3a532008-11-06 17:48:05 +00001394// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001395let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001396def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001397 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001398 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001399
Evan Cheng325474e2008-01-07 23:56:57 +00001400let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001401def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001402 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001403 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001404
Jim Grosbach53694262010-11-18 01:15:56 +00001405def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001406 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001407 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001408
Jim Grosbach53694262010-11-18 01:15:56 +00001409def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001410 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001411 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001412
Jim Grosbach53694262010-11-18 01:15:56 +00001413def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001414 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001415 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001416
Jim Grosbach53694262010-11-18 01:15:56 +00001417def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001418 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001419 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001420}
Chris Lattner13c63102008-01-06 05:55:01 +00001421let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001422def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001424
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001425def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001426 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001427 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001428
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001429def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001430 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001431}
Evan Cheng12c3a532008-11-06 17:48:05 +00001432} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001433
Evan Chenge07715c2009-06-23 05:25:29 +00001434
1435// LEApcrel - Load a pc-relative address into a register without offending the
1436// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001437let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001438// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001439// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1440// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001441def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001442 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001443 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001444 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001445 let Inst{27-25} = 0b001;
1446 let Inst{20} = 0;
1447 let Inst{19-16} = 0b1111;
1448 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001449 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001450}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001451def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001452 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001453
1454def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1455 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001456 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458//===----------------------------------------------------------------------===//
1459// Control Flow Instructions.
1460//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001461
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001462let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1463 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001464 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001465 "bx", "\tlr", [(ARMretflag)]>,
1466 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001467 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001468 }
1469
1470 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001471 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001472 "mov", "\tpc, lr", [(ARMretflag)]>,
1473 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001474 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001475 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001476}
Rafael Espindola27185192006-09-29 21:20:16 +00001477
Bob Wilson04ea6e52009-10-28 00:37:03 +00001478// Indirect branches
1479let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001480 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001481 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001482 [(brind GPR:$dst)]>,
1483 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001484 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001485 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001486 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001487 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001488
Jim Grosbachd447ac62011-07-13 20:21:31 +00001489 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1490 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001491 Requires<[IsARM, HasV4T]> {
1492 bits<4> dst;
1493 let Inst{27-4} = 0b000100101111111111110001;
1494 let Inst{3-0} = dst;
1495 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001496}
1497
Evan Cheng1e0eab12010-11-29 22:43:27 +00001498// All calls clobber the non-callee saved registers. SP is marked as
1499// a use to prevent stack-pointer assignments that appear immediately
1500// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001501let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001502 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001503 // FIXME: Do we really need a non-predicated version? If so, it should
1504 // at least be a pseudo instruction expanding to the predicated version
1505 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001506 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001507 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001508 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001509 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001510 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001511 Requires<[IsARM, IsNotDarwin]> {
1512 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001513 bits<24> func;
1514 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001515 }
Evan Cheng277f0742007-06-19 21:05:09 +00001516
Jason W Kim685c3502011-02-04 19:47:15 +00001517 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001518 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001519 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001520 Requires<[IsARM, IsNotDarwin]> {
1521 bits<24> func;
1522 let Inst{23-0} = func;
1523 }
Evan Cheng277f0742007-06-19 21:05:09 +00001524
Evan Chenga8e29892007-01-19 07:51:42 +00001525 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001526 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001527 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001528 [(ARMcall GPR:$func)]>,
1529 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001530 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001531 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001532 let Inst{3-0} = func;
1533 }
1534
1535 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1536 IIC_Br, "blx", "\t$func",
1537 [(ARMcall_pred GPR:$func)]>,
1538 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1539 bits<4> func;
1540 let Inst{27-4} = 0b000100101111111111110011;
1541 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001542 }
1543
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001544 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001545 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001546 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001547 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001548 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001549
1550 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001551 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001552 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001553 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001554}
1555
David Goodwin1a8f36e2009-08-12 18:31:53 +00001556let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001557 // On Darwin R9 is call-clobbered.
1558 // R7 is marked as a use to prevent frame-pointer assignments from being
1559 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001560 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001561 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001562 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001563 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001564 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1565 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001566
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 def BLr9_pred : ARMPseudoExpand<(outs),
1568 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001569 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001570 [(ARMcall_pred tglobaladdr:$func)],
1571 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001572 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001573
1574 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001575 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001576 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001577 [(ARMcall GPR:$func)],
1578 (BLX GPR:$func)>,
1579 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001580
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001581 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001582 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001583 [(ARMcall_pred GPR:$func)],
1584 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001585 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001586
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001587 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001588 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001589 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001590 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001592
1593 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001597}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001598
David Goodwin1a8f36e2009-08-12 18:31:53 +00001599let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001600 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1601 // a two-value operand where a dag node expects two operands. :(
1602 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1603 IIC_Br, "b", "\t$target",
1604 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1605 bits<24> target;
1606 let Inst{23-0} = target;
1607 }
1608
Evan Chengaeafca02007-05-16 07:45:54 +00001609 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001610 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001611 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001612 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1613 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001614 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001615 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001616 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001617
Jim Grosbach2dc77682010-11-29 18:37:44 +00001618 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1619 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001620 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001621 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001622 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001623 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1624 // into i12 and rs suffixed versions.
1625 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001626 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001627 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001628 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001629 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001630 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001631 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001632 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001633 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001634 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001635 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001636 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001637
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001638}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001639
Johnny Chen8901e6f2011-03-31 17:53:50 +00001640// BLX (immediate) -- for disassembly only
1641def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1642 "blx\t$target", [/* pattern left blank */]>,
1643 Requires<[IsARM, HasV5T]> {
1644 let Inst{31-25} = 0b1111101;
1645 bits<25> target;
1646 let Inst{23-0} = target{24-1};
1647 let Inst{24} = target{0};
1648}
1649
Jim Grosbach898e7e22011-07-13 20:25:01 +00001650// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001651def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001652 [/* pattern left blank */]> {
1653 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001654 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001655 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001656 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001657 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001658}
1659
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001660// Tail calls.
1661
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001662let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1663 // Darwin versions.
1664 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1665 Uses = [SP] in {
1666 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1667 IIC_Br, []>, Requires<[IsDarwin]>;
1668
1669 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1670 IIC_Br, []>, Requires<[IsDarwin]>;
1671
Jim Grosbach245f5e82011-07-08 18:50:22 +00001672 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001673 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001674 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1675 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001676
Jim Grosbach245f5e82011-07-08 18:50:22 +00001677 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001678 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001679 (BX GPR:$dst)>,
1680 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001681
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001682 }
1683
1684 // Non-Darwin versions (the difference is R9).
1685 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1686 Uses = [SP] in {
1687 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1688 IIC_Br, []>, Requires<[IsNotDarwin]>;
1689
1690 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1691 IIC_Br, []>, Requires<[IsNotDarwin]>;
1692
Jim Grosbach245f5e82011-07-08 18:50:22 +00001693 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001694 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001695 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1696 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001697
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 (BX GPR:$dst)>,
1701 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702 }
1703}
1704
1705
1706
1707
1708
Johnny Chen0296f3e2010-02-16 21:59:54 +00001709// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001710def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1711 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001712 bits<4> opt;
1713 let Inst{23-4} = 0b01100000000000000111;
1714 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001715}
1716
Johnny Chen64dfb782010-02-16 20:04:27 +00001717// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001718let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001719def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001720 [/* For disassembly only; pattern left blank */]> {
1721 bits<24> svc;
1722 let Inst{23-0} = svc;
1723}
Johnny Chen85d5a892010-02-10 18:02:25 +00001724}
1725
Johnny Chenfb566792010-02-17 21:39:10 +00001726// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001727let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001728def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1729 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001730 [/* For disassembly only; pattern left blank */]> {
1731 let Inst{31-28} = 0b1111;
1732 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001733 let Inst{19-8} = 0xd05;
1734 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001735}
1736
Jim Grosbache6913602010-11-03 01:01:43 +00001737def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1738 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001739 [/* For disassembly only; pattern left blank */]> {
1740 let Inst{31-28} = 0b1111;
1741 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001742 let Inst{19-8} = 0xd05;
1743 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001744}
1745
Johnny Chenfb566792010-02-17 21:39:10 +00001746// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001747def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1748 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001749 [/* For disassembly only; pattern left blank */]> {
1750 let Inst{31-28} = 0b1111;
1751 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001752 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001753}
1754
Jim Grosbache6913602010-11-03 01:01:43 +00001755def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1756 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001757 [/* For disassembly only; pattern left blank */]> {
1758 let Inst{31-28} = 0b1111;
1759 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001760 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001761}
Chris Lattner39ee0362010-10-31 19:10:56 +00001762} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001763
Evan Chenga8e29892007-01-19 07:51:42 +00001764//===----------------------------------------------------------------------===//
1765// Load / store Instructions.
1766//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001767
Evan Chenga8e29892007-01-19 07:51:42 +00001768// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001769
1770
Evan Cheng7e2fe912010-10-28 06:47:08 +00001771defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001772 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001773defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001774 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001775defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001776 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001777defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001778 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001779
Evan Chengfa775d02007-03-19 07:20:03 +00001780// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001781let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1782 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001783def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001784 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1785 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001786 bits<4> Rt;
1787 bits<17> addr;
1788 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1789 let Inst{19-16} = 0b1111;
1790 let Inst{15-12} = Rt;
1791 let Inst{11-0} = addr{11-0}; // imm12
1792}
Evan Chengfa775d02007-03-19 07:20:03 +00001793
Evan Chenga8e29892007-01-19 07:51:42 +00001794// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001795def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001796 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1797 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001798
Evan Chenga8e29892007-01-19 07:51:42 +00001799// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001800def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001801 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1802 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001803
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001804def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001805 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1806 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001807
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001808let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001809// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001810def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1811 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001812 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001813 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001814}
Rafael Espindolac391d162006-10-23 20:34:27 +00001815
Evan Chenga8e29892007-01-19 07:51:42 +00001816// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001817multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001818 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1819 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001820 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1821 // {17-14} Rn
1822 // {13} 1 == Rm, 0 == imm12
1823 // {12} isAdd
1824 // {11-0} imm12/Rm
1825 bits<18> addr;
1826 let Inst{25} = addr{13};
1827 let Inst{23} = addr{12};
1828 let Inst{19-16} = addr{17-14};
1829 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001830 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001831 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001832 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001833 (ins GPR:$Rn, am2offset:$offset),
1834 IndexModePost, LdFrm, itin,
1835 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001836 // {13} 1 == Rm, 0 == imm12
1837 // {12} isAdd
1838 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001839 bits<14> offset;
1840 bits<4> Rn;
1841 let Inst{25} = offset{13};
1842 let Inst{23} = offset{12};
1843 let Inst{19-16} = Rn;
1844 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001845 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001846}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001847
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001848let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001849defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1850defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001851}
Rafael Espindola450856d2006-12-12 00:37:38 +00001852
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001853multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1854 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1855 (ins addrmode3:$addr), IndexModePre,
1856 LdMiscFrm, itin,
1857 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1858 bits<14> addr;
1859 let Inst{23} = addr{8}; // U bit
1860 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1861 let Inst{19-16} = addr{12-9}; // Rn
1862 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1863 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1864 }
1865 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1866 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1867 LdMiscFrm, itin,
1868 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001869 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001870 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001871 let Inst{23} = offset{8}; // U bit
1872 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001873 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001874 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1875 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001876 }
1877}
Rafael Espindola4e307642006-09-08 16:59:47 +00001878
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001879let mayLoad = 1, neverHasSideEffects = 1 in {
1880defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1881defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1882defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001883let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001884def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1885 (ins addrmode3:$addr), IndexModePre,
1886 LdMiscFrm, IIC_iLoad_d_ru,
1887 "ldrd", "\t$Rt, $Rt2, $addr!",
1888 "$addr.base = $Rn_wb", []> {
1889 bits<14> addr;
1890 let Inst{23} = addr{8}; // U bit
1891 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1892 let Inst{19-16} = addr{12-9}; // Rn
1893 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1894 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1895}
1896def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1897 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1898 LdMiscFrm, IIC_iLoad_d_ru,
1899 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1900 "$Rn = $Rn_wb", []> {
1901 bits<10> offset;
1902 bits<4> Rn;
1903 let Inst{23} = offset{8}; // U bit
1904 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1905 let Inst{19-16} = Rn;
1906 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1907 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1908}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001909} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001910} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001911
Johnny Chenadb561d2010-02-18 03:27:42 +00001912// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001913let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001914def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1915 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1916 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1917 // {17-14} Rn
1918 // {13} 1 == Rm, 0 == imm12
1919 // {12} isAdd
1920 // {11-0} imm12/Rm
1921 bits<18> addr;
1922 let Inst{25} = addr{13};
1923 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001924 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001925 let Inst{19-16} = addr{17-14};
1926 let Inst{11-0} = addr{11-0};
1927 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001928}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001929def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1930 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1931 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1932 // {17-14} Rn
1933 // {13} 1 == Rm, 0 == imm12
1934 // {12} isAdd
1935 // {11-0} imm12/Rm
1936 bits<18> addr;
1937 let Inst{25} = addr{13};
1938 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001939 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001940 let Inst{19-16} = addr{17-14};
1941 let Inst{11-0} = addr{11-0};
1942 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001943}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001944def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1945 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1946 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001947 let Inst{21} = 1; // overwrite
1948}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001949def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1950 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1951 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001952 let Inst{21} = 1; // overwrite
1953}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001954def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1955 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1956 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001957 let Inst{21} = 1; // overwrite
1958}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001959}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001960
Evan Chenga8e29892007-01-19 07:51:42 +00001961// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001962
1963// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001964def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001965 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1966 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001967
Evan Chenga8e29892007-01-19 07:51:42 +00001968// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001969let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1970def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001971 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001972 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001973
1974// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001975def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001976 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001977 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001978 "str", "\t$Rt, [$Rn, $offset]!",
1979 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001980 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001981 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Jim Grosbach953557f42010-11-19 21:35:06 +00001983def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001984 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001985 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001986 "str", "\t$Rt, [$Rn], $offset",
1987 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001988 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001989 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001990
Jim Grosbacha1b41752010-11-19 22:06:57 +00001991def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1992 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1993 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001994 "strb", "\t$Rt, [$Rn, $offset]!",
1995 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001996 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1997 GPR:$Rn, am2offset:$offset))]>;
1998def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1999 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2000 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002001 "strb", "\t$Rt, [$Rn], $offset",
2002 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002003 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2004 GPR:$Rn, am2offset:$offset))]>;
2005
Jim Grosbach2dc77682010-11-29 18:37:44 +00002006def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2007 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2008 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002009 "strh", "\t$Rt, [$Rn, $offset]!",
2010 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002011 [(set GPR:$Rn_wb,
2012 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002013
Jim Grosbach2dc77682010-11-29 18:37:44 +00002014def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2015 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2016 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002017 "strh", "\t$Rt, [$Rn], $offset",
2018 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002019 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2020 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002021
Johnny Chen39a4bb32010-02-18 22:31:18 +00002022// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002023let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002024def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2025 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002026 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002027 "strd", "\t$src1, $src2, [$base, $offset]!",
2028 "$base = $base_wb", []>;
2029
2030// For disassembly only
2031def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2032 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002033 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002034 "strd", "\t$src1, $src2, [$base], $offset",
2035 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002036} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002037
Johnny Chenad4df4c2010-03-01 19:22:00 +00002038// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002039
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002040def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2041 IndexModePost, StFrm, IIC_iStore_ru,
2042 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002043 [/* For disassembly only; pattern left blank */]> {
2044 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002045 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2046}
2047
2048def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2049 IndexModePost, StFrm, IIC_iStore_bh_ru,
2050 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2051 [/* For disassembly only; pattern left blank */]> {
2052 let Inst{21} = 1; // overwrite
2053 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002054}
2055
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002056def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002057 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002058 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002059 [/* For disassembly only; pattern left blank */]> {
2060 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002061 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002062}
2063
Evan Chenga8e29892007-01-19 07:51:42 +00002064//===----------------------------------------------------------------------===//
2065// Load / store multiple Instructions.
2066//
2067
Bill Wendling6c470b82010-11-13 09:09:38 +00002068multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2069 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002070 // IA is the default, so no need for an explicit suffix on the
2071 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002072 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002073 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2074 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002075 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002076 let Inst{24-23} = 0b01; // Increment After
2077 let Inst{21} = 0; // No writeback
2078 let Inst{20} = L_bit;
2079 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002080 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002081 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2082 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002083 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002084 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002085 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002086 let Inst{20} = L_bit;
2087 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002088 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002089 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2090 IndexModeNone, f, itin,
2091 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2092 let Inst{24-23} = 0b00; // Decrement After
2093 let Inst{21} = 0; // No writeback
2094 let Inst{20} = L_bit;
2095 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002096 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002097 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2098 IndexModeUpd, f, itin_upd,
2099 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2100 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002101 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002102 let Inst{20} = L_bit;
2103 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002104 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002105 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2106 IndexModeNone, f, itin,
2107 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2108 let Inst{24-23} = 0b10; // Decrement Before
2109 let Inst{21} = 0; // No writeback
2110 let Inst{20} = L_bit;
2111 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002112 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002113 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2114 IndexModeUpd, f, itin_upd,
2115 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2116 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002117 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002118 let Inst{20} = L_bit;
2119 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002120 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002121 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2122 IndexModeNone, f, itin,
2123 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2124 let Inst{24-23} = 0b11; // Increment Before
2125 let Inst{21} = 0; // No writeback
2126 let Inst{20} = L_bit;
2127 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002128 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002129 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2130 IndexModeUpd, f, itin_upd,
2131 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2132 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002134 let Inst{20} = L_bit;
2135 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002136}
Bill Wendling6c470b82010-11-13 09:09:38 +00002137
Bill Wendlingc93989a2010-11-13 11:20:05 +00002138let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002139
2140let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2141defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2142
2143let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2144defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2145
2146} // neverHasSideEffects
2147
Bill Wendling73fe34a2010-11-16 01:16:36 +00002148// FIXME: remove when we have a way to marking a MI with these properties.
2149// FIXME: Should pc be an implicit operand like PICADD, etc?
2150let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2151 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002152def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2153 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002154 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002155 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002156 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002157
Evan Chenga8e29892007-01-19 07:51:42 +00002158//===----------------------------------------------------------------------===//
2159// Move Instructions.
2160//
2161
Evan Chengcd799b92009-06-12 20:46:18 +00002162let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002163def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2164 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2165 bits<4> Rd;
2166 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002167
Johnny Chen103bf952011-04-01 23:30:25 +00002168 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002169 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002170 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002171 let Inst{3-0} = Rm;
2172 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002173}
2174
Dale Johannesen38d5f042010-06-15 22:24:08 +00002175// A version for the smaller set of tail call registers.
2176let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002177def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002178 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2179 bits<4> Rd;
2180 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002181
Dale Johannesen38d5f042010-06-15 22:24:08 +00002182 let Inst{11-4} = 0b00000000;
2183 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002184 let Inst{3-0} = Rm;
2185 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002186}
2187
Owen Anderson152d4a42011-07-21 23:38:37 +00002188def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2189 DPSoRegRegFrm, IIC_iMOVsr,
2190 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002191 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002192 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002193 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002194 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002195 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002196 let Inst{11-8} = src{11-8};
2197 let Inst{7} = 0;
2198 let Inst{6-5} = src{6-5};
2199 let Inst{4} = 1;
2200 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002201 let Inst{25} = 0;
2202}
Evan Chenga2515702007-03-19 07:09:02 +00002203
Owen Anderson152d4a42011-07-21 23:38:37 +00002204def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2205 DPSoRegImmFrm, IIC_iMOVsr,
2206 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2207 UnaryDP {
2208 bits<4> Rd;
2209 bits<12> src;
2210 let Inst{15-12} = Rd;
2211 let Inst{19-16} = 0b0000;
2212 let Inst{11-5} = src{11-5};
2213 let Inst{4} = 0;
2214 let Inst{3-0} = src{3-0};
2215 let Inst{25} = 0;
2216}
2217
2218
2219
Evan Chengc4af4632010-11-17 20:13:28 +00002220let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002221def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2222 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002223 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002224 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002225 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002228 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002229}
2230
Evan Chengc4af4632010-11-17 20:13:28 +00002231let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002232def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002233 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002234 "movw", "\t$Rd, $imm",
2235 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002236 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002237 bits<4> Rd;
2238 bits<16> imm;
2239 let Inst{15-12} = Rd;
2240 let Inst{11-0} = imm{11-0};
2241 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002242 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002243 let Inst{25} = 1;
2244}
2245
Jim Grosbachffa32252011-07-19 19:13:28 +00002246def : InstAlias<"mov${p} $Rd, $imm",
2247 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2248 Requires<[IsARM]>;
2249
Evan Cheng53519f02011-01-21 18:55:51 +00002250def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2251 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002252
2253let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002254def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002255 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002256 "movt", "\t$Rd, $imm",
2257 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002258 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002259 lo16AllZero:$imm))]>, UnaryDP,
2260 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002261 bits<4> Rd;
2262 bits<16> imm;
2263 let Inst{15-12} = Rd;
2264 let Inst{11-0} = imm{11-0};
2265 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002266 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002267 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002268}
Evan Cheng13ab0202007-07-10 18:08:01 +00002269
Evan Cheng53519f02011-01-21 18:55:51 +00002270def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2271 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002272
2273} // Constraints
2274
Evan Cheng20956592009-10-21 08:15:52 +00002275def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2276 Requires<[IsARM, HasV6T2]>;
2277
David Goodwinca01a8d2009-09-01 18:32:09 +00002278let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002279def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002280 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2281 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002282
2283// These aren't really mov instructions, but we have to define them this way
2284// due to flag operands.
2285
Evan Cheng071a2792007-09-11 19:55:27 +00002286let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002287def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002288 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2289 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002290def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002291 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2292 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002293}
Evan Chenga8e29892007-01-19 07:51:42 +00002294
Evan Chenga8e29892007-01-19 07:51:42 +00002295//===----------------------------------------------------------------------===//
2296// Extend Instructions.
2297//
2298
2299// Sign extenders
2300
Evan Cheng576a3962010-09-25 00:49:35 +00002301defm SXTB : AI_ext_rrot<0b01101010,
2302 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2303defm SXTH : AI_ext_rrot<0b01101011,
2304 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002305
Evan Cheng576a3962010-09-25 00:49:35 +00002306defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002307 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002308defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002309 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002310
Johnny Chen2ec5e492010-02-22 21:50:40 +00002311// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002312defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002313
2314// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002315defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002316
2317// Zero extenders
2318
2319let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002320defm UXTB : AI_ext_rrot<0b01101110,
2321 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2322defm UXTH : AI_ext_rrot<0b01101111,
2323 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2324defm UXTB16 : AI_ext_rrot<0b01101100,
2325 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002326
Jim Grosbach542f6422010-07-28 23:25:44 +00002327// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2328// The transformation should probably be done as a combiner action
2329// instead so we can include a check for masking back in the upper
2330// eight bits of the source into the lower eight bits of the result.
2331//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2332// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002333def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002334 (UXTB16r_rot GPR:$Src, 8)>;
2335
Evan Cheng576a3962010-09-25 00:49:35 +00002336defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002337 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002338defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002339 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002340}
2341
Evan Chenga8e29892007-01-19 07:51:42 +00002342// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002343// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002344defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002345
Evan Chenga8e29892007-01-19 07:51:42 +00002346
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002347def SBFX : I<(outs GPR:$Rd),
2348 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002349 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002350 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002351 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002352 bits<4> Rd;
2353 bits<4> Rn;
2354 bits<5> lsb;
2355 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002356 let Inst{27-21} = 0b0111101;
2357 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002358 let Inst{20-16} = width;
2359 let Inst{15-12} = Rd;
2360 let Inst{11-7} = lsb;
2361 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002362}
2363
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002364def UBFX : I<(outs GPR:$Rd),
2365 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002366 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002367 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002368 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002369 bits<4> Rd;
2370 bits<4> Rn;
2371 bits<5> lsb;
2372 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002373 let Inst{27-21} = 0b0111111;
2374 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002375 let Inst{20-16} = width;
2376 let Inst{15-12} = Rd;
2377 let Inst{11-7} = lsb;
2378 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002379}
2380
Evan Chenga8e29892007-01-19 07:51:42 +00002381//===----------------------------------------------------------------------===//
2382// Arithmetic Instructions.
2383//
2384
Jim Grosbach26421962008-10-14 20:36:24 +00002385defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002386 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002387 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002388defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002389 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002390 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Evan Chengc85e8322007-07-05 07:13:32 +00002392// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002393defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002394 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002395 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2396defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002397 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002398 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002399
Evan Cheng62674222009-06-25 23:34:10 +00002400defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002401 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2402 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002403defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002404 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2405 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002406
2407// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002408let usesCustomInserter = 1 in {
2409defm ADCS : AI1_adde_sube_s_irs<
2410 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2411defm SBCS : AI1_adde_sube_s_irs<
2412 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2413}
Evan Chenga8e29892007-01-19 07:51:42 +00002414
Jim Grosbach84760882010-10-15 18:42:41 +00002415def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2416 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2417 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2418 bits<4> Rd;
2419 bits<4> Rn;
2420 bits<12> imm;
2421 let Inst{25} = 1;
2422 let Inst{15-12} = Rd;
2423 let Inst{19-16} = Rn;
2424 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002425}
Evan Cheng13ab0202007-07-10 18:08:01 +00002426
Bob Wilsoncff71782010-08-05 18:23:43 +00002427// The reg/reg form is only defined for the disassembler; for codegen it is
2428// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002429def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2430 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002431 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002432 bits<4> Rd;
2433 bits<4> Rn;
2434 bits<4> Rm;
2435 let Inst{11-4} = 0b00000000;
2436 let Inst{25} = 0;
2437 let Inst{3-0} = Rm;
2438 let Inst{15-12} = Rd;
2439 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002440}
2441
Owen Anderson92a20222011-07-21 18:54:16 +00002442def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002443 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002444 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002445 bits<4> Rd;
2446 bits<4> Rn;
2447 bits<12> shift;
2448 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002449 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002450 let Inst{15-12} = Rd;
2451 let Inst{11-5} = shift{11-5};
2452 let Inst{4} = 0;
2453 let Inst{3-0} = shift{3-0};
2454}
2455
2456def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002457 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002458 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2459 bits<4> Rd;
2460 bits<4> Rn;
2461 bits<12> shift;
2462 let Inst{25} = 0;
2463 let Inst{19-16} = Rn;
2464 let Inst{15-12} = Rd;
2465 let Inst{11-8} = shift{11-8};
2466 let Inst{7} = 0;
2467 let Inst{6-5} = shift{6-5};
2468 let Inst{4} = 1;
2469 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002470}
Evan Chengc85e8322007-07-05 07:13:32 +00002471
2472// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002473// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2474let usesCustomInserter = 1 in {
2475def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002476 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002477 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2478def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002479 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002480 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002481def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002482 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002483 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2484def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2485 4, IIC_iALUsr,
2486 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002487}
Evan Chengc85e8322007-07-05 07:13:32 +00002488
Evan Cheng62674222009-06-25 23:34:10 +00002489let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002490def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2491 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2492 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002493 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002494 bits<4> Rd;
2495 bits<4> Rn;
2496 bits<12> imm;
2497 let Inst{25} = 1;
2498 let Inst{15-12} = Rd;
2499 let Inst{19-16} = Rn;
2500 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002501}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002502// The reg/reg form is only defined for the disassembler; for codegen it is
2503// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002504def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2505 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002506 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002507 bits<4> Rd;
2508 bits<4> Rn;
2509 bits<4> Rm;
2510 let Inst{11-4} = 0b00000000;
2511 let Inst{25} = 0;
2512 let Inst{3-0} = Rm;
2513 let Inst{15-12} = Rd;
2514 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002515}
Owen Anderson92a20222011-07-21 18:54:16 +00002516def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002517 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002518 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002519 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002520 bits<4> Rd;
2521 bits<4> Rn;
2522 bits<12> shift;
2523 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002524 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002525 let Inst{15-12} = Rd;
2526 let Inst{11-5} = shift{11-5};
2527 let Inst{4} = 0;
2528 let Inst{3-0} = shift{3-0};
2529}
2530def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002531 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002532 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2533 Requires<[IsARM]> {
2534 bits<4> Rd;
2535 bits<4> Rn;
2536 bits<12> shift;
2537 let Inst{25} = 0;
2538 let Inst{19-16} = Rn;
2539 let Inst{15-12} = Rd;
2540 let Inst{11-8} = shift{11-8};
2541 let Inst{7} = 0;
2542 let Inst{6-5} = shift{6-5};
2543 let Inst{4} = 1;
2544 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002545}
Evan Cheng62674222009-06-25 23:34:10 +00002546}
2547
Owen Anderson92a20222011-07-21 18:54:16 +00002548
Owen Andersonb48c7912011-04-05 23:55:28 +00002549// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2550let usesCustomInserter = 1, Uses = [CPSR] in {
2551def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002552 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002553 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002554def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002555 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002556 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2557def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2558 4, IIC_iALUsr,
2559 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002560}
Evan Cheng2c614c52007-06-06 10:17:05 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002563// The assume-no-carry-in form uses the negation of the input since add/sub
2564// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2565// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2566// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002567def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2568 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002569def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2570 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2571// The with-carry-in form matches bitwise not instead of the negation.
2572// Effectively, the inverse interpretation of the carry flag already accounts
2573// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002574def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002575 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002576def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2577 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002578
2579// Note: These are implemented in C++ code, because they have to generate
2580// ADD/SUBrs instructions, which use a complex pattern that a xform function
2581// cannot produce.
2582// (mul X, 2^n+1) -> (add (X << n), X)
2583// (mul X, 2^n-1) -> (rsb X, (X << n))
2584
Jim Grosbach7931df32011-07-22 18:06:01 +00002585// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002586// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002587class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002588 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002589 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2590 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002591 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002592 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002593 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002594 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002595 let Inst{11-4} = op11_4;
2596 let Inst{19-16} = Rn;
2597 let Inst{15-12} = Rd;
2598 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002599}
2600
Jim Grosbach7931df32011-07-22 18:06:01 +00002601// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002602
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002603def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002604 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2605 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002606def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002607 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2608 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2609def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2610 "\t$Rd, $Rm, $Rn">;
2611def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2612 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002613
2614def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2615def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2616def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2617def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2618def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2619def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2620def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2621def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2622def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2623def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2624def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2625def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002626
Jim Grosbach7931df32011-07-22 18:06:01 +00002627// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002628
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002629def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2630def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2631def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2632def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2633def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2634def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2635def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2636def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2637def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2638def USAX : AAI<0b01100101, 0b11110101, "usax">;
2639def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2640def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002641
Jim Grosbach7931df32011-07-22 18:06:01 +00002642// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002643
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002644def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2645def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2646def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2647def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2648def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2649def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2650def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2651def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2652def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2653def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2654def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2655def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002656
Johnny Chenadc77332010-02-26 22:04:29 +00002657// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002658
Jim Grosbach70987fb2010-10-18 23:35:38 +00002659def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002660 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002661 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002662 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002663 bits<4> Rd;
2664 bits<4> Rn;
2665 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002666 let Inst{27-20} = 0b01111000;
2667 let Inst{15-12} = 0b1111;
2668 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002669 let Inst{19-16} = Rd;
2670 let Inst{11-8} = Rm;
2671 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002672}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002673def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002674 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002675 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002676 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002677 bits<4> Rd;
2678 bits<4> Rn;
2679 bits<4> Rm;
2680 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002681 let Inst{27-20} = 0b01111000;
2682 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002683 let Inst{19-16} = Rd;
2684 let Inst{15-12} = Ra;
2685 let Inst{11-8} = Rm;
2686 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002687}
2688
2689// Signed/Unsigned saturate -- for disassembly only
2690
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002691def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$a, shift_imm:$sh),
2692 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002693 bits<4> Rd;
2694 bits<5> sat_imm;
2695 bits<4> Rn;
2696 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002697 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002698 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002699 let Inst{20-16} = sat_imm;
2700 let Inst{15-12} = Rd;
2701 let Inst{11-7} = sh{7-3};
2702 let Inst{6} = sh{0};
2703 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002704}
2705
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002706def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn), SatFrm,
2707 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002708 bits<4> Rd;
2709 bits<4> sat_imm;
2710 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002711 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002712 let Inst{11-4} = 0b11110011;
2713 let Inst{15-12} = Rd;
2714 let Inst{19-16} = sat_imm;
2715 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002716}
2717
Jim Grosbach70987fb2010-10-18 23:35:38 +00002718def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2719 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002720 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002721 bits<4> Rd;
2722 bits<5> sat_imm;
2723 bits<4> Rn;
2724 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002725 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002726 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002727 let Inst{15-12} = Rd;
2728 let Inst{11-7} = sh{7-3};
2729 let Inst{6} = sh{0};
2730 let Inst{20-16} = sat_imm;
2731 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002732}
2733
Jim Grosbach70987fb2010-10-18 23:35:38 +00002734def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2735 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002736 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002737 bits<4> Rd;
2738 bits<4> sat_imm;
2739 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002740 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002741 let Inst{11-4} = 0b11110011;
2742 let Inst{15-12} = Rd;
2743 let Inst{19-16} = sat_imm;
2744 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002745}
Evan Chenga8e29892007-01-19 07:51:42 +00002746
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002747def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2748def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002749
Evan Chenga8e29892007-01-19 07:51:42 +00002750//===----------------------------------------------------------------------===//
2751// Bitwise Instructions.
2752//
2753
Jim Grosbach26421962008-10-14 20:36:24 +00002754defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002755 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002756 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002757defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002758 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002759 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002760defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002761 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002762 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002763defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002764 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002765 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbach3fea191052010-10-21 22:03:21 +00002767def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002768 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002769 "bfc", "\t$Rd, $imm", "$src = $Rd",
2770 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002771 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002772 bits<4> Rd;
2773 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002774 let Inst{27-21} = 0b0111110;
2775 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002776 let Inst{15-12} = Rd;
2777 let Inst{11-7} = imm{4-0}; // lsb
2778 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002779}
2780
Johnny Chenb2503c02010-02-17 06:31:48 +00002781// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002782def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002783 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002784 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2785 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002786 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002787 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002788 bits<4> Rd;
2789 bits<4> Rn;
2790 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002791 let Inst{27-21} = 0b0111110;
2792 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002793 let Inst{15-12} = Rd;
2794 let Inst{11-7} = imm{4-0}; // lsb
2795 let Inst{20-16} = imm{9-5}; // width
2796 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002797}
2798
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002799// GNU as only supports this form of bfi (w/ 4 arguments)
2800let isAsmParserOnly = 1 in
2801def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2802 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002803 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002804 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2805 []>, Requires<[IsARM, HasV6T2]> {
2806 bits<4> Rd;
2807 bits<4> Rn;
2808 bits<5> lsb;
2809 bits<5> width;
2810 let Inst{27-21} = 0b0111110;
2811 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2812 let Inst{15-12} = Rd;
2813 let Inst{11-7} = lsb;
2814 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2815 let Inst{3-0} = Rn;
2816}
2817
Jim Grosbach36860462010-10-21 22:19:32 +00002818def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2819 "mvn", "\t$Rd, $Rm",
2820 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2821 bits<4> Rd;
2822 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002823 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002824 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002825 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002826 let Inst{15-12} = Rd;
2827 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002828}
Owen Anderson152d4a42011-07-21 23:38:37 +00002829def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002830 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002831 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002832 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002833 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002834 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002835 let Inst{19-16} = 0b0000;
2836 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002837 let Inst{11-5} = shift{11-5};
2838 let Inst{4} = 0;
2839 let Inst{3-0} = shift{3-0};
2840}
Owen Anderson152d4a42011-07-21 23:38:37 +00002841def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002842 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2843 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2844 bits<4> Rd;
2845 bits<12> shift;
2846 let Inst{25} = 0;
2847 let Inst{19-16} = 0b0000;
2848 let Inst{15-12} = Rd;
2849 let Inst{11-8} = shift{11-8};
2850 let Inst{7} = 0;
2851 let Inst{6-5} = shift{6-5};
2852 let Inst{4} = 1;
2853 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002854}
Evan Chengc4af4632010-11-17 20:13:28 +00002855let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002856def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2857 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2858 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2859 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002860 bits<12> imm;
2861 let Inst{25} = 1;
2862 let Inst{19-16} = 0b0000;
2863 let Inst{15-12} = Rd;
2864 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002865}
Evan Chenga8e29892007-01-19 07:51:42 +00002866
2867def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2868 (BICri GPR:$src, so_imm_not:$imm)>;
2869
2870//===----------------------------------------------------------------------===//
2871// Multiply Instructions.
2872//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002873class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2874 string opc, string asm, list<dag> pattern>
2875 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2876 bits<4> Rd;
2877 bits<4> Rm;
2878 bits<4> Rn;
2879 let Inst{19-16} = Rd;
2880 let Inst{11-8} = Rm;
2881 let Inst{3-0} = Rn;
2882}
2883class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2884 string opc, string asm, list<dag> pattern>
2885 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2886 bits<4> RdLo;
2887 bits<4> RdHi;
2888 bits<4> Rm;
2889 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002890 let Inst{19-16} = RdHi;
2891 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002892 let Inst{11-8} = Rm;
2893 let Inst{3-0} = Rn;
2894}
Evan Chenga8e29892007-01-19 07:51:42 +00002895
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002896// FIXME: The v5 pseudos are only necessary for the additional Constraint
2897// property. Remove them when it's possible to add those properties
2898// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002899let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002900def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2901 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002902 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002903 Requires<[IsARM, HasV6]> {
2904 let Inst{15-12} = 0b0000;
2905}
Evan Chenga8e29892007-01-19 07:51:42 +00002906
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002907let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002908def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2909 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002910 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002911 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2912 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002913 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002914}
2915
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002916def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2917 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002918 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2919 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002920 bits<4> Ra;
2921 let Inst{15-12} = Ra;
2922}
Evan Chenga8e29892007-01-19 07:51:42 +00002923
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002924let Constraints = "@earlyclobber $Rd" in
2925def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2926 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002927 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002928 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2929 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2930 Requires<[IsARM, NoV6]>;
2931
Jim Grosbach65711012010-11-19 22:22:37 +00002932def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2933 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2934 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002935 Requires<[IsARM, HasV6T2]> {
2936 bits<4> Rd;
2937 bits<4> Rm;
2938 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002939 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002940 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002941 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002942 let Inst{11-8} = Rm;
2943 let Inst{3-0} = Rn;
2944}
Evan Chengedcbada2009-07-06 22:05:45 +00002945
Evan Chenga8e29892007-01-19 07:51:42 +00002946// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002947let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002948let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002949def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002950 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002951 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2952 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002953
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002954def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002955 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002956 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2957 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002958
2959let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2960def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2961 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002962 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002963 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2964 Requires<[IsARM, NoV6]>;
2965
2966def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2967 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002968 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002969 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2970 Requires<[IsARM, NoV6]>;
2971}
Evan Cheng8de898a2009-06-26 00:19:44 +00002972}
Evan Chenga8e29892007-01-19 07:51:42 +00002973
2974// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002975def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2976 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002977 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2978 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002979def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2980 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002981 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2982 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002983
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002984def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2985 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2986 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2987 Requires<[IsARM, HasV6]> {
2988 bits<4> RdLo;
2989 bits<4> RdHi;
2990 bits<4> Rm;
2991 bits<4> Rn;
2992 let Inst{19-16} = RdLo;
2993 let Inst{15-12} = RdHi;
2994 let Inst{11-8} = Rm;
2995 let Inst{3-0} = Rn;
2996}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002997
2998let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2999def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3000 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003001 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003002 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3003 Requires<[IsARM, NoV6]>;
3004def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3005 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003006 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003007 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3008 Requires<[IsARM, NoV6]>;
3009def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3010 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003011 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003012 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3013 Requires<[IsARM, NoV6]>;
3014}
3015
Evan Chengcd799b92009-06-12 20:46:18 +00003016} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003017
3018// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003019def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3020 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3021 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003022 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003023 let Inst{15-12} = 0b1111;
3024}
Evan Cheng13ab0202007-07-10 18:08:01 +00003025
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003026def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3027 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003028 [/* For disassembly only; pattern left blank */]>,
3029 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003030 let Inst{15-12} = 0b1111;
3031}
3032
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003033def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3034 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3035 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3036 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3037 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003038
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003039def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3040 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3041 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003042 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003043 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003044
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003045def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3046 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3047 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3048 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3049 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003050
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003051def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3052 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3053 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003054 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003055 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003056
Raul Herbster37fb5b12007-08-30 23:25:47 +00003057multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003058 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3059 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3060 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3061 (sext_inreg GPR:$Rm, i16)))]>,
3062 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003063
Jim Grosbach3870b752010-10-22 18:35:16 +00003064 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3065 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3066 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3067 (sra GPR:$Rm, (i32 16))))]>,
3068 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003069
Jim Grosbach3870b752010-10-22 18:35:16 +00003070 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3071 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3072 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3073 (sext_inreg GPR:$Rm, i16)))]>,
3074 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003075
Jim Grosbach3870b752010-10-22 18:35:16 +00003076 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3077 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3078 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3079 (sra GPR:$Rm, (i32 16))))]>,
3080 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003081
Jim Grosbach3870b752010-10-22 18:35:16 +00003082 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3083 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3084 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3085 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3086 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003087
Jim Grosbach3870b752010-10-22 18:35:16 +00003088 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3089 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3090 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3091 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3092 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003093}
3094
Raul Herbster37fb5b12007-08-30 23:25:47 +00003095
3096multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003097 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003098 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3099 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3100 [(set GPR:$Rd, (add GPR:$Ra,
3101 (opnode (sext_inreg GPR:$Rn, i16),
3102 (sext_inreg GPR:$Rm, i16))))]>,
3103 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003104
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003105 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003106 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3107 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3108 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3109 (sra GPR:$Rm, (i32 16)))))]>,
3110 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003111
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003112 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003113 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3114 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3115 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3116 (sext_inreg GPR:$Rm, i16))))]>,
3117 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003118
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003119 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003120 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3121 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3122 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3123 (sra GPR:$Rm, (i32 16)))))]>,
3124 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003125
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003126 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003127 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3128 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3129 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3130 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3131 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003132
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003133 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003134 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3135 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3136 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3137 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3138 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003139}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003140
Raul Herbster37fb5b12007-08-30 23:25:47 +00003141defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3142defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003143
Johnny Chen83498e52010-02-12 21:59:23 +00003144// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003145def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3146 (ins GPR:$Rn, GPR:$Rm),
3147 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003148 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003149 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003150
Jim Grosbach3870b752010-10-22 18:35:16 +00003151def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3152 (ins GPR:$Rn, GPR:$Rm),
3153 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003154 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003155 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003156
Jim Grosbach3870b752010-10-22 18:35:16 +00003157def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3158 (ins GPR:$Rn, GPR:$Rm),
3159 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003160 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003161 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003162
Jim Grosbach3870b752010-10-22 18:35:16 +00003163def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3164 (ins GPR:$Rn, GPR:$Rm),
3165 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003166 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003167 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003168
Johnny Chen667d1272010-02-22 18:50:54 +00003169// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003170class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3171 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003172 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003173 bits<4> Rn;
3174 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003175 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003176 let Inst{22} = long;
3177 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003178 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003179 let Inst{7} = 0;
3180 let Inst{6} = sub;
3181 let Inst{5} = swap;
3182 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003183 let Inst{3-0} = Rn;
3184}
3185class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3186 InstrItinClass itin, string opc, string asm>
3187 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3188 bits<4> Rd;
3189 let Inst{15-12} = 0b1111;
3190 let Inst{19-16} = Rd;
3191}
3192class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3193 InstrItinClass itin, string opc, string asm>
3194 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3195 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003196 bits<4> Rd;
3197 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003198 let Inst{15-12} = Ra;
3199}
3200class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3201 InstrItinClass itin, string opc, string asm>
3202 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3203 bits<4> RdLo;
3204 bits<4> RdHi;
3205 let Inst{19-16} = RdHi;
3206 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003207}
3208
3209multiclass AI_smld<bit sub, string opc> {
3210
Jim Grosbach385e1362010-10-22 19:15:30 +00003211 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3212 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003213
Jim Grosbach385e1362010-10-22 19:15:30 +00003214 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3215 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003216
Jim Grosbach385e1362010-10-22 19:15:30 +00003217 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3218 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3219 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003220
Jim Grosbach385e1362010-10-22 19:15:30 +00003221 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3222 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3223 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003224
3225}
3226
3227defm SMLA : AI_smld<0, "smla">;
3228defm SMLS : AI_smld<1, "smls">;
3229
Johnny Chen2ec5e492010-02-22 21:50:40 +00003230multiclass AI_sdml<bit sub, string opc> {
3231
Jim Grosbach385e1362010-10-22 19:15:30 +00003232 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3233 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3234 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3235 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003236}
3237
3238defm SMUA : AI_sdml<0, "smua">;
3239defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003240
Evan Chenga8e29892007-01-19 07:51:42 +00003241//===----------------------------------------------------------------------===//
3242// Misc. Arithmetic Instructions.
3243//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003244
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003245def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3246 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3247 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003248
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003249def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3250 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3251 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3252 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003253
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003254def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3255 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3256 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003257
Evan Cheng9568e5c2011-06-21 06:01:08 +00003258let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003259def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3260 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003261 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003262 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003263
Evan Cheng9568e5c2011-06-21 06:01:08 +00003264let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003265def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3266 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003267 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003268 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003269
Evan Chengf60ceac2011-06-15 17:17:48 +00003270def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3271 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3272 (REVSH GPR:$Rm)>;
3273
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003274def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003275 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3276 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003277 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003278 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003279 0xFFFF0000)))]>,
3280 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003281
Evan Chenga8e29892007-01-19 07:51:42 +00003282// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003283def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3284 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3285def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003286 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003287
Bob Wilsondc66eda2010-08-16 22:26:55 +00003288// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3289// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003290def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003291 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3292 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003293 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003294 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003295 0xFFFF)))]>,
3296 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003297
Evan Chenga8e29892007-01-19 07:51:42 +00003298// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3299// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003300def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003301 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003302def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003303 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003304 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003305
Evan Chenga8e29892007-01-19 07:51:42 +00003306//===----------------------------------------------------------------------===//
3307// Comparison Instructions...
3308//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003309
Jim Grosbach26421962008-10-14 20:36:24 +00003310defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003311 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003312 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003313
Jim Grosbach97a884d2010-12-07 20:41:06 +00003314// ARMcmpZ can re-use the above instruction definitions.
3315def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3316 (CMPri GPR:$src, so_imm:$imm)>;
3317def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3318 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003319def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3320 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3321def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3322 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003323
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003324// FIXME: We have to be careful when using the CMN instruction and comparison
3325// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003326// results:
3327//
3328// rsbs r1, r1, 0
3329// cmp r0, r1
3330// mov r0, #0
3331// it ls
3332// mov r0, #1
3333//
3334// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003335//
Bill Wendling6165e872010-08-26 18:33:51 +00003336// cmn r0, r1
3337// mov r0, #0
3338// it ls
3339// mov r0, #1
3340//
3341// However, the CMN gives the *opposite* result when r1 is 0. This is because
3342// the carry flag is set in the CMP case but not in the CMN case. In short, the
3343// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3344// value of r0 and the carry bit (because the "carry bit" parameter to
3345// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3346// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3347// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3348// parameter to AddWithCarry is defined as 0).
3349//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003350// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003351//
3352// x = 0
3353// ~x = 0xFFFF FFFF
3354// ~x + 1 = 0x1 0000 0000
3355// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3356//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003357// Therefore, we should disable CMN when comparing against zero, until we can
3358// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3359// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003360//
3361// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3362//
3363// This is related to <rdar://problem/7569620>.
3364//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003365//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3366// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003367
Evan Chenga8e29892007-01-19 07:51:42 +00003368// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003369defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003370 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003371 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003372defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003373 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003374 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003375
David Goodwinc0309b42009-06-29 15:33:01 +00003376defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003377 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003378 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003379
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003380//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3381// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003382
David Goodwinc0309b42009-06-29 15:33:01 +00003383def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003384 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003385
Evan Cheng218977b2010-07-13 19:27:42 +00003386// Pseudo i64 compares for some floating point compares.
3387let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3388 Defs = [CPSR] in {
3389def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003390 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003391 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003392 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3393
3394def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003395 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003396 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3397} // usesCustomInserter
3398
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003401// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003402// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003403let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003404def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003405 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003406 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3407 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003408def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3409 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003410 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003411 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003412 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003413def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3414 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3415 4, IIC_iCMOVsr,
3416 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3417 RegConstraint<"$false = $Rd">;
3418
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003419
Evan Chengc4af4632010-11-17 20:13:28 +00003420let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003421def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003422 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003423 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003424 []>,
3425 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003426
Evan Chengc4af4632010-11-17 20:13:28 +00003427let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003428def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3429 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003430 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003431 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003432 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003433
Evan Cheng63f35442010-11-13 02:25:14 +00003434// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003435let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003436def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3437 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003438 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003439
Evan Chengc4af4632010-11-17 20:13:28 +00003440let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003441def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3442 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003443 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003444 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003445 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003446} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003447
Jim Grosbach3728e962009-12-10 00:11:09 +00003448//===----------------------------------------------------------------------===//
3449// Atomic operations intrinsics
3450//
3451
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003452def MemBarrierOptOperand : AsmOperandClass {
3453 let Name = "MemBarrierOpt";
3454 let ParserMethod = "parseMemBarrierOptOperand";
3455}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003456def memb_opt : Operand<i32> {
3457 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003458 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003459}
Jim Grosbach3728e962009-12-10 00:11:09 +00003460
Bob Wilsonf74a4292010-10-30 00:54:37 +00003461// memory barriers protect the atomic sequences
3462let hasSideEffects = 1 in {
3463def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3464 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3465 Requires<[IsARM, HasDB]> {
3466 bits<4> opt;
3467 let Inst{31-4} = 0xf57ff05;
3468 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003469}
Jim Grosbach3728e962009-12-10 00:11:09 +00003470}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003471
Bob Wilsonf74a4292010-10-30 00:54:37 +00003472def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003473 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003474 Requires<[IsARM, HasDB]> {
3475 bits<4> opt;
3476 let Inst{31-4} = 0xf57ff04;
3477 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003478}
3479
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003480// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003481def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3482 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003483 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003484 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003485 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003486 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003487}
3488
Jim Grosbach66869102009-12-11 18:52:41 +00003489let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003490 let Uses = [CPSR] in {
3491 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003492 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003493 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3494 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003496 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3497 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003498 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003499 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3500 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003502 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3503 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003505 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3506 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003508 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003509 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3511 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3512 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3514 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3515 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3516 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3517 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3518 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3520 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003521 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003523 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3524 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003525 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003526 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3527 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003529 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3530 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003532 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3533 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003535 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3536 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003538 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003539 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3541 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3542 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3544 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3545 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3547 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3548 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3550 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003551 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003553 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3554 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003556 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3557 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003559 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3560 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003562 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3563 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003565 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3566 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003568 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003569 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3571 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3572 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3574 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3575 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3577 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3578 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3580 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003581
3582 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003584 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3585 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3588 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003590 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3591
Jim Grosbache801dc42009-12-12 01:40:06 +00003592 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003593 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003594 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3595 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3598 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3601}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003602}
3603
3604let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003605def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3606 "ldrexb", "\t$Rt, $addr", []>;
3607def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3608 "ldrexh", "\t$Rt, $addr", []>;
3609def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3610 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003611let hasExtraDefRegAllocReq = 1 in
3612 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3613 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003614}
3615
Jim Grosbach86875a22010-10-29 19:58:57 +00003616let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003617def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3618 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3619def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3620 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3621def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3622 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003623}
3624
3625let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003626def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003627 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3628 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003629
Johnny Chenb9436272010-02-17 22:37:58 +00003630// Clear-Exclusive is for disassembly only.
3631def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3632 [/* For disassembly only; pattern left blank */]>,
3633 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003634 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003635}
3636
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003637// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3638let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003639def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3640 [/* For disassembly only; pattern left blank */]>;
3641def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3642 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003643}
3644
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003645//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003646// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003647//
3648
Jim Grosbach83ab0702011-07-13 22:01:08 +00003649def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3650 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003651 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003652 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3653 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003654 bits<4> opc1;
3655 bits<4> CRn;
3656 bits<4> CRd;
3657 bits<4> cop;
3658 bits<3> opc2;
3659 bits<4> CRm;
3660
3661 let Inst{3-0} = CRm;
3662 let Inst{4} = 0;
3663 let Inst{7-5} = opc2;
3664 let Inst{11-8} = cop;
3665 let Inst{15-12} = CRd;
3666 let Inst{19-16} = CRn;
3667 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003668}
3669
Jim Grosbach83ab0702011-07-13 22:01:08 +00003670def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3671 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003672 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003673 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3674 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003675 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003676 bits<4> opc1;
3677 bits<4> CRn;
3678 bits<4> CRd;
3679 bits<4> cop;
3680 bits<3> opc2;
3681 bits<4> CRm;
3682
3683 let Inst{3-0} = CRm;
3684 let Inst{4} = 0;
3685 let Inst{7-5} = opc2;
3686 let Inst{11-8} = cop;
3687 let Inst{15-12} = CRd;
3688 let Inst{19-16} = CRn;
3689 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003690}
3691
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003692class ACI<dag oops, dag iops, string opc, string asm,
3693 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003694 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003695 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003696 let Inst{27-25} = 0b110;
3697}
3698
Johnny Chen670a4562011-04-04 23:39:08 +00003699multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003700
3701 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003702 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3703 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003704 let Inst{31-28} = op31_28;
3705 let Inst{24} = 1; // P = 1
3706 let Inst{21} = 0; // W = 0
3707 let Inst{22} = 0; // D = 0
3708 let Inst{20} = load;
3709 }
3710
3711 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003712 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3713 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003714 let Inst{31-28} = op31_28;
3715 let Inst{24} = 1; // P = 1
3716 let Inst{21} = 1; // W = 1
3717 let Inst{22} = 0; // D = 0
3718 let Inst{20} = load;
3719 }
3720
3721 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003722 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3723 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003724 let Inst{31-28} = op31_28;
3725 let Inst{24} = 0; // P = 0
3726 let Inst{21} = 1; // W = 1
3727 let Inst{22} = 0; // D = 0
3728 let Inst{20} = load;
3729 }
3730
3731 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003732 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3733 ops),
3734 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003735 let Inst{31-28} = op31_28;
3736 let Inst{24} = 0; // P = 0
3737 let Inst{23} = 1; // U = 1
3738 let Inst{21} = 0; // W = 0
3739 let Inst{22} = 0; // D = 0
3740 let Inst{20} = load;
3741 }
3742
3743 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003744 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3745 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003746 let Inst{31-28} = op31_28;
3747 let Inst{24} = 1; // P = 1
3748 let Inst{21} = 0; // W = 0
3749 let Inst{22} = 1; // D = 1
3750 let Inst{20} = load;
3751 }
3752
3753 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003754 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3755 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3756 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003757 let Inst{31-28} = op31_28;
3758 let Inst{24} = 1; // P = 1
3759 let Inst{21} = 1; // W = 1
3760 let Inst{22} = 1; // D = 1
3761 let Inst{20} = load;
3762 }
3763
3764 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003765 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3766 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3767 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003768 let Inst{31-28} = op31_28;
3769 let Inst{24} = 0; // P = 0
3770 let Inst{21} = 1; // W = 1
3771 let Inst{22} = 1; // D = 1
3772 let Inst{20} = load;
3773 }
3774
3775 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003776 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3777 ops),
3778 !strconcat(!strconcat(opc, "l"), cond),
3779 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003780 let Inst{31-28} = op31_28;
3781 let Inst{24} = 0; // P = 0
3782 let Inst{23} = 1; // U = 1
3783 let Inst{21} = 0; // W = 0
3784 let Inst{22} = 1; // D = 1
3785 let Inst{20} = load;
3786 }
3787}
3788
Johnny Chen670a4562011-04-04 23:39:08 +00003789defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3790defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3791defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3792defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003793
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003794//===----------------------------------------------------------------------===//
3795// Move between coprocessor and ARM core register -- for disassembly only
3796//
3797
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003798class MovRCopro<string opc, bit direction, dag oops, dag iops,
3799 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003800 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003801 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003802 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003803 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003804
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003805 bits<4> Rt;
3806 bits<4> cop;
3807 bits<3> opc1;
3808 bits<3> opc2;
3809 bits<4> CRm;
3810 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003811
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003812 let Inst{15-12} = Rt;
3813 let Inst{11-8} = cop;
3814 let Inst{23-21} = opc1;
3815 let Inst{7-5} = opc2;
3816 let Inst{3-0} = CRm;
3817 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003818}
3819
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003820def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003821 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003822 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3823 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003824 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3825 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003826def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003827 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003828 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3829 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003830
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003831def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3832 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3833
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003834class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3835 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003836 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003837 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003838 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003839 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003840 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003841
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003842 bits<4> Rt;
3843 bits<4> cop;
3844 bits<3> opc1;
3845 bits<3> opc2;
3846 bits<4> CRm;
3847 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003848
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003849 let Inst{15-12} = Rt;
3850 let Inst{11-8} = cop;
3851 let Inst{23-21} = opc1;
3852 let Inst{7-5} = opc2;
3853 let Inst{3-0} = CRm;
3854 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003855}
3856
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003857def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003858 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003859 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3860 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003861 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3862 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003863def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003864 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003865 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3866 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003867
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003868def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3869 imm:$CRm, imm:$opc2),
3870 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3871
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003872class MovRRCopro<string opc, bit direction,
3873 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003874 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003875 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003876 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003877 let Inst{23-21} = 0b010;
3878 let Inst{20} = direction;
3879
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003880 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003881 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003882 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003883 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003884 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003885
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003886 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003887 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003888 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003889 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003890 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003891}
3892
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003893def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3894 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3895 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003896def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3897
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003898class MovRRCopro2<string opc, bit direction,
3899 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003900 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003901 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3902 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003903 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003904 let Inst{23-21} = 0b010;
3905 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003906
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003907 bits<4> Rt;
3908 bits<4> Rt2;
3909 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003910 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003911 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003912
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003913 let Inst{15-12} = Rt;
3914 let Inst{19-16} = Rt2;
3915 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003916 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003917 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003918}
3919
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003920def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3921 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3922 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003923def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003924
Johnny Chenb98e1602010-02-12 18:55:33 +00003925//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003926// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003927//
3928
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003929// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003930def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3931 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003932 bits<4> Rd;
3933 let Inst{23-16} = 0b00001111;
3934 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003935 let Inst{7-4} = 0b0000;
3936}
3937
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003938def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3939
3940def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3941 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003942 bits<4> Rd;
3943 let Inst{23-16} = 0b01001111;
3944 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003945 let Inst{7-4} = 0b0000;
3946}
3947
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003948// Move from ARM core register to Special Register
3949//
3950// No need to have both system and application versions, the encodings are the
3951// same and the assembly parser has no way to distinguish between them. The mask
3952// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3953// the mask with the fields to be accessed in the special register.
3954def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003955 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003956 bits<5> mask;
3957 bits<4> Rn;
3958
3959 let Inst{23} = 0;
3960 let Inst{22} = mask{4}; // R bit
3961 let Inst{21-20} = 0b10;
3962 let Inst{19-16} = mask{3-0};
3963 let Inst{15-12} = 0b1111;
3964 let Inst{11-4} = 0b00000000;
3965 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003966}
3967
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003968def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003969 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003970 bits<5> mask;
3971 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003972
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003973 let Inst{23} = 0;
3974 let Inst{22} = mask{4}; // R bit
3975 let Inst{21-20} = 0b10;
3976 let Inst{19-16} = mask{3-0};
3977 let Inst{15-12} = 0b1111;
3978 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003979}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003980
3981//===----------------------------------------------------------------------===//
3982// TLS Instructions
3983//
3984
3985// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003986// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003987// complete with fixup for the aeabi_read_tp function.
3988let isCall = 1,
3989 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3990 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3991 [(set R0, ARMthread_pointer)]>;
3992}
3993
3994//===----------------------------------------------------------------------===//
3995// SJLJ Exception handling intrinsics
3996// eh_sjlj_setjmp() is an instruction sequence to store the return
3997// address and save #0 in R0 for the non-longjmp case.
3998// Since by its nature we may be coming from some other function to get
3999// here, and we're using the stack frame for the containing function to
4000// save/restore registers, we can't keep anything live in regs across
4001// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004002// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004003// except for our own input by listing the relevant registers in Defs. By
4004// doing so, we also cause the prologue/epilogue code to actively preserve
4005// all of the callee-saved resgisters, which is exactly what we want.
4006// A constant value is passed in $val, and we use the location as a scratch.
4007//
4008// These are pseudo-instructions and are lowered to individual MC-insts, so
4009// no encoding information is necessary.
4010let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004011 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004012 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004013 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4014 NoItinerary,
4015 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4016 Requires<[IsARM, HasVFP2]>;
4017}
4018
4019let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004020 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004021 hasSideEffects = 1, isBarrier = 1 in {
4022 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4023 NoItinerary,
4024 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4025 Requires<[IsARM, NoVFP]>;
4026}
4027
4028// FIXME: Non-Darwin version(s)
4029let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4030 Defs = [ R7, LR, SP ] in {
4031def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4032 NoItinerary,
4033 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4034 Requires<[IsARM, IsDarwin]>;
4035}
4036
4037// eh.sjlj.dispatchsetup pseudo-instruction.
4038// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4039// handled when the pseudo is expanded (which happens before any passes
4040// that need the instruction size).
4041let isBarrier = 1, hasSideEffects = 1 in
4042def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004043 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4044 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004045 Requires<[IsDarwin]>;
4046
4047//===----------------------------------------------------------------------===//
4048// Non-Instruction Patterns
4049//
4050
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004051// ARMv4 indirect branch using (MOVr PC, dst)
4052let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4053 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004054 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004055 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4056 Requires<[IsARM, NoV4T]>;
4057
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004058// Large immediate handling.
4059
4060// 32-bit immediate using two piece so_imms or movw + movt.
4061// This is a single pseudo instruction, the benefit is that it can be remat'd
4062// as a single unit instead of having to handle reg inputs.
4063// FIXME: Remove this when we can do generalized remat.
4064let isReMaterializable = 1, isMoveImm = 1 in
4065def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4066 [(set GPR:$dst, (arm_i32imm:$src))]>,
4067 Requires<[IsARM]>;
4068
4069// Pseudo instruction that combines movw + movt + add pc (if PIC).
4070// It also makes it possible to rematerialize the instructions.
4071// FIXME: Remove this when we can do generalized remat and when machine licm
4072// can properly the instructions.
4073let isReMaterializable = 1 in {
4074def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4075 IIC_iMOVix2addpc,
4076 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4077 Requires<[IsARM, UseMovt]>;
4078
4079def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4080 IIC_iMOVix2,
4081 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4082 Requires<[IsARM, UseMovt]>;
4083
4084let AddedComplexity = 10 in
4085def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4086 IIC_iMOVix2ld,
4087 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4088 Requires<[IsARM, UseMovt]>;
4089} // isReMaterializable
4090
4091// ConstantPool, GlobalAddress, and JumpTable
4092def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4093 Requires<[IsARM, DontUseMovt]>;
4094def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4095def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4096 Requires<[IsARM, UseMovt]>;
4097def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4098 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4099
4100// TODO: add,sub,and, 3-instr forms?
4101
4102// Tail calls
4103def : ARMPat<(ARMtcret tcGPR:$dst),
4104 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4105
4106def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4107 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4108
4109def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4110 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4111
4112def : ARMPat<(ARMtcret tcGPR:$dst),
4113 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4114
4115def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4116 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4117
4118def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4119 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4120
4121// Direct calls
4122def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4123 Requires<[IsARM, IsNotDarwin]>;
4124def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4125 Requires<[IsARM, IsDarwin]>;
4126
4127// zextload i1 -> zextload i8
4128def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4129def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4130
4131// extload -> zextload
4132def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4133def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4134def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4135def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4136
4137def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4138
4139def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4140def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4141
4142// smul* and smla*
4143def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4144 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4145 (SMULBB GPR:$a, GPR:$b)>;
4146def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4147 (SMULBB GPR:$a, GPR:$b)>;
4148def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4149 (sra GPR:$b, (i32 16))),
4150 (SMULBT GPR:$a, GPR:$b)>;
4151def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4152 (SMULBT GPR:$a, GPR:$b)>;
4153def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4154 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4155 (SMULTB GPR:$a, GPR:$b)>;
4156def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4157 (SMULTB GPR:$a, GPR:$b)>;
4158def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4159 (i32 16)),
4160 (SMULWB GPR:$a, GPR:$b)>;
4161def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4162 (SMULWB GPR:$a, GPR:$b)>;
4163
4164def : ARMV5TEPat<(add GPR:$acc,
4165 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4166 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4167 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4168def : ARMV5TEPat<(add GPR:$acc,
4169 (mul sext_16_node:$a, sext_16_node:$b)),
4170 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4171def : ARMV5TEPat<(add GPR:$acc,
4172 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4173 (sra GPR:$b, (i32 16)))),
4174 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4175def : ARMV5TEPat<(add GPR:$acc,
4176 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4177 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4178def : ARMV5TEPat<(add GPR:$acc,
4179 (mul (sra GPR:$a, (i32 16)),
4180 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4181 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4182def : ARMV5TEPat<(add GPR:$acc,
4183 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4184 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4185def : ARMV5TEPat<(add GPR:$acc,
4186 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4187 (i32 16))),
4188 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4189def : ARMV5TEPat<(add GPR:$acc,
4190 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4191 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4192
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004193
4194// Pre-v7 uses MCR for synchronization barriers.
4195def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4196 Requires<[IsARM, HasV6]>;
4197
4198
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004199//===----------------------------------------------------------------------===//
4200// Thumb Support
4201//
4202
4203include "ARMInstrThumb.td"
4204
4205//===----------------------------------------------------------------------===//
4206// Thumb2 Support
4207//
4208
4209include "ARMInstrThumb2.td"
4210
4211//===----------------------------------------------------------------------===//
4212// Floating Point Support
4213//
4214
4215include "ARMInstrVFP.td"
4216
4217//===----------------------------------------------------------------------===//
4218// Advanced SIMD (NEON) Support
4219//
4220
4221include "ARMInstrNEON.td"
4222
Jim Grosbachc83d5042011-07-14 19:47:47 +00004223//===----------------------------------------------------------------------===//
4224// Assembler aliases
4225//
4226
4227// Memory barriers
4228def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4229def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4230def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4231
4232// System instructions
4233def : MnemonicAlias<"swi", "svc">;
4234
4235// Load / Store Multiple
4236def : MnemonicAlias<"ldmfd", "ldm">;
4237def : MnemonicAlias<"ldmia", "ldm">;
4238def : MnemonicAlias<"stmfd", "stmdb">;
4239def : MnemonicAlias<"stmia", "stm">;
4240def : MnemonicAlias<"stmea", "stm">;
4241
Jim Grosbachf6c05252011-07-21 17:23:04 +00004242// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4243// shift amount is zero (i.e., unspecified).
4244def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4245 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4246def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4247 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004248
4249// PUSH/POP aliases for STM/LDM
4250def : InstAlias<"push${p} $regs",
4251 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4252def : InstAlias<"pop${p} $regs",
4253 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004254
4255// RSB two-operand forms (optional explicit destination operand)
4256def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4257 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4258 Requires<[IsARM]>;
4259def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4260 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4261 Requires<[IsARM]>;
4262def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4263 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4264 cc_out:$s)>, Requires<[IsARM]>;
4265def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4266 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4267 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004268// RSC two-operand forms (optional explicit destination operand)
4269def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4270 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4271 Requires<[IsARM]>;
4272def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4273 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4274 Requires<[IsARM]>;
4275def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4276 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4277 cc_out:$s)>, Requires<[IsARM]>;
4278def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4279 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4280 cc_out:$s)>, Requires<[IsARM]>;