blob: 36c84ee2f8513c43907c3f70238e30734fa426d2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
Evan Cheng31446872010-07-23 22:39:59 +000020#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000021#include "llvm/CodeGen/FastISel.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000023#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include <vector>
25
26namespace llvm {
27 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000028
29 namespace ARMISD {
30 // ARM Specific DAG Nodes
31 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000032 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000033 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
36 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000037 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000038
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000040 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000041 CALL_NOLINK, // Function call with branch not branch-and-link.
42 tCALL, // Thumb function call.
43 BRCOND, // Conditional branch.
44 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000045 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000046 RET_FLAG, // Return with a flag operand.
47
48 PIC_ADD, // Add with a PC operand and a PIC label.
49
50 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000051 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000052 CMPFP, // ARM VFP compare instruction, sets FPSCR.
53 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
54 FMSTAT, // ARM fmstat instruction.
55 CMOV, // ARM conditional move instructions.
56 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000057
Evan Cheng218977b2010-07-13 19:27:42 +000058 BCC_i64,
59
Jim Grosbach3482c802010-01-18 19:58:49 +000060 RBIT, // ARM bitreverse instruction
61
Bob Wilson76a312b2010-03-19 22:51:32 +000062 FTOSI, // FP to sint within a FP register.
63 FTOUI, // FP to uint within a FP register.
64 SITOF, // sint to FP within a FP register.
65 UITOF, // uint to FP within a FP register.
66
Evan Chenga8e29892007-01-19 07:51:42 +000067 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
68 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
69 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071 VMOVRRD, // double to two gprs.
72 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000073
Evan Cheng86198642009-08-07 00:34:42 +000074 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
75 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000076
Dale Johannesen51e28e62010-06-03 21:09:53 +000077 TC_RETURN, // Tail call return pseudo.
78
Bob Wilson5bafff32009-06-22 23:27:02 +000079 THREAD_POINTER,
80
Evan Cheng86198642009-08-07 00:34:42 +000081 DYN_ALLOC, // Dynamic allocation on the stack.
82
Jim Grosbach3728e962009-12-10 00:11:09 +000083 MEMBARRIER, // Memory barrier
84 SYNCBARRIER, // Memory sync barrier
Nate Begemand1fb5832010-08-03 21:31:55 +000085
Bob Wilson5bafff32009-06-22 23:27:02 +000086 VCEQ, // Vector compare equal.
87 VCGE, // Vector compare greater than or equal.
88 VCGEU, // Vector compare unsigned greater than or equal.
89 VCGT, // Vector compare greater than.
90 VCGTU, // Vector compare unsigned greater than.
91 VTST, // Vector test bits.
92
93 // Vector shift by immediate:
94 VSHL, // ...left
95 VSHRs, // ...right (signed)
96 VSHRu, // ...right (unsigned)
97 VSHLLs, // ...left long (signed)
98 VSHLLu, // ...left long (unsigned)
99 VSHLLi, // ...left long (with maximum shift count)
100 VSHRN, // ...right narrow
101
102 // Vector rounding shift by immediate:
103 VRSHRs, // ...right (signed)
104 VRSHRu, // ...right (unsigned)
105 VRSHRN, // ...right narrow
106
107 // Vector saturating shift by immediate:
108 VQSHLs, // ...left (signed)
109 VQSHLu, // ...left (unsigned)
110 VQSHLsu, // ...left (signed to unsigned)
111 VQSHRNs, // ...right narrow (signed)
112 VQSHRNu, // ...right narrow (unsigned)
113 VQSHRNsu, // ...right narrow (signed to unsigned)
114
115 // Vector saturating rounding shift by immediate:
116 VQRSHRNs, // ...right narrow (signed)
117 VQRSHRNu, // ...right narrow (unsigned)
118 VQRSHRNsu, // ...right narrow (signed to unsigned)
119
120 // Vector shift and insert:
121 VSLI, // ...left
122 VSRI, // ...right
123
124 // Vector get lane (VMOV scalar to ARM core register)
125 // (These are used for 8- and 16-bit element types only.)
126 VGETLANEu, // zero-extend vector extract element
127 VGETLANEs, // sign-extend vector extract element
128
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000129 // Vector move immediate and move negated immediate:
Bob Wilsoncba270d2010-07-13 21:16:48 +0000130 VMOVIMM,
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000131 VMVNIMM,
132
133 // Vector duplicate:
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000134 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000135 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000136
Bob Wilsond8e17572009-08-12 22:31:50 +0000137 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000138 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000139 VREV64, // reverse elements within 64-bit doublewords
140 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000141 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000142 VZIP, // zip (interleave)
143 VUZP, // unzip (deinterleave)
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000144 VTRN, // transpose
145
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000146 // Vector multiply long:
147 VMULLs, // ...signed
148 VMULLu, // ...unsigned
149
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000150 // Operands of the standard BUILD_VECTOR node are not legalized, which
151 // is fine if BUILD_VECTORs are always lowered to shuffles or other
152 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
153 // operands need to be legalized. Define an ARM-specific version of
154 // BUILD_VECTOR for this purpose.
155 BUILD_VECTOR,
156
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000157 // Floating-point max and min:
158 FMAX,
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000159 FMIN,
160
161 // Bit-field insert
162 BFI
Evan Chenga8e29892007-01-19 07:51:42 +0000163 };
164 }
165
Bob Wilson5bafff32009-06-22 23:27:02 +0000166 /// Define some predicates that are used for node matching.
167 namespace ARM {
Evan Cheng39382422009-10-28 01:44:26 +0000168 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
169 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
170 /// instruction, returns its 8-bit integer representation. Otherwise,
171 /// returns -1.
172 int getVFPf32Imm(const APFloat &FPImm);
173 int getVFPf64Imm(const APFloat &FPImm);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000174 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson5bafff32009-06-22 23:27:02 +0000175 }
176
Bob Wilson261f2a22009-05-20 16:30:25 +0000177 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000178 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000179
Evan Chenga8e29892007-01-19 07:51:42 +0000180 class ARMTargetLowering : public TargetLowering {
Evan Chenga8e29892007-01-19 07:51:42 +0000181 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000182 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Jim Grosbache1102ca2010-07-19 17:20:38 +0000184 virtual unsigned getJumpTableEncoding(void) const;
185
Dan Gohmand858e902010-04-17 15:26:15 +0000186 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000187
188 /// ReplaceNodeResults - Replace the results of node with an illegal result
189 /// type with new values built out of custom code.
190 ///
191 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000192 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000193
Dan Gohman475871a2008-07-27 21:46:04 +0000194 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000195
Evan Chenga8e29892007-01-19 07:51:42 +0000196 virtual const char *getTargetNodeName(unsigned Opcode) const;
197
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000198 virtual MachineBasicBlock *
199 EmitInstrWithCustomInserter(MachineInstr *MI,
200 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Bill Wendlingaf566342009-08-15 21:21:19 +0000202 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
203 /// unaligned memory accesses. of the specified type.
204 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
205 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
206
Chris Lattnerc9addb72007-03-30 23:15:24 +0000207 /// isLegalAddressingMode - Return true if the addressing mode represented
208 /// by AM is legal for this target, for a load/store of the specified type.
209 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000210 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000211
Evan Cheng77e47512009-11-11 19:05:52 +0000212 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach18f30e62010-06-02 21:53:11 +0000213 /// icmp immediate, that is the target has icmp instructions which can
214 /// compare a register against the immediate without having to materialize
215 /// the immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000216 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000217
Evan Chenga8e29892007-01-19 07:51:42 +0000218 /// getPreIndexedAddressParts - returns true by value, base pointer and
219 /// offset pointer and addressing mode by reference if the node's address
220 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000221 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
222 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000223 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000224 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000225
226 /// getPostIndexedAddressParts - returns true by value, base pointer and
227 /// offset pointer and addressing mode by reference if this node can be
228 /// combined with a load / store to form a post-indexed load / store.
229 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000230 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000231 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000232 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000233
Dan Gohman475871a2008-07-27 21:46:04 +0000234 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000235 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000236 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000237 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000238 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000239 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000240
241
Chris Lattner4234f572007-03-25 02:14:49 +0000242 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000243 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000244 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000245 EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000246 std::vector<unsigned>
247 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000248 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000249
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000250 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
251 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
252 /// true it means one of the asm constraint of the inline asm instruction
253 /// being processed is 'm'.
254 virtual void LowerAsmOperandForConstraint(SDValue Op,
255 char ConstraintLetter,
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000256 std::vector<SDValue> &Ops,
257 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000258
Dan Gohman419e4f92010-05-11 16:21:03 +0000259 const ARMSubtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000260 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000261 }
262
Evan Cheng06b666c2010-05-15 02:18:07 +0000263 /// getRegClassFor - Return the register class that should be used for the
264 /// specified value type.
265 virtual TargetRegisterClass *getRegClassFor(EVT VT) const;
266
Bill Wendlingb4202b82009-07-01 18:50:55 +0000267 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000268 virtual unsigned getFunctionAlignment(const Function *F) const;
269
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000270 /// getMaximalGlobalOffset - Returns the maximal possible offset which can
271 /// be used for loads / stores from the global.
272 virtual unsigned getMaximalGlobalOffset() const;
273
Eric Christopherab695882010-07-21 22:26:11 +0000274 /// createFastISel - This method returns a target specific FastISel object,
275 /// or null if the target does not support "fast" ISel.
276 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
277
Evan Cheng1cc39842010-05-20 23:26:43 +0000278 Sched::Preference getSchedulingPreference(SDNode *N) const;
279
Evan Cheng31446872010-07-23 22:39:59 +0000280 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
281 MachineFunction &MF) const;
282
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000283 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000284 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000285
286 /// isFPImmLegal - Returns true if the target can instruction select the
287 /// specified FP immediate natively. If false, the legalizer will
288 /// materialize the FP immediate as a load from a constant pool.
289 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
290
Bob Wilson65ffec42010-09-21 17:56:22 +0000291 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
292 const CallInst &I,
293 unsigned Intrinsic) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000294 protected:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000295 std::pair<const TargetRegisterClass*, uint8_t>
296 findRepresentativeClass(EVT VT) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000297
Evan Chenga8e29892007-01-19 07:51:42 +0000298 private:
299 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
300 /// make the right decision when generating code for different targets.
301 const ARMSubtarget *Subtarget;
302
Evan Cheng31446872010-07-23 22:39:59 +0000303 const TargetRegisterInfo *RegInfo;
304
Evan Cheng3ef1c872010-09-10 01:29:16 +0000305 const InstrItineraryData *Itins;
306
Bob Wilsond2559bf2009-07-13 18:11:36 +0000307 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000308 ///
309 unsigned ARMPCLabelIndex;
310
Owen Andersone50ed302009-08-10 22:56:29 +0000311 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
312 void addDRTypeForNEON(EVT VT);
313 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000314
315 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000316 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000317 SDValue Chain, SDValue &Arg,
318 RegsToPassVector &RegsToPass,
319 CCValAssign &VA, CCValAssign &NextVA,
320 SDValue &StackPtr,
321 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000322 ISD::ArgFlagsTy Flags) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000323 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmand858e902010-04-17 15:26:15 +0000324 SDValue &Root, SelectionDAG &DAG,
325 DebugLoc dl) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000326
Jim Grosbach18f30e62010-06-02 21:53:11 +0000327 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
328 bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000329 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
330 DebugLoc dl, SelectionDAG &DAG,
331 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000332 ISD::ArgFlagsTy Flags) const;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000333 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000334 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha87ded22010-02-08 23:22:00 +0000335 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000336 const ARMSubtarget *Subtarget) const;
337 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
338 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
339 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
340 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000341 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000342 SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000343 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000344 SelectionDAG &DAG) const;
345 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
346 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Bill Wendlingde2b1512010-08-11 08:43:16 +0000347 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000348 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
349 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng515fe3a2010-07-08 02:08:50 +0000350 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng2457f2c2010-05-22 01:47:14 +0000351 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000352 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000353 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
354 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemand1fb5832010-08-03 21:31:55 +0000355 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000356
Dan Gohman98ca4f22009-08-05 01:29:28 +0000357 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000358 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000359 const SmallVectorImpl<ISD::InputArg> &Ins,
360 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000361 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000362
363 virtual SDValue
364 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000365 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000366 const SmallVectorImpl<ISD::InputArg> &Ins,
367 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000368 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000369
370 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000371 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000372 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000373 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000374 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000375 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000376 const SmallVectorImpl<ISD::InputArg> &Ins,
377 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000378 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379
Dale Johannesen51e28e62010-06-03 21:09:53 +0000380 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
381 /// for tail call optimization. Targets which want to do tail call
382 /// optimization should implement this function.
383 bool IsEligibleForTailCallOptimization(SDValue Callee,
384 CallingConv::ID CalleeCC,
385 bool isVarArg,
386 bool isCalleeStructRet,
387 bool isCallerStructRet,
388 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000389 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000390 const SmallVectorImpl<ISD::InputArg> &Ins,
391 SelectionDAG& DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000392 virtual SDValue
393 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000394 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000395 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000396 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000397 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng06b53c02009-11-12 07:13:11 +0000398
399 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +0000400 SDValue &ARMcc, SelectionDAG &DAG, DebugLoc dl) const;
401 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
402 SelectionDAG &DAG, DebugLoc dl) const;
403
404 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000405
Jim Grosbache801dc42009-12-12 01:40:06 +0000406 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
407 MachineBasicBlock *BB,
408 unsigned Size) const;
409 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
410 MachineBasicBlock *BB,
411 unsigned Size,
412 unsigned BinOpcode) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000413
Evan Chenga8e29892007-01-19 07:51:42 +0000414 };
Eric Christopherab695882010-07-21 22:26:11 +0000415
416 namespace ARM {
417 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
418 }
Evan Chenga8e29892007-01-19 07:51:42 +0000419}
420
421#endif // ARMISELLOWERING_H