blob: 8506fa66a645a530f955a3828cab1afd16d23f3e [file] [log] [blame]
Nate Begeman8c00f8c2005-08-04 07:12:09 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanfb5792f2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5b925c02009-01-03 04:04:46 +000014#define DEBUG_TYPE "subtarget"
Nate Begemanfb5792f2005-07-12 01:41:54 +000015#include "X86Subtarget.h"
Evan Chenga26eb5e2006-10-06 09:17:41 +000016#include "X86GenSubtarget.inc"
Nate Begemanfb5792f2005-07-12 01:41:54 +000017#include "llvm/Module.h"
Jim Laskey05a059d2006-09-07 12:23:47 +000018#include "llvm/Support/CommandLine.h"
Evan Cheng5b925c02009-01-03 04:04:46 +000019#include "llvm/Support/Debug.h"
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000020#include "llvm/Target/TargetMachine.h"
Anton Korobeynikov45709ae2008-04-23 18:18:10 +000021#include "llvm/Target/TargetOptions.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000022using namespace llvm;
23
Chris Lattnerbc583222009-04-25 18:27:23 +000024#if defined(_MSC_VER)
25 #include <intrin.h>
26#endif
27
Dan Gohman844731a2008-05-13 00:00:25 +000028static cl::opt<X86Subtarget::AsmWriterFlavorTy>
Anton Korobeynikov7f705592007-01-12 19:20:47 +000029AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::Unset),
Jim Laskey05a059d2006-09-07 12:23:47 +000030 cl::desc("Choose style of code to emit from X86 backend:"),
31 cl::values(
Dan Gohmanb8cab922008-10-14 20:25:08 +000032 clEnumValN(X86Subtarget::ATT, "att", "Emit AT&T-style assembly"),
33 clEnumValN(X86Subtarget::Intel, "intel", "Emit Intel-style assembly"),
Chris Lattnercdb341d2006-09-07 22:29:41 +000034 clEnumValEnd));
Jim Laskey05a059d2006-09-07 12:23:47 +000035
Evan Cheng751c0e12006-10-16 21:00:37 +000036
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000037/// True if accessing the GV requires an extra load. For Windows, dllimported
38/// symbols are indirect, loading the value at address GV rather then the
39/// value of GV itself. This means that the GlobalAddress must be in the base
40/// or index register of the address, not the GV offset field.
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000041bool X86Subtarget::GVRequiresExtraLoad(const GlobalValue* GV,
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000042 const TargetMachine& TM,
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000043 bool isDirectCall) const
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000044{
Anton Korobeynikovb10308e2007-01-28 13:31:35 +000045 // FIXME: PIC
Evan Cheng817a6a92008-07-16 01:34:02 +000046 if (TM.getRelocationModel() != Reloc::Static &&
47 TM.getCodeModel() != CodeModel::Large) {
Anton Korobeynikov5032e5a2007-01-17 10:33:08 +000048 if (isTargetDarwin()) {
Evan Chenge4d10822008-12-08 19:29:03 +000049 if (isDirectCall)
50 return false;
Evan Chengae94e592008-12-05 01:06:39 +000051 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
52 if (GV->hasHiddenVisibility() &&
53 (Is64Bit || (!isDecl && !GV->hasCommonLinkage())))
54 // If symbol visibility is hidden, the extra load is not needed if
55 // target is x86-64 or the symbol is definitely defined in the current
56 // translation unit.
57 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +000058 return !isDirectCall && (isDecl || GV->isWeakForLinker());
Anton Korobeynikov49964d62008-01-20 13:58:16 +000059 } else if (isTargetELF()) {
Rafael Espindolada5860f2008-06-02 07:52:43 +000060 // Extra load is needed for all externally visible.
61 if (isDirectCall)
62 return false;
Rafael Espindolabb46f522009-01-15 20:18:42 +000063 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
Rafael Espindolada5860f2008-06-02 07:52:43 +000064 return false;
65 return true;
Anton Korobeynikov317848f2007-01-03 11:43:14 +000066 } else if (isTargetCygMing() || isTargetWindows()) {
Anton Korobeynikov15fccf12006-12-20 01:03:20 +000067 return (GV->hasDLLImportLinkage());
68 }
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +000069 }
Dale Johannesen203af582008-12-05 21:47:27 +000070 return false;
71}
72
73/// True if accessing the GV requires a register. This is a superset of the
74/// cases where GVRequiresExtraLoad is true. Some variations of PIC require
75/// a register, but not an extra load.
76bool X86Subtarget::GVRequiresRegister(const GlobalValue *GV,
Evan Chengd7f666a2009-05-20 04:53:57 +000077 const TargetMachine& TM,
78 bool isDirectCall) const
Dale Johannesen203af582008-12-05 21:47:27 +000079{
80 if (GVRequiresExtraLoad(GV, TM, isDirectCall))
81 return true;
82 // Code below here need only consider cases where GVRequiresExtraLoad
83 // returns false.
84 if (TM.getRelocationModel() == Reloc::PIC_)
85 return !isDirectCall &&
Rafael Espindolabb46f522009-01-15 20:18:42 +000086 (GV->hasLocalLinkage() || GV->hasExternalLinkage());
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000087 return false;
88}
89
Bill Wendling6f287b22008-09-30 21:22:07 +000090/// getBZeroEntry - This function returns the name of a function which has an
91/// interface like the non-standard bzero function, if such a function exists on
92/// the current subtarget and it is considered prefereable over memset with zero
93/// passed as the second argument. Otherwise it returns null.
Bill Wendling6e087382008-09-30 22:05:33 +000094const char *X86Subtarget::getBZeroEntry() const {
Dan Gohman68d599d2008-04-01 20:38:36 +000095 // Darwin 10 has a __bzero entry point for this purpose.
96 if (getDarwinVers() >= 10)
Bill Wendling6e087382008-09-30 22:05:33 +000097 return "__bzero";
Dan Gohman68d599d2008-04-01 20:38:36 +000098
99 return 0;
100}
101
Evan Chengd7f666a2009-05-20 04:53:57 +0000102/// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
103/// to immediate address.
104bool X86Subtarget::IsLegalToCallImmediateAddr(const TargetMachine &TM) const {
105 if (Is64Bit)
106 return false;
107 return isTargetELF() || TM.getRelocationModel() == Reloc::Static;
108}
109
Dan Gohman8749b612008-12-16 03:35:01 +0000110/// getSpecialAddressLatency - For targets where it is beneficial to
111/// backschedule instructions that compute addresses, return a value
112/// indicating the number of scheduling cycles of backscheduling that
113/// should be attempted.
114unsigned X86Subtarget::getSpecialAddressLatency() const {
115 // For x86 out-of-order targets, back-schedule address computations so
116 // that loads and stores aren't blocked.
117 // This value was chosen arbitrarily.
118 return 200;
119}
120
Chris Lattner1e39a152006-01-28 06:05:41 +0000121/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
122/// specified arguments. If we can't run cpuid on the host, return true.
Evan Cheng751c0e12006-10-16 21:00:37 +0000123bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
124 unsigned *rECX, unsigned *rEDX) {
Chris Lattnerbc583222009-04-25 18:27:23 +0000125#if defined(__x86_64__) || defined(_M_AMD64)
126 #if defined(__GNUC__)
127 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
128 asm ("movq\t%%rbx, %%rsi\n\t"
129 "cpuid\n\t"
130 "xchgq\t%%rbx, %%rsi\n\t"
131 : "=a" (*rEAX),
132 "=S" (*rEBX),
133 "=c" (*rECX),
134 "=d" (*rEDX)
135 : "a" (value));
136 return false;
137 #elif defined(_MSC_VER)
138 int registers[4];
139 __cpuid(registers, value);
140 *rEAX = registers[0];
141 *rEBX = registers[1];
142 *rECX = registers[2];
143 *rEDX = registers[3];
144 return false;
145 #endif
Evan Cheng25ab6902006-09-08 06:48:29 +0000146#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Chris Lattnerbc583222009-04-25 18:27:23 +0000147 #if defined(__GNUC__)
148 asm ("movl\t%%ebx, %%esi\n\t"
149 "cpuid\n\t"
150 "xchgl\t%%ebx, %%esi\n\t"
151 : "=a" (*rEAX),
152 "=S" (*rEBX),
153 "=c" (*rECX),
154 "=d" (*rEDX)
155 : "a" (value));
156 return false;
157 #elif defined(_MSC_VER)
158 __asm {
159 mov eax,value
160 cpuid
161 mov esi,rEAX
162 mov dword ptr [esi],eax
163 mov esi,rEBX
164 mov dword ptr [esi],ebx
165 mov esi,rECX
166 mov dword ptr [esi],ecx
167 mov esi,rEDX
168 mov dword ptr [esi],edx
169 }
170 return false;
171 #endif
Evan Cheng559806f2006-01-27 08:10:46 +0000172#endif
Chris Lattner1e39a152006-01-28 06:05:41 +0000173 return true;
Evan Cheng559806f2006-01-27 08:10:46 +0000174}
175
Evan Chengccb69762009-01-02 05:35:45 +0000176static void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model) {
177 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
178 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
179 if (Family == 6 || Family == 0xf) {
180 if (Family == 0xf)
181 // Examine extended family ID if family ID is F.
182 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
183 // Examine extended model ID if family ID is 6 or F.
184 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
185 }
186}
187
Evan Chenga26eb5e2006-10-06 09:17:41 +0000188void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +0000189 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Jeff Cohena3496402006-01-28 18:47:32 +0000190 union {
Jeff Cohen216d2812006-01-28 19:48:34 +0000191 unsigned u[3];
192 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +0000193 } text;
Chris Lattner3b6f4972006-11-20 18:16:05 +0000194
Evan Cheng751c0e12006-10-16 21:00:37 +0000195 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
Evan Chengabc346c2006-10-06 08:21:07 +0000196 return;
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000197
198 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Chris Lattner3b6f4972006-11-20 18:16:05 +0000199
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000200 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
201 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
202 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
203 if (ECX & 0x1) X86SSELevel = SSE3;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000204 if ((ECX >> 9) & 0x1) X86SSELevel = SSSE3;
Nate Begeman63ec90a2008-02-03 07:18:54 +0000205 if ((ECX >> 19) & 0x1) X86SSELevel = SSE41;
206 if ((ECX >> 20) & 0x1) X86SSELevel = SSE42;
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000207
Evan Chengccb69762009-01-02 05:35:45 +0000208 bool IsIntel = memcmp(text.c, "GenuineIntel", 12) == 0;
209 bool IsAMD = !IsIntel && memcmp(text.c, "AuthenticAMD", 12) == 0;
David Greene343dadb2009-06-26 22:46:54 +0000210
211 HasFMA3 = IsIntel && ((ECX >> 12) & 0x1);
212 HasAVX = ((ECX >> 28) & 0x1);
213
Evan Chengccb69762009-01-02 05:35:45 +0000214 if (IsIntel || IsAMD) {
215 // Determine if bit test memory instructions are slow.
216 unsigned Family = 0;
217 unsigned Model = 0;
218 DetectFamilyModel(EAX, Family, Model);
219 IsBTMemSlow = IsAMD || (Family == 6 && Model >= 13);
220
Jeff Cohenc3987092007-04-16 21:59:44 +0000221 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
222 HasX86_64 = (EDX >> 29) & 0x1;
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +0000223 HasSSE4A = IsAMD && ((ECX >> 6) & 0x1);
David Greene343dadb2009-06-26 22:46:54 +0000224 HasFMA4 = IsAMD && ((ECX >> 16) & 0x1);
Jeff Cohenc3987092007-04-16 21:59:44 +0000225 }
Evan Cheng559806f2006-01-27 08:10:46 +0000226}
Evan Cheng97c7fc32006-01-26 09:53:06 +0000227
Evan Chenga26eb5e2006-10-06 09:17:41 +0000228static const char *GetCurrentX86CPU() {
229 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Evan Cheng751c0e12006-10-16 21:00:37 +0000230 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
Evan Chenga26eb5e2006-10-06 09:17:41 +0000231 return "generic";
Evan Chengccb69762009-01-02 05:35:45 +0000232 unsigned Family = 0;
233 unsigned Model = 0;
234 DetectFamilyModel(EAX, Family, Model);
Evan Cheng018b7ee2009-01-02 05:29:20 +0000235
Evan Cheng751c0e12006-10-16 21:00:37 +0000236 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Cheng3cff9f82006-10-06 18:57:51 +0000237 bool Em64T = (EDX >> 29) & 0x1;
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +0000238 bool HasSSE3 = (ECX & 0x1);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000239
240 union {
241 unsigned u[3];
242 char c[12];
243 } text;
244
Evan Cheng751c0e12006-10-16 21:00:37 +0000245 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000246 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
247 switch (Family) {
248 case 3:
249 return "i386";
250 case 4:
251 return "i486";
252 case 5:
253 switch (Model) {
254 case 4: return "pentium-mmx";
255 default: return "pentium";
256 }
257 case 6:
258 switch (Model) {
259 case 1: return "pentiumpro";
260 case 3:
261 case 5:
262 case 6: return "pentium2";
263 case 7:
264 case 8:
265 case 10:
266 case 11: return "pentium3";
267 case 9:
268 case 13: return "pentium-m";
269 case 14: return "yonah";
Evan Cheng5b925c02009-01-03 04:04:46 +0000270 case 15:
271 case 22: // Celeron M 540
272 return "core2";
273 case 23: // 45nm: Penryn , Wolfdale, Yorkfield (XE)
274 return "penryn";
Evan Chenga26eb5e2006-10-06 09:17:41 +0000275 default: return "i686";
276 }
277 case 15: {
278 switch (Model) {
279 case 3:
280 case 4:
Evan Cheng5b925c02009-01-03 04:04:46 +0000281 case 6: // same as 4, but 65nm
Evan Chenga26eb5e2006-10-06 09:17:41 +0000282 return (Em64T) ? "nocona" : "prescott";
Evan Cheng78771122009-01-05 08:45:01 +0000283 case 26:
284 return "corei7";
Evan Cheng5b925c02009-01-03 04:04:46 +0000285 case 28:
Evan Cheng78771122009-01-05 08:45:01 +0000286 return "atom";
Evan Chenga26eb5e2006-10-06 09:17:41 +0000287 default:
288 return (Em64T) ? "x86-64" : "pentium4";
289 }
290 }
291
292 default:
293 return "generic";
294 }
295 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
296 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
297 // appears to be no way to generate the wide variety of AMD-specific targets
298 // from the information returned from CPUID.
299 switch (Family) {
300 case 4:
301 return "i486";
302 case 5:
303 switch (Model) {
304 case 6:
305 case 7: return "k6";
306 case 8: return "k6-2";
307 case 9:
308 case 13: return "k6-3";
309 default: return "pentium";
310 }
311 case 6:
312 switch (Model) {
313 case 4: return "athlon-tbird";
314 case 6:
315 case 7:
316 case 8: return "athlon-mp";
317 case 10: return "athlon-xp";
318 default: return "athlon";
319 }
320 case 15:
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +0000321 if (HasSSE3) {
322 switch (Model) {
323 default: return "k8-sse3";
324 }
325 } else {
326 switch (Model) {
327 case 1: return "opteron";
328 case 5: return "athlon-fx"; // also opteron
329 default: return "athlon64";
330 }
331 }
332 case 16:
Evan Chenga26eb5e2006-10-06 09:17:41 +0000333 switch (Model) {
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +0000334 default: return "amdfam10";
Evan Chenga26eb5e2006-10-06 09:17:41 +0000335 }
Evan Chenga26eb5e2006-10-06 09:17:41 +0000336 default:
337 return "generic";
338 }
339 } else {
340 return "generic";
341 }
342}
343
Evan Cheng25ab6902006-09-08 06:48:29 +0000344X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
Evan Cheng8e0055d2006-10-04 18:33:00 +0000345 : AsmFlavor(AsmWriterFlavor)
Duncan Sandsf9a67a82008-11-28 09:29:37 +0000346 , PICStyle(PICStyles::None)
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 , X86SSELevel(NoMMXSSE)
Evan Chengdc008582008-04-16 19:03:02 +0000348 , X863DNowLevel(NoThreeDNow)
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 , HasX86_64(false)
David Greene343dadb2009-06-26 22:46:54 +0000350 , HasSSE4A(false)
351 , HasAVX(false)
352 , HasFMA3(false)
353 , HasFMA4(false)
Evan Chengccb69762009-01-02 05:35:45 +0000354 , IsBTMemSlow(false)
Chris Lattner7ad92d82008-01-02 19:44:55 +0000355 , DarwinVers(0)
Dan Gohman94bbdc82008-05-05 18:43:07 +0000356 , IsLinux(false)
Evan Cheng25ab6902006-09-08 06:48:29 +0000357 , stackAlignment(8)
358 // FIXME: this is a known good value for Yonah. How about others?
Rafael Espindolafc05f402007-10-31 11:52:06 +0000359 , MaxInlineSizeThreshold(128)
Evan Cheng25ab6902006-09-08 06:48:29 +0000360 , Is64Bit(is64Bit)
361 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000362
363 // default to hard float ABI
364 if (FloatABIType == FloatABI::Default)
365 FloatABIType = FloatABI::Hard;
Mon P Wang63307c32008-05-05 19:05:59 +0000366
Evan Cheng97c7fc32006-01-26 09:53:06 +0000367 // Determine default and user specified characteristics
Evan Chenga26eb5e2006-10-06 09:17:41 +0000368 if (!FS.empty()) {
369 // If feature string is not empty, parse features string.
370 std::string CPU = GetCurrentX86CPU();
371 ParseSubtargetFeatures(FS, CPU);
Torok Edwinb68a88b2009-02-02 21:57:34 +0000372 // All X86-64 CPUs also have SSE2, however user might request no SSE via
373 // -mattr, so don't force SSELevel here.
Chris Lattner3b6f4972006-11-20 18:16:05 +0000374 } else {
375 // Otherwise, use CPUID to auto-detect feature set.
376 AutoDetectSubtargetFeatures();
Dan Gohmanf75e5b42009-02-03 00:04:43 +0000377 // Make sure SSE2 is enabled; it is available on all X86-64 CPUs.
378 if (Is64Bit && X86SSELevel < SSE2)
379 X86SSELevel = SSE2;
Evan Cheng25ab6902006-09-08 06:48:29 +0000380 }
Dan Gohmanf75e5b42009-02-03 00:04:43 +0000381
Dan Gohman605679f2009-02-03 18:53:21 +0000382 // If requesting codegen for X86-64, make sure that 64-bit features
383 // are enabled.
384 if (Is64Bit)
385 HasX86_64 = true;
386
Evan Cheng5b925c02009-01-03 04:04:46 +0000387 DOUT << "Subtarget features: SSELevel " << X86SSELevel
388 << ", 3DNowLevel " << X863DNowLevel
389 << ", 64bit " << HasX86_64 << "\n";
Dan Gohmanf75e5b42009-02-03 00:04:43 +0000390 assert((!Is64Bit || HasX86_64) &&
391 "64-bit code requested on a subtarget that doesn't support it!");
Evan Cheng25ab6902006-09-08 06:48:29 +0000392
Nate Begemanfb5792f2005-07-12 01:41:54 +0000393 // Set the boolean corresponding to the current target triple, or the default
394 // if one cannot be determined, to true.
395 const std::string& TT = M.getTargetTriple();
396 if (TT.length() > 5) {
Duncan Sandse51775d2008-01-08 10:06:15 +0000397 size_t Pos;
Chris Lattner7ad92d82008-01-02 19:44:55 +0000398 if ((Pos = TT.find("-darwin")) != std::string::npos) {
Chris Lattnere5600e52005-11-21 22:31:58 +0000399 TargetType = isDarwin;
Chris Lattner7ad92d82008-01-02 19:44:55 +0000400
401 // Compute the darwin version number.
402 if (isdigit(TT[Pos+7]))
403 DarwinVers = atoi(&TT[Pos+7]);
404 else
405 DarwinVers = 8; // Minimum supported darwin is Tiger.
Dan Gohmana779a982008-05-05 00:28:39 +0000406 } else if (TT.find("linux") != std::string::npos) {
Dan Gohman600bf162008-05-05 16:11:31 +0000407 // Linux doesn't imply ELF, but we don't currently support anything else.
408 TargetType = isELF;
409 IsLinux = true;
Chris Lattner7ad92d82008-01-02 19:44:55 +0000410 } else if (TT.find("cygwin") != std::string::npos) {
411 TargetType = isCygwin;
412 } else if (TT.find("mingw") != std::string::npos) {
413 TargetType = isMingw;
414 } else if (TT.find("win32") != std::string::npos) {
Chris Lattnere5600e52005-11-21 22:31:58 +0000415 TargetType = isWindows;
Anton Korobeynikov508f0fd2008-03-22 21:12:53 +0000416 } else if (TT.find("windows") != std::string::npos) {
417 TargetType = isWindows;
Chris Lattner7ad92d82008-01-02 19:44:55 +0000418 }
Mon P Wang9feb5dd2009-02-28 00:25:30 +0000419 else if (TT.find("-cl") != std::string::npos) {
420 TargetType = isDarwin;
421 DarwinVers = 9;
422 }
Nate Begemanfb5792f2005-07-12 01:41:54 +0000423 } else if (TT.empty()) {
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000424#if defined(__CYGWIN__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000425 TargetType = isCygwin;
Anton Korobeynikov2b4f7802008-03-22 21:18:22 +0000426#elif defined(__MINGW32__) || defined(__MINGW64__)
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000427 TargetType = isMingw;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000428#elif defined(__APPLE__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000429 TargetType = isDarwin;
Chris Lattner7ad92d82008-01-02 19:44:55 +0000430#if __APPLE_CC__ > 5400
431 DarwinVers = 9; // GCC 5400+ is Leopard.
432#else
433 DarwinVers = 8; // Minimum supported darwin is Tiger.
434#endif
435
Anton Korobeynikov2b4f7802008-03-22 21:18:22 +0000436#elif defined(_WIN32) || defined(_WIN64)
Chris Lattnere5600e52005-11-21 22:31:58 +0000437 TargetType = isWindows;
Dan Gohmana779a982008-05-05 00:28:39 +0000438#elif defined(__linux__)
439 // Linux doesn't imply ELF, but we don't currently support anything else.
Dan Gohman600bf162008-05-05 16:11:31 +0000440 TargetType = isELF;
441 IsLinux = true;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000442#endif
443 }
444
Chris Lattnercdb341d2006-09-07 22:29:41 +0000445 // If the asm syntax hasn't been overridden on the command line, use whatever
446 // the target wants.
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000447 if (AsmFlavor == X86Subtarget::Unset) {
Chris Lattner7ad92d82008-01-02 19:44:55 +0000448 AsmFlavor = (TargetType == isWindows)
449 ? X86Subtarget::Intel : X86Subtarget::ATT;
Chris Lattnercdb341d2006-09-07 22:29:41 +0000450 }
451
Anton Korobeynikov890fe882008-04-23 18:16:16 +0000452 // Stack alignment is 16 bytes on Darwin (both 32 and 64 bit) and for all 64
453 // bit targets.
454 if (TargetType == isDarwin || Is64Bit)
Nate Begemanfb5792f2005-07-12 01:41:54 +0000455 stackAlignment = 16;
Anton Korobeynikov78c80fd2008-04-12 22:12:22 +0000456
457 if (StackAlignment)
458 stackAlignment = StackAlignment;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000459}