Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 1 | //===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 10 | // This file implements the LiveVariable analysis pass. For each machine |
| 11 | // instruction in the function, this pass calculates the set of registers that |
| 12 | // are immediately dead after the instruction (i.e., the instruction calculates |
| 13 | // the value, but it is never used) and the set of registers that are used by |
| 14 | // the instruction, but are never used after the instruction (i.e., they are |
| 15 | // killed). |
| 16 | // |
| 17 | // This class computes live variables using are sparse implementation based on |
| 18 | // the machine code SSA form. This class computes live variable information for |
| 19 | // each virtual and _register allocatable_ physical register in a function. It |
| 20 | // uses the dominance properties of SSA form to efficiently compute live |
| 21 | // variables for virtual registers, and assumes that physical registers are only |
| 22 | // live within a single basic block (allowing it to do a single local analysis |
| 23 | // to resolve physical register lifetimes in each basic block). If a physical |
| 24 | // register is not register allocatable, it is not tracked. This is useful for |
| 25 | // things like the stack pointer and condition codes. |
| 26 | // |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 27 | //===----------------------------------------------------------------------===// |
| 28 | |
| 29 | #include "llvm/CodeGen/LiveVariables.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 61b08f1 | 2004-02-10 21:18:55 +0000 | [diff] [blame] | 31 | #include "llvm/Target/MRegisterInfo.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/DepthFirstIterator.h" |
| 35 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 6fcd8d8 | 2004-10-25 18:44:14 +0000 | [diff] [blame] | 36 | #include "llvm/Config/alloca.h" |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 37 | #include <algorithm> |
Chris Lattner | 49a5aaa | 2004-01-30 22:08:53 +0000 | [diff] [blame] | 38 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 39 | |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 40 | static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 41 | |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 42 | void LiveVariables::VarInfo::dump() const { |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 43 | cerr << "Register Defined by: "; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 44 | if (DefInst) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 45 | cerr << *DefInst; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 46 | else |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 47 | cerr << "<null>\n"; |
| 48 | cerr << " Alive in blocks: "; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 49 | for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 50 | if (AliveBlocks[i]) cerr << i << ", "; |
| 51 | cerr << "\n Killed by:"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 52 | if (Kills.empty()) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 53 | cerr << " No instructions.\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 54 | else { |
| 55 | for (unsigned i = 0, e = Kills.size(); i != e; ++i) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 56 | cerr << "\n #" << i << ": " << *Kills[i]; |
| 57 | cerr << "\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 58 | } |
| 59 | } |
| 60 | |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 61 | LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) { |
Chris Lattner | ef09c63 | 2004-01-31 21:27:19 +0000 | [diff] [blame] | 62 | assert(MRegisterInfo::isVirtualRegister(RegIdx) && |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 63 | "getVarInfo: not a virtual register!"); |
| 64 | RegIdx -= MRegisterInfo::FirstVirtualRegister; |
| 65 | if (RegIdx >= VirtRegInfo.size()) { |
| 66 | if (RegIdx >= 2*VirtRegInfo.size()) |
| 67 | VirtRegInfo.resize(RegIdx*2); |
| 68 | else |
| 69 | VirtRegInfo.resize(2*VirtRegInfo.size()); |
| 70 | } |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 71 | VarInfo &VI = VirtRegInfo[RegIdx]; |
| 72 | VI.AliveBlocks.resize(MF->getNumBlockIDs()); |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 73 | return VI; |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 74 | } |
| 75 | |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 76 | bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 77 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 78 | MachineOperand &MO = MI->getOperand(i); |
| 79 | if (MO.isReg() && MO.isKill()) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 80 | if ((MO.getReg() == Reg) || |
| 81 | (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 82 | MRegisterInfo::isPhysicalRegister(Reg) && |
| 83 | RegInfo->isSubRegister(MO.getReg(), Reg))) |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 84 | return true; |
| 85 | } |
| 86 | } |
| 87 | return false; |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 91 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 92 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 93 | if (MO.isReg() && MO.isDead()) { |
| 94 | if ((MO.getReg() == Reg) || |
| 95 | (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 96 | MRegisterInfo::isPhysicalRegister(Reg) && |
| 97 | RegInfo->isSubRegister(MO.getReg(), Reg))) |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 98 | return true; |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 99 | } |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 100 | } |
| 101 | return false; |
| 102 | } |
| 103 | |
| 104 | bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const { |
| 105 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 106 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 107 | if (MO.isReg() && MO.isDef() && MO.getReg() == Reg) |
| 108 | return true; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 109 | } |
| 110 | return false; |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 111 | } |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 112 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 113 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo, |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 114 | MachineBasicBlock *MBB) { |
Chris Lattner | 8ba9771 | 2004-07-01 04:29:47 +0000 | [diff] [blame] | 115 | unsigned BBNum = MBB->getNumber(); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 116 | |
| 117 | // Check to see if this basic block is one of the killing blocks. If so, |
| 118 | // remove it... |
| 119 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 120 | if (VRInfo.Kills[i]->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 121 | VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry |
| 122 | break; |
| 123 | } |
| 124 | |
Chris Lattner | 73d4adf | 2004-07-19 06:26:50 +0000 | [diff] [blame] | 125 | if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 126 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 127 | if (VRInfo.AliveBlocks[BBNum]) |
| 128 | return; // We already know the block is live |
| 129 | |
| 130 | // Mark the variable known alive in this bb |
| 131 | VRInfo.AliveBlocks[BBNum] = true; |
| 132 | |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 133 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 134 | E = MBB->pred_end(); PI != E; ++PI) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 135 | MarkVirtRegAliveInBlock(VRInfo, *PI); |
| 136 | } |
| 137 | |
| 138 | void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB, |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 139 | MachineInstr *MI) { |
Alkis Evlogimenos | 2e58a41 | 2004-09-01 22:34:52 +0000 | [diff] [blame] | 140 | assert(VRInfo.DefInst && "Register use before def!"); |
| 141 | |
Evan Cheng | 38b7ca6 | 2007-04-17 20:22:11 +0000 | [diff] [blame] | 142 | VRInfo.NumUses++; |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 143 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 144 | // Check to see if this basic block is already a kill block... |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 145 | if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 146 | // Yes, this register is killed in this basic block already. Increase the |
| 147 | // live range by updating the kill instruction. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 148 | VRInfo.Kills.back() = MI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 149 | return; |
| 150 | } |
| 151 | |
| 152 | #ifndef NDEBUG |
| 153 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 154 | assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 155 | #endif |
| 156 | |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 157 | assert(MBB != VRInfo.DefInst->getParent() && |
Chris Lattner | 73d4adf | 2004-07-19 06:26:50 +0000 | [diff] [blame] | 158 | "Should have kill for defblock!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 159 | |
| 160 | // Add a new kill entry for this basic block. |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 161 | // If this virtual register is already marked as alive in this basic block, |
| 162 | // that means it is alive in at least one of the successor block, it's not |
| 163 | // a kill. |
Evan Cheng | f44c728 | 2007-04-18 05:04:38 +0000 | [diff] [blame] | 164 | if (!VRInfo.AliveBlocks[MBB->getNumber()]) |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 165 | VRInfo.Kills.push_back(MI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 166 | |
| 167 | // Update all dominating blocks to mark them known live. |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 168 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 169 | E = MBB->pred_end(); PI != E; ++PI) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 170 | MarkVirtRegAliveInBlock(VRInfo, *PI); |
| 171 | } |
| 172 | |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 173 | bool LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI, |
| 174 | bool AddIfNotFound) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 175 | bool Found = false; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 176 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 177 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 178 | if (MO.isReg() && MO.isUse()) { |
| 179 | unsigned Reg = MO.getReg(); |
| 180 | if (!Reg) |
| 181 | continue; |
| 182 | if (Reg == IncomingReg) { |
| 183 | MO.setIsKill(); |
| 184 | Found = true; |
| 185 | break; |
| 186 | } else if (MRegisterInfo::isPhysicalRegister(Reg) && |
| 187 | MRegisterInfo::isPhysicalRegister(IncomingReg) && |
| 188 | RegInfo->isSuperRegister(IncomingReg, Reg) && |
| 189 | MO.isKill()) |
| 190 | // A super-register kill already exists. |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 191 | return true; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 192 | } |
| 193 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 194 | |
| 195 | // If not found, this means an alias of one of the operand is killed. Add a |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 196 | // new implicit operand if required. |
| 197 | if (!Found && AddIfNotFound) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 198 | MI->addRegOperand(IncomingReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/); |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 199 | return true; |
| 200 | } |
| 201 | return Found; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 204 | bool LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI, |
| 205 | bool AddIfNotFound) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 206 | bool Found = false; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 207 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 208 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 209 | if (MO.isReg() && MO.isDef()) { |
| 210 | unsigned Reg = MO.getReg(); |
| 211 | if (!Reg) |
| 212 | continue; |
| 213 | if (Reg == IncomingReg) { |
| 214 | MO.setIsDead(); |
| 215 | Found = true; |
| 216 | break; |
| 217 | } else if (MRegisterInfo::isPhysicalRegister(Reg) && |
| 218 | MRegisterInfo::isPhysicalRegister(IncomingReg) && |
| 219 | RegInfo->isSuperRegister(IncomingReg, Reg) && |
| 220 | MO.isDead()) |
| 221 | // There exists a super-register that's marked dead. |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 222 | return true; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 223 | } |
| 224 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 225 | |
| 226 | // If not found, this means an alias of one of the operand is dead. Add a |
| 227 | // new implicit operand. |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 228 | if (!Found && AddIfNotFound) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 229 | MI->addRegOperand(IncomingReg, true/*IsDef*/,true/*IsImp*/,false/*IsKill*/, |
| 230 | true/*IsDead*/); |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 231 | return true; |
| 232 | } |
| 233 | return Found; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 234 | } |
| 235 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 236 | void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 237 | // There is a now a proper use, forget about the last partial use. |
| 238 | PhysRegPartUse[Reg] = NULL; |
| 239 | |
| 240 | // Turn previous partial def's into read/mod/write. |
| 241 | for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) { |
| 242 | MachineInstr *Def = PhysRegPartDef[Reg][i]; |
| 243 | // First one is just a def. This means the use is reading some undef bits. |
| 244 | if (i != 0) |
| 245 | Def->addRegOperand(Reg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/); |
| 246 | Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/); |
| 247 | } |
| 248 | PhysRegPartDef[Reg].clear(); |
| 249 | |
| 250 | // There was an earlier def of a super-register. Add implicit def to that MI. |
| 251 | // A: EAX = ... |
| 252 | // B: = AX |
| 253 | // Add implicit def to A. |
| 254 | if (PhysRegInfo[Reg] && !PhysRegUsed[Reg]) { |
| 255 | MachineInstr *Def = PhysRegInfo[Reg]; |
| 256 | if (!Def->findRegisterDefOperand(Reg)) |
| 257 | Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/); |
| 258 | } |
| 259 | |
Alkis Evlogimenos | c55640f | 2004-01-13 21:16:25 +0000 | [diff] [blame] | 260 | PhysRegInfo[Reg] = MI; |
| 261 | PhysRegUsed[Reg] = true; |
Chris Lattner | 6d3848d | 2004-05-10 05:12:43 +0000 | [diff] [blame] | 262 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 263 | for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg); |
| 264 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 265 | PhysRegInfo[SubReg] = MI; |
| 266 | PhysRegUsed[SubReg] = true; |
Chris Lattner | 6d3848d | 2004-05-10 05:12:43 +0000 | [diff] [blame] | 267 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 268 | |
| 269 | // Remember the partial uses. |
| 270 | for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg); |
| 271 | unsigned SuperReg = *SuperRegs; ++SuperRegs) |
| 272 | PhysRegPartUse[SuperReg] = MI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 273 | } |
| 274 | |
| 275 | void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) { |
| 276 | // Does this kill a previous version of this register? |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 277 | if (MachineInstr *LastRef = PhysRegInfo[Reg]) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 278 | if (PhysRegUsed[Reg]) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 279 | addRegisterKilled(Reg, LastRef); |
| 280 | else if (PhysRegPartUse[Reg]) |
| 281 | // Add implicit use / kill to last use of a sub-register. |
Evan Cheng | 0535028 | 2007-04-26 01:40:09 +0000 | [diff] [blame] | 282 | addRegisterKilled(Reg, PhysRegPartUse[Reg], true); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 283 | else |
Evan Cheng | 8e29b21 | 2007-04-26 08:24:22 +0000 | [diff] [blame] | 284 | addRegisterDead(Reg, LastRef); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 285 | } |
| 286 | PhysRegInfo[Reg] = MI; |
| 287 | PhysRegUsed[Reg] = false; |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 288 | PhysRegPartUse[Reg] = NULL; |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 289 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 290 | for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg); |
| 291 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 292 | if (MachineInstr *LastRef = PhysRegInfo[SubReg]) { |
| 293 | if (PhysRegUsed[SubReg]) |
| 294 | addRegisterKilled(SubReg, LastRef); |
| 295 | else if (PhysRegPartUse[SubReg]) |
| 296 | // Add implicit use / kill to last use of a sub-register. |
Evan Cheng | 8e29b21 | 2007-04-26 08:24:22 +0000 | [diff] [blame] | 297 | addRegisterKilled(SubReg, PhysRegPartUse[SubReg], true); |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 298 | else |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 299 | addRegisterDead(SubReg, LastRef); |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 300 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 301 | PhysRegInfo[SubReg] = MI; |
| 302 | PhysRegUsed[SubReg] = false; |
| 303 | } |
| 304 | |
| 305 | if (MI) |
| 306 | for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg); |
| 307 | unsigned SuperReg = *SuperRegs; ++SuperRegs) { |
| 308 | if (PhysRegInfo[SuperReg]) { |
| 309 | // The larger register is previously defined. Now a smaller part is |
| 310 | // being re-defined. Treat it as read/mod/write. |
| 311 | // EAX = |
| 312 | // AX = EAX<imp-use,kill>, EAX<imp-def> |
| 313 | MI->addRegOperand(SuperReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/); |
| 314 | MI->addRegOperand(SuperReg, true/*IsDef*/,true/*IsImp*/); |
| 315 | PhysRegInfo[SuperReg] = MI; |
| 316 | PhysRegUsed[SuperReg] = false; |
| 317 | } else { |
| 318 | // Remember this partial def. |
| 319 | PhysRegPartDef[SuperReg].push_back(MI); |
| 320 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 321 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 322 | } |
| 323 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 324 | bool LiveVariables::runOnMachineFunction(MachineFunction &mf) { |
| 325 | MF = &mf; |
| 326 | const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo(); |
| 327 | RegInfo = MF->getTarget().getRegisterInfo(); |
Chris Lattner | 96aef89 | 2004-02-09 01:35:21 +0000 | [diff] [blame] | 328 | assert(RegInfo && "Target doesn't have register information?"); |
| 329 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 330 | ReservedRegisters = RegInfo->getReservedRegs(mf); |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 331 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 332 | unsigned NumRegs = RegInfo->getNumRegs(); |
| 333 | PhysRegInfo = new MachineInstr*[NumRegs]; |
| 334 | PhysRegUsed = new bool[NumRegs]; |
| 335 | PhysRegPartUse = new MachineInstr*[NumRegs]; |
| 336 | PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs]; |
| 337 | PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()]; |
| 338 | std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0); |
| 339 | std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false); |
| 340 | std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 341 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 342 | /// Get some space for a respectable number of registers... |
| 343 | VirtRegInfo.resize(64); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 344 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 345 | analyzePHINodes(mf); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 346 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 347 | // Calculate live variable information in depth first order on the CFG of the |
| 348 | // function. This guarantees that we will see the definition of a virtual |
| 349 | // register before its uses due to dominance properties of SSA (except for PHI |
| 350 | // nodes, which are treated as a special case). |
| 351 | // |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 352 | MachineBasicBlock *Entry = MF->begin(); |
Chris Lattner | a5287a6 | 2004-07-01 04:24:29 +0000 | [diff] [blame] | 353 | std::set<MachineBasicBlock*> Visited; |
| 354 | for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited), |
| 355 | E = df_ext_end(Entry, Visited); DFI != E; ++DFI) { |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 356 | MachineBasicBlock *MBB = *DFI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 357 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 358 | // Mark live-in registers as live-in. |
| 359 | for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 360 | EE = MBB->livein_end(); II != EE; ++II) { |
| 361 | assert(MRegisterInfo::isPhysicalRegister(*II) && |
| 362 | "Cannot have a live-in virtual register!"); |
| 363 | HandlePhysRegDef(*II, 0); |
| 364 | } |
| 365 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 366 | // Loop over all of the instructions, processing them. |
| 367 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 368 | I != E; ++I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 369 | MachineInstr *MI = I; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 370 | |
| 371 | // Process all of the operands of the instruction... |
| 372 | unsigned NumOperandsToProcess = MI->getNumOperands(); |
| 373 | |
| 374 | // Unless it is a PHI node. In this case, ONLY process the DEF, not any |
| 375 | // of the uses. They will be handled in other basic blocks. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 376 | if (MI->getOpcode() == TargetInstrInfo::PHI) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 377 | NumOperandsToProcess = 1; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 378 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 379 | // Process all uses... |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 380 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 381 | MachineOperand &MO = MI->getOperand(i); |
Chris Lattner | d8f44e0 | 2006-09-05 20:19:27 +0000 | [diff] [blame] | 382 | if (MO.isRegister() && MO.isUse() && MO.getReg()) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 383 | if (MRegisterInfo::isVirtualRegister(MO.getReg())){ |
| 384 | HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI); |
| 385 | } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 386 | !ReservedRegisters[MO.getReg()]) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 387 | HandlePhysRegUse(MO.getReg(), MI); |
| 388 | } |
| 389 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 392 | // Process all defs... |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 393 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 394 | MachineOperand &MO = MI->getOperand(i); |
Chris Lattner | d8f44e0 | 2006-09-05 20:19:27 +0000 | [diff] [blame] | 395 | if (MO.isRegister() && MO.isDef() && MO.getReg()) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 396 | if (MRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 397 | VarInfo &VRInfo = getVarInfo(MO.getReg()); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 398 | |
Chris Lattner | 73d4adf | 2004-07-19 06:26:50 +0000 | [diff] [blame] | 399 | assert(VRInfo.DefInst == 0 && "Variable multiply defined!"); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 400 | VRInfo.DefInst = MI; |
Chris Lattner | 472405e | 2004-07-19 06:55:21 +0000 | [diff] [blame] | 401 | // Defaults to dead |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 402 | VRInfo.Kills.push_back(MI); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 403 | } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 404 | !ReservedRegisters[MO.getReg()]) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 405 | HandlePhysRegDef(MO.getReg(), MI); |
| 406 | } |
| 407 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 408 | } |
| 409 | } |
| 410 | |
| 411 | // Handle any virtual assignments from PHI nodes which might be at the |
| 412 | // bottom of this basic block. We check all of our successor blocks to see |
| 413 | // if they have PHI nodes, and if so, we simulate an assignment at the end |
| 414 | // of the current block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 415 | if (!PHIVarInfo[MBB->getNumber()].empty()) { |
| 416 | SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()]; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 417 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 418 | for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(), |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 419 | E = VarInfoVec.end(); I != E; ++I) { |
| 420 | VarInfo& VRInfo = getVarInfo(*I); |
| 421 | assert(VRInfo.DefInst && "Register use before def (or no def)!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 422 | |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 423 | // Only mark it alive only in the block we are representing. |
| 424 | MarkVirtRegAliveInBlock(VRInfo, MBB); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 425 | } |
| 426 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 427 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 428 | // Finally, if the last instruction in the block is a return, make sure to mark |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 429 | // it as using all of the live-out values in the function. |
| 430 | if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) { |
| 431 | MachineInstr *Ret = &MBB->back(); |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 432 | for (MachineFunction::liveout_iterator I = MF->liveout_begin(), |
| 433 | E = MF->liveout_end(); I != E; ++I) { |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 434 | assert(MRegisterInfo::isPhysicalRegister(*I) && |
| 435 | "Cannot have a live-in virtual register!"); |
| 436 | HandlePhysRegUse(*I, Ret); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 437 | // Add live-out registers as implicit uses. |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 438 | if (Ret->findRegisterUseOperandIdx(*I) == -1) |
| 439 | Ret->addRegOperand(*I, false, true); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 440 | } |
| 441 | } |
| 442 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 443 | // Loop over PhysRegInfo, killing any registers that are available at the |
| 444 | // end of the basic block. This also resets the PhysRegInfo map. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 445 | for (unsigned i = 0; i != NumRegs; ++i) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 446 | if (PhysRegInfo[i]) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 447 | HandlePhysRegDef(i, 0); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 448 | |
| 449 | // Clear some states between BB's. These are purely local information. |
Evan Cheng | ade31f9 | 2007-04-25 21:34:08 +0000 | [diff] [blame] | 450 | for (unsigned i = 0; i != NumRegs; ++i) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 451 | PhysRegPartDef[i].clear(); |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 452 | std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 453 | } |
| 454 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 455 | // Convert and transfer the dead / killed information we have gathered into |
| 456 | // VirtRegInfo onto MI's. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 457 | // |
Evan Cheng | f0e3bb1 | 2007-03-09 06:02:17 +0000 | [diff] [blame] | 458 | for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) |
| 459 | for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) { |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 460 | if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst) |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 461 | addRegisterDead(i + MRegisterInfo::FirstVirtualRegister, |
| 462 | VirtRegInfo[i].Kills[j]); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 463 | else |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 464 | addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister, |
| 465 | VirtRegInfo[i].Kills[j]); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 466 | } |
Chris Lattner | a5287a6 | 2004-07-01 04:24:29 +0000 | [diff] [blame] | 467 | |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 468 | // Check to make sure there are no unreachable blocks in the MC CFG for the |
| 469 | // function. If so, it is due to a bug in the instruction selector or some |
| 470 | // other part of the code generator if this happens. |
| 471 | #ifndef NDEBUG |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 472 | for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i) |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 473 | assert(Visited.count(&*i) != 0 && "unreachable basic block found"); |
| 474 | #endif |
| 475 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 476 | delete[] PhysRegInfo; |
| 477 | delete[] PhysRegUsed; |
| 478 | delete[] PhysRegPartUse; |
| 479 | delete[] PhysRegPartDef; |
| 480 | delete[] PHIVarInfo; |
| 481 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 482 | return false; |
| 483 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 484 | |
| 485 | /// instructionChanged - When the address of an instruction changes, this |
| 486 | /// method should be called so that live variables can update its internal |
| 487 | /// data structures. This removes the records for OldMI, transfering them to |
| 488 | /// the records for NewMI. |
| 489 | void LiveVariables::instructionChanged(MachineInstr *OldMI, |
| 490 | MachineInstr *NewMI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 491 | // If the instruction defines any virtual registers, update the VarInfo, |
| 492 | // kill and dead information for the instruction. |
Alkis Evlogimenos | a8db01a | 2004-03-30 22:44:39 +0000 | [diff] [blame] | 493 | for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) { |
| 494 | MachineOperand &MO = OldMI->getOperand(i); |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 495 | if (MO.isRegister() && MO.getReg() && |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 496 | MRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 497 | unsigned Reg = MO.getReg(); |
| 498 | VarInfo &VI = getVarInfo(Reg); |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 499 | if (MO.isDef()) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 500 | if (MO.isDead()) { |
| 501 | MO.unsetIsDead(); |
| 502 | addVirtualRegisterDead(Reg, NewMI); |
| 503 | } |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 504 | // Update the defining instruction. |
| 505 | if (VI.DefInst == OldMI) |
| 506 | VI.DefInst = NewMI; |
Chris Lattner | 2a6e163 | 2005-01-19 17:11:51 +0000 | [diff] [blame] | 507 | } |
| 508 | if (MO.isUse()) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 509 | if (MO.isKill()) { |
| 510 | MO.unsetIsKill(); |
| 511 | addVirtualRegisterKilled(Reg, NewMI); |
| 512 | } |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 513 | // If this is a kill of the value, update the VI kills list. |
| 514 | if (VI.removeKill(OldMI)) |
| 515 | VI.Kills.push_back(NewMI); // Yes, there was a kill of it |
| 516 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 517 | } |
| 518 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 519 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 520 | |
| 521 | /// removeVirtualRegistersKilled - Remove all killed info for the specified |
| 522 | /// instruction. |
| 523 | void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 524 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 525 | MachineOperand &MO = MI->getOperand(i); |
| 526 | if (MO.isReg() && MO.isKill()) { |
| 527 | MO.unsetIsKill(); |
| 528 | unsigned Reg = MO.getReg(); |
| 529 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 530 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 531 | assert(removed && "kill not in register's VarInfo?"); |
| 532 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 533 | } |
| 534 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 535 | } |
| 536 | |
| 537 | /// removeVirtualRegistersDead - Remove all of the dead registers for the |
| 538 | /// specified instruction from the live variable information. |
| 539 | void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 540 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 541 | MachineOperand &MO = MI->getOperand(i); |
| 542 | if (MO.isReg() && MO.isDead()) { |
| 543 | MO.unsetIsDead(); |
| 544 | unsigned Reg = MO.getReg(); |
| 545 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 546 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 547 | assert(removed && "kill not in register's VarInfo?"); |
| 548 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 549 | } |
| 550 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 551 | } |
| 552 | |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 553 | /// analyzePHINodes - Gather information about the PHI nodes in here. In |
| 554 | /// particular, we want to map the variable information of a virtual |
| 555 | /// register which is used in a PHI node. We map that to the BB the vreg is |
| 556 | /// coming from. |
| 557 | /// |
| 558 | void LiveVariables::analyzePHINodes(const MachineFunction& Fn) { |
| 559 | for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end(); |
| 560 | I != E; ++I) |
| 561 | for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end(); |
| 562 | BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI) |
| 563 | for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 564 | PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()->getNumber()]. |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 565 | push_back(BBI->getOperand(i).getReg()); |
| 566 | } |