blob: 868d31dbe0e54bde510b3228266d27f75e651bb0 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000036using namespace llvm;
37
38static cl::opt<bool>
39EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
40 cl::desc("Enable ARM 2-addr to 3-addr conv"));
41
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
44 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000045}
46
47MachineInstr *
48ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
49 MachineBasicBlock::iterator &MBBI,
50 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000051 // FIXME: Thumb2 support.
52
David Goodwin334c2642009-07-08 16:09:28 +000053 if (!EnableARM3Addr)
54 return NULL;
55
56 MachineInstr *MI = MBBI;
57 MachineFunction &MF = *MI->getParent()->getParent();
58 unsigned TSFlags = MI->getDesc().TSFlags;
59 bool isPre = false;
60 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
61 default: return NULL;
62 case ARMII::IndexModePre:
63 isPre = true;
64 break;
65 case ARMII::IndexModePost:
66 break;
67 }
68
69 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
70 // operation.
71 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
72 if (MemOpc == 0)
73 return NULL;
74
75 MachineInstr *UpdateMI = NULL;
76 MachineInstr *MemMI = NULL;
77 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
78 const TargetInstrDesc &TID = MI->getDesc();
79 unsigned NumOps = TID.getNumOperands();
80 bool isLoad = !TID.mayStore();
81 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
82 const MachineOperand &Base = MI->getOperand(2);
83 const MachineOperand &Offset = MI->getOperand(NumOps-3);
84 unsigned WBReg = WB.getReg();
85 unsigned BaseReg = Base.getReg();
86 unsigned OffReg = Offset.getReg();
87 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
88 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
89 switch (AddrMode) {
90 default:
91 assert(false && "Unknown indexed op!");
92 return NULL;
93 case ARMII::AddrMode2: {
94 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
95 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
96 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000097 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000098 // Can't encode it in a so_imm operand. This transformation will
99 // add more than 1 instruction. Abandon!
100 return NULL;
101 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000103 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000104 .addImm(Pred).addReg(0).addReg(0);
105 } else if (Amt != 0) {
106 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
107 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
108 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000109 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000110 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
111 .addImm(Pred).addReg(0).addReg(0);
112 } else
113 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000114 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000125 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000126 .addReg(BaseReg).addImm(Amt)
127 .addImm(Pred).addReg(0).addReg(0);
128 else
129 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000130 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000131 .addReg(BaseReg).addReg(OffReg)
132 .addImm(Pred).addReg(0).addReg(0);
133 break;
134 }
135 }
136
137 std::vector<MachineInstr*> NewMIs;
138 if (isPre) {
139 if (isLoad)
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc), MI->getOperand(0).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 else
144 MemMI = BuildMI(MF, MI->getDebugLoc(),
145 get(MemOpc)).addReg(MI->getOperand(1).getReg())
146 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
147 NewMIs.push_back(MemMI);
148 NewMIs.push_back(UpdateMI);
149 } else {
150 if (isLoad)
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc), MI->getOperand(0).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 else
155 MemMI = BuildMI(MF, MI->getDebugLoc(),
156 get(MemOpc)).addReg(MI->getOperand(1).getReg())
157 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
158 if (WB.isDead())
159 UpdateMI->getOperand(0).setIsDead();
160 NewMIs.push_back(UpdateMI);
161 NewMIs.push_back(MemMI);
162 }
163
164 // Transfer LiveVariables states, kill / dead info.
165 if (LV) {
166 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
167 MachineOperand &MO = MI->getOperand(i);
168 if (MO.isReg() && MO.getReg() &&
169 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
170 unsigned Reg = MO.getReg();
171
172 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
173 if (MO.isDef()) {
174 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
175 if (MO.isDead())
176 LV->addVirtualRegisterDead(Reg, NewMI);
177 }
178 if (MO.isUse() && MO.isKill()) {
179 for (unsigned j = 0; j < 2; ++j) {
180 // Look at the two new MI's in reverse order.
181 MachineInstr *NewMI = NewMIs[j];
182 if (!NewMI->readsRegister(Reg))
183 continue;
184 LV->addVirtualRegisterKilled(Reg, NewMI);
185 if (VI.removeKill(MI))
186 VI.Kills.push_back(NewMI);
187 break;
188 }
189 }
190 }
191 }
192 }
193
194 MFI->insert(MBBI, NewMIs[1]);
195 MFI->insert(MBBI, NewMIs[0]);
196 return NewMIs[0];
197}
198
199// Branch analysis.
200bool
201ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
202 MachineBasicBlock *&FBB,
203 SmallVectorImpl<MachineOperand> &Cond,
204 bool AllowModify) const {
205 // If the block has no terminators, it just falls into the block after it.
206 MachineBasicBlock::iterator I = MBB.end();
207 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
208 return false;
209
210 // Get the last instruction in the block.
211 MachineInstr *LastInst = I;
212
213 // If there is only one terminator instruction, process it.
214 unsigned LastOpc = LastInst->getOpcode();
215 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000216 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000217 TBB = LastInst->getOperand(0).getMBB();
218 return false;
219 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000220 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000221 // Block ends with fall-through condbranch.
222 TBB = LastInst->getOperand(0).getMBB();
223 Cond.push_back(LastInst->getOperand(1));
224 Cond.push_back(LastInst->getOperand(2));
225 return false;
226 }
227 return true; // Can't handle indirect branch.
228 }
229
230 // Get the instruction before it if it is a terminator.
231 MachineInstr *SecondLastInst = I;
232
233 // If there are three terminators, we don't know what sort of block this is.
234 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
235 return true;
236
Evan Cheng5ca53a72009-07-27 18:20:05 +0000237 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000238 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000239 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000240 TBB = SecondLastInst->getOperand(0).getMBB();
241 Cond.push_back(SecondLastInst->getOperand(1));
242 Cond.push_back(SecondLastInst->getOperand(2));
243 FBB = LastInst->getOperand(0).getMBB();
244 return false;
245 }
246
247 // If the block ends with two unconditional branches, handle it. The second
248 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000249 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000250 TBB = SecondLastInst->getOperand(0).getMBB();
251 I = LastInst;
252 if (AllowModify)
253 I->eraseFromParent();
254 return false;
255 }
256
257 // ...likewise if it ends with a branch table followed by an unconditional
258 // branch. The branch folder can create these, and we must get rid of them for
259 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000260 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
261 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000262 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000263 I = LastInst;
264 if (AllowModify)
265 I->eraseFromParent();
266 return true;
267 }
268
269 // Otherwise, can't handle this.
270 return true;
271}
272
273
274unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000275 MachineBasicBlock::iterator I = MBB.end();
276 if (I == MBB.begin()) return 0;
277 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000278 if (!isUncondBranchOpcode(I->getOpcode()) &&
279 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000280 return 0;
281
282 // Remove the branch.
283 I->eraseFromParent();
284
285 I = MBB.end();
286
287 if (I == MBB.begin()) return 1;
288 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000289 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000290 return 1;
291
292 // Remove the branch.
293 I->eraseFromParent();
294 return 2;
295}
296
297unsigned
298ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
299 MachineBasicBlock *FBB,
300 const SmallVectorImpl<MachineOperand> &Cond) const {
301 // FIXME this should probably have a DebugLoc argument
302 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000303
304 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
305 int BOpc = !AFI->isThumbFunction()
306 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
307 int BccOpc = !AFI->isThumbFunction()
308 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000309
310 // Shouldn't be a fall through.
311 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
312 assert((Cond.size() == 2 || Cond.size() == 0) &&
313 "ARM branch conditions have two components!");
314
315 if (FBB == 0) {
316 if (Cond.empty()) // Unconditional branch?
317 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
318 else
319 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
320 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
321 return 1;
322 }
323
324 // Two-way conditional branch.
325 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
326 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
327 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
328 return 2;
329}
330
331bool ARMBaseInstrInfo::
332ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
333 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
334 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
335 return false;
336}
337
David Goodwin334c2642009-07-08 16:09:28 +0000338bool ARMBaseInstrInfo::
339PredicateInstruction(MachineInstr *MI,
340 const SmallVectorImpl<MachineOperand> &Pred) const {
341 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000342 if (isUncondBranchOpcode(Opc)) {
343 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000344 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
345 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
346 return true;
347 }
348
349 int PIdx = MI->findFirstPredOperandIdx();
350 if (PIdx != -1) {
351 MachineOperand &PMO = MI->getOperand(PIdx);
352 PMO.setImm(Pred[0].getImm());
353 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
354 return true;
355 }
356 return false;
357}
358
359bool ARMBaseInstrInfo::
360SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
361 const SmallVectorImpl<MachineOperand> &Pred2) const {
362 if (Pred1.size() > 2 || Pred2.size() > 2)
363 return false;
364
365 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
366 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
367 if (CC1 == CC2)
368 return true;
369
370 switch (CC1) {
371 default:
372 return false;
373 case ARMCC::AL:
374 return true;
375 case ARMCC::HS:
376 return CC2 == ARMCC::HI;
377 case ARMCC::LS:
378 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
379 case ARMCC::GE:
380 return CC2 == ARMCC::GT;
381 case ARMCC::LE:
382 return CC2 == ARMCC::LT;
383 }
384}
385
386bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
387 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000388 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000389 const TargetInstrDesc &TID = MI->getDesc();
390 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
391 return false;
392
393 bool Found = false;
394 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
395 const MachineOperand &MO = MI->getOperand(i);
396 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
397 Pred.push_back(MO);
398 Found = true;
399 }
400 }
401
402 return Found;
403}
404
405
406/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
407static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
408 unsigned JTI) DISABLE_INLINE;
409static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
410 unsigned JTI) {
411 return JT[JTI].MBBs.size();
412}
413
414/// GetInstSize - Return the size of the specified MachineInstr.
415///
416unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
417 const MachineBasicBlock &MBB = *MI->getParent();
418 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000419 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000420
421 // Basic size info comes from the TSFlags field.
422 const TargetInstrDesc &TID = MI->getDesc();
423 unsigned TSFlags = TID.TSFlags;
424
Evan Chenga0ee8622009-07-31 22:22:22 +0000425 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000426 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
427 default: {
428 // If this machine instr is an inline asm, measure it.
429 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000430 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000431 if (MI->isLabel())
432 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000433 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000434 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000435 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000436 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen26207e52009-09-28 20:32:26 +0000437 case TargetInstrInfo::KILL:
David Goodwin334c2642009-07-08 16:09:28 +0000438 case TargetInstrInfo::DBG_LABEL:
439 case TargetInstrInfo::EH_LABEL:
440 return 0;
441 }
442 break;
443 }
Evan Cheng78947622009-07-24 18:20:44 +0000444 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
445 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
446 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000447 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000448 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000449 case ARM::CONSTPOOL_ENTRY:
450 // If this machine instr is a constant pool entry, its size is recorded as
451 // operand #2.
452 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000453 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000454 return 24;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000455 case ARM::t2Int_eh_sjlj_setjmp:
Evan Cheng5a1cd362009-11-03 23:13:34 +0000456 return 22;
David Goodwin334c2642009-07-08 16:09:28 +0000457 case ARM::BR_JTr:
458 case ARM::BR_JTm:
459 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000460 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000461 case ARM::t2BR_JT:
462 case ARM::t2TBB:
463 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000464 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000465 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
466 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000467 unsigned EntrySize = (Opc == ARM::t2TBB)
468 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000469 unsigned NumOps = TID.getNumOperands();
470 MachineOperand JTOP =
471 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
472 unsigned JTI = JTOP.getIndex();
473 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
474 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
475 assert(JTI < JT.size());
476 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
477 // 4 aligned. The assembler / linker may add 2 byte padding just before
478 // the JT entries. The size does not include this padding; the
479 // constant islands pass does separate bookkeeping for it.
480 // FIXME: If we know the size of the function is less than (1 << 16) *2
481 // bytes, we can use 16-bit entries instead. Then there won't be an
482 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000483 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
484 unsigned NumEntries = getNumJTEntries(JT, JTI);
485 if (Opc == ARM::t2TBB && (NumEntries & 1))
486 // Make sure the instruction that follows TBB is 2-byte aligned.
487 // FIXME: Constant island pass should insert an "ALIGN" instruction
488 // instead.
489 ++NumEntries;
490 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000491 }
492 default:
493 // Otherwise, pseudo-instruction sizes are zero.
494 return 0;
495 }
496 }
497 }
498 return 0; // Not reached
499}
500
501/// Return true if the instruction is a register to register move and
502/// leave the source and dest operands in the passed parameters.
503///
504bool
505ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
506 unsigned &SrcReg, unsigned &DstReg,
507 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
508 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
509
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000510 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000511 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000512 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000513 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000514 case ARM::VMOVDneon:
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000515 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000516 SrcReg = MI.getOperand(1).getReg();
517 DstReg = MI.getOperand(0).getReg();
518 return true;
519 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000520 case ARM::MOVr:
521 case ARM::tMOVr:
522 case ARM::tMOVgpr2tgpr:
523 case ARM::tMOVtgpr2gpr:
524 case ARM::tMOVgpr2gpr:
525 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000526 assert(MI.getDesc().getNumOperands() >= 2 &&
527 MI.getOperand(0).isReg() &&
528 MI.getOperand(1).isReg() &&
529 "Invalid ARM MOV instruction");
530 SrcReg = MI.getOperand(1).getReg();
531 DstReg = MI.getOperand(0).getReg();
532 return true;
533 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000534 }
David Goodwin334c2642009-07-08 16:09:28 +0000535
536 return false;
537}
538
Jim Grosbach764ab522009-08-11 15:33:49 +0000539unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000540ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
541 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000542 switch (MI->getOpcode()) {
543 default: break;
544 case ARM::LDR:
545 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000546 if (MI->getOperand(1).isFI() &&
547 MI->getOperand(2).isReg() &&
548 MI->getOperand(3).isImm() &&
549 MI->getOperand(2).getReg() == 0 &&
550 MI->getOperand(3).getImm() == 0) {
551 FrameIndex = MI->getOperand(1).getIndex();
552 return MI->getOperand(0).getReg();
553 }
Evan Chengdced03f2009-07-27 00:24:36 +0000554 break;
555 case ARM::t2LDRi12:
556 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000557 if (MI->getOperand(1).isFI() &&
558 MI->getOperand(2).isImm() &&
559 MI->getOperand(2).getImm() == 0) {
560 FrameIndex = MI->getOperand(1).getIndex();
561 return MI->getOperand(0).getReg();
562 }
Evan Chengdced03f2009-07-27 00:24:36 +0000563 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000564 case ARM::VLDRD:
565 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000566 if (MI->getOperand(1).isFI() &&
567 MI->getOperand(2).isImm() &&
568 MI->getOperand(2).getImm() == 0) {
569 FrameIndex = MI->getOperand(1).getIndex();
570 return MI->getOperand(0).getReg();
571 }
Evan Chengdced03f2009-07-27 00:24:36 +0000572 break;
David Goodwin334c2642009-07-08 16:09:28 +0000573 }
574
575 return 0;
576}
577
578unsigned
579ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
580 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000581 switch (MI->getOpcode()) {
582 default: break;
583 case ARM::STR:
584 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000585 if (MI->getOperand(1).isFI() &&
586 MI->getOperand(2).isReg() &&
587 MI->getOperand(3).isImm() &&
588 MI->getOperand(2).getReg() == 0 &&
589 MI->getOperand(3).getImm() == 0) {
590 FrameIndex = MI->getOperand(1).getIndex();
591 return MI->getOperand(0).getReg();
592 }
Evan Chengdced03f2009-07-27 00:24:36 +0000593 break;
594 case ARM::t2STRi12:
595 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000596 if (MI->getOperand(1).isFI() &&
597 MI->getOperand(2).isImm() &&
598 MI->getOperand(2).getImm() == 0) {
599 FrameIndex = MI->getOperand(1).getIndex();
600 return MI->getOperand(0).getReg();
601 }
Evan Chengdced03f2009-07-27 00:24:36 +0000602 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000603 case ARM::VSTRD:
604 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000605 if (MI->getOperand(1).isFI() &&
606 MI->getOperand(2).isImm() &&
607 MI->getOperand(2).getImm() == 0) {
608 FrameIndex = MI->getOperand(1).getIndex();
609 return MI->getOperand(0).getReg();
610 }
Evan Chengdced03f2009-07-27 00:24:36 +0000611 break;
David Goodwin334c2642009-07-08 16:09:28 +0000612 }
613
614 return 0;
615}
616
617bool
618ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
619 MachineBasicBlock::iterator I,
620 unsigned DestReg, unsigned SrcReg,
621 const TargetRegisterClass *DestRC,
622 const TargetRegisterClass *SrcRC) const {
623 DebugLoc DL = DebugLoc::getUnknownLoc();
624 if (I != MBB.end()) DL = I->getDebugLoc();
625
626 if (DestRC != SrcRC) {
Evan Chengb4db6a42009-11-03 05:51:39 +0000627 if (DestRC->getSize() != SrcRC->getSize())
628 return false;
629
630 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
631 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
632 if (DestRC->getSize() != 8 && DestRC->getSize() != 16)
David Goodwin7bfdca02009-08-05 21:02:22 +0000633 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000634 }
635
David Goodwin7bfdca02009-08-05 21:02:22 +0000636 if (DestRC == ARM::GPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +0000637 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000638 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000639 } else if (DestRC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000640 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000641 .addReg(SrcReg));
Evan Chengb4db6a42009-11-03 05:51:39 +0000642 } else if (DestRC == ARM::DPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000643 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVD), DestReg)
Evan Chengb4db6a42009-11-03 05:51:39 +0000644 .addReg(SrcReg));
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000645 } else if (DestRC == ARM::DPR_VFP2RegisterClass ||
646 DestRC == ARM::DPR_8RegisterClass ||
647 SrcRC == ARM::DPR_VFP2RegisterClass ||
648 SrcRC == ARM::DPR_8RegisterClass) {
649 // Always use neon reg-reg move if source or dest is NEON-only regclass.
Jim Grosbache5165492009-11-09 00:11:35 +0000650 BuildMI(MBB, I, DL, get(ARM::VMOVDneon), DestReg).addReg(SrcReg);
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000651 } else if (DestRC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000652 DestRC == ARM::QPR_VFP2RegisterClass ||
653 DestRC == ARM::QPR_8RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000654 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
David Goodwin7bfdca02009-08-05 21:02:22 +0000655 } else {
David Goodwin334c2642009-07-08 16:09:28 +0000656 return false;
David Goodwin7bfdca02009-08-05 21:02:22 +0000657 }
David Goodwin334c2642009-07-08 16:09:28 +0000658
659 return true;
660}
661
662void ARMBaseInstrInfo::
663storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
664 unsigned SrcReg, bool isKill, int FI,
665 const TargetRegisterClass *RC) const {
666 DebugLoc DL = DebugLoc::getUnknownLoc();
667 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000668 MachineFunction &MF = *MBB.getParent();
669 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000670 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000671
672 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000673 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000674 MachineMemOperand::MOStore, 0,
675 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000676 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000677
678 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000679 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000680 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000681 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000682 } else if (RC == ARM::DPRRegisterClass ||
683 RC == ARM::DPR_VFP2RegisterClass ||
684 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000685 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000686 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000687 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000688 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000689 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
David Goodwin334c2642009-07-08 16:09:28 +0000690 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000691 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000692 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000693 assert((RC == ARM::QPRRegisterClass ||
694 RC == ARM::QPR_VFP2RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000695 // FIXME: Neon instructions should support predicates
Jim Grosbach31bc8492009-11-08 00:27:19 +0000696 if (Align >= 16
697 && (getRegisterInfo().needsStackRealignment(MF))) {
698 BuildMI(MBB, I, DL, get(ARM::VST1q64))
699 .addFrameIndex(FI).addImm(0).addImm(0).addImm(128).addMemOperand(MMO)
700 .addReg(SrcReg, getKillRegState(isKill));
701 } else {
702 BuildMI(MBB, I, DL, get(ARM::VSTRQ)).
703 addReg(SrcReg, getKillRegState(isKill))
704 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
705 }
David Goodwin334c2642009-07-08 16:09:28 +0000706 }
707}
708
David Goodwin334c2642009-07-08 16:09:28 +0000709void ARMBaseInstrInfo::
710loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
711 unsigned DestReg, int FI,
712 const TargetRegisterClass *RC) const {
713 DebugLoc DL = DebugLoc::getUnknownLoc();
714 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000715 MachineFunction &MF = *MBB.getParent();
716 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000717 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000718
719 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000720 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000721 MachineMemOperand::MOLoad, 0,
722 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000723 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000724
725 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000726 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000727 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000728 } else if (RC == ARM::DPRRegisterClass ||
729 RC == ARM::DPR_VFP2RegisterClass ||
730 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000731 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000732 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000733 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000734 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000735 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000736 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000737 assert((RC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000738 RC == ARM::QPR_VFP2RegisterClass ||
739 RC == ARM::QPR_8RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000740 // FIXME: Neon instructions should support predicates
Jim Grosbach31bc8492009-11-08 00:27:19 +0000741 if (Align >= 16
742 && (getRegisterInfo().needsStackRealignment(MF))) {
743 BuildMI(MBB, I, DL, get(ARM::VLD1q64))
744 .addReg(DestReg)
745 .addFrameIndex(FI).addImm(0).addImm(0).addImm(128).addMemOperand(MMO);
746 } else {
747 BuildMI(MBB, I, DL, get(ARM::VLDRQ), DestReg).addFrameIndex(FI).addImm(0).
748 addMemOperand(MMO);
749 }
David Goodwin334c2642009-07-08 16:09:28 +0000750 }
751}
752
David Goodwin334c2642009-07-08 16:09:28 +0000753MachineInstr *ARMBaseInstrInfo::
754foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
755 const SmallVectorImpl<unsigned> &Ops, int FI) const {
756 if (Ops.size() != 1) return NULL;
757
758 unsigned OpNum = Ops[0];
759 unsigned Opc = MI->getOpcode();
760 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000761 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000762 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000763 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
764 return NULL;
765 unsigned Pred = MI->getOperand(2).getImm();
766 unsigned PredReg = MI->getOperand(3).getReg();
767 if (OpNum == 0) { // move -> store
768 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000769 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000770 bool isKill = MI->getOperand(1).isKill();
771 bool isUndef = MI->getOperand(1).isUndef();
772 if (Opc == ARM::MOVr)
773 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000774 .addReg(SrcReg,
775 getKillRegState(isKill) | getUndefRegState(isUndef),
776 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000777 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
778 else // ARM::t2MOVr
779 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000780 .addReg(SrcReg,
781 getKillRegState(isKill) | getUndefRegState(isUndef),
782 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000783 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
784 } else { // move -> load
785 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000786 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000787 bool isDead = MI->getOperand(0).isDead();
788 bool isUndef = MI->getOperand(0).isUndef();
789 if (Opc == ARM::MOVr)
790 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
791 .addReg(DstReg,
792 RegState::Define |
793 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000794 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000795 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
796 else // ARM::t2MOVr
797 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
798 .addReg(DstReg,
799 RegState::Define |
800 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000801 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000802 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000803 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000804 } else if (Opc == ARM::tMOVgpr2gpr ||
805 Opc == ARM::tMOVtgpr2gpr ||
806 Opc == ARM::tMOVgpr2tgpr) {
807 if (OpNum == 0) { // move -> store
808 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000809 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000810 bool isKill = MI->getOperand(1).isKill();
811 bool isUndef = MI->getOperand(1).isUndef();
812 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000813 .addReg(SrcReg,
814 getKillRegState(isKill) | getUndefRegState(isUndef),
815 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000816 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
817 } else { // move -> load
818 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000819 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000820 bool isDead = MI->getOperand(0).isDead();
821 bool isUndef = MI->getOperand(0).isUndef();
822 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
823 .addReg(DstReg,
824 RegState::Define |
825 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000826 getUndefRegState(isUndef),
827 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000828 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
829 }
Jim Grosbache5165492009-11-09 00:11:35 +0000830 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +0000831 unsigned Pred = MI->getOperand(2).getImm();
832 unsigned PredReg = MI->getOperand(3).getReg();
833 if (OpNum == 0) { // move -> store
834 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000835 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000836 bool isKill = MI->getOperand(1).isKill();
837 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000838 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +0000839 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
840 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000841 .addFrameIndex(FI)
842 .addImm(0).addImm(Pred).addReg(PredReg);
843 } else { // move -> load
844 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000845 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000846 bool isDead = MI->getOperand(0).isDead();
847 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000848 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +0000849 .addReg(DstReg,
850 RegState::Define |
851 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000852 getUndefRegState(isUndef),
853 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000854 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
855 }
856 }
Jim Grosbache5165492009-11-09 00:11:35 +0000857 else if (Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000858 unsigned Pred = MI->getOperand(2).getImm();
859 unsigned PredReg = MI->getOperand(3).getReg();
860 if (OpNum == 0) { // move -> store
861 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000862 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000863 bool isKill = MI->getOperand(1).isKill();
864 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000865 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +0000866 .addReg(SrcReg,
867 getKillRegState(isKill) | getUndefRegState(isUndef),
868 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000869 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
870 } else { // move -> load
871 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000872 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000873 bool isDead = MI->getOperand(0).isDead();
874 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000875 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +0000876 .addReg(DstReg,
877 RegState::Define |
878 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000879 getUndefRegState(isUndef),
880 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000881 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
882 }
883 }
884
885 return NewMI;
886}
887
Jim Grosbach764ab522009-08-11 15:33:49 +0000888MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000889ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
890 MachineInstr* MI,
891 const SmallVectorImpl<unsigned> &Ops,
892 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000893 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000894 return 0;
895}
896
897bool
898ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000899 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000900 if (Ops.size() != 1) return false;
901
902 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000903 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000904 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000905 return MI->getOperand(4).getReg() != ARM::CPSR ||
906 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000907 } else if (Opc == ARM::tMOVgpr2gpr ||
908 Opc == ARM::tMOVtgpr2gpr ||
909 Opc == ARM::tMOVgpr2tgpr) {
910 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000911 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000912 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000913 } else if (Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000914 return false; // FIXME
915 }
916
917 return false;
918}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000919
Evan Chengfdc83402009-11-08 00:15:23 +0000920void ARMBaseInstrInfo::
921reMaterialize(MachineBasicBlock &MBB,
922 MachineBasicBlock::iterator I,
923 unsigned DestReg, unsigned SubIdx,
924 const MachineInstr *Orig) const {
925 DebugLoc dl = Orig->getDebugLoc();
926 unsigned Opcode = Orig->getOpcode();
927 switch (Opcode) {
928 default: {
929 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
930 MI->getOperand(0).setReg(DestReg);
931 MBB.insert(I, MI);
932 break;
933 }
934 case ARM::tLDRpci_pic:
935 case ARM::t2LDRpci_pic: {
936 MachineFunction &MF = *MBB.getParent();
937 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
938 MachineConstantPool *MCP = MF.getConstantPool();
939 unsigned CPI = Orig->getOperand(1).getIndex();
940 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
941 assert(MCPE.isMachineConstantPoolEntry() &&
942 "Expecting a machine constantpool entry!");
943 ARMConstantPoolValue *ACPV =
944 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
945 unsigned PCLabelId = AFI->createConstPoolEntryUId();
946 ARMConstantPoolValue *NewCPV = 0;
947 if (ACPV->isGlobalValue())
948 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
949 ARMCP::CPValue, 4);
950 else if (ACPV->isExtSymbol())
951 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
952 ACPV->getSymbol(), PCLabelId, 4);
953 else if (ACPV->isBlockAddress())
954 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
955 ARMCP::CPBlockAddress, 4);
956 else
957 llvm_unreachable("Unexpected ARM constantpool value type!!");
958 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
959 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
960 DestReg)
961 .addConstantPoolIndex(CPI).addImm(PCLabelId);
962 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
963 break;
964 }
965 }
966
967 MachineInstr *NewMI = prior(I);
968 NewMI->getOperand(0).setSubReg(SubIdx);
969}
970
Evan Chengd457e6e2009-11-07 04:04:34 +0000971bool ARMBaseInstrInfo::isIdentical(const MachineInstr *MI0,
972 const MachineInstr *MI1,
973 const MachineRegisterInfo *MRI) const {
974 int Opcode = MI0->getOpcode();
975 if (Opcode == ARM::t2LDRpci_pic || Opcode == ARM::tLDRpci_pic) {
976 if (MI1->getOpcode() != Opcode)
977 return false;
978 if (MI0->getNumOperands() != MI1->getNumOperands())
979 return false;
980
981 const MachineOperand &MO0 = MI0->getOperand(1);
982 const MachineOperand &MO1 = MI1->getOperand(1);
983 if (MO0.getOffset() != MO1.getOffset())
984 return false;
985
986 const MachineFunction *MF = MI0->getParent()->getParent();
987 const MachineConstantPool *MCP = MF->getConstantPool();
988 int CPI0 = MO0.getIndex();
989 int CPI1 = MO1.getIndex();
990 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
991 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
992 ARMConstantPoolValue *ACPV0 =
993 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
994 ARMConstantPoolValue *ACPV1 =
995 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
996 return ACPV0->hasSameValue(ACPV1);
997 }
998
999 return TargetInstrInfoImpl::isIdentical(MI0, MI1, MRI);
1000}
1001
Evan Cheng8fb90362009-08-08 03:20:32 +00001002/// getInstrPredicate - If instruction is predicated, returns its predicate
1003/// condition, otherwise returns AL. It also returns the condition code
1004/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001005ARMCC::CondCodes
1006llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001007 int PIdx = MI->findFirstPredOperandIdx();
1008 if (PIdx == -1) {
1009 PredReg = 0;
1010 return ARMCC::AL;
1011 }
1012
1013 PredReg = MI->getOperand(PIdx+1).getReg();
1014 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1015}
1016
1017
Evan Cheng6495f632009-07-28 05:48:47 +00001018int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001019 if (Opc == ARM::B)
1020 return ARM::Bcc;
1021 else if (Opc == ARM::tB)
1022 return ARM::tBcc;
1023 else if (Opc == ARM::t2B)
1024 return ARM::t2Bcc;
1025
1026 llvm_unreachable("Unknown unconditional branch opcode!");
1027 return 0;
1028}
1029
Evan Cheng6495f632009-07-28 05:48:47 +00001030
1031void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1032 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1033 unsigned DestReg, unsigned BaseReg, int NumBytes,
1034 ARMCC::CondCodes Pred, unsigned PredReg,
1035 const ARMBaseInstrInfo &TII) {
1036 bool isSub = NumBytes < 0;
1037 if (isSub) NumBytes = -NumBytes;
1038
1039 while (NumBytes) {
1040 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1041 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1042 assert(ThisVal && "Didn't extract field correctly");
1043
1044 // We will handle these bits from offset, clear them.
1045 NumBytes &= ~ThisVal;
1046
1047 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1048
1049 // Build the new ADD / SUB.
1050 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1051 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1052 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1053 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1054 BaseReg = DestReg;
1055 }
1056}
1057
Evan Chengcdbb3f52009-08-27 01:23:50 +00001058bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1059 unsigned FrameReg, int &Offset,
1060 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001061 unsigned Opcode = MI.getOpcode();
1062 const TargetInstrDesc &Desc = MI.getDesc();
1063 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1064 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001065
Evan Cheng6495f632009-07-28 05:48:47 +00001066 // Memory operands in inline assembly always use AddrMode2.
1067 if (Opcode == ARM::INLINEASM)
1068 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001069
Evan Cheng6495f632009-07-28 05:48:47 +00001070 if (Opcode == ARM::ADDri) {
1071 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1072 if (Offset == 0) {
1073 // Turn it into a move.
1074 MI.setDesc(TII.get(ARM::MOVr));
1075 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1076 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001077 Offset = 0;
1078 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001079 } else if (Offset < 0) {
1080 Offset = -Offset;
1081 isSub = true;
1082 MI.setDesc(TII.get(ARM::SUBri));
1083 }
1084
1085 // Common case: small offset, fits into instruction.
1086 if (ARM_AM::getSOImmVal(Offset) != -1) {
1087 // Replace the FrameIndex with sp / fp
1088 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1089 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001090 Offset = 0;
1091 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001092 }
1093
1094 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1095 // as possible.
1096 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1097 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1098
1099 // We will handle these bits from offset, clear them.
1100 Offset &= ~ThisImmVal;
1101
1102 // Get the properly encoded SOImmVal field.
1103 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1104 "Bit extraction didn't work?");
1105 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1106 } else {
1107 unsigned ImmIdx = 0;
1108 int InstrOffs = 0;
1109 unsigned NumBits = 0;
1110 unsigned Scale = 1;
1111 switch (AddrMode) {
1112 case ARMII::AddrMode2: {
1113 ImmIdx = FrameRegIdx+2;
1114 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1115 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1116 InstrOffs *= -1;
1117 NumBits = 12;
1118 break;
1119 }
1120 case ARMII::AddrMode3: {
1121 ImmIdx = FrameRegIdx+2;
1122 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1123 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1124 InstrOffs *= -1;
1125 NumBits = 8;
1126 break;
1127 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001128 case ARMII::AddrMode4:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001129 // Can't fold any offset even if it's zero.
1130 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001131 case ARMII::AddrMode5: {
1132 ImmIdx = FrameRegIdx+1;
1133 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1134 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1135 InstrOffs *= -1;
1136 NumBits = 8;
1137 Scale = 4;
1138 break;
1139 }
1140 default:
1141 llvm_unreachable("Unsupported addressing mode!");
1142 break;
1143 }
1144
1145 Offset += InstrOffs * Scale;
1146 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1147 if (Offset < 0) {
1148 Offset = -Offset;
1149 isSub = true;
1150 }
1151
1152 // Attempt to fold address comp. if opcode has offset bits
1153 if (NumBits > 0) {
1154 // Common case: small offset, fits into instruction.
1155 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1156 int ImmedOffset = Offset / Scale;
1157 unsigned Mask = (1 << NumBits) - 1;
1158 if ((unsigned)Offset <= Mask * Scale) {
1159 // Replace the FrameIndex with sp
1160 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1161 if (isSub)
1162 ImmedOffset |= 1 << NumBits;
1163 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001164 Offset = 0;
1165 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001166 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001167
Evan Cheng6495f632009-07-28 05:48:47 +00001168 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1169 ImmedOffset = ImmedOffset & Mask;
1170 if (isSub)
1171 ImmedOffset |= 1 << NumBits;
1172 ImmOp.ChangeToImmediate(ImmedOffset);
1173 Offset &= ~(Mask*Scale);
1174 }
1175 }
1176
Evan Chengcdbb3f52009-08-27 01:23:50 +00001177 Offset = (isSub) ? -Offset : Offset;
1178 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001179}