blob: 2e4255bddf9ee8e96b9710596a68dda0dc182689 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Chenga8e29892007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
Bill Wendlingc69107c2007-11-13 09:19:02 +000048def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000049 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000050def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000051 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000055def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
Chris Lattner48be23c2008-01-15 22:02:54 +000060def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000061 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000077def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
Evan Chenga8e29892007-01-19 07:51:42 +000080def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000085
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000086def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000089// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000097//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000098// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000131 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000137 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}]>;
144
145def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 PatLeaf<(imm), [{
147 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
148 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chenga2515702007-03-19 07:09:02 +0000150def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
153 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000157 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
Evan Cheng37f25d92008-08-28 23:39:26 +0000160class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
161class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
163//===----------------------------------------------------------------------===//
164// Operand Definitions.
165//
166
167// Branch target.
168def brtarget : Operand<OtherVT>;
169
Evan Chenga8e29892007-01-19 07:51:42 +0000170// A list of registers separated by comma. Used by load/store multiple.
171def reglist : Operand<i32> {
172 let PrintMethod = "printRegisterList";
173}
174
175// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
176def cpinst_operand : Operand<i32> {
177 let PrintMethod = "printCPInstOperand";
178}
179
180def jtblock_operand : Operand<i32> {
181 let PrintMethod = "printJTBlockOperand";
182}
183
184// Local PC labels.
185def pclabel : Operand<i32> {
186 let PrintMethod = "printPCLabel";
187}
188
189// shifter_operand operands: so_reg and so_imm.
190def so_reg : Operand<i32>, // reg reg imm
191 ComplexPattern<i32, 3, "SelectShifterOperandReg",
192 [shl,srl,sra,rotr]> {
193 let PrintMethod = "printSORegOperand";
194 let MIOperandInfo = (ops GPR, GPR, i32imm);
195}
196
197// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
198// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
199// represented in the imm field in the same 12-bit form that they are encoded
200// into so_imm instructions: the 8-bit immediate is the least significant bits
201// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
202def so_imm : Operand<i32>,
203 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000205 so_imm_XFORM> {
206 let PrintMethod = "printSOImmOperand";
207}
208
Evan Chengc70d1842007-03-20 08:11:30 +0000209// Break so_imm's up into two pieces. This handles immediates with up to 16
210// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
211// get the first/second pieces.
212def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
215 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000216 let PrintMethod = "printSOImm2PartOperand";
217}
218
219def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000221 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
222}]>;
223
224def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229
230// Define ARM specific addressing modes.
231
232// addrmode2 := reg +/- reg shop imm
233// addrmode2 := reg +/- imm12
234//
235def addrmode2 : Operand<i32>,
236 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
237 let PrintMethod = "printAddrMode2Operand";
238 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
239}
240
241def am2offset : Operand<i32>,
242 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
243 let PrintMethod = "printAddrMode2OffsetOperand";
244 let MIOperandInfo = (ops GPR, i32imm);
245}
246
247// addrmode3 := reg +/- reg
248// addrmode3 := reg +/- imm8
249//
250def addrmode3 : Operand<i32>,
251 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
252 let PrintMethod = "printAddrMode3Operand";
253 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
254}
255
256def am3offset : Operand<i32>,
257 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
258 let PrintMethod = "printAddrMode3OffsetOperand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode4 := reg, <mode|W>
263//
264def addrmode4 : Operand<i32>,
265 ComplexPattern<i32, 2, "", []> {
266 let PrintMethod = "printAddrMode4Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmode5 := reg +/- imm8*4
271//
272def addrmode5 : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
274 let PrintMethod = "printAddrMode5Operand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278// addrmodepc := pc + reg
279//
280def addrmodepc : Operand<i32>,
281 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
282 let PrintMethod = "printAddrModePCOperand";
283 let MIOperandInfo = (ops GPR, i32imm);
284}
285
Evan Chengc85e8322007-07-05 07:13:32 +0000286// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
287// register whose default is 0 (no register).
288def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
289 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000290 let PrintMethod = "printPredicateOperand";
291}
292
Evan Cheng04c813d2007-07-06 01:00:49 +0000293// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000294//
Evan Cheng04c813d2007-07-06 01:00:49 +0000295def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
296 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299//===----------------------------------------------------------------------===//
300// ARM Instruction flags. These need to match ARMInstrInfo.h.
301//
302
303// Addressing mode.
304class AddrMode<bits<4> val> {
305 bits<4> Value = val;
306}
307def AddrModeNone : AddrMode<0>;
308def AddrMode1 : AddrMode<1>;
309def AddrMode2 : AddrMode<2>;
310def AddrMode3 : AddrMode<3>;
311def AddrMode4 : AddrMode<4>;
312def AddrMode5 : AddrMode<5>;
313def AddrModeT1 : AddrMode<6>;
314def AddrModeT2 : AddrMode<7>;
315def AddrModeT4 : AddrMode<8>;
316def AddrModeTs : AddrMode<9>;
317
318// Instruction size.
319class SizeFlagVal<bits<3> val> {
320 bits<3> Value = val;
321}
322def SizeInvalid : SizeFlagVal<0>; // Unset.
323def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
324def Size8Bytes : SizeFlagVal<2>;
325def Size4Bytes : SizeFlagVal<3>;
326def Size2Bytes : SizeFlagVal<4>;
327
328// Load / store index mode.
329class IndexMode<bits<2> val> {
330 bits<2> Value = val;
331}
332def IndexModeNone : IndexMode<0>;
333def IndexModePre : IndexMode<1>;
334def IndexModePost : IndexMode<2>;
335
336//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000337
Evan Cheng37f25d92008-08-28 23:39:26 +0000338include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339
340//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000341// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000342//
343
Evan Cheng3924f782008-08-29 07:36:24 +0000344/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000345/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000346multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng05fc9662008-09-13 01:35:33 +0000347 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengc85e8322007-07-05 07:13:32 +0000348 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000349 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000350 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRReg,
Evan Chengc85e8322007-07-05 07:13:32 +0000351 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000352 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000353 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
356}
357
Evan Cheng13ab0202007-07-10 18:08:01 +0000358/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000359/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000360let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng05fc9662008-09-13 01:35:33 +0000362 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRImS,
Evan Chengc85e8322007-07-05 07:13:32 +0000363 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000365 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRRegS,
Evan Chengc85e8322007-07-05 07:13:32 +0000366 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000367 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000368 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoRegS,
Evan Chengc85e8322007-07-05 07:13:32 +0000369 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
371}
Evan Chengc85e8322007-07-05 07:13:32 +0000372}
373
374/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000375/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000376/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000377let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng05fc9662008-09-13 01:35:33 +0000379 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPRnIm,
Evan Cheng44bec522007-05-15 01:29:07 +0000380 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000381 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000382 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPRnReg,
Evan Cheng44bec522007-05-15 01:29:07 +0000383 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000384 [(opnode GPR:$a, GPR:$b)]>;
Evan Cheng05fc9662008-09-13 01:35:33 +0000385 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPRnSoReg,
Evan Cheng44bec522007-05-15 01:29:07 +0000386 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000387 [(opnode GPR:$a, so_reg:$b)]>;
388}
Evan Chenga8e29892007-01-19 07:51:42 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
392/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000393multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
394 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $dst, $Src",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000397 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +0000398 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000399 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
400 Requires<[IsARM, HasV6]>;
401}
402
403/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
404/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000405multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
406 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
407 Pseudo, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000408 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
409 Requires<[IsARM, HasV6]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000410 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
411 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000412 [(set GPR:$dst, (opnode GPR:$LHS,
413 (rotr GPR:$RHS, rot_imm:$rot)))]>,
414 Requires<[IsARM, HasV6]>;
415}
416
Evan Cheng13ab0202007-07-10 18:08:01 +0000417/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
418/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000419let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000420multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
421 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng05fc9662008-09-13 01:35:33 +0000422 DPRIm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000423 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000424 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Cheng05fc9662008-09-13 01:35:33 +0000425 DPRReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000426 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000427 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng05fc9662008-09-13 01:35:33 +0000428 DPRSoReg, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000429 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
430}
Evan Chengc85e8322007-07-05 07:13:32 +0000431}
432
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000433//===----------------------------------------------------------------------===//
434// Instructions
435//===----------------------------------------------------------------------===//
436
Evan Chenga8e29892007-01-19 07:51:42 +0000437//===----------------------------------------------------------------------===//
438// Miscellaneous Instructions.
439//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
442/// the function. The first operand is the ID# for this instruction, the second
443/// is the index into the MachineConstantPool that this is, the third is the
444/// size in bytes of this constant pool entry.
Evan Chengeaa91b02007-06-19 01:26:51 +0000445let isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000446def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000447PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
448 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000449 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000450
Evan Cheng071a2792007-09-11 19:55:27 +0000451let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000452def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000453PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
454 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000455 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000456
Evan Chenga8e29892007-01-19 07:51:42 +0000457def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000458PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000459 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000460 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000461}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000462
Evan Chenga8e29892007-01-19 07:51:42 +0000463def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000464PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000465 ".loc $file, $line, $col",
466 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000467
Evan Chengeaa91b02007-06-19 01:26:51 +0000468let isNotDuplicable = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000469def PICADD : AXI1<0x0, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
470 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000471 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000472
Evan Cheng325474e2008-01-07 23:56:57 +0000473let AddedComplexity = 10 in {
474let isSimpleLoad = 1 in
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000475def PICLD : AXI2ldw<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000476 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000477 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000478
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000479def PICLDZH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000480 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000481 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
482
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000483def PICLDZB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000484 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000485 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
486
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000487def PICLDH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000488 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000489 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
490
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000491def PICLDB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000492 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000493 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
494
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000495def PICLDSH : AXI3ldsh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000496 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000497 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
498
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000499def PICLDSB : AXI3ldsb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000501 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
502}
Chris Lattner13c63102008-01-06 05:55:01 +0000503let AddedComplexity = 10 in {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000504def PICSTR : AXI2stw<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(store GPR:$src, addrmodepc:$addr)]>;
507
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000508def PICSTRH : AXI3sth<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000510 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
511
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000512def PICSTRB : AXI2stb<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000514 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
515}
Evan Chengeaa91b02007-06-19 01:26:51 +0000516}
Dale Johannesen86d40692007-05-21 22:14:33 +0000517
Evan Chenga8e29892007-01-19 07:51:42 +0000518//===----------------------------------------------------------------------===//
519// Control Flow Instructions.
520//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522let isReturn = 1, isTerminator = 1 in
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000523 def BX_RET : AI<0x0, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]> {
524 let Inst{4-7} = {1,0,0,0};
525 let Inst{8-19} = {1,1,1,1,1,1,1,1,1,1,1,1};
526 let Inst{20-27} = {0,1,0,0,1,0,0,0};
527}
Rafael Espindola27185192006-09-29 21:20:16 +0000528
Evan Chenga8e29892007-01-19 07:51:42 +0000529// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000530// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
531// operand list.
Evan Cheng325474e2008-01-07 23:56:57 +0000532let isReturn = 1, isTerminator = 1 in
Evan Cheng3c2ee492008-09-01 07:48:18 +0000533 def LDM_RET : AXI4ldpc<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000534 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000535 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000536 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000537
Evan Chengffbacca2007-07-21 00:34:19 +0000538let isCall = 1,
Evan Chenga8e29892007-01-19 07:51:42 +0000539 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000540 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng3aac7882008-09-01 08:25:56 +0000541 def BL : ABLI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Evan Chengdcc50a42007-05-18 01:53:54 +0000542 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000543 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000544
Evan Cheng3aac7882008-09-01 08:25:56 +0000545 def BL_pred : ABLpredI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
546 "bl", " ${func:call}",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000547 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549 // ARMv5T and above
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000550 def BLX : AXI<0x0, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Cheng64d80e32007-07-19 01:14:50 +0000551 "blx $func",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000552 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
553 let Inst{4-7} = {1,1,0,0};
554 let Inst{8-19} = {1,1,1,1,1,1,1,1,1,1,1,1};
555 let Inst{20-27} = {0,1,0,0,1,0,0,0};
556 }
557
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000558 let Uses = [LR] in {
559 // ARMv4T
Evan Cheng0ff94f72007-08-07 01:37:15 +0000560 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
561 BranchMisc, "mov lr, pc\n\tbx $func",
562 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000563 }
Rafael Espindola35574632006-07-18 17:00:30 +0000564}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000565
Evan Chengffbacca2007-07-21 00:34:19 +0000566let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000567 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000568 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000569 let isPredicable = 1 in
Jim Grosbach76e96612008-10-07 21:08:09 +0000570 def B : ABI<{0,1,0,1}, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000571 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000572
Owen Anderson20ab2902007-11-12 07:39:39 +0000573 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000574 def BR_JTr : JTI<0x0, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000575 "mov pc, $target \n$jt",
576 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000577 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000578 "ldr pc, $target \n$jt",
579 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Evan Chenga8e29892007-01-19 07:51:42 +0000580 imm:$id)]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000581 def BR_JTadd : JTI1<0x0, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Cheng64d80e32007-07-19 01:14:50 +0000582 i32imm:$id),
583 "add pc, $target, $idx \n$jt",
584 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Evan Chenga8e29892007-01-19 07:51:42 +0000585 imm:$id)]>;
Evan Chengaeafca02007-05-16 07:45:54 +0000586 }
Evan Chengeaa91b02007-06-19 01:26:51 +0000587 }
Evan Chengaeafca02007-05-16 07:45:54 +0000588
Evan Chengc85e8322007-07-05 07:13:32 +0000589 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
590 // a two-value operand where a dag node expects two operands. :(
Evan Cheng3aac7882008-09-01 08:25:56 +0000591 def Bcc : ABccI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000592 "b", " $target",
593 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000594}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000595
Evan Chenga8e29892007-01-19 07:51:42 +0000596//===----------------------------------------------------------------------===//
597// Load / store Instructions.
598//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000599
Evan Chenga8e29892007-01-19 07:51:42 +0000600// Load
Evan Cheng325474e2008-01-07 23:56:57 +0000601let isSimpleLoad = 1 in
Evan Cheng17222df2008-08-31 19:02:21 +0000602def LDR : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000603 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000604 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000605
Evan Chengfa775d02007-03-19 07:20:03 +0000606// Special LDR for loads from non-pc-relative constpools.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000607let isSimpleLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng17222df2008-08-31 19:02:21 +0000608def LDRcp : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000609 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000610
Evan Chenga8e29892007-01-19 07:51:42 +0000611// Loads with zero extension
Evan Cheng840917b2008-09-01 07:00:14 +0000612def LDRH : AI3ldh<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000613 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000614 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000615
Evan Cheng17222df2008-08-31 19:02:21 +0000616def LDRB : AI2ldb<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000617 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000618 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000619
Evan Chenga8e29892007-01-19 07:51:42 +0000620// Loads with sign extension
Evan Cheng840917b2008-09-01 07:00:14 +0000621def LDRSH : AI3ldsh<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000622 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000623 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000624
Evan Cheng840917b2008-09-01 07:00:14 +0000625def LDRSB : AI3ldsb<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000626 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000627 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000628
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000629let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000630// Load doubleword
Evan Cheng840917b2008-09-01 07:00:14 +0000631def LDRD : AI3ldd<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000632 "ldr", "d $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000633 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000634
Evan Chenga8e29892007-01-19 07:51:42 +0000635// Indexed loads
Evan Cheng93912732008-09-01 01:27:33 +0000636def LDR_PRE : AI2ldwpr<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000637 (ins addrmode2:$addr), LdFrm,
638 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000639
Evan Cheng93912732008-09-01 01:27:33 +0000640def LDR_POST : AI2ldwpo<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000641 (ins GPR:$base, am2offset:$offset), LdFrm,
642 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000643
Evan Cheng840917b2008-09-01 07:00:14 +0000644def LDRH_PRE : AI3ldhpr<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000645 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000646 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000647
Evan Cheng840917b2008-09-01 07:00:14 +0000648def LDRH_POST : AI3ldhpo<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000649 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000650 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000651
Evan Cheng93912732008-09-01 01:27:33 +0000652def LDRB_PRE : AI2ldbpr<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000653 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000654 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000655
Evan Cheng93912732008-09-01 01:27:33 +0000656def LDRB_POST : AI2ldbpo<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000657 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000658 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Evan Cheng840917b2008-09-01 07:00:14 +0000660def LDRSH_PRE : AI3ldshpr<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000661 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000662 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000663
Evan Cheng840917b2008-09-01 07:00:14 +0000664def LDRSH_POST: AI3ldshpo<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000665 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000666 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000667
Evan Cheng840917b2008-09-01 07:00:14 +0000668def LDRSB_PRE : AI3ldsbpr<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000669 (ins addrmode3:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000670 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000671
Evan Cheng840917b2008-09-01 07:00:14 +0000672def LDRSB_POST: AI3ldsbpo<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000673 (ins GPR:$base,am3offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000674 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000675}
Evan Chenga8e29892007-01-19 07:51:42 +0000676
677// Store
Evan Cheng93912732008-09-01 01:27:33 +0000678def STR : AI2stw<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000679 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000680 [(store GPR:$src, addrmode2:$addr)]>;
681
682// Stores with truncate
Evan Cheng840917b2008-09-01 07:00:14 +0000683def STRH : AI3sth<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000684 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000685 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
686
Evan Cheng93912732008-09-01 01:27:33 +0000687def STRB : AI2stb<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000688 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000689 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
690
691// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000692let mayStore = 1 in
Evan Cheng840917b2008-09-01 07:00:14 +0000693def STRD : AI3std<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000694 "str", "d $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000695 []>, Requires<[IsARM, HasV5T]>;
696
697// Indexed stores
Evan Cheng93912732008-09-01 01:27:33 +0000698def STR_PRE : AI2stwpr<0x0, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000699 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000700 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000701 [(set GPR:$base_wb,
702 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
703
Evan Cheng93912732008-09-01 01:27:33 +0000704def STR_POST : AI2stwpo<0x0, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000705 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000706 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000707 [(set GPR:$base_wb,
708 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
709
Evan Cheng840917b2008-09-01 07:00:14 +0000710def STRH_PRE : AI3sthpr<0xB, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000711 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000712 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000713 [(set GPR:$base_wb,
714 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
715
Evan Cheng840917b2008-09-01 07:00:14 +0000716def STRH_POST: AI3sthpo<0xB, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000717 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000718 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000719 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
720 GPR:$base, am3offset:$offset))]>;
721
Evan Cheng93912732008-09-01 01:27:33 +0000722def STRB_PRE : AI2stbpr<0x1, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000723 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000724 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000725 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
726 GPR:$base, am2offset:$offset))]>;
727
Evan Cheng93912732008-09-01 01:27:33 +0000728def STRB_POST: AI2stbpo<0x1, (outs GPR:$base_wb),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000729 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000730 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000731 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
732 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000733
734//===----------------------------------------------------------------------===//
735// Load / store multiple Instructions.
736//
737
Evan Cheng64d80e32007-07-19 01:14:50 +0000738// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000739let mayLoad = 1 in
Evan Cheng3c2ee492008-09-01 07:48:18 +0000740def LDM : AXI4ld<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000741 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000742 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000743 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000744
Chris Lattner2e48a702008-01-06 08:36:04 +0000745let mayStore = 1 in
Evan Cheng3c2ee492008-09-01 07:48:18 +0000746def STM : AXI4st<0x0, (outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000747 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000748 StFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000749 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000750
751//===----------------------------------------------------------------------===//
752// Move Instructions.
753//
754
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000755def MOVr : AsI1<{1,0,1,1}, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng13ab0202007-07-10 18:08:01 +0000756 "mov", " $dst, $src", []>;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000757def MOVs : AsI1<{1,0,1,1}, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng13ab0202007-07-10 18:08:01 +0000758 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Chenga2515702007-03-19 07:09:02 +0000759
Dan Gohmand45eddd2007-06-26 00:48:07 +0000760let isReMaterializable = 1 in
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000761def MOVi : AsI1<{1,0,1,1}, (outs GPR:$dst), (ins so_imm:$src), DPRdIm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000762 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
763
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000764def MOVrx : AsI1<{1,0,1,1}, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Cheng64d80e32007-07-19 01:14:50 +0000765 "mov", " $dst, $src, rrx",
766 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000767
768// These aren't really mov instructions, but we have to define them this way
769// due to flag operands.
770
Evan Cheng071a2792007-09-11 19:55:27 +0000771let Defs = [CPSR] in {
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000772def MOVsrl_flag : AI1<{1,0,1,1}, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengfd488ed2007-05-29 23:32:06 +0000773 "mov", "s $dst, $src, lsr #1",
Evan Cheng071a2792007-09-11 19:55:27 +0000774 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000775def MOVsra_flag : AI1<{1,0,1,1}, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengfd488ed2007-05-29 23:32:06 +0000776 "mov", "s $dst, $src, asr #1",
Evan Cheng071a2792007-09-11 19:55:27 +0000777 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
778}
Evan Chenga8e29892007-01-19 07:51:42 +0000779
Evan Chenga8e29892007-01-19 07:51:42 +0000780//===----------------------------------------------------------------------===//
781// Extend Instructions.
782//
783
784// Sign extenders
785
Evan Cheng0ff94f72007-08-07 01:37:15 +0000786defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
787defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000788
Evan Cheng0ff94f72007-08-07 01:37:15 +0000789defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000790 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000791defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000792 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
793
794// TODO: SXT(A){B|H}16
795
796// Zero extenders
797
798let AddedComplexity = 16 in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000799defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
800defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
801defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000802
803def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
804 (UXTB16r_rot GPR:$Src, 24)>;
805def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
806 (UXTB16r_rot GPR:$Src, 8)>;
807
Evan Cheng0ff94f72007-08-07 01:37:15 +0000808defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000809 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000810defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000811 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000812}
813
Evan Chenga8e29892007-01-19 07:51:42 +0000814// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
815//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000816
Evan Chenga8e29892007-01-19 07:51:42 +0000817// TODO: UXT(A){B|H}16
818
819//===----------------------------------------------------------------------===//
820// Arithmetic Instructions.
821//
822
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000823defm ADD : AsI1_bin_irs<{0,0,1,0}, "add",
824 BinOpFrag<(add node:$LHS, node:$RHS)>>;
825defm SUB : AsI1_bin_irs<{0,1,0,0}, "sub",
826 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000827
Evan Chengc85e8322007-07-05 07:13:32 +0000828// ADD and SUB with 's' bit set.
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000829defm ADDS : ASI1_bin_s_irs<{0,0,1,0}, "add",
830 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
831defm SUBS : ASI1_bin_s_irs<{0,1,0,0}, "sub",
832 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000833
Evan Chengc85e8322007-07-05 07:13:32 +0000834// FIXME: Do not allow ADC / SBC to be predicated for now.
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000835defm ADC : AsXI1_bin_c_irs<{1,0,1,0}, "adc",
836 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
837defm SBC : AsXI1_bin_c_irs<{0,1,1,0}, "sbc",
838 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
Evan Chengc85e8322007-07-05 07:13:32 +0000840// These don't define reg/reg forms, because they are handled above.
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000841def RSBri : AsI1<{1,1,0,0}, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000842 "rsb", " $dst, $a, $b",
843 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
844
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000845def RSBrs : AsI1<{1,1,0,0}, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Cheng13ab0202007-07-10 18:08:01 +0000846 "rsb", " $dst, $a, $b",
847 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000848
849// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000850let Defs = [CPSR] in {
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000851def RSBSri : AI1<{1,1,0,0}, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Evan Chengc85e8322007-07-05 07:13:32 +0000852 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000853 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000854def RSBSrs : AI1<{1,1,0,0}, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Evan Chengc85e8322007-07-05 07:13:32 +0000855 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000856 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
857}
Evan Chengc85e8322007-07-05 07:13:32 +0000858
Evan Cheng13ab0202007-07-10 18:08:01 +0000859// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000860let Uses = [CPSR] in {
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000861def RSCri : AXI1<{1,1,1,0}, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng05fc9662008-09-13 01:35:33 +0000862 DPRIm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000863 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000864def RSCrs : AXI1<{1,1,1,0}, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng05fc9662008-09-13 01:35:33 +0000865 DPRSoReg, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000866 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
867}
Evan Cheng2c614c52007-06-06 10:17:05 +0000868
Evan Chenga8e29892007-01-19 07:51:42 +0000869// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
870def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
871 (SUBri GPR:$src, so_imm_neg:$imm)>;
872
873//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
874// (SUBSri GPR:$src, so_imm_neg:$imm)>;
875//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
876// (SBCri GPR:$src, so_imm_neg:$imm)>;
877
878// Note: These are implemented in C++ code, because they have to generate
879// ADD/SUBrs instructions, which use a complex pattern that a xform function
880// cannot produce.
881// (mul X, 2^n+1) -> (add (X << n), X)
882// (mul X, 2^n-1) -> (rsb X, (X << n))
883
884
885//===----------------------------------------------------------------------===//
886// Bitwise Instructions.
887//
888
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000889defm AND : AsI1_bin_irs<{0,0,0,0}, "and",
890 BinOpFrag<(and node:$LHS, node:$RHS)>>;
891defm ORR : AsI1_bin_irs<{0,0,1,1}, "orr",
892 BinOpFrag<(or node:$LHS, node:$RHS)>>;
893defm EOR : AsI1_bin_irs<{1,0,0,0}, "eor",
894 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
895defm BIC : AsI1_bin_irs<{0,1,1,1}, "bic",
896 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000898def MVNr : AsI1<{1,1,1,1}, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Evan Cheng3924f782008-08-29 07:36:24 +0000899 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000900def MVNs : AsI1<{1,1,1,1}, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Evan Cheng3924f782008-08-29 07:36:24 +0000901 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000902let isReMaterializable = 1 in
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000903def MVNi : AsI1<{1,1,1,1}, (outs GPR:$dst), (ins so_imm:$imm), DPRdIm,
Evan Cheng3924f782008-08-29 07:36:24 +0000904 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
906def : ARMPat<(and GPR:$src, so_imm_not:$imm),
907 (BICri GPR:$src, so_imm_not:$imm)>;
908
909//===----------------------------------------------------------------------===//
910// Multiply Instructions.
911//
912
Evan Cheng0ff94f72007-08-07 01:37:15 +0000913def MUL : AsI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
914 "mul", " $dst, $a, $b",
915 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Evan Cheng0ff94f72007-08-07 01:37:15 +0000917def MLA : AsI<0x2, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
918 MulFrm, "mla", " $dst, $a, $b, $c",
919 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000920
921// Extra precision multiplies with low / high results
Evan Cheng0ff94f72007-08-07 01:37:15 +0000922def SMULL : AsI<0xC, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
923 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Evan Cheng0ff94f72007-08-07 01:37:15 +0000925def UMULL : AsI<0x8, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
926 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000927
928// Multiply + accumulate
Evan Cheng0ff94f72007-08-07 01:37:15 +0000929def SMLAL : AsI<0xE, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
930 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Evan Cheng0ff94f72007-08-07 01:37:15 +0000932def UMLAL : AsI<0xA, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
933 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Evan Cheng0ff94f72007-08-07 01:37:15 +0000935def UMAAL : AI<0x0, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000936 "umaal", " $ldst, $hdst, $a, $b", []>,
937 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000938
939// Most significant word multiply
Evan Cheng0ff94f72007-08-07 01:37:15 +0000940def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000941 "smmul", " $dst, $a, $b",
942 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
943 Requires<[IsARM, HasV6]>;
944
Evan Cheng0ff94f72007-08-07 01:37:15 +0000945def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000946 "smmla", " $dst, $a, $b, $c",
947 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
948 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
950
Evan Cheng0ff94f72007-08-07 01:37:15 +0000951def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000952 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000953 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
954 Requires<[IsARM, HasV6]>;
955
Raul Herbster37fb5b12007-08-30 23:25:47 +0000956multiclass AI_smul<string opc, PatFrag opnode> {
957 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +0000958 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000959 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
960 (sext_inreg GPR:$b, i16)))]>,
961 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000962
963 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +0000964 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000965 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
966 (sra GPR:$b, 16)))]>,
967 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000968
969 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +0000970 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000971 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
972 (sext_inreg GPR:$b, i16)))]>,
973 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000974
975 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Evan Cheng44bec522007-05-15 01:29:07 +0000976 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000977 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
978 (sra GPR:$b, 16)))]>,
979 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000980
981 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng44bec522007-05-15 01:29:07 +0000982 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000983 [(set GPR:$dst, (sra (opnode GPR:$a,
984 (sext_inreg GPR:$b, i16)), 16))]>,
985 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +0000986
987 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Evan Cheng44bec522007-05-15 01:29:07 +0000988 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000989 [(set GPR:$dst, (sra (opnode GPR:$a,
990 (sra GPR:$b, 16)), 16))]>,
991 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000992}
993
Raul Herbster37fb5b12007-08-30 23:25:47 +0000994
995multiclass AI_smla<string opc, PatFrag opnode> {
996 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +0000997 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000998 [(set GPR:$dst, (add GPR:$acc,
999 (opnode (sext_inreg GPR:$a, i16),
1000 (sext_inreg GPR:$b, i16))))]>,
1001 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001002
1003 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001004 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001005 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001006 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +00001007 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001008
1009 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001010 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001011 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1012 (sext_inreg GPR:$b, i16))))]>,
1013 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001014
1015 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Evan Cheng44bec522007-05-15 01:29:07 +00001016 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001017 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1018 (sra GPR:$b, 16))))]>,
1019 Requires<[IsARM, HasV5TE]>;
1020
Raul Herbster37fb5b12007-08-30 23:25:47 +00001021 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng44bec522007-05-15 01:29:07 +00001022 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001023 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1024 (sext_inreg GPR:$b, i16)), 16)))]>,
1025 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00001026
1027 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Evan Cheng44bec522007-05-15 01:29:07 +00001028 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001029 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1030 (sra GPR:$b, 16)), 16)))]>,
1031 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00001032}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001033
Raul Herbster37fb5b12007-08-30 23:25:47 +00001034defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1035defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001036
Evan Chenga8e29892007-01-19 07:51:42 +00001037// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1038// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001039
Evan Chenga8e29892007-01-19 07:51:42 +00001040//===----------------------------------------------------------------------===//
1041// Misc. Arithmetic Instructions.
1042//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001043
Evan Cheng0ff94f72007-08-07 01:37:15 +00001044def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001045 "clz", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001046 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001047
Evan Cheng0ff94f72007-08-07 01:37:15 +00001048def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001049 "rev", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001050 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001051
Evan Cheng0ff94f72007-08-07 01:37:15 +00001052def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001053 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001054 [(set GPR:$dst,
1055 (or (and (srl GPR:$src, 8), 0xFF),
1056 (or (and (shl GPR:$src, 8), 0xFF00),
1057 (or (and (srl GPR:$src, 8), 0xFF0000),
1058 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1059 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001060
Evan Cheng0ff94f72007-08-07 01:37:15 +00001061def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001062 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001063 [(set GPR:$dst,
1064 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001065 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001066 (shl GPR:$src, 8)), i16))]>,
1067 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001068
Evan Cheng0ff94f72007-08-07 01:37:15 +00001069def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1070 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001071 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1072 (and (shl GPR:$src2, (i32 imm:$shamt)),
1073 0xFFFF0000)))]>,
1074 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076// Alternate cases for PKHBT where identities eliminate some nodes.
1077def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1078 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1079def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1080 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001081
Rafael Espindolaa2845842006-10-05 16:48:49 +00001082
Evan Cheng0ff94f72007-08-07 01:37:15 +00001083def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1084 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001085 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1086 (and (sra GPR:$src2, imm16_31:$shamt),
1087 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001088
Evan Chenga8e29892007-01-19 07:51:42 +00001089// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1090// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1091def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1092 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1093def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1094 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1095 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001096
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001097
Evan Chenga8e29892007-01-19 07:51:42 +00001098//===----------------------------------------------------------------------===//
1099// Comparison Instructions...
1100//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001101
Jim Grosbach17a415a2008-10-07 17:40:46 +00001102defm CMP : AI1_cmp_irs<{0,1,0,1}, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001103 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach17a415a2008-10-07 17:40:46 +00001104defm CMN : AI1_cmp_irs<{1,1,0,1}, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001105 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001106
Evan Chenga8e29892007-01-19 07:51:42 +00001107// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng0ff94f72007-08-07 01:37:15 +00001108defm TST : AI1_cmp_irs<0x8, "tst",
1109 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1110defm TEQ : AI1_cmp_irs<0x9, "teq",
1111 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001112
Jim Grosbach17a415a2008-10-07 17:40:46 +00001113defm CMPnz : AI1_cmp_irs<{0,1,0,1}, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001114 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach17a415a2008-10-07 17:40:46 +00001115defm CMNnz : AI1_cmp_irs<{1,1,0,1}, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001116 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001117
1118def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1119 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001120
1121def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1122 (CMNri GPR:$src, so_imm_neg:$imm)>;
1123
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001124
Evan Chenga8e29892007-01-19 07:51:42 +00001125// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001126// FIXME: should be able to write a pattern for ARMcmov, but can't use
1127// a two-value operand where a dag node expects two operands. :(
Evan Cheng0ff94f72007-08-07 01:37:15 +00001128def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
Evan Cheng05fc9662008-09-13 01:35:33 +00001129 DPRdReg, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001130 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1131 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001132
Evan Cheng0ff94f72007-08-07 01:37:15 +00001133def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
Evan Cheng05fc9662008-09-13 01:35:33 +00001134 DPRdSoReg, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001135 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1136 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001137
Evan Cheng0ff94f72007-08-07 01:37:15 +00001138def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
Evan Cheng05fc9662008-09-13 01:35:33 +00001139 DPRdIm, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001140 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1141 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001142
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001143
Evan Chenga8e29892007-01-19 07:51:42 +00001144// LEApcrel - Load a pc-relative address into a register without offending the
1145// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001146def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001147 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1148 "${:private}PCRELL${:uid}+8))\n"),
1149 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001150 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001151 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001152
Evan Cheng0ff94f72007-08-07 01:37:15 +00001153def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1154 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001155 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1156 "${:private}PCRELL${:uid}+8))\n"),
1157 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001158 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001159 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001160
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001161//===----------------------------------------------------------------------===//
1162// TLS Instructions
1163//
1164
1165// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001166let isCall = 1,
1167 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +00001168 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Evan Chengdcc50a42007-05-18 01:53:54 +00001169 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001170 [(set R0, ARMthread_pointer)]>;
1171}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001172
Evan Chenga8e29892007-01-19 07:51:42 +00001173//===----------------------------------------------------------------------===//
1174// Non-Instruction Patterns
1175//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001176
Evan Chenga8e29892007-01-19 07:51:42 +00001177// ConstantPool, GlobalAddress, and JumpTable
1178def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1179def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1180def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001181 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001182
Evan Chenga8e29892007-01-19 07:51:42 +00001183// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001184
Evan Chenga8e29892007-01-19 07:51:42 +00001185// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001186let isReMaterializable = 1 in
Evan Cheng05fc9662008-09-13 01:35:33 +00001187def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), DPRdMisc,
Evan Cheng44bec522007-05-15 01:29:07 +00001188 "mov", " $dst, $src",
Evan Chengc70d1842007-03-20 08:11:30 +00001189 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001190
Evan Chenga8e29892007-01-19 07:51:42 +00001191def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1192 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1193 (so_imm2part_2 imm:$RHS))>;
1194def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1195 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1196 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001197
Evan Chenga8e29892007-01-19 07:51:42 +00001198// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001199
Rafael Espindola24357862006-10-19 17:05:03 +00001200
Evan Chenga8e29892007-01-19 07:51:42 +00001201// Direct calls
1202def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001203
Evan Chenga8e29892007-01-19 07:51:42 +00001204// zextload i1 -> zextload i8
1205def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001206
Evan Chenga8e29892007-01-19 07:51:42 +00001207// extload -> zextload
1208def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1209def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1210def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001211
Evan Cheng34b12d22007-01-19 20:27:35 +00001212// smul* and smla*
1213def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1214 (SMULBB GPR:$a, GPR:$b)>;
1215def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1216 (SMULBB GPR:$a, GPR:$b)>;
1217def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1218 (SMULBT GPR:$a, GPR:$b)>;
1219def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1220 (SMULBT GPR:$a, GPR:$b)>;
1221def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1222 (SMULTB GPR:$a, GPR:$b)>;
1223def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1224 (SMULTB GPR:$a, GPR:$b)>;
1225def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1226 (SMULWB GPR:$a, GPR:$b)>;
1227def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1228 (SMULWB GPR:$a, GPR:$b)>;
1229
1230def : ARMV5TEPat<(add GPR:$acc,
1231 (mul (sra (shl GPR:$a, 16), 16),
1232 (sra (shl GPR:$b, 16), 16))),
1233 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1234def : ARMV5TEPat<(add GPR:$acc,
1235 (mul sext_16_node:$a, sext_16_node:$b)),
1236 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1237def : ARMV5TEPat<(add GPR:$acc,
1238 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1239 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1240def : ARMV5TEPat<(add GPR:$acc,
1241 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1242 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1243def : ARMV5TEPat<(add GPR:$acc,
1244 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1245 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1246def : ARMV5TEPat<(add GPR:$acc,
1247 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1248 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1249def : ARMV5TEPat<(add GPR:$acc,
1250 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1251 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1252def : ARMV5TEPat<(add GPR:$acc,
1253 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1254 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1255
Evan Chenga8e29892007-01-19 07:51:42 +00001256//===----------------------------------------------------------------------===//
1257// Thumb Support
1258//
1259
1260include "ARMInstrThumb.td"
1261
1262//===----------------------------------------------------------------------===//
1263// Floating Point Support
1264//
1265
1266include "ARMInstrVFP.td"