Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1 | //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that expand pseudo instructions into target |
| 11 | // instructions to allow proper scheduling, if-conversion, and other late |
| 12 | // optimizations. This pass should be run after register allocation but before |
| 13 | // post- regalloc scheduling pass. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
| 17 | #define DEBUG_TYPE "arm-pseudo" |
| 18 | #include "ARM.h" |
| 19 | #include "ARMBaseInstrInfo.h" |
| 20 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 4dbbe34 | 2010-07-20 21:17:29 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
| 25 | namespace { |
| 26 | class ARMExpandPseudo : public MachineFunctionPass { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 27 | // Constants for register spacing in NEON load/store instructions. |
| 28 | enum NEONRegSpacing { |
| 29 | SingleSpc, |
| 30 | EvenDblSpc, |
| 31 | OddDblSpc |
| 32 | }; |
| 33 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 34 | public: |
| 35 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 36 | ARMExpandPseudo() : MachineFunctionPass(ID) {} |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 37 | |
| 38 | const TargetInstrInfo *TII; |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 39 | const TargetRegisterInfo *TRI; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 40 | |
| 41 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 42 | |
| 43 | virtual const char *getPassName() const { |
| 44 | return "ARM pseudo instruction expansion pass"; |
| 45 | } |
| 46 | |
| 47 | private: |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 48 | void TransferImpOps(MachineInstr &OldMI, |
| 49 | MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 50 | bool ExpandMBB(MachineBasicBlock &MBB); |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 51 | void ExpandVST(MachineBasicBlock::iterator &MBBI, unsigned Opc, |
| 52 | bool hasWriteBack, NEONRegSpacing RegSpc, unsigned NumRegs); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 53 | }; |
| 54 | char ARMExpandPseudo::ID = 0; |
| 55 | } |
| 56 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 57 | /// TransferImpOps - Transfer implicit operands on the pseudo instruction to |
| 58 | /// the instructions created from the expansion. |
| 59 | void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI, |
| 60 | MachineInstrBuilder &UseMI, |
| 61 | MachineInstrBuilder &DefMI) { |
| 62 | const TargetInstrDesc &Desc = OldMI.getDesc(); |
| 63 | for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands(); |
| 64 | i != e; ++i) { |
| 65 | const MachineOperand &MO = OldMI.getOperand(i); |
| 66 | assert(MO.isReg() && MO.getReg()); |
| 67 | if (MO.isUse()) |
| 68 | UseMI.addReg(MO.getReg(), getKillRegState(MO.isKill())); |
| 69 | else |
| 70 | DefMI.addReg(MO.getReg(), |
| 71 | getDefRegState(true) | getDeadRegState(MO.isDead())); |
| 72 | } |
| 73 | } |
| 74 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 75 | /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register |
| 76 | /// operands to real VST instructions with D register operands. |
| 77 | void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI, |
| 78 | unsigned Opc, bool hasWriteBack, |
| 79 | NEONRegSpacing RegSpc, unsigned NumRegs) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 80 | MachineInstr &MI = *MBBI; |
| 81 | MachineBasicBlock &MBB = *MI.getParent(); |
| 82 | |
| 83 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc)); |
| 84 | unsigned OpIdx = 0; |
| 85 | if (hasWriteBack) { |
| 86 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 87 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
| 88 | MIB.addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead)); |
| 89 | } |
| 90 | // Copy the addrmode6 operands. |
| 91 | bool AddrIsKill = MI.getOperand(OpIdx).isKill(); |
| 92 | MIB.addReg(MI.getOperand(OpIdx++).getReg(), getKillRegState(AddrIsKill)); |
| 93 | MIB.addImm(MI.getOperand(OpIdx++).getImm()); |
| 94 | if (hasWriteBack) { |
| 95 | // Copy the am6offset operand. |
| 96 | bool OffsetIsKill = MI.getOperand(OpIdx).isKill(); |
| 97 | MIB.addReg(MI.getOperand(OpIdx++).getReg(), getKillRegState(OffsetIsKill)); |
| 98 | } |
| 99 | |
| 100 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 101 | unsigned SrcReg = MI.getOperand(OpIdx).getReg(); |
| 102 | unsigned D0, D1, D2, D3; |
| 103 | if (RegSpc == SingleSpc) { |
| 104 | D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 105 | D1 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
| 106 | D2 = TRI->getSubReg(SrcReg, ARM::dsub_2); |
| 107 | D3 = TRI->getSubReg(SrcReg, ARM::dsub_3); |
| 108 | } else if (RegSpc == EvenDblSpc) { |
| 109 | D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 110 | D1 = TRI->getSubReg(SrcReg, ARM::dsub_2); |
| 111 | D2 = TRI->getSubReg(SrcReg, ARM::dsub_4); |
| 112 | D3 = TRI->getSubReg(SrcReg, ARM::dsub_6); |
| 113 | } else { |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 114 | assert(RegSpc == OddDblSpc && "unknown register spacing for VST"); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 115 | D0 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
| 116 | D1 = TRI->getSubReg(SrcReg, ARM::dsub_3); |
| 117 | D2 = TRI->getSubReg(SrcReg, ARM::dsub_5); |
| 118 | D3 = TRI->getSubReg(SrcReg, ARM::dsub_7); |
| 119 | } |
| 120 | |
| 121 | MIB.addReg(D0, getKillRegState(SrcIsKill)) |
| 122 | .addReg(D1, getKillRegState(SrcIsKill)) |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 123 | .addReg(D2, getKillRegState(SrcIsKill)); |
| 124 | if (NumRegs > 3) |
| 125 | MIB.addReg(D3, getKillRegState(SrcIsKill)); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 126 | MIB = AddDefaultPred(MIB); |
| 127 | TransferImpOps(MI, MIB, MIB); |
| 128 | MI.eraseFromParent(); |
| 129 | } |
| 130 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 131 | bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) { |
| 132 | bool Modified = false; |
| 133 | |
| 134 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 135 | while (MBBI != E) { |
| 136 | MachineInstr &MI = *MBBI; |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 137 | MachineBasicBlock::iterator NMBBI = llvm::next(MBBI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 138 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 139 | bool ModifiedOp = true; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 140 | unsigned Opcode = MI.getOpcode(); |
| 141 | switch (Opcode) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 142 | default: |
| 143 | ModifiedOp = false; |
| 144 | break; |
| 145 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 146 | case ARM::tLDRpci_pic: |
| 147 | case ARM::t2LDRpci_pic: { |
| 148 | unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic) |
| 149 | ? ARM::tLDRpci : ARM::t2LDRpci; |
| 150 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 151 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 152 | MachineInstrBuilder MIB1 = |
| 153 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 154 | TII->get(NewLdOpc), DstReg) |
| 155 | .addOperand(MI.getOperand(1))); |
| 156 | (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 157 | MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 158 | TII->get(ARM::tPICADD)) |
| 159 | .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead)) |
| 160 | .addReg(DstReg) |
| 161 | .addOperand(MI.getOperand(2)); |
| 162 | TransferImpOps(MI, MIB1, MIB2); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 163 | MI.eraseFromParent(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 164 | break; |
| 165 | } |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 166 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 167 | case ARM::t2MOVi32imm: { |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 168 | unsigned PredReg = 0; |
| 169 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 170 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 171 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 172 | const MachineOperand &MO = MI.getOperand(1); |
| 173 | MachineInstrBuilder LO16, HI16; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 174 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 175 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::t2MOVi16), |
| 176 | DstReg); |
| 177 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::t2MOVTi16)) |
| 178 | .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead)) |
| 179 | .addReg(DstReg); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 180 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 181 | if (MO.isImm()) { |
| 182 | unsigned Imm = MO.getImm(); |
| 183 | unsigned Lo16 = Imm & 0xffff; |
| 184 | unsigned Hi16 = (Imm >> 16) & 0xffff; |
| 185 | LO16 = LO16.addImm(Lo16); |
| 186 | HI16 = HI16.addImm(Hi16); |
| 187 | } else { |
| 188 | const GlobalValue *GV = MO.getGlobal(); |
| 189 | unsigned TF = MO.getTargetFlags(); |
| 190 | LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16); |
| 191 | HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 192 | } |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 193 | (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 194 | (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 195 | LO16.addImm(Pred).addReg(PredReg); |
| 196 | HI16.addImm(Pred).addReg(PredReg); |
| 197 | TransferImpOps(MI, LO16, HI16); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 198 | MI.eraseFromParent(); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 199 | break; |
| 200 | } |
| 201 | |
| 202 | case ARM::VMOVQQ: { |
| 203 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 204 | bool DstIsDead = MI.getOperand(0).isDead(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 205 | unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0); |
| 206 | unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 207 | unsigned SrcReg = MI.getOperand(1).getReg(); |
| 208 | bool SrcIsKill = MI.getOperand(1).isKill(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 209 | unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0); |
| 210 | unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 211 | MachineInstrBuilder Even = |
| 212 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 213 | TII->get(ARM::VMOVQ)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 214 | .addReg(EvenDst, |
| 215 | getDefRegState(true) | getDeadRegState(DstIsDead)) |
| 216 | .addReg(EvenSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 217 | MachineInstrBuilder Odd = |
| 218 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 219 | TII->get(ARM::VMOVQ)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 220 | .addReg(OddDst, |
| 221 | getDefRegState(true) | getDeadRegState(DstIsDead)) |
| 222 | .addReg(OddSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 223 | TransferImpOps(MI, Even, Odd); |
| 224 | MI.eraseFromParent(); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 225 | } |
| 226 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 227 | case ARM::VST3d8Pseudo: |
| 228 | ExpandVST(MBBI, ARM::VST3d8, false, SingleSpc, 3); break; |
| 229 | case ARM::VST3d16Pseudo: |
| 230 | ExpandVST(MBBI, ARM::VST3d16, false, SingleSpc, 3); break; |
| 231 | case ARM::VST3d32Pseudo: |
| 232 | ExpandVST(MBBI, ARM::VST3d32, false, SingleSpc, 3); break; |
| 233 | case ARM::VST1d64TPseudo: |
| 234 | ExpandVST(MBBI, ARM::VST1d64T, false, SingleSpc, 3); break; |
| 235 | case ARM::VST3d8Pseudo_UPD: |
| 236 | ExpandVST(MBBI, ARM::VST3d8_UPD, true, SingleSpc, 3); break; |
| 237 | case ARM::VST3d16Pseudo_UPD: |
| 238 | ExpandVST(MBBI, ARM::VST3d16_UPD, true, SingleSpc, 3); break; |
| 239 | case ARM::VST3d32Pseudo_UPD: |
| 240 | ExpandVST(MBBI, ARM::VST3d32_UPD, true, SingleSpc, 3); break; |
| 241 | case ARM::VST1d64TPseudo_UPD: |
| 242 | ExpandVST(MBBI, ARM::VST1d64T_UPD, true, SingleSpc, 3); break; |
| 243 | case ARM::VST3q8Pseudo_UPD: |
| 244 | ExpandVST(MBBI, ARM::VST3q8_UPD, true, EvenDblSpc, 3); break; |
| 245 | case ARM::VST3q16Pseudo_UPD: |
| 246 | ExpandVST(MBBI, ARM::VST3q16_UPD, true, EvenDblSpc, 3); break; |
| 247 | case ARM::VST3q32Pseudo_UPD: |
| 248 | ExpandVST(MBBI, ARM::VST3q32_UPD, true, EvenDblSpc, 3); break; |
| 249 | case ARM::VST3q8oddPseudo_UPD: |
| 250 | ExpandVST(MBBI, ARM::VST3q8_UPD, true, OddDblSpc, 3); break; |
| 251 | case ARM::VST3q16oddPseudo_UPD: |
| 252 | ExpandVST(MBBI, ARM::VST3q16_UPD, true, OddDblSpc, 3); break; |
| 253 | case ARM::VST3q32oddPseudo_UPD: |
| 254 | ExpandVST(MBBI, ARM::VST3q32_UPD, true, OddDblSpc, 3); break; |
| 255 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 256 | case ARM::VST4d8Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 257 | ExpandVST(MBBI, ARM::VST4d8, false, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 258 | case ARM::VST4d16Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 259 | ExpandVST(MBBI, ARM::VST4d16, false, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 260 | case ARM::VST4d32Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 261 | ExpandVST(MBBI, ARM::VST4d32, false, SingleSpc, 4); break; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 262 | case ARM::VST1d64QPseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 263 | ExpandVST(MBBI, ARM::VST1d64Q, false, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 264 | case ARM::VST4d8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 265 | ExpandVST(MBBI, ARM::VST4d8_UPD, true, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 266 | case ARM::VST4d16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 267 | ExpandVST(MBBI, ARM::VST4d16_UPD, true, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 268 | case ARM::VST4d32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 269 | ExpandVST(MBBI, ARM::VST4d32_UPD, true, SingleSpc, 4); break; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 270 | case ARM::VST1d64QPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 271 | ExpandVST(MBBI, ARM::VST1d64Q_UPD, true, SingleSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 272 | case ARM::VST4q8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 273 | ExpandVST(MBBI, ARM::VST4q8_UPD, true, EvenDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 274 | case ARM::VST4q16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 275 | ExpandVST(MBBI, ARM::VST4q16_UPD, true, EvenDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 276 | case ARM::VST4q32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 277 | ExpandVST(MBBI, ARM::VST4q32_UPD, true, EvenDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 278 | case ARM::VST4q8oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 279 | ExpandVST(MBBI, ARM::VST4q8_UPD, true, OddDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 280 | case ARM::VST4q16oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 281 | ExpandVST(MBBI, ARM::VST4q16_UPD, true, OddDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 282 | case ARM::VST4q32oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 283 | ExpandVST(MBBI, ARM::VST4q32_UPD, true, OddDblSpc, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | if (ModifiedOp) |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 287 | Modified = true; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 288 | MBBI = NMBBI; |
| 289 | } |
| 290 | |
| 291 | return Modified; |
| 292 | } |
| 293 | |
| 294 | bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) { |
| 295 | TII = MF.getTarget().getInstrInfo(); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 296 | TRI = MF.getTarget().getRegisterInfo(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 297 | |
| 298 | bool Modified = false; |
| 299 | for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E; |
| 300 | ++MFI) |
| 301 | Modified |= ExpandMBB(*MFI); |
| 302 | return Modified; |
| 303 | } |
| 304 | |
| 305 | /// createARMExpandPseudoPass - returns an instance of the pseudo instruction |
| 306 | /// expansion pass. |
| 307 | FunctionPass *llvm::createARMExpandPseudoPass() { |
| 308 | return new ARMExpandPseudo(); |
| 309 | } |