blob: 9b0a91b4e04cd5510dc33c88bf875a1b4e6b7f98 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that expand pseudo instructions into target
11// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
13// post- regalloc scheduling pass.
14//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000022#include "llvm/Target/TargetRegisterInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000023using namespace llvm;
24
25namespace {
26 class ARMExpandPseudo : public MachineFunctionPass {
Bob Wilson709d5922010-08-25 23:27:42 +000027 // Constants for register spacing in NEON load/store instructions.
28 enum NEONRegSpacing {
29 SingleSpc,
30 EvenDblSpc,
31 OddDblSpc
32 };
33
Evan Chengb9803a82009-11-06 23:52:48 +000034 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
38 const TargetInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Chengb9803a82009-11-06 23:52:48 +000040
41 virtual bool runOnMachineFunction(MachineFunction &Fn);
42
43 virtual const char *getPassName() const {
44 return "ARM pseudo instruction expansion pass";
45 }
46
47 private:
Evan Cheng43130072010-05-12 23:13:12 +000048 void TransferImpOps(MachineInstr &OldMI,
49 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000050 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson01ba4612010-08-26 18:51:29 +000051 void ExpandVST(MachineBasicBlock::iterator &MBBI, unsigned Opc,
52 bool hasWriteBack, NEONRegSpacing RegSpc, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000053 };
54 char ARMExpandPseudo::ID = 0;
55}
56
Evan Cheng43130072010-05-12 23:13:12 +000057/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
58/// the instructions created from the expansion.
59void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
60 MachineInstrBuilder &UseMI,
61 MachineInstrBuilder &DefMI) {
62 const TargetInstrDesc &Desc = OldMI.getDesc();
63 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
64 i != e; ++i) {
65 const MachineOperand &MO = OldMI.getOperand(i);
66 assert(MO.isReg() && MO.getReg());
67 if (MO.isUse())
68 UseMI.addReg(MO.getReg(), getKillRegState(MO.isKill()));
69 else
70 DefMI.addReg(MO.getReg(),
71 getDefRegState(true) | getDeadRegState(MO.isDead()));
72 }
73}
74
Bob Wilson01ba4612010-08-26 18:51:29 +000075/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
76/// operands to real VST instructions with D register operands.
77void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI,
78 unsigned Opc, bool hasWriteBack,
79 NEONRegSpacing RegSpc, unsigned NumRegs) {
Bob Wilson709d5922010-08-25 23:27:42 +000080 MachineInstr &MI = *MBBI;
81 MachineBasicBlock &MBB = *MI.getParent();
82
83 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
84 unsigned OpIdx = 0;
85 if (hasWriteBack) {
86 bool DstIsDead = MI.getOperand(OpIdx).isDead();
87 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
88 MIB.addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead));
89 }
90 // Copy the addrmode6 operands.
91 bool AddrIsKill = MI.getOperand(OpIdx).isKill();
92 MIB.addReg(MI.getOperand(OpIdx++).getReg(), getKillRegState(AddrIsKill));
93 MIB.addImm(MI.getOperand(OpIdx++).getImm());
94 if (hasWriteBack) {
95 // Copy the am6offset operand.
96 bool OffsetIsKill = MI.getOperand(OpIdx).isKill();
97 MIB.addReg(MI.getOperand(OpIdx++).getReg(), getKillRegState(OffsetIsKill));
98 }
99
100 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
101 unsigned SrcReg = MI.getOperand(OpIdx).getReg();
102 unsigned D0, D1, D2, D3;
103 if (RegSpc == SingleSpc) {
104 D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
105 D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
106 D2 = TRI->getSubReg(SrcReg, ARM::dsub_2);
107 D3 = TRI->getSubReg(SrcReg, ARM::dsub_3);
108 } else if (RegSpc == EvenDblSpc) {
109 D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
110 D1 = TRI->getSubReg(SrcReg, ARM::dsub_2);
111 D2 = TRI->getSubReg(SrcReg, ARM::dsub_4);
112 D3 = TRI->getSubReg(SrcReg, ARM::dsub_6);
113 } else {
Bob Wilson01ba4612010-08-26 18:51:29 +0000114 assert(RegSpc == OddDblSpc && "unknown register spacing for VST");
Bob Wilson709d5922010-08-25 23:27:42 +0000115 D0 = TRI->getSubReg(SrcReg, ARM::dsub_1);
116 D1 = TRI->getSubReg(SrcReg, ARM::dsub_3);
117 D2 = TRI->getSubReg(SrcReg, ARM::dsub_5);
118 D3 = TRI->getSubReg(SrcReg, ARM::dsub_7);
119 }
120
121 MIB.addReg(D0, getKillRegState(SrcIsKill))
122 .addReg(D1, getKillRegState(SrcIsKill))
Bob Wilson01ba4612010-08-26 18:51:29 +0000123 .addReg(D2, getKillRegState(SrcIsKill));
124 if (NumRegs > 3)
125 MIB.addReg(D3, getKillRegState(SrcIsKill));
Bob Wilson709d5922010-08-25 23:27:42 +0000126 MIB = AddDefaultPred(MIB);
127 TransferImpOps(MI, MIB, MIB);
128 MI.eraseFromParent();
129}
130
Evan Chengb9803a82009-11-06 23:52:48 +0000131bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
132 bool Modified = false;
133
134 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
135 while (MBBI != E) {
136 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000137 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000138
Bob Wilson709d5922010-08-25 23:27:42 +0000139 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000140 unsigned Opcode = MI.getOpcode();
141 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000142 default:
143 ModifiedOp = false;
144 break;
145
Evan Chengb9803a82009-11-06 23:52:48 +0000146 case ARM::tLDRpci_pic:
147 case ARM::t2LDRpci_pic: {
148 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
149 ? ARM::tLDRpci : ARM::t2LDRpci;
150 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000151 bool DstIsDead = MI.getOperand(0).isDead();
152 MachineInstrBuilder MIB1 =
153 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
154 TII->get(NewLdOpc), DstReg)
155 .addOperand(MI.getOperand(1)));
156 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
157 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
158 TII->get(ARM::tPICADD))
159 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
160 .addReg(DstReg)
161 .addOperand(MI.getOperand(2));
162 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000163 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000164 break;
165 }
Evan Cheng43130072010-05-12 23:13:12 +0000166
Evan Chengb9803a82009-11-06 23:52:48 +0000167 case ARM::t2MOVi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000168 unsigned PredReg = 0;
169 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000170 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000171 bool DstIsDead = MI.getOperand(0).isDead();
172 const MachineOperand &MO = MI.getOperand(1);
173 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174
Evan Cheng43130072010-05-12 23:13:12 +0000175 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::t2MOVi16),
176 DstReg);
177 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::t2MOVTi16))
178 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
179 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000180
Evan Cheng43130072010-05-12 23:13:12 +0000181 if (MO.isImm()) {
182 unsigned Imm = MO.getImm();
183 unsigned Lo16 = Imm & 0xffff;
184 unsigned Hi16 = (Imm >> 16) & 0xffff;
185 LO16 = LO16.addImm(Lo16);
186 HI16 = HI16.addImm(Hi16);
187 } else {
188 const GlobalValue *GV = MO.getGlobal();
189 unsigned TF = MO.getTargetFlags();
190 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
191 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000192 }
Evan Cheng43130072010-05-12 23:13:12 +0000193 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
194 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
195 LO16.addImm(Pred).addReg(PredReg);
196 HI16.addImm(Pred).addReg(PredReg);
197 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000198 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000199 break;
200 }
201
202 case ARM::VMOVQQ: {
203 unsigned DstReg = MI.getOperand(0).getReg();
204 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000205 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
206 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000207 unsigned SrcReg = MI.getOperand(1).getReg();
208 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000209 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
210 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000211 MachineInstrBuilder Even =
212 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
213 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000214 .addReg(EvenDst,
215 getDefRegState(true) | getDeadRegState(DstIsDead))
216 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000217 MachineInstrBuilder Odd =
218 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
219 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000220 .addReg(OddDst,
221 getDefRegState(true) | getDeadRegState(DstIsDead))
222 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000223 TransferImpOps(MI, Even, Odd);
224 MI.eraseFromParent();
Bob Wilson709d5922010-08-25 23:27:42 +0000225 }
226
Bob Wilson01ba4612010-08-26 18:51:29 +0000227 case ARM::VST3d8Pseudo:
228 ExpandVST(MBBI, ARM::VST3d8, false, SingleSpc, 3); break;
229 case ARM::VST3d16Pseudo:
230 ExpandVST(MBBI, ARM::VST3d16, false, SingleSpc, 3); break;
231 case ARM::VST3d32Pseudo:
232 ExpandVST(MBBI, ARM::VST3d32, false, SingleSpc, 3); break;
233 case ARM::VST1d64TPseudo:
234 ExpandVST(MBBI, ARM::VST1d64T, false, SingleSpc, 3); break;
235 case ARM::VST3d8Pseudo_UPD:
236 ExpandVST(MBBI, ARM::VST3d8_UPD, true, SingleSpc, 3); break;
237 case ARM::VST3d16Pseudo_UPD:
238 ExpandVST(MBBI, ARM::VST3d16_UPD, true, SingleSpc, 3); break;
239 case ARM::VST3d32Pseudo_UPD:
240 ExpandVST(MBBI, ARM::VST3d32_UPD, true, SingleSpc, 3); break;
241 case ARM::VST1d64TPseudo_UPD:
242 ExpandVST(MBBI, ARM::VST1d64T_UPD, true, SingleSpc, 3); break;
243 case ARM::VST3q8Pseudo_UPD:
244 ExpandVST(MBBI, ARM::VST3q8_UPD, true, EvenDblSpc, 3); break;
245 case ARM::VST3q16Pseudo_UPD:
246 ExpandVST(MBBI, ARM::VST3q16_UPD, true, EvenDblSpc, 3); break;
247 case ARM::VST3q32Pseudo_UPD:
248 ExpandVST(MBBI, ARM::VST3q32_UPD, true, EvenDblSpc, 3); break;
249 case ARM::VST3q8oddPseudo_UPD:
250 ExpandVST(MBBI, ARM::VST3q8_UPD, true, OddDblSpc, 3); break;
251 case ARM::VST3q16oddPseudo_UPD:
252 ExpandVST(MBBI, ARM::VST3q16_UPD, true, OddDblSpc, 3); break;
253 case ARM::VST3q32oddPseudo_UPD:
254 ExpandVST(MBBI, ARM::VST3q32_UPD, true, OddDblSpc, 3); break;
255
Bob Wilson709d5922010-08-25 23:27:42 +0000256 case ARM::VST4d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000257 ExpandVST(MBBI, ARM::VST4d8, false, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000258 case ARM::VST4d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000259 ExpandVST(MBBI, ARM::VST4d16, false, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000260 case ARM::VST4d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000261 ExpandVST(MBBI, ARM::VST4d32, false, SingleSpc, 4); break;
Bob Wilson70e48b22010-08-26 05:33:30 +0000262 case ARM::VST1d64QPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000263 ExpandVST(MBBI, ARM::VST1d64Q, false, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000264 case ARM::VST4d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000265 ExpandVST(MBBI, ARM::VST4d8_UPD, true, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000266 case ARM::VST4d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000267 ExpandVST(MBBI, ARM::VST4d16_UPD, true, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000268 case ARM::VST4d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000269 ExpandVST(MBBI, ARM::VST4d32_UPD, true, SingleSpc, 4); break;
Bob Wilson70e48b22010-08-26 05:33:30 +0000270 case ARM::VST1d64QPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000271 ExpandVST(MBBI, ARM::VST1d64Q_UPD, true, SingleSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000272 case ARM::VST4q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000273 ExpandVST(MBBI, ARM::VST4q8_UPD, true, EvenDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000274 case ARM::VST4q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000275 ExpandVST(MBBI, ARM::VST4q16_UPD, true, EvenDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000276 case ARM::VST4q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000277 ExpandVST(MBBI, ARM::VST4q32_UPD, true, EvenDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000278 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000279 ExpandVST(MBBI, ARM::VST4q8_UPD, true, OddDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000280 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000281 ExpandVST(MBBI, ARM::VST4q16_UPD, true, OddDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000282 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000283 ExpandVST(MBBI, ARM::VST4q32_UPD, true, OddDblSpc, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000284 }
285
286 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +0000287 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000288 MBBI = NMBBI;
289 }
290
291 return Modified;
292}
293
294bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
295 TII = MF.getTarget().getInstrInfo();
Evan Chengd929f772010-05-13 00:17:02 +0000296 TRI = MF.getTarget().getRegisterInfo();
Evan Chengb9803a82009-11-06 23:52:48 +0000297
298 bool Modified = false;
299 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
300 ++MFI)
301 Modified |= ExpandMBB(*MFI);
302 return Modified;
303}
304
305/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
306/// expansion pass.
307FunctionPass *llvm::createARMExpandPseudoPass() {
308 return new ARMExpandPseudo();
309}