blob: 155c14d47d6b411fd477cdf85a48c9bec73be098 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Nate Begeman993aeb22005-12-13 22:55:22 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
33def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000034
Chris Lattner4172b102005-12-06 02:10:38 +000035// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
36// amounts. These nodes are generated by the multi-precision shift code.
37def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
38 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
39]>;
40def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
41def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
42def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
43
Chris Lattner937a79d2005-12-04 19:01:59 +000044// These are target-independent nodes, but have target-specific formats.
45def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
46def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
47def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
48
Evan Cheng171049d2005-12-23 22:14:32 +000049def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
Evan Cheng6da8d992006-01-09 18:28:21 +000050def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
51 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000052
Chris Lattner47f01f12005-09-08 19:50:41 +000053//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000054// PowerPC specific transformation functions and pattern fragments.
55//
Nate Begeman8d948322005-10-19 01:12:32 +000056
Nate Begeman2d5aff72005-10-19 18:42:01 +000057def SHL32 : SDNodeXForm<imm, [{
58 // Transformation function: 31 - imm
59 return getI32Imm(31 - N->getValue());
60}]>;
61
62def SHL64 : SDNodeXForm<imm, [{
63 // Transformation function: 63 - imm
64 return getI32Imm(63 - N->getValue());
65}]>;
66
67def SRL32 : SDNodeXForm<imm, [{
68 // Transformation function: 32 - imm
69 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
70}]>;
71
72def SRL64 : SDNodeXForm<imm, [{
73 // Transformation function: 64 - imm
74 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
75}]>;
76
Chris Lattner2eb25172005-09-09 00:39:56 +000077def LO16 : SDNodeXForm<imm, [{
78 // Transformation function: get the low 16 bits.
79 return getI32Imm((unsigned short)N->getValue());
80}]>;
81
82def HI16 : SDNodeXForm<imm, [{
83 // Transformation function: shift the immediate value down into the low bits.
84 return getI32Imm((unsigned)N->getValue() >> 16);
85}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000086
Chris Lattner79d0e9f2005-09-28 23:07:13 +000087def HA16 : SDNodeXForm<imm, [{
88 // Transformation function: shift the immediate value down into the low bits.
89 signed int Val = N->getValue();
90 return getI32Imm((Val - (signed short)Val) >> 16);
91}]>;
92
93
Chris Lattner3e63ead2005-09-08 17:33:10 +000094def immSExt16 : PatLeaf<(imm), [{
95 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
96 // field. Used by instructions like 'addi'.
97 return (int)N->getValue() == (short)N->getValue();
98}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000099def immZExt16 : PatLeaf<(imm), [{
100 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
101 // field. Used by instructions like 'ori'.
102 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000103}], LO16>;
104
Chris Lattner3e63ead2005-09-08 17:33:10 +0000105def imm16Shifted : PatLeaf<(imm), [{
106 // imm16Shifted predicate - True if only bits in the top 16-bits of the
107 // immediate are set. Used by instructions like 'addis'.
108 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000109}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000110
Chris Lattnerbfde0802005-09-08 17:40:49 +0000111/*
112// Example of a legalize expander: Only for PPC64.
113def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
114 [(set f64:$tmp , (FCTIDZ f64:$src)),
115 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
116 (store f64:$tmp, i32:$tmpFI),
117 (set i64:$dst, (load i32:$tmpFI))],
118 Subtarget_PPC64>;
119*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000120
Chris Lattner47f01f12005-09-08 19:50:41 +0000121//===----------------------------------------------------------------------===//
122// PowerPC Flag Definitions.
123
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000124class isPPC64 { bit PPC64 = 1; }
125class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000126class isDOT {
127 list<Register> Defs = [CR0];
128 bit RC = 1;
129}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000130
Chris Lattner47f01f12005-09-08 19:50:41 +0000131
132
133//===----------------------------------------------------------------------===//
134// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000135
Chris Lattner4345a4a2005-09-14 20:53:05 +0000136def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000137 let PrintMethod = "printU5ImmOperand";
138}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000139def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000140 let PrintMethod = "printU6ImmOperand";
141}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000142def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000143 let PrintMethod = "printS16ImmOperand";
144}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000145def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000146 let PrintMethod = "printU16ImmOperand";
147}
Chris Lattner841d12d2005-10-18 16:51:22 +0000148def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
149 let PrintMethod = "printS16X4ImmOperand";
150}
Chris Lattner1e484782005-12-04 18:42:54 +0000151def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000152 let PrintMethod = "printBranchOperand";
153}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000154def calltarget : Operand<i32> {
155 let PrintMethod = "printCallOperand";
156}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000157def aaddr : Operand<i32> {
158 let PrintMethod = "printAbsAddrOperand";
159}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000160def piclabel: Operand<i32> {
161 let PrintMethod = "printPICLabel";
162}
Nate Begemaned428532004-09-04 05:00:00 +0000163def symbolHi: Operand<i32> {
164 let PrintMethod = "printSymbolHi";
165}
166def symbolLo: Operand<i32> {
167 let PrintMethod = "printSymbolLo";
168}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000169def crbitm: Operand<i8> {
170 let PrintMethod = "printcrbitm";
171}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000172// Address operands
173def memri : Operand<i32> {
174 let PrintMethod = "printMemRegImm";
175 let NumMIOperands = 2;
176 let MIOperandInfo = (ops i32imm, GPRC);
177}
178def memrr : Operand<i32> {
179 let PrintMethod = "printMemRegReg";
180 let NumMIOperands = 2;
181 let MIOperandInfo = (ops GPRC, GPRC);
182}
183
184// Define X86 specific addressing mode.
185def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
186def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
187def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000188
Evan Cheng8c75ef92005-12-14 22:07:12 +0000189//===----------------------------------------------------------------------===//
190// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000191def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000192
Chris Lattner47f01f12005-09-08 19:50:41 +0000193//===----------------------------------------------------------------------===//
194// PowerPC Instruction Definitions.
195
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000196// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000197def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000198
Chris Lattner937a79d2005-12-04 19:01:59 +0000199let isLoad = 1, hasCtrlDep = 1 in {
200def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
201 "; ADJCALLSTACKDOWN",
202 [(callseq_start imm:$amt)]>;
203def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
204 "; ADJCALLSTACKUP",
205 [(callseq_end imm:$amt)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000206}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000207def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
208 [(set GPRC:$rD, (undef))]>;
209def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
210 [(set F8RC:$rD, (undef))]>;
211def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
212 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000213
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000214// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
215// scheduler into a branch sequence.
216let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
217 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000218 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000219 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000220 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000221 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000222 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000223}
224
225
Evan Cheng6da8d992006-01-09 18:28:21 +0000226let isTerminator = 1, noResults = 1 in {
Evan Cheng171049d2005-12-23 22:14:32 +0000227 // FIXME: temporary workaround for return without an incoming flag.
Evan Cheng6da8d992006-01-09 18:28:21 +0000228 let isReturn = 1 in
229 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000230 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000231}
232
Chris Lattner7a823bd2005-02-15 20:26:49 +0000233let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000234 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000235
Evan Cheng2b4ea792005-12-26 09:11:45 +0000236let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, noResults = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000237 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
238 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000239 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000240 def B : IForm<18, 0, 0, (ops target:$dst),
241 "b $dst", BrB,
242 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000243
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000244 // FIXME: 4*CR# needs to be added to the BI field!
245 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000246 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000247 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000248 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000249 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000250 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000251 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000252 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000253 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000254 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000255 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000256 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000257 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000258 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
259 "bun $crS, $block", BrB>;
260 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
261 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000262}
263
Evan Cheng2b4ea792005-12-26 09:11:45 +0000264let isCall = 1, noResults = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000265 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000266 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
267 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000268 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000269 CR0,CR1,CR5,CR6,CR7] in {
270 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000271 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
272 "bl $func", BrB, []>;
273 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
274 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000275 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
276 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000277}
278
Nate Begeman07aada82004-08-30 02:28:06 +0000279// D-Form instructions. Most instructions that perform an operation on a
280// register and an immediate are of this type.
281//
Nate Begemanb816f022004-10-07 22:30:03 +0000282let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000283def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
284 "lbz $rD, $src", LdStGeneral,
285 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
286def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
287 "lha $rD, $src", LdStLHA,
288 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>;
289def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
290 "lhz $rD, $src", LdStGeneral,
291 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000292def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000293 "lmw $rD, $disp($rA)", LdStLMW,
294 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000295def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
296 "lwz $rD, $src", LdStGeneral,
297 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000298def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000299 "lwzu $rD, $disp($rA)", LdStGeneral,
300 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000301}
Chris Lattner57226fb2005-04-19 04:59:28 +0000302def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000303 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000304 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000305def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000306 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000307 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000308def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000309 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000310 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000311def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000312 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000313 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000314def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000315 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000316 [(set GPRC:$rD, (add GPRC:$rA,
317 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000318def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000319 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000320 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000321def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000322 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000323 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000324def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000325 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000326 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000327def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000328 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000329 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000330let isStore = 1, noResults = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000331def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000332 "stmw $rS, $disp($rA)", LdStLMW,
333 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000334def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
335 "stb $rS, $src", LdStGeneral,
336 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
337def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
338 "sth $rS, $src", LdStGeneral,
339 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
340def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
341 "stw $rS, $src", LdStGeneral,
342 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000343def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000344 "stwu $rS, $disp($rA)", LdStGeneral,
345 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000346}
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000349 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000352 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000355 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000357 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000358 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000359def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000360 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000361 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000362def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000363 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000364 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000365def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
366 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000367def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000368 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000371def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000372 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000373def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000374 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000375def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000376 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000377def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000378 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000379let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000380def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
381 "lfs $rD, $src", LdStLFDU,
382 [(set F4RC:$rD, (load iaddr:$src))]>;
383def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
384 "lfd $rD, $src", LdStLFD,
385 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000386}
Evan Cheng2b4ea792005-12-26 09:11:45 +0000387let isStore = 1, noResults = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000388def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
389 "stfs $rS, $dst", LdStUX,
390 [(store F4RC:$rS, iaddr:$dst)]>;
391def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
392 "stfd $rS, $dst", LdStUX,
393 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000394}
Nate Begemaned428532004-09-04 05:00:00 +0000395
396// DS-Form instructions. Load/Store instructions available in PPC-64
397//
Nate Begemanb816f022004-10-07 22:30:03 +0000398let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000399def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000400 "lwa $rT, $DS($rA)", LdStLWA,
401 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000402def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000403 "ld $rT, $DS($rA)", LdStLD,
404 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000405}
Evan Cheng2b4ea792005-12-26 09:11:45 +0000406let isStore = 1, noResults = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000407def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000408 "std $rT, $DS($rA)", LdStSTD,
409 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000410def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000411 "stdu $rT, $DS($rA)", LdStSTD,
412 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000413}
Nate Begemanc3306122004-08-21 05:56:39 +0000414
Nate Begeman07aada82004-08-30 02:28:06 +0000415// X-Form instructions. Most instructions that perform an operation on a
416// register and another register are of this type.
417//
Nate Begemanb816f022004-10-07 22:30:03 +0000418let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000419def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
420 "lbzx $rD, $src", LdStGeneral,
421 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
422def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
423 "lhax $rD, $src", LdStLHA,
424 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>;
425def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
426 "lhzx $rD, $src", LdStGeneral,
427 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
428def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
429 "lwax $rD, $src", LdStLHA,
430 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64;
431def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
432 "lwzx $rD, $src", LdStGeneral,
433 [(set GPRC:$rD, (load xaddr:$src))]>;
434def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
435 "ldx $rD, $src", LdStLD,
436 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000437def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000438 "lvebx $vD, $base, $rA", LdStGeneral,
439 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000440def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000441 "lvehx $vD, $base, $rA", LdStGeneral,
442 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000443def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000444 "lvewx $vD, $base, $rA", LdStGeneral,
445 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000446def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
447 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000448 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000449}
Nate Begeman09761222005-12-09 23:54:18 +0000450def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
451 "lvsl $vD, $base, $rA", LdStGeneral,
452 []>;
453def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
454 "lvsl $vD, $base, $rA", LdStGeneral,
455 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000456def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000457 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000458 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000459def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000460 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000461 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000462def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000463 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000464 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000465def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000466 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000467 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000468def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000469 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000470 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000471def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000472 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000473 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000474def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000476 []>;
477def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000479 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000480def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000483def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000485 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000486def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000488 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
489def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000491 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000492def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000494 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000495def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000497 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000500 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000501def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000503 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000504def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000506 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000507def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000509 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000510def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000512 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000513let isStore = 1, noResults = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000514def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
515 "stbx $rS, $dst", LdStGeneral,
516 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>;
517def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
518 "sthx $rS, $dst", LdStGeneral,
519 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>;
520def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
521 "stwx $rS, $dst", LdStGeneral,
522 [(store GPRC:$rS, xaddr:$dst)]>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000523def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000524 "stwux $rS, $rA, $rB", LdStGeneral,
525 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000526def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000527 "stdx $rS, $rA, $rB", LdStSTD,
528 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000529def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000530 "stdux $rS, $rA, $rB", LdStSTD,
531 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000532def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000533 "stvebx $rS, $rA, $rB", LdStGeneral,
534 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000535def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000536 "stvehx $rS, $rA, $rB", LdStGeneral,
537 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000538def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000539 "stvewx $rS, $rA, $rB", LdStGeneral,
540 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000541def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
542 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000543 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000544}
Chris Lattner883059f2005-04-19 05:15:18 +0000545def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000546 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000547 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000548def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000549 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000550 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000551def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000552 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000553 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000554def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000555 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000556 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000557def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
558 "extsw $rA, $rS", IntGeneral,
559 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000560def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000561 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000562def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000563 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000564def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000565 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000568def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000570def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000571 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000572//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000573// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000574def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000576def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000577 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000578
Nate Begemanb816f022004-10-07 22:30:03 +0000579let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000580def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
581 "lfsx $frD, $src", LdStLFDU,
582 [(set F4RC:$frD, (load xaddr:$src))]>;
583def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
584 "lfdx $frD, $src", LdStLFDU,
585 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000586}
Chris Lattner919c0322005-10-01 01:35:02 +0000587def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000589 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000590def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000591 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000592 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000593def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000595 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000596def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000597 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000598 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000599def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000601 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
602def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000603 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000604 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000605
606/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
607def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000609 []>; // (set F4RC:$frD, F4RC:$frB)
610def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000611 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000612 []>; // (set F8RC:$frD, F8RC:$frB)
613def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000614 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000615 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000616
617// These are artificially split into two different forms, for 4/8 byte FP.
618def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000620 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
621def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000623 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
624def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
627def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
630def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000632 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
633def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000635 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
636
Nate Begemanadeb43d2005-07-20 22:42:00 +0000637
Evan Cheng2b4ea792005-12-26 09:11:45 +0000638let isStore = 1, noResults = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000639def STFIWX: XForm_28<31, 983, (ops F4RC:$frS, memrr:$dst),
640 "stfiwx $frS, $dst", LdStUX,
Nate Begeman09761222005-12-09 23:54:18 +0000641 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000642def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
643 "stfsx $frS, $dst", LdStUX,
644 [(store F4RC:$frS, xaddr:$dst)]>;
645def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
646 "stfdx $frS, $dst", LdStUX,
647 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000648}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000649
Nate Begeman07aada82004-08-30 02:28:06 +0000650// XL-Form instructions. condition register logical ops.
651//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000652def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000653 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000654
655// XFX-Form instructions. Instructions that deal with SPRs
656//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000657// Note that although LR should be listed as `8' and CTR as `9' in the SPR
658// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
659// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000660def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
661def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey53842142005-10-19 19:51:16 +0000662def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000663def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000665def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
666 "mfcr $rT, $FXM", SprMFCR>;
667def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
668def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
669def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
670 SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000671
Nate Begeman07aada82004-08-30 02:28:06 +0000672// XS-Form instructions. Just 'sradi'
673//
Chris Lattner883059f2005-04-19 05:15:18 +0000674def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000676
677// XO-Form instructions. Arithmetic instructions that can set overflow bit
678//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000679def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000681 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000682def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000683 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000684 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000685def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000687 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000688def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000690 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000691def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000693 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
694def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000696 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000697def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000699 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000700def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000702 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000703def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
704 "mulhd $rT, $rA, $rB", IntMulHW,
705 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
706def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
707 "mulhdu $rT, $rA, $rB", IntMulHWU,
708 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000709def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000711 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000712def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000714 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000715def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000716 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000717 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000718def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000719 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000720 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000721def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000723 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000724def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000726 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000729 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000732 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000733def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000734 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000735 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000736def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000737 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000738 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000741 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000742
743// A-Form instructions. Most of the instructions executed in the FPU are of
744// this type.
745//
Chris Lattner14522e32005-04-19 05:21:30 +0000746def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000747 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000749 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000750 F8RC:$FRB))]>,
751 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000752def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000753 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000755 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000756 F4RC:$FRB))]>,
757 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000758def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000759 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000761 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000762 F8RC:$FRB))]>,
763 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000765 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000767 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000768 F4RC:$FRB))]>,
769 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000770def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000771 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000773 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000774 F8RC:$FRB)))]>,
775 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000778 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000779 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000780 F4RC:$FRB)))]>,
781 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000782def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000783 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000785 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000786 F8RC:$FRB)))]>,
787 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000788def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000789 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000791 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000792 F4RC:$FRB)))]>,
793 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000794// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
795// having 4 of these, force the comparison to always be an 8-byte double (code
796// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000797// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000798def FSELD : AForm_1<63, 23,
799 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000801 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000802def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000803 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000804 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000805 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000806def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000807 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000809 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000810def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000811 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000813 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000814def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000815 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000816 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000817 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000818def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000819 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000821 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000822def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000823 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000824 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000825 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000826def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000827 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000828 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000829 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000830def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000831 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000833 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000834def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000835 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000837 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000838
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000839// M-Form instructions. rotate and mask instructions.
840//
Chris Lattner043870d2005-09-09 18:17:41 +0000841let isTwoAddress = 1, isCommutable = 1 in {
842// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000843def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000844 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000845 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000846 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000847def RLDIMI : MDForm_1<30, 3,
848 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000850 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000851}
Chris Lattner14522e32005-04-19 05:21:30 +0000852def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000853 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000855 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000856def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000857 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000858 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000859 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000860def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000861 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000862 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000863 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000864
865// MD-Form instructions. 64 bit rotate instructions.
866//
Chris Lattner14522e32005-04-19 05:21:30 +0000867def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000868 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000870 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000872 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000874 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000875
Nate Begemane4f17a52005-11-23 05:29:52 +0000876// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000877def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
878 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
879 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000880 VRRC:$vB))]>,
881 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000882def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000883 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
884 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
885 VRRC:$vC),
886 VRRC:$vB)))]>,
887 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000888
889// VX-Form instructions. AltiVec arithmetic ops.
890def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
891 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000892 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000893def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
894 "vadduwm $vD, $vA, $vB", VecGeneral,
895 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000896def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
897 "vcfsx $vD, $vB, $UIMM", VecFP,
898 []>;
899def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
900 "vcfux $vD, $vB, $UIMM", VecFP,
901 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000902def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
903 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000904 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000905def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
906 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000907 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000908def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
909 "vexptefp $vD, $vB", VecFP,
910 []>;
911def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
912 "vlogefp $vD, $vB", VecFP,
913 []>;
914def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
915 "vmaxfp $vD, $vA, $vB", VecFP,
916 []>;
917def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
918 "vminfp $vD, $vA, $vB", VecFP,
919 []>;
920def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
921 "vrefp $vD, $vB", VecFP,
922 []>;
923def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
924 "vrfim $vD, $vB", VecFP,
925 []>;
926def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
927 "vrfin $vD, $vB", VecFP,
928 []>;
929def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
930 "vrfip $vD, $vB", VecFP,
931 []>;
932def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
933 "vrfiz $vD, $vB", VecFP,
934 []>;
935def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
936 "vrsqrtefp $vD, $vB", VecFP,
937 []>;
938def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
939 "vsubfp $vD, $vA, $vB", VecFP,
940 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman3fb68772005-12-14 00:34:09 +0000941def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
942 "vxor $vD, $vA, $vB", VecFP,
943 []>;
944
945// VX-Form Pseudo Instructions
946
947def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
948 "vxor $vD, $vD, $vD", VecFP,
949 []>;
950
Nate Begemane4f17a52005-11-23 05:29:52 +0000951
Chris Lattner2eb25172005-09-09 00:39:56 +0000952//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000953// DWARF Pseudo Instructions
954//
955
Jim Laskeyabf6d172006-01-05 01:25:28 +0000956def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
957 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000958 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000959 (i32 imm:$file))]>;
960
961def DWARF_LABEL : Pseudo<(ops i32imm:$id),
962 "\nLdebug_loc$id:",
963 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000964
965//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000966// PowerPC Instruction Patterns
967//
968
Chris Lattner30e21a42005-09-26 22:20:16 +0000969// Arbitrary immediate support. Implement in terms of LIS/ORI.
970def : Pat<(i32 imm:$imm),
971 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000972
973// Implement the 'not' operation with the NOR instruction.
974def NOT : Pat<(not GPRC:$in),
975 (NOR GPRC:$in, GPRC:$in)>;
976
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000977// ADD an arbitrary immediate.
978def : Pat<(add GPRC:$in, imm:$imm),
979 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
980// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000981def : Pat<(or GPRC:$in, imm:$imm),
982 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000983// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000984def : Pat<(xor GPRC:$in, imm:$imm),
985 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000986def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
987 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
988 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000989
Chris Lattnere5cf1222006-01-09 23:20:37 +0000990// Return void support.
991def : Pat<(ret), (BLR)>;
992
993// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +0000994def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000995 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000996def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000997 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000998def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000999 (OR8To4 G8RC:$in, G8RC:$in)>;
1000
Nate Begeman2d5aff72005-10-19 18:42:01 +00001001// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001002def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001003 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001004def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001005 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1006// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001007def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001008 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001009def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001010 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1011
Chris Lattner860e8862005-11-17 07:30:41 +00001012// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001013def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1014def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1015def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1016def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001017def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1018 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001019def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1020 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001021
Nate Begeman3fb68772005-12-14 00:34:09 +00001022def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1023 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1024
Nate Begemana07da922005-12-14 22:54:33 +00001025// Fused negative multiply subtract, alternate pattern
1026def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1027 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1028 Requires<[FPContractions]>;
1029def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1030 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1031 Requires<[FPContractions]>;
1032
Nate Begeman993aeb22005-12-13 22:55:22 +00001033// Fused multiply add and multiply sub for packed float. These are represented
1034// separately from the real instructions above, for operations that must have
1035// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1036def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1037 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1038def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1039 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1040
Chris Lattner4172b102005-12-06 02:10:38 +00001041// Standard shifts. These are represented separately from the real shifts above
1042// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1043// amounts.
1044def : Pat<(sra GPRC:$rS, GPRC:$rB),
1045 (SRAW GPRC:$rS, GPRC:$rB)>;
1046def : Pat<(srl GPRC:$rS, GPRC:$rB),
1047 (SRW GPRC:$rS, GPRC:$rB)>;
1048def : Pat<(shl GPRC:$rS, GPRC:$rB),
1049 (SLW GPRC:$rS, GPRC:$rB)>;
1050
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001051def : Pat<(i32 (zextload iaddr:$src, i1)),
1052 (LBZ iaddr:$src)>;
1053def : Pat<(i32 (zextload xaddr:$src, i1)),
1054 (LBZX xaddr:$src)>;
1055def : Pat<(i32 (extload iaddr:$src, i1)),
1056 (LBZ iaddr:$src)>;
1057def : Pat<(i32 (extload xaddr:$src, i1)),
1058 (LBZX xaddr:$src)>;
1059def : Pat<(i32 (extload iaddr:$src, i8)),
1060 (LBZ iaddr:$src)>;
1061def : Pat<(i32 (extload xaddr:$src, i8)),
1062 (LBZX xaddr:$src)>;
1063def : Pat<(i32 (extload iaddr:$src, i16)),
1064 (LHZ iaddr:$src)>;
1065def : Pat<(i32 (extload xaddr:$src, i16)),
1066 (LHZX xaddr:$src)>;
1067def : Pat<(f64 (extload iaddr:$src, f32)),
1068 (FMRSD (LFS iaddr:$src))>;
1069def : Pat<(f64 (extload xaddr:$src, f32)),
1070 (FMRSD (LFSX xaddr:$src))>;
1071
Nate Begemanb73628b2005-12-30 00:12:56 +00001072def : Pat<(v4i32 (load xoaddr:$src)),
1073 (v4i32 (LVX xoaddr:$src))>;
1074def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1075 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
1076
Chris Lattnerea874f32005-09-24 00:41:58 +00001077// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001078/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001079def : Pattern<(xor GPRC:$in, imm:$imm),
1080 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1081 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001082*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001083
Chris Lattner2eb25172005-09-09 00:39:56 +00001084//===----------------------------------------------------------------------===//
1085// PowerPCInstrInfo Definition
1086//
Chris Lattnerbe686a82004-12-16 16:31:57 +00001087def PowerPCInstrInfo : InstrInfo {
1088 let PHIInst = PHI;
1089
1090 let TSFlagsFields = [ "VMX", "PPC64" ];
1091 let TSFlagsShifts = [ 0, 1 ];
1092
1093 let isLittleEndianEncoding = 1;
1094}
Chris Lattner2eb25172005-09-09 00:39:56 +00001095