blob: 78dbaa64a3df6d856959c1c843b8f11df1f9306d [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner26689592005-10-14 23:51:18 +000015#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000016#include "PPCTargetMachine.h"
17#include "PPCISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000029#include <iostream>
Evan Chengba2f0a92006-02-05 06:46:41 +000030#include <set>
Chris Lattnera5a91b12005-08-17 19:33:03 +000031using namespace llvm;
32
33namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000034 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35
36 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000037 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000038 /// instructions for SelectionDAG operations.
39 ///
Nate Begeman1d9d7422005-10-18 00:28:58 +000040 class PPCDAGToDAGISel : public SelectionDAGISel {
Nate Begeman21e463b2005-10-16 05:39:50 +000041 PPCTargetLowering PPCLowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000042 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000043 public:
Nate Begeman1d9d7422005-10-18 00:28:58 +000044 PPCDAGToDAGISel(TargetMachine &TM)
Nate Begeman21e463b2005-10-16 05:39:50 +000045 : SelectionDAGISel(PPCLowering), PPCLowering(TM) {}
Chris Lattnera5a91b12005-08-17 19:33:03 +000046
Chris Lattner4416f1a2005-08-19 22:38:53 +000047 virtual bool runOnFunction(Function &Fn) {
48 // Make sure we re-emit a set of the global base reg if necessary
49 GlobalBaseReg = 0;
50 return SelectionDAGISel::runOnFunction(Fn);
51 }
52
Chris Lattnera5a91b12005-08-17 19:33:03 +000053 /// getI32Imm - Return a target constant with the specified value, of type
54 /// i32.
55 inline SDOperand getI32Imm(unsigned Imm) {
56 return CurDAG->getTargetConstant(Imm, MVT::i32);
57 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000058
59 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
60 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000061 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000062
63 // Select - Convert the specified operand from a target-independent to a
64 // target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +000065 void Select(SDOperand &Result, SDOperand Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +000066
Nate Begeman02b88a42005-08-19 00:38:14 +000067 SDNode *SelectBitfieldInsert(SDNode *N);
68
Chris Lattner2fbb4572005-08-21 18:50:37 +000069 /// SelectCC - Select a comparison of the specified values with the
70 /// specified condition code, returning the CR# of the expression.
71 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
72
Nate Begeman7fd1edd2005-12-19 23:25:09 +000073 /// SelectAddrImm - Returns true if the address N can be represented by
74 /// a base register plus a signed 16-bit displacement [r+imm].
75 bool SelectAddrImm(SDOperand N, SDOperand &Disp, SDOperand &Base);
76
77 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
78 /// represented as an indexed [r+r] operation. Returns false if it can
79 /// be represented by [r+imm], which are preferred.
80 bool SelectAddrIdx(SDOperand N, SDOperand &Base, SDOperand &Index);
Nate Begemanf43a3ca2005-11-30 08:22:07 +000081
Nate Begeman7fd1edd2005-12-19 23:25:09 +000082 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
83 /// represented as an indexed [r+r] operation.
84 bool SelectAddrIdxOnly(SDOperand N, SDOperand &Base, SDOperand &Index);
Chris Lattner9944b762005-08-21 22:31:09 +000085
Chris Lattner047b9522005-08-25 22:04:30 +000086 SDOperand BuildSDIVSequence(SDNode *N);
87 SDOperand BuildUDIVSequence(SDNode *N);
88
Chris Lattnera5a91b12005-08-17 19:33:03 +000089 /// InstructionSelectBasicBlock - This callback is invoked by
90 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattnerbd937b92005-10-06 18:45:51 +000091 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
92
Chris Lattnera5a91b12005-08-17 19:33:03 +000093 virtual const char *getPassName() const {
94 return "PowerPC DAG->DAG Pattern Instruction Selection";
95 }
Chris Lattneraf165382005-09-13 22:03:06 +000096
97// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +000098#include "PPCGenDAGISel.inc"
Chris Lattnerbd937b92005-10-06 18:45:51 +000099
100private:
Chris Lattner222adac2005-10-06 19:03:35 +0000101 SDOperand SelectADD_PARTS(SDOperand Op);
102 SDOperand SelectSUB_PARTS(SDOperand Op);
103 SDOperand SelectSETCC(SDOperand Op);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000104 SDOperand SelectCALL(SDOperand Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000105 };
106}
107
Chris Lattnerbd937b92005-10-06 18:45:51 +0000108/// InstructionSelectBasicBlock - This callback is invoked by
109/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000110void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattnerbd937b92005-10-06 18:45:51 +0000111 DEBUG(BB->dump());
112
113 // The selection process is inherently a bottom-up recursive process (users
114 // select their uses before themselves). Given infinite stack space, we
115 // could just start selecting on the root and traverse the whole graph. In
116 // practice however, this causes us to run out of stack space on large basic
117 // blocks. To avoid this problem, select the entry node, then all its uses,
118 // iteratively instead of recursively.
119 std::vector<SDOperand> Worklist;
120 Worklist.push_back(DAG.getEntryNode());
121
122 // Note that we can do this in the PPC target (scanning forward across token
123 // chain edges) because no nodes ever get folded across these edges. On a
124 // target like X86 which supports load/modify/store operations, this would
125 // have to be more careful.
126 while (!Worklist.empty()) {
127 SDOperand Node = Worklist.back();
128 Worklist.pop_back();
129
Chris Lattnercf01a702005-10-07 22:10:27 +0000130 // Chose from the least deep of the top two nodes.
131 if (!Worklist.empty() &&
132 Worklist.back().Val->getNodeDepth() < Node.Val->getNodeDepth())
133 std::swap(Worklist.back(), Node);
134
Chris Lattnerbd937b92005-10-06 18:45:51 +0000135 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
136 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
137 CodeGenMap.count(Node)) continue;
138
139 for (SDNode::use_iterator UI = Node.Val->use_begin(),
140 E = Node.Val->use_end(); UI != E; ++UI) {
141 // Scan the values. If this use has a value that is a token chain, add it
142 // to the worklist.
143 SDNode *User = *UI;
144 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
145 if (User->getValueType(i) == MVT::Other) {
146 Worklist.push_back(SDOperand(User, i));
147 break;
148 }
149 }
150
151 // Finally, legalize this node.
Evan Cheng34167212006-02-09 00:37:58 +0000152 SDOperand Dummy;
153 Select(Dummy, Node);
Chris Lattnerbd937b92005-10-06 18:45:51 +0000154 }
Chris Lattnercf01a702005-10-07 22:10:27 +0000155
Chris Lattnerbd937b92005-10-06 18:45:51 +0000156 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000157 DAG.setRoot(SelectRoot(DAG.getRoot()));
Chris Lattnerbd937b92005-10-06 18:45:51 +0000158 CodeGenMap.clear();
159 DAG.RemoveDeadNodes();
160
161 // Emit machine code to BB.
162 ScheduleAndEmitDAG(DAG);
163}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000164
Chris Lattner4416f1a2005-08-19 22:38:53 +0000165/// getGlobalBaseReg - Output the instructions required to put the
166/// base address to use for accessing globals into a register.
167///
Nate Begeman1d9d7422005-10-18 00:28:58 +0000168SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000169 if (!GlobalBaseReg) {
170 // Insert the set of GlobalBaseReg into the first MBB of the function
171 MachineBasicBlock &FirstMBB = BB->getParent()->front();
172 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
173 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Nate Begeman1d9d7422005-10-18 00:28:58 +0000174 // FIXME: when we get to LP64, we will need to create the appropriate
175 // type of register here.
176 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000177 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
178 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
179 }
Chris Lattner9944b762005-08-21 22:31:09 +0000180 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000181}
182
183
Nate Begeman0f3257a2005-08-18 05:00:13 +0000184// isIntImmediate - This method tests to see if a constant operand.
185// If so Imm will receive the 32 bit value.
186static bool isIntImmediate(SDNode *N, unsigned& Imm) {
187 if (N->getOpcode() == ISD::Constant) {
188 Imm = cast<ConstantSDNode>(N)->getValue();
189 return true;
190 }
191 return false;
192}
193
Nate Begemancffc32b2005-08-18 07:30:46 +0000194// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
195// any number of 0s on either side. The 1s are allowed to wrap from LSB to
196// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
197// not, since all 1s are not contiguous.
198static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
199 if (isShiftedMask_32(Val)) {
200 // look for the first non-zero bit
201 MB = CountLeadingZeros_32(Val);
202 // look for the first zero bit after the run of ones
203 ME = CountLeadingZeros_32((Val - 1) ^ Val);
204 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000205 } else {
206 Val = ~Val; // invert mask
207 if (isShiftedMask_32(Val)) {
208 // effectively look for the first zero bit
209 ME = CountLeadingZeros_32(Val) - 1;
210 // effectively look for the first one bit after the run of zeros
211 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
212 return true;
213 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000214 }
215 // no run present
216 return false;
217}
218
Chris Lattner65a419a2005-10-09 05:36:17 +0000219// isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
Nate Begemancffc32b2005-08-18 07:30:46 +0000220// and mask opcode and mask operation.
221static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
222 unsigned &SH, unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000223 // Don't even go down this path for i64, since different logic will be
224 // necessary for rldicl/rldicr/rldimi.
225 if (N->getValueType(0) != MVT::i32)
226 return false;
227
Nate Begemancffc32b2005-08-18 07:30:46 +0000228 unsigned Shift = 32;
229 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
230 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000231 if (N->getNumOperands() != 2 ||
232 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000233 return false;
234
235 if (Opcode == ISD::SHL) {
236 // apply shift left to mask if it comes first
237 if (IsShiftMask) Mask = Mask << Shift;
238 // determine which bits are made indeterminant by shift
239 Indeterminant = ~(0xFFFFFFFFu << Shift);
Chris Lattner651dea72005-10-15 21:40:12 +0000240 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000241 // apply shift right to mask if it comes first
242 if (IsShiftMask) Mask = Mask >> Shift;
243 // determine which bits are made indeterminant by shift
244 Indeterminant = ~(0xFFFFFFFFu >> Shift);
245 // adjust for the left rotate
246 Shift = 32 - Shift;
247 } else {
248 return false;
249 }
250
251 // if the mask doesn't intersect any Indeterminant bits
252 if (Mask && !(Mask & Indeterminant)) {
253 SH = Shift;
254 // make sure the mask is still a mask (wrap arounds may not be)
255 return isRunOfOnes(Mask, MB, ME);
256 }
257 return false;
258}
259
Nate Begeman0f3257a2005-08-18 05:00:13 +0000260// isOpcWithIntImmediate - This method tests to see if the node is a specific
261// opcode and that it has a immediate integer right operand.
262// If so Imm will receive the 32 bit value.
263static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
264 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
265}
266
Chris Lattnera5a91b12005-08-17 19:33:03 +0000267// isIntImmediate - This method tests to see if a constant operand.
268// If so Imm will receive the 32 bit value.
269static bool isIntImmediate(SDOperand N, unsigned& Imm) {
270 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
271 Imm = (unsigned)CN->getSignExtended();
272 return true;
273 }
274 return false;
275}
276
Nate Begeman02b88a42005-08-19 00:38:14 +0000277/// SelectBitfieldInsert - turn an or of two masked values into
278/// the rotate left word immediate then mask insert (rlwimi) instruction.
279/// Returns true on success, false if the caller still needs to select OR.
280///
281/// Patterns matched:
282/// 1. or shl, and 5. or and, and
283/// 2. or and, shl 6. or shl, shr
284/// 3. or shr, and 7. or shr, shl
285/// 4. or and, shr
Nate Begeman1d9d7422005-10-18 00:28:58 +0000286SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Nate Begeman02b88a42005-08-19 00:38:14 +0000287 bool IsRotate = false;
288 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
289 unsigned Value;
290
291 SDOperand Op0 = N->getOperand(0);
292 SDOperand Op1 = N->getOperand(1);
293
294 unsigned Op0Opc = Op0.getOpcode();
295 unsigned Op1Opc = Op1.getOpcode();
296
297 // Verify that we have the correct opcodes
298 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
299 return false;
300 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
301 return false;
302
303 // Generate Mask value for Target
304 if (isIntImmediate(Op0.getOperand(1), Value)) {
305 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000306 case ISD::SHL: TgtMask <<= Value; break;
307 case ISD::SRL: TgtMask >>= Value; break;
308 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000309 }
310 } else {
311 return 0;
312 }
313
314 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000315 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000316 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000317
318 switch(Op1Opc) {
319 case ISD::SHL:
320 SH = Value;
321 InsMask <<= SH;
322 if (Op0Opc == ISD::SRL) IsRotate = true;
323 break;
324 case ISD::SRL:
325 SH = Value;
326 InsMask >>= SH;
327 SH = 32-SH;
328 if (Op0Opc == ISD::SHL) IsRotate = true;
329 break;
330 case ISD::AND:
331 InsMask &= Value;
332 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000333 }
334
335 // If both of the inputs are ANDs and one of them has a logical shift by
336 // constant as its input, make that AND the inserted value so that we can
337 // combine the shift into the rotate part of the rlwimi instruction
338 bool IsAndWithShiftOp = false;
339 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
340 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
341 Op1.getOperand(0).getOpcode() == ISD::SRL) {
342 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
343 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
344 IsAndWithShiftOp = true;
345 }
346 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
347 Op0.getOperand(0).getOpcode() == ISD::SRL) {
348 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
349 std::swap(Op0, Op1);
350 std::swap(TgtMask, InsMask);
351 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
352 IsAndWithShiftOp = true;
353 }
354 }
355 }
356
357 // Verify that the Target mask and Insert mask together form a full word mask
358 // and that the Insert mask is a run of set bits (which implies both are runs
359 // of set bits). Given that, Select the arguments and generate the rlwimi
360 // instruction.
361 unsigned MB, ME;
362 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
363 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
364 bool Op0IsAND = Op0Opc == ISD::AND;
365 // Check for rotlwi / rotrwi here, a special case of bitfield insert
366 // where both bitfield halves are sourced from the same value.
367 if (IsRotate && fullMask &&
368 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000369 SDOperand Tmp;
370 Select(Tmp, N->getOperand(0).getOperand(0));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000371 return CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Tmp,
372 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
Nate Begeman02b88a42005-08-19 00:38:14 +0000373 }
Evan Cheng34167212006-02-09 00:37:58 +0000374 SDOperand Tmp1, Tmp2;
375 Select(Tmp1, ((Op0IsAND && fullMask) ? Op0.getOperand(0) : Op0));
376 Select(Tmp2, (IsAndWithShiftOp ? Op1.getOperand(0).getOperand(0)
377 : Op1.getOperand(0)));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000378 return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
379 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
Nate Begeman02b88a42005-08-19 00:38:14 +0000380 }
381 return 0;
382}
383
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384/// SelectAddrImm - Returns true if the address N can be represented by
385/// a base register plus a signed 16-bit displacement [r+imm].
386bool PPCDAGToDAGISel::SelectAddrImm(SDOperand N, SDOperand &Disp,
387 SDOperand &Base) {
388 if (N.getOpcode() == ISD::ADD) {
389 unsigned imm = 0;
390 if (isIntImmediate(N.getOperand(1), imm) && isInt16(imm)) {
Chris Lattner17e82d22006-01-12 01:54:15 +0000391 Disp = getI32Imm(imm & 0xFFFF);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000392 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
393 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000394 } else {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000395 Base = N.getOperand(0);
Chris Lattner9944b762005-08-21 22:31:09 +0000396 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000397 return true; // [r+i]
398 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000399 // Match LOAD (ADD (X, Lo(G))).
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000400 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000401 && "Cannot handle constant offsets yet!");
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000402 Disp = N.getOperand(1).getOperand(0); // The global address.
403 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
404 Disp.getOpcode() == ISD::TargetConstantPool);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000405 Base = N.getOperand(0);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000406 return true; // [&g+r]
Chris Lattner9944b762005-08-21 22:31:09 +0000407 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000408 return false; // [r+r]
Chris Lattner9944b762005-08-21 22:31:09 +0000409 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000410 Disp = getI32Imm(0);
411 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
412 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Nate Begeman28a6b022005-12-10 02:36:00 +0000413 else
Evan Cheng7564e0b2006-02-05 08:45:01 +0000414 Base = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000415 return true; // [r+0]
Chris Lattner9944b762005-08-21 22:31:09 +0000416}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000417
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000418/// SelectAddrIdx - Given the specified addressed, check to see if it can be
419/// represented as an indexed [r+r] operation. Returns false if it can
420/// be represented by [r+imm], which are preferred.
421bool PPCDAGToDAGISel::SelectAddrIdx(SDOperand N, SDOperand &Base,
422 SDOperand &Index) {
423 // Check to see if we can represent this as an [r+imm] address instead,
424 // which will fail if the address is more profitably represented as an
425 // [r+r] address.
426 if (SelectAddrImm(N, Base, Index))
427 return false;
428
429 if (N.getOpcode() == ISD::ADD) {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000430 Base = N.getOperand(0);
431 Index = N.getOperand(1);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000432 return true;
433 }
434
Nate Begeman88276b82005-12-19 23:40:42 +0000435 Base = CurDAG->getRegister(PPC::R0, MVT::i32);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000436 Index = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000437 return true;
438}
439
440/// SelectAddrIdxOnly - Given the specified addressed, force it to be
441/// represented as an indexed [r+r] operation.
442bool PPCDAGToDAGISel::SelectAddrIdxOnly(SDOperand N, SDOperand &Base,
443 SDOperand &Index) {
444 if (N.getOpcode() == ISD::ADD) {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000445 Base = N.getOperand(0);
446 Index = N.getOperand(1);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000447 return true;
Nate Begemanf43a3ca2005-11-30 08:22:07 +0000448 }
449
Nate Begeman88276b82005-12-19 23:40:42 +0000450 Base = CurDAG->getRegister(PPC::R0, MVT::i32);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000451 Index = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000452 return true;
Nate Begemanf43a3ca2005-11-30 08:22:07 +0000453}
454
Chris Lattner2fbb4572005-08-21 18:50:37 +0000455/// SelectCC - Select a comparison of the specified values with the specified
456/// condition code, returning the CR# of the expression.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000457SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
458 ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000459 // Always select the LHS.
Evan Cheng34167212006-02-09 00:37:58 +0000460 Select(LHS, LHS);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000461
462 // Use U to determine whether the SETCC immediate range is signed or not.
463 if (MVT::isInteger(LHS.getValueType())) {
464 bool U = ISD::isUnsignedIntSetCC(CC);
465 unsigned Imm;
466 if (isIntImmediate(RHS, Imm) &&
467 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000468 return SDOperand(CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI,
469 MVT::i32, LHS, getI32Imm(Imm & 0xFFFF)), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000470 Select(RHS, RHS);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000471 return SDOperand(CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
472 LHS, RHS), 0);
Chris Lattner919c0322005-10-01 01:35:02 +0000473 } else if (LHS.getValueType() == MVT::f32) {
Evan Cheng34167212006-02-09 00:37:58 +0000474 Select(RHS, RHS);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000475 return SDOperand(CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, RHS), 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000476 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000477 Select(RHS, RHS);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000478 return SDOperand(CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, RHS), 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000479 }
480}
481
482/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
483/// to Condition.
484static unsigned getBCCForSetCC(ISD::CondCode CC) {
485 switch (CC) {
486 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000487 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000488 case ISD::SETEQ: return PPC::BEQ;
Chris Lattnered048c02005-10-28 20:49:47 +0000489 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000490 case ISD::SETNE: return PPC::BNE;
Chris Lattnered048c02005-10-28 20:49:47 +0000491 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000492 case ISD::SETULT:
493 case ISD::SETLT: return PPC::BLT;
Chris Lattnered048c02005-10-28 20:49:47 +0000494 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000495 case ISD::SETULE:
496 case ISD::SETLE: return PPC::BLE;
Chris Lattnered048c02005-10-28 20:49:47 +0000497 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000498 case ISD::SETUGT:
499 case ISD::SETGT: return PPC::BGT;
Chris Lattnered048c02005-10-28 20:49:47 +0000500 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000501 case ISD::SETUGE:
502 case ISD::SETGE: return PPC::BGE;
Chris Lattner6df25072005-10-28 20:32:44 +0000503
504 case ISD::SETO: return PPC::BUN;
505 case ISD::SETUO: return PPC::BNU;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000506 }
507 return 0;
508}
509
Chris Lattner64906a02005-08-25 20:08:18 +0000510/// getCRIdxForSetCC - Return the index of the condition register field
511/// associated with the SetCC condition, and whether or not the field is
512/// treated as inverted. That is, lt = 0; ge = 0 inverted.
513static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
514 switch (CC) {
515 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000516 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000517 case ISD::SETULT:
518 case ISD::SETLT: Inv = false; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000519 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000520 case ISD::SETUGE:
521 case ISD::SETGE: Inv = true; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000522 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000523 case ISD::SETUGT:
524 case ISD::SETGT: Inv = false; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000525 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000526 case ISD::SETULE:
527 case ISD::SETLE: Inv = true; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000528 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000529 case ISD::SETEQ: Inv = false; return 2;
Chris Lattnered048c02005-10-28 20:49:47 +0000530 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000531 case ISD::SETNE: Inv = true; return 2;
Chris Lattner6df25072005-10-28 20:32:44 +0000532 case ISD::SETO: Inv = true; return 3;
533 case ISD::SETUO: Inv = false; return 3;
Chris Lattner64906a02005-08-25 20:08:18 +0000534 }
535 return 0;
536}
Chris Lattner9944b762005-08-21 22:31:09 +0000537
Nate Begeman1d9d7422005-10-18 00:28:58 +0000538SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
Chris Lattner222adac2005-10-06 19:03:35 +0000539 SDNode *N = Op.Val;
540 unsigned Imm;
541 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
542 if (isIntImmediate(N->getOperand(1), Imm)) {
543 // We can codegen setcc op, imm very efficiently compared to a brcond.
544 // Check for those cases here.
545 // setcc op, 0
546 if (Imm == 0) {
Evan Cheng34167212006-02-09 00:37:58 +0000547 SDOperand Op;
548 Select(Op, N->getOperand(0));
Chris Lattner222adac2005-10-06 19:03:35 +0000549 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000550 default: break;
551 case ISD::SETEQ:
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000552 Op = SDOperand(CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000553 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
554 getI32Imm(5), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000555 case ISD::SETNE: {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000556 SDOperand AD =
557 SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
558 Op, getI32Imm(~0U)), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000559 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
560 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000561 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000562 case ISD::SETLT:
Chris Lattner71d3d502005-11-30 22:53:06 +0000563 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
564 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000565 case ISD::SETGT: {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000566 SDOperand T =
567 SDOperand(CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op), 0);
568 T = SDOperand(CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000569 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
570 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000571 }
572 }
Chris Lattner222adac2005-10-06 19:03:35 +0000573 } else if (Imm == ~0U) { // setcc op, -1
Evan Cheng34167212006-02-09 00:37:58 +0000574 SDOperand Op;
575 Select(Op, N->getOperand(0));
Chris Lattner222adac2005-10-06 19:03:35 +0000576 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000577 default: break;
578 case ISD::SETEQ:
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000579 Op = SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
580 Op, getI32Imm(1)), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000581 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000582 SDOperand(CurDAG->getTargetNode(PPC::LI, MVT::i32,
583 getI32Imm(0)), 0),
Chris Lattner71d3d502005-11-30 22:53:06 +0000584 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000585 case ISD::SETNE: {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000586 Op = SDOperand(CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op), 0);
587 SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
588 Op, getI32Imm(~0U));
589 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDOperand(AD, 0), Op,
590 SDOperand(AD, 1));
Chris Lattner222adac2005-10-06 19:03:35 +0000591 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000592 case ISD::SETLT: {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000593 SDOperand AD = SDOperand(CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
594 getI32Imm(1)), 0);
595 SDOperand AN = SDOperand(CurDAG->getTargetNode(PPC::AND, MVT::i32, AD,
596 Op), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000597 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
598 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000599 }
600 case ISD::SETGT:
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000601 Op = SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op,
602 getI32Imm(1), getI32Imm(31),
603 getI32Imm(31)), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000604 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000605 }
Chris Lattner222adac2005-10-06 19:03:35 +0000606 }
607 }
608
609 bool Inv;
610 unsigned Idx = getCRIdxForSetCC(CC, Inv);
611 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
612 SDOperand IntCR;
613
614 // Force the ccreg into CR7.
615 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
616
Chris Lattner85961d52005-12-06 20:56:18 +0000617 SDOperand InFlag(0, 0); // Null incoming flag value.
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000618 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg,
619 InFlag).getValue(1);
Chris Lattner222adac2005-10-06 19:03:35 +0000620
621 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000622 IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg,
623 CCReg), 0);
Chris Lattner222adac2005-10-06 19:03:35 +0000624 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000625 IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg), 0);
Chris Lattner222adac2005-10-06 19:03:35 +0000626
627 if (!Inv) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000628 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
629 getI32Imm((32-(3-Idx)) & 31),
630 getI32Imm(31), getI32Imm(31));
Chris Lattner222adac2005-10-06 19:03:35 +0000631 } else {
632 SDOperand Tmp =
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000633 SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
634 getI32Imm((32-(3-Idx)) & 31),
635 getI32Imm(31),getI32Imm(31)), 0);
Chris Lattner71d3d502005-11-30 22:53:06 +0000636 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000637 }
Chris Lattner222adac2005-10-06 19:03:35 +0000638}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000639
Nate Begeman422b0ce2005-11-16 00:48:01 +0000640/// isCallCompatibleAddress - Return true if the specified 32-bit value is
641/// representable in the immediate field of a Bx instruction.
642static bool isCallCompatibleAddress(ConstantSDNode *C) {
643 int Addr = C->getValue();
644 if (Addr & 3) return false; // Low 2 bits are implicitly zero.
645 return (Addr << 6 >> 6) == Addr; // Top 6 bits have to be sext of immediate.
646}
647
Nate Begeman1d9d7422005-10-18 00:28:58 +0000648SDOperand PPCDAGToDAGISel::SelectCALL(SDOperand Op) {
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000649 SDNode *N = Op.Val;
Evan Cheng34167212006-02-09 00:37:58 +0000650 SDOperand Chain;
651 Select(Chain, N->getOperand(0));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000652
653 unsigned CallOpcode;
654 std::vector<SDOperand> CallOperands;
655
656 if (GlobalAddressSDNode *GASD =
657 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000658 CallOpcode = PPC::BL;
Chris Lattner2823b3e2005-11-17 05:56:14 +0000659 CallOperands.push_back(N->getOperand(1));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000660 } else if (ExternalSymbolSDNode *ESSDN =
661 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000662 CallOpcode = PPC::BL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000663 CallOperands.push_back(N->getOperand(1));
Nate Begeman422b0ce2005-11-16 00:48:01 +0000664 } else if (isa<ConstantSDNode>(N->getOperand(1)) &&
665 isCallCompatibleAddress(cast<ConstantSDNode>(N->getOperand(1)))) {
666 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(1));
667 CallOpcode = PPC::BLA;
668 CallOperands.push_back(getI32Imm((int)C->getValue() >> 2));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000669 } else {
670 // Copy the callee address into the CTR register.
Evan Cheng34167212006-02-09 00:37:58 +0000671 SDOperand Callee;
672 Select(Callee, N->getOperand(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000673 Chain = SDOperand(CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee,
674 Chain), 0);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000675
676 // Copy the callee address into R12 on darwin.
677 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
678 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000679
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000680 CallOperands.push_back(R12);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000681 CallOpcode = PPC::BCTRL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000682 }
683
684 unsigned GPR_idx = 0, FPR_idx = 0;
685 static const unsigned GPR[] = {
686 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
687 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
688 };
689 static const unsigned FPR[] = {
690 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
691 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
692 };
693
694 SDOperand InFlag; // Null incoming flag value.
695
696 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
697 unsigned DestReg = 0;
698 MVT::ValueType RegTy = N->getOperand(i).getValueType();
699 if (RegTy == MVT::i32) {
700 assert(GPR_idx < 8 && "Too many int args");
701 DestReg = GPR[GPR_idx++];
702 } else {
703 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
704 "Unpromoted integer arg?");
705 assert(FPR_idx < 13 && "Too many fp args");
706 DestReg = FPR[FPR_idx++];
707 }
708
709 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Evan Cheng34167212006-02-09 00:37:58 +0000710 SDOperand Val;
711 Select(Val, N->getOperand(i));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000712 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
713 InFlag = Chain.getValue(1);
714 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
715 }
716 }
717
718 // Finally, once everything is in registers to pass to the call, emit the
719 // call itself.
720 if (InFlag.Val)
721 CallOperands.push_back(InFlag); // Strong dep on register copies.
722 else
723 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000724 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
725 CallOperands), 0);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000726
727 std::vector<SDOperand> CallResults;
728
729 // If the call has results, copy the values out of the ret val registers.
730 switch (N->getValueType(0)) {
731 default: assert(0 && "Unexpected ret value!");
732 case MVT::Other: break;
733 case MVT::i32:
734 if (N->getValueType(1) == MVT::i32) {
735 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
736 Chain.getValue(1)).getValue(1);
737 CallResults.push_back(Chain.getValue(0));
738 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
739 Chain.getValue(2)).getValue(1);
740 CallResults.push_back(Chain.getValue(0));
741 } else {
742 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
743 Chain.getValue(1)).getValue(1);
744 CallResults.push_back(Chain.getValue(0));
745 }
746 break;
747 case MVT::f32:
748 case MVT::f64:
749 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
750 Chain.getValue(1)).getValue(1);
751 CallResults.push_back(Chain.getValue(0));
752 break;
753 }
754
755 CallResults.push_back(Chain);
756 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
757 CodeGenMap[Op.getValue(i)] = CallResults[i];
758 return CallResults[Op.ResNo];
759}
760
Chris Lattnera5a91b12005-08-17 19:33:03 +0000761// Select - Convert the specified operand from a target-independent to a
762// target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000763void PPCDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Chris Lattnera5a91b12005-08-17 19:33:03 +0000764 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000765 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000766 N->getOpcode() < PPCISD::FIRST_NUMBER) {
767 Result = Op;
768 return; // Already selected.
769 }
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000770
771 // If this has already been converted, use it.
772 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
Evan Cheng34167212006-02-09 00:37:58 +0000773 if (CGMI != CodeGenMap.end()) {
774 Result = CGMI->second;
775 return;
776 }
Chris Lattnera5a91b12005-08-17 19:33:03 +0000777
778 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000779 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000780 case ISD::SETCC:
781 Result = SelectSETCC(Op);
782 return;
783 case PPCISD::CALL:
784 Result = SelectCALL(Op);
785 return;
786 case PPCISD::GlobalBaseReg:
787 Result = getGlobalBaseReg();
788 return;
Chris Lattner860e8862005-11-17 07:30:41 +0000789
Chris Lattnere28e40a2005-08-25 00:45:43 +0000790 case ISD::FrameIndex: {
791 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng34167212006-02-09 00:37:58 +0000792 if (N->hasOneUse()) {
793 Result = CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
794 CurDAG->getTargetFrameIndex(FI, MVT::i32),
795 getI32Imm(0));
796 return;
797 }
798 Result = CodeGenMap[Op] =
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000799 SDOperand(CurDAG->getTargetNode(PPC::ADDI, MVT::i32,
800 CurDAG->getTargetFrameIndex(FI, MVT::i32),
801 getI32Imm(0)), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000802 return;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000803 }
Chris Lattner88add102005-09-28 22:50:24 +0000804 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +0000805 // FIXME: since this depends on the setting of the carry flag from the srawi
806 // we should really be making notes about that for the scheduler.
807 // FIXME: It sure would be nice if we could cheaply recognize the
808 // srl/add/sra pattern the dag combiner will generate for this as
809 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +0000810 unsigned Imm;
811 if (isIntImmediate(N->getOperand(1), Imm)) {
Evan Cheng34167212006-02-09 00:37:58 +0000812 SDOperand N0;
813 Select(N0, N->getOperand(0));
Chris Lattner8784a232005-08-25 17:50:06 +0000814 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000815 SDNode *Op =
Chris Lattner8784a232005-08-25 17:50:06 +0000816 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Evan Cheng34167212006-02-09 00:37:58 +0000817 N0, getI32Imm(Log2_32(Imm)));
818 Result = CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000819 SDOperand(Op, 0), SDOperand(Op, 1));
Chris Lattner8784a232005-08-25 17:50:06 +0000820 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000821 SDNode *Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000822 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Evan Cheng34167212006-02-09 00:37:58 +0000823 N0, getI32Imm(Log2_32(-Imm)));
Chris Lattner8784a232005-08-25 17:50:06 +0000824 SDOperand PT =
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000825 SDOperand(CurDAG->getTargetNode(PPC::ADDZE, MVT::i32,
826 SDOperand(Op, 0), SDOperand(Op, 1)),
827 0);
Evan Cheng34167212006-02-09 00:37:58 +0000828 Result = CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000829 }
Evan Cheng34167212006-02-09 00:37:58 +0000830 return;
Chris Lattner8784a232005-08-25 17:50:06 +0000831 }
Chris Lattner047b9522005-08-25 22:04:30 +0000832
Chris Lattner237733e2005-09-29 23:33:31 +0000833 // Other cases are autogenerated.
834 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000835 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000836 case ISD::AND: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000837 unsigned Imm, Imm2;
Nate Begemancffc32b2005-08-18 07:30:46 +0000838 // If this is an and of a value rotated between 0 and 31 bits and then and'd
839 // with a mask, emit rlwinm
840 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
841 isShiftedMask_32(~Imm))) {
842 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000843 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000844 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
Evan Cheng34167212006-02-09 00:37:58 +0000845 Select(Val, N->getOperand(0).getOperand(0));
Chris Lattner3393e802005-10-25 19:32:37 +0000846 } else if (Imm == 0) {
847 // AND X, 0 -> 0, not "rlwinm 32".
Evan Cheng34167212006-02-09 00:37:58 +0000848 Select(Result, N->getOperand(1));
849 return ;
Chris Lattner3393e802005-10-25 19:32:37 +0000850 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000851 Select(Val, N->getOperand(0));
Nate Begemancffc32b2005-08-18 07:30:46 +0000852 isRunOfOnes(Imm, MB, ME);
853 SH = 0;
854 }
Evan Cheng34167212006-02-09 00:37:58 +0000855 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val,
856 getI32Imm(SH), getI32Imm(MB),
857 getI32Imm(ME));
858 return;
Nate Begemancffc32b2005-08-18 07:30:46 +0000859 }
Nate Begeman50fb3c42005-12-24 01:00:15 +0000860 // ISD::OR doesn't get all the bitfield insertion fun.
861 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
862 if (isIntImmediate(N->getOperand(1), Imm) &&
863 N->getOperand(0).getOpcode() == ISD::OR &&
864 isIntImmediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattnerc9a5ef52006-01-05 18:32:49 +0000865 unsigned MB, ME;
Nate Begeman50fb3c42005-12-24 01:00:15 +0000866 Imm = ~(Imm^Imm2);
867 if (isRunOfOnes(Imm, MB, ME)) {
Evan Cheng34167212006-02-09 00:37:58 +0000868 SDOperand Tmp1, Tmp2;
869 Select(Tmp1, N->getOperand(0).getOperand(0));
870 Select(Tmp2, N->getOperand(0).getOperand(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000871 Result = SDOperand(CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32,
872 Tmp1, Tmp2,
873 getI32Imm(0), getI32Imm(MB),
874 getI32Imm(ME)), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000875 return;
Nate Begeman50fb3c42005-12-24 01:00:15 +0000876 }
877 }
Chris Lattner237733e2005-09-29 23:33:31 +0000878
879 // Other cases are autogenerated.
880 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000881 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000882 case ISD::OR:
Evan Cheng34167212006-02-09 00:37:58 +0000883 if (SDNode *I = SelectBitfieldInsert(N)) {
884 Result = CodeGenMap[Op] = SDOperand(I, 0);
885 return;
886 }
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000887
Chris Lattner237733e2005-09-29 23:33:31 +0000888 // Other cases are autogenerated.
889 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000890 case ISD::SHL: {
891 unsigned Imm, SH, MB, ME;
892 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000893 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Evan Cheng34167212006-02-09 00:37:58 +0000894 SDOperand Val;
895 Select(Val, N->getOperand(0).getOperand(0));
896 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
897 Val, getI32Imm(SH), getI32Imm(MB),
898 getI32Imm(ME));
899 return;
Nate Begeman8d948322005-10-19 01:12:32 +0000900 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000901
902 // Other cases are autogenerated.
903 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000904 }
905 case ISD::SRL: {
906 unsigned Imm, SH, MB, ME;
907 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000908 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Evan Cheng34167212006-02-09 00:37:58 +0000909 SDOperand Val;
910 Select(Val, N->getOperand(0).getOperand(0));
911 Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
912 Val, getI32Imm(SH & 0x1F), getI32Imm(MB),
913 getI32Imm(ME));
914 return;
Nate Begeman8d948322005-10-19 01:12:32 +0000915 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000916
917 // Other cases are autogenerated.
918 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000919 }
Chris Lattner13794f52005-08-26 18:46:49 +0000920 case ISD::SELECT_CC: {
921 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
922
923 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
924 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
925 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
926 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
927 if (N1C->isNullValue() && N3C->isNullValue() &&
928 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
Evan Cheng34167212006-02-09 00:37:58 +0000929 SDOperand LHS;
930 Select(LHS, N->getOperand(0));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000931 SDNode *Tmp =
Chris Lattner13794f52005-08-26 18:46:49 +0000932 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
933 LHS, getI32Imm(~0U));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000934 Result = CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
935 SDOperand(Tmp, 0), LHS,
936 SDOperand(Tmp, 1));
Evan Cheng34167212006-02-09 00:37:58 +0000937 return;
Chris Lattner13794f52005-08-26 18:46:49 +0000938 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000939
Chris Lattner50ff55c2005-09-01 19:20:44 +0000940 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000941 unsigned BROpc = getBCCForSetCC(CC);
942
943 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
Chris Lattner919c0322005-10-01 01:35:02 +0000944 unsigned SelectCCOp;
945 if (MVT::isInteger(N->getValueType(0)))
946 SelectCCOp = PPC::SELECT_CC_Int;
947 else if (N->getValueType(0) == MVT::f32)
948 SelectCCOp = PPC::SELECT_CC_F4;
949 else
950 SelectCCOp = PPC::SELECT_CC_F8;
Evan Cheng34167212006-02-09 00:37:58 +0000951 SDOperand N2, N3;
952 Select(N2, N->getOperand(2));
953 Select(N3, N->getOperand(3));
954 Result = CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
955 N2, N3, getI32Imm(BROpc));
956 return;
Chris Lattner13794f52005-08-26 18:46:49 +0000957 }
Chris Lattner2fbb4572005-08-21 18:50:37 +0000958 case ISD::BR_CC:
959 case ISD::BRTWOWAY_CC: {
Evan Cheng34167212006-02-09 00:37:58 +0000960 SDOperand Chain;
961 Select(Chain, N->getOperand(0));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000962 MachineBasicBlock *Dest =
963 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
964 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
965 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000966
967 // If this is a two way branch, then grab the fallthrough basic block
968 // argument and build a PowerPC branch pseudo-op, suitable for long branch
969 // conversion if necessary by the branch selection pass. Otherwise, emit a
970 // standard conditional branch.
971 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
Chris Lattnerca0a4772005-10-01 23:06:26 +0000972 SDOperand CondTrueBlock = N->getOperand(4);
973 SDOperand CondFalseBlock = N->getOperand(5);
Chris Lattnerca0a4772005-10-01 23:06:26 +0000974 unsigned Opc = getBCCForSetCC(CC);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000975 SDOperand CB =
976 SDOperand(CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
977 CondCode, getI32Imm(Opc),
978 CondTrueBlock, CondFalseBlock,
979 Chain), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000980 Result = CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000981 } else {
982 // Iterate to the next basic block
983 ilist<MachineBasicBlock>::iterator It = BB;
984 ++It;
985
986 // If the fallthrough path is off the end of the function, which would be
987 // undefined behavior, set it to be the same as the current block because
988 // we have nothing better to set it to, and leaving it alone will cause
989 // the PowerPC Branch Selection pass to crash.
990 if (It == BB->getParent()->end()) It = Dest;
Evan Cheng34167212006-02-09 00:37:58 +0000991 Result = CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
992 getI32Imm(getBCCForSetCC(CC)),
993 N->getOperand(4), CurDAG->getBasicBlock(It),
994 Chain);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000995 }
Evan Cheng34167212006-02-09 00:37:58 +0000996 return;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000997 }
Chris Lattnera5a91b12005-08-17 19:33:03 +0000998 }
Chris Lattner25dae722005-09-03 00:53:47 +0000999
Evan Cheng34167212006-02-09 00:37:58 +00001000 SelectCode(Result, Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001001}
1002
1003
Nate Begeman1d9d7422005-10-18 00:28:58 +00001004/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001005/// PowerPC-specific DAG, ready for instruction scheduling.
1006///
Nate Begeman1d9d7422005-10-18 00:28:58 +00001007FunctionPass *llvm::createPPCISelDag(TargetMachine &TM) {
1008 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001009}
1010