blob: ccda66f0054e51974b2e1fc65e6010e5d472004b [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000144 OS << SlotIndex::getEmptyKey() << '\t' << *mii;
145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000221/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it can check use as well.
223bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000265void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000266 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000267 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000268 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000269 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000270 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000272 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000273 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000274 });
Evan Cheng419852c2008-04-03 16:39:43 +0000275
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000276 // Virtual registers may be defined multiple times (due to phi
277 // elimination and 2-addr elimination). Much of what we do only has to be
278 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000280 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 if (interval.empty()) {
282 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000283 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000284 // Earlyclobbers move back one, so that they overlap the live range
285 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000286 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000287 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000288 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000289 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000290 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000291 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000292 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000293 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000294 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000295 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000296
297 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000298
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 // Loop over all of the blocks that the vreg is defined in. There are
300 // two cases we have to handle here. The most common case is a vreg
301 // whose lifetime is contained within a basic block. In this case there
302 // will be a single kill, in MBB, which comes after the definition.
303 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
304 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000305 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000307 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 else
Lang Hames233a60e2009-11-03 23:52:08 +0000309 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000310
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If the kill happens after the definition, we have an intra-block
312 // live range.
313 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000314 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000315 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000316 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000318 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000319 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 return;
321 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000322 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000323
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 // The other case we handle is when a virtual register lives to the end
325 // of the defining block, potentially live across some blocks, then is
326 // live into some number of blocks, but gets killed. Start by adding a
327 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000328 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000329 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 interval.addRange(NewLR);
331
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000332 bool PHIJoin = lv_->isPHIJoin(interval.reg);
333
334 if (PHIJoin) {
335 // A phi join register is killed at the end of the MBB and revived as a new
336 // valno in the killing blocks.
337 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
338 DEBUG(dbgs() << " phi-join");
339 ValNo->addKill(indexes_->getTerminatorGap(mbb));
340 ValNo->setHasPHIKill(true);
341 } else {
342 // Iterate over all of the blocks that the variable is completely
343 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
344 // live interval.
345 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
346 E = vi.AliveBlocks.end(); I != E; ++I) {
347 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
348 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
349 interval.addRange(LR);
350 DEBUG(dbgs() << " +" << LR);
351 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 }
353
354 // Finally, this virtual register is live from the start of any killing
355 // block to the 'use' slot of the killing instruction.
356 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
357 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000358 SlotIndex Start = getMBBStartIdx(Kill->getParent());
359 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
360
361 // Create interval with one of a NEW value number. Note that this value
362 // number isn't actually defined by an instruction, weird huh? :)
363 if (PHIJoin) {
364 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
365 VNInfoAllocator);
366 ValNo->setIsPHIDef(true);
367 }
368 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000370 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000371 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 }
373
374 } else {
375 // If this is the second time we see a virtual register definition, it
376 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000377 // the result of two address elimination, then the vreg is one of the
378 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000379 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 // If this is a two-address definition, then we have already processed
381 // the live range. The only problem is that we didn't realize there
382 // are actually two values in the live interval. Because of this we
383 // need to take the LiveRegion that defines this register and split it
384 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000385 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000386 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
387 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000388 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000389 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390
Lang Hames35f291d2009-09-12 03:34:03 +0000391 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000392 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000393 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000394
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000396 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000398
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000399 // Two-address vregs should always only be redefined once. This means
400 // that at this point, there should be exactly one value number in it.
401 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
402
Chris Lattner91725b72006-08-31 05:54:43 +0000403 // The new value number (#1) is defined by the instruction we claimed
404 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000405 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000406 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000407 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000408 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
409
Chris Lattner91725b72006-08-31 05:54:43 +0000410 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000411 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000412 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000413
414 // Add the new live interval which replaces the range for the input copy.
415 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000416 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000418 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419
420 // If this redefinition is dead, we need to add a dummy unit live
421 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000422 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000423 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
424 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425
Bill Wendling8e6179f2009-08-22 20:18:03 +0000426 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000427 dbgs() << " RESULT: ";
428 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000429 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 } else {
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000431 assert(lv_->isPHIJoin(interval.reg) && "Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 // In the case of PHI elimination, each variable definition is only
433 // live until the end of the block. We've already taken care of the
434 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000435
Lang Hames233a60e2009-11-03 23:52:08 +0000436 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000437 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000438 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000439
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000440 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000441 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000442 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000443 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000444 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000445 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000446 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000447
Lang Hames74ab5ee2009-12-22 00:11:50 +0000448 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000449 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000451 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000452 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000453 DEBUG(dbgs() << " phi-join +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000454 }
455 }
456
David Greene8a342292010-01-04 22:49:02 +0000457 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000458}
459
Chris Lattnerf35fef72004-07-23 21:24:19 +0000460void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000461 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000462 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000463 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000464 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000465 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 // A physical register cannot be live across basic block, so its
467 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000468 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000469 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000470 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000471 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000472
Lang Hames233a60e2009-11-03 23:52:08 +0000473 SlotIndex baseIndex = MIIdx;
474 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000475 // Earlyclobbers move back one.
476 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000477 start = MIIdx.getUseIndex();
478 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000479
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000480 // If it is not used after definition, it is considered dead at
481 // the instruction defining it. Hence its interval is:
482 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000483 // For earlyclobbers, the defSlot was pushed back one; the extra
484 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000485 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000486 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000487 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000488 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 }
490
491 // If it is not dead on definition, it must be killed by a
492 // subsequent instruction. Hence its interval is:
493 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000494 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000495 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000496
Dale Johannesenbd635202010-02-10 00:55:42 +0000497 if (mi->isDebugValue())
498 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000499 if (getInstructionFromIndex(baseIndex) == 0)
500 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
501
Evan Cheng6130f662008-03-05 00:59:57 +0000502 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000503 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000504 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000505 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000506 } else {
507 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
508 if (DefIdx != -1) {
509 if (mi->isRegTiedToUseOperand(DefIdx)) {
510 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000511 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000512 } else {
513 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000514 // Then the register is essentially dead at the instruction that
515 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000516 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000517 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000518 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000519 }
520 goto exit;
521 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000522 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000523
Lang Hames233a60e2009-11-03 23:52:08 +0000524 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000526
527 // The only case we should have a dead physreg here without a killing or
528 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000529 // and never used. Another possible case is the implicit use of the
530 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000531 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000532
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000535
Evan Cheng24a3cc42007-04-25 07:30:23 +0000536 // Already exists? Extend old live interval.
537 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000538 bool Extend = OldLR != interval.end();
539 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000540 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000541 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000542 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000543 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000545 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000546 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000547}
548
Chris Lattnerf35fef72004-07-23 21:24:19 +0000549void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
550 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000551 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000552 MachineOperand& MO,
553 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000554 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000555 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000556 getOrCreateInterval(MO.getReg()));
557 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000558 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000559 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000560 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000561 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000562 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000563 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000564 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000565 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000566 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000567 // If MI also modifies the sub-register explicitly, avoid processing it
568 // more than once. Do not pass in TRI here so it checks for exact match.
569 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000570 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000571 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000572 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000573}
574
Evan Chengb371f452007-02-19 21:49:54 +0000575void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000576 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000577 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000578 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000579 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000580 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000581 });
Evan Chengb371f452007-02-19 21:49:54 +0000582
583 // Look for kills, if it reaches a def before it's killed, then it shouldn't
584 // be considered a livein.
585 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000586 SlotIndex baseIndex = MIIdx;
587 SlotIndex start = baseIndex;
588 if (getInstructionFromIndex(baseIndex) == 0)
589 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
590
591 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000592 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000593
Dale Johannesenbd635202010-02-10 00:55:42 +0000594 MachineBasicBlock::iterator E = MBB->end();
595 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000596 if (mi->isDebugValue()) {
597 ++mi;
Dale Johannesene21765d2010-02-10 21:41:41 +0000598 if (mi != E && !mi->isDebugValue()) {
599 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
600 }
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000601 continue;
Dale Johannesenbd635202010-02-10 00:55:42 +0000602 }
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000603 if (mi->killsRegister(interval.reg, tri_)) {
604 DEBUG(dbgs() << " killed");
605 end = baseIndex.getDefIndex();
606 SeenDefUse = true;
607 break;
608 } else if (mi->modifiesRegister(interval.reg, tri_)) {
609 // Another instruction redefines the register before it is ever read.
610 // Then the register is essentially dead at the instruction that defines
611 // it. Hence its interval is:
612 // [defSlot(def), defSlot(def)+1)
613 DEBUG(dbgs() << " dead");
614 end = start.getStoreIndex();
615 SeenDefUse = true;
616 break;
617 }
618
Evan Chengb371f452007-02-19 21:49:54 +0000619 ++mi;
Dale Johannesenbd635202010-02-10 00:55:42 +0000620 if (mi != E && !mi->isDebugValue()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000621 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000622 }
Evan Chengb371f452007-02-19 21:49:54 +0000623 }
624
Evan Cheng75611fb2007-06-27 01:16:36 +0000625 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000626 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000627 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000628 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000629 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000630 } else {
David Greene8a342292010-01-04 22:49:02 +0000631 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000632 end = baseIndex;
633 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000634 }
635
Lang Hames10382fb2009-06-19 02:17:53 +0000636 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000637 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000638 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000639 vni->setIsPHIDef(true);
640 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000641
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000642 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000643 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000644 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000645}
646
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000647/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000648/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000649/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000650/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000651void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000652 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000653 << "********** Function: "
654 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000655
656 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000657 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
658 MBBI != E; ++MBBI) {
659 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000660 if (MBB->empty())
661 continue;
662
Owen Anderson134eb732008-09-21 20:43:24 +0000663 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000664 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene8a342292010-01-04 22:49:02 +0000665 DEBUG(dbgs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000666
Dan Gohmancb406c22007-10-03 19:26:29 +0000667 // Create intervals for live-ins to this BB first.
668 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
669 LE = MBB->livein_end(); LI != LE; ++LI) {
670 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
671 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000672 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000673 if (!hasInterval(*AS))
674 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
675 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000676 }
677
Owen Anderson99500ae2008-09-15 22:00:38 +0000678 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000679 if (getInstructionFromIndex(MIIndex) == 0)
680 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000681
Dale Johannesen1caedd02010-01-22 22:38:21 +0000682 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
683 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000684 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000685 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000686 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687
Evan Cheng438f7bc2006-11-10 08:43:01 +0000688 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000689 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
690 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000691 if (!MO.isReg() || !MO.getReg())
692 continue;
693
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000694 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000695 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000696 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000697 else if (MO.isUndef())
698 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000700
Lang Hames233a60e2009-11-03 23:52:08 +0000701 // Move to the next instr slot.
702 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000703 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000704 }
Evan Chengd129d732009-07-17 19:43:40 +0000705
706 // Create empty intervals for registers defined by implicit_def's (except
707 // for those implicit_def that define values which are liveout of their
708 // blocks.
709 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
710 unsigned UndefReg = UndefUses[i];
711 (void)getOrCreateInterval(UndefReg);
712 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000713}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000714
Owen Anderson03857b22008-08-13 21:49:13 +0000715LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000716 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000717 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000718}
Evan Chengf2fbca62007-11-12 06:35:08 +0000719
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000720/// dupInterval - Duplicate a live interval. The caller is responsible for
721/// managing the allocated memory.
722LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
723 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000724 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000725 return NewLI;
726}
727
Evan Chengc8d044e2008-02-15 18:24:29 +0000728/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
729/// copy field and returns the source register that defines it.
730unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000731 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000732 return 0;
733
Chris Lattner518bb532010-02-09 19:54:29 +0000734 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000735 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000736 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000737 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
738 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
739 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
740 if (SrcSubReg == DstSubReg)
741 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
742 // reg1034 can still be coalesced to EDX.
743 return Reg;
744 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000745 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000746 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000747 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000748 } else if (VNI->getCopy()->isInsertSubreg() ||
749 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000750 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000751
Evan Cheng04ee5a12009-01-20 19:12:24 +0000752 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000753 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000754 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000755 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000756 return 0;
757}
Evan Chengf2fbca62007-11-12 06:35:08 +0000758
759//===----------------------------------------------------------------------===//
760// Register allocator hooks.
761//
762
Evan Chengd70dbb52008-02-22 09:24:50 +0000763/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
764/// allow one) virtual register operand, then its uses are implicitly using
765/// the register. Returns the virtual register.
766unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
767 MachineInstr *MI) const {
768 unsigned RegOp = 0;
769 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
770 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000771 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000772 continue;
773 unsigned Reg = MO.getReg();
774 if (Reg == 0 || Reg == li.reg)
775 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000776
777 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
778 !allocatableRegs_[Reg])
779 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000780 // FIXME: For now, only remat MI with at most one register operand.
781 assert(!RegOp &&
782 "Can't rematerialize instruction with multiple register operand!");
783 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000784#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000785 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000786#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000787 }
788 return RegOp;
789}
790
791/// isValNoAvailableAt - Return true if the val# of the specified interval
792/// which reaches the given instruction also reaches the specified use index.
793bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000794 SlotIndex UseIdx) const {
795 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000796 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
797 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
798 return UI != li.end() && UI->valno == ValNo;
799}
800
Evan Chengf2fbca62007-11-12 06:35:08 +0000801/// isReMaterializable - Returns true if the definition MI of the specified
802/// val# of the specified interval is re-materializable.
803bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000804 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000805 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000806 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000807 if (DisableReMat)
808 return false;
809
Dan Gohmana70dca12009-10-09 23:27:56 +0000810 if (!tii_->isTriviallyReMaterializable(MI, aa_))
811 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000812
Dan Gohmana70dca12009-10-09 23:27:56 +0000813 // Target-specific code can mark an instruction as being rematerializable
814 // if it has one virtual reg use, though it had better be something like
815 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000816 unsigned ImpUse = getReMatImplicitUse(li, MI);
817 if (ImpUse) {
818 const LiveInterval &ImpLi = getInterval(ImpUse);
819 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
820 re = mri_->use_end(); ri != re; ++ri) {
821 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000822 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000823 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
824 continue;
825 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
826 return false;
827 }
Evan Chengdc377862008-09-30 15:44:16 +0000828
829 // If a register operand of the re-materialized instruction is going to
830 // be spilled next, then it's not legal to re-materialize this instruction.
831 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
832 if (ImpUse == SpillIs[i]->reg)
833 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000834 }
835 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000836}
837
Evan Cheng06587492008-10-24 02:05:00 +0000838/// isReMaterializable - Returns true if the definition MI of the specified
839/// val# of the specified interval is re-materializable.
840bool LiveIntervals::isReMaterializable(const LiveInterval &li,
841 const VNInfo *ValNo, MachineInstr *MI) {
842 SmallVector<LiveInterval*, 4> Dummy1;
843 bool Dummy2;
844 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
845}
846
Evan Cheng5ef3a042007-12-06 00:01:56 +0000847/// isReMaterializable - Returns true if every definition of MI of every
848/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000849bool LiveIntervals::isReMaterializable(const LiveInterval &li,
850 SmallVectorImpl<LiveInterval*> &SpillIs,
851 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000852 isLoad = false;
853 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
854 i != e; ++i) {
855 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000856 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000857 continue; // Dead val#.
858 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000859 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000860 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000861 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000862 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000863 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000864 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000865 return false;
866 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000867 }
868 return true;
869}
870
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000871/// FilterFoldedOps - Filter out two-address use operands. Return
872/// true if it finds any issue with the operands that ought to prevent
873/// folding.
874static bool FilterFoldedOps(MachineInstr *MI,
875 SmallVector<unsigned, 2> &Ops,
876 unsigned &MRInfo,
877 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000878 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000879 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
880 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000881 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000882 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000883 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000884 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000885 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000886 MRInfo |= (unsigned)VirtRegMap::isMod;
887 else {
888 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000889 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000890 MRInfo = VirtRegMap::isModRef;
891 continue;
892 }
893 MRInfo |= (unsigned)VirtRegMap::isRef;
894 }
895 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000896 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000897 return false;
898}
899
900
901/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
902/// slot / to reg or any rematerialized load into ith operand of specified
903/// MI. If it is successul, MI is updated with the newly created MI and
904/// returns true.
905bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
906 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000907 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000908 SmallVector<unsigned, 2> &Ops,
909 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000910 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000911 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000912 RemoveMachineInstrFromMaps(MI);
913 vrm.RemoveMachineInstrFromMaps(MI);
914 MI->eraseFromParent();
915 ++numFolds;
916 return true;
917 }
918
919 // Filter the list of operand indexes that are to be folded. Abort if
920 // any operand will prevent folding.
921 unsigned MRInfo = 0;
922 SmallVector<unsigned, 2> FoldOps;
923 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
924 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000925
Evan Cheng427f4c12008-03-31 23:19:51 +0000926 // The only time it's safe to fold into a two address instruction is when
927 // it's folding reload and spill from / into a spill stack slot.
928 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000929 return false;
930
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000931 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
932 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000933 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000934 // Remember this instruction uses the spill slot.
935 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
936
Evan Chengf2fbca62007-11-12 06:35:08 +0000937 // Attempt to fold the memory reference into the instruction. If
938 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000939 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000940 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000941 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000942 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000943 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000944 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000945 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000946 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000947 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000948 return true;
949 }
950 return false;
951}
952
Evan Cheng018f9b02007-12-05 03:22:34 +0000953/// canFoldMemoryOperand - Returns true if the specified load / store
954/// folding is possible.
955bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000956 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000957 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000958 // Filter the list of operand indexes that are to be folded. Abort if
959 // any operand will prevent folding.
960 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000961 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000962 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
963 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000964
Evan Cheng3c75ba82008-04-01 21:37:32 +0000965 // It's only legal to remat for a use, not a def.
966 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000967 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000968
Evan Chengd70dbb52008-02-22 09:24:50 +0000969 return tii_->canFoldMemoryOperand(MI, FoldOps);
970}
971
Evan Cheng81a03822007-11-17 00:40:40 +0000972bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000973 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
974
975 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
976
977 if (mbb == 0)
978 return false;
979
980 for (++itr; itr != li.ranges.end(); ++itr) {
981 MachineBasicBlock *mbb2 =
982 indexes_->getMBBCoveringRange(itr->start, itr->end);
983
984 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000985 return false;
986 }
Lang Hames233a60e2009-11-03 23:52:08 +0000987
Evan Cheng81a03822007-11-17 00:40:40 +0000988 return true;
989}
990
Evan Chengd70dbb52008-02-22 09:24:50 +0000991/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
992/// interval on to-be re-materialized operands of MI) with new register.
993void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
994 MachineInstr *MI, unsigned NewVReg,
995 VirtRegMap &vrm) {
996 // There is an implicit use. That means one of the other operand is
997 // being remat'ed and the remat'ed instruction has li.reg as an
998 // use operand. Make sure we rewrite that as well.
999 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1000 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001001 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001002 continue;
1003 unsigned Reg = MO.getReg();
1004 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1005 continue;
1006 if (!vrm.isReMaterialized(Reg))
1007 continue;
1008 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001009 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1010 if (UseMO)
1011 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001012 }
1013}
1014
Evan Chengf2fbca62007-11-12 06:35:08 +00001015/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1016/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001017bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001018rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001019 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001020 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001021 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001022 unsigned Slot, int LdSlot,
1023 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001024 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001025 const TargetRegisterClass* rc,
1026 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001027 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001028 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001029 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001030 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001031 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001032 RestartInstruction:
1033 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1034 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001035 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001036 continue;
1037 unsigned Reg = mop.getReg();
1038 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001039 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001040 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001041 if (Reg != li.reg)
1042 continue;
1043
1044 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001045 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001046 int FoldSlot = Slot;
1047 if (DefIsReMat) {
1048 // If this is the rematerializable definition MI itself and
1049 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001050 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001051 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Bill Wendling8e6179f2009-08-22 20:18:03 +00001052 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001053 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001054 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001055 MI->eraseFromParent();
1056 break;
1057 }
1058
1059 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001060 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001061 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001062 if (isLoad) {
1063 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1064 FoldSS = isLoadSS;
1065 FoldSlot = LdSlot;
1066 }
1067 }
1068
Evan Chengf2fbca62007-11-12 06:35:08 +00001069 // Scan all of the operands of this instruction rewriting operands
1070 // to use NewVReg instead of li.reg as appropriate. We do this for
1071 // two reasons:
1072 //
1073 // 1. If the instr reads the same spilled vreg multiple times, we
1074 // want to reuse the NewVReg.
1075 // 2. If the instr is a two-addr instruction, we are required to
1076 // keep the src/dst regs pinned.
1077 //
1078 // Keep track of whether we replace a use and/or def so that we can
1079 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001080
Evan Cheng81a03822007-11-17 00:40:40 +00001081 HasUse = mop.isUse();
1082 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001083 SmallVector<unsigned, 2> Ops;
1084 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001085 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001086 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001087 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001088 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001089 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001090 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001091 continue;
1092 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001093 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001094 if (!MOj.isUndef()) {
1095 HasUse |= MOj.isUse();
1096 HasDef |= MOj.isDef();
1097 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 }
1099 }
1100
David Greene26b86a02008-10-27 17:38:59 +00001101 // Create a new virtual register for the spill interval.
1102 // Create the new register now so we can map the fold instruction
1103 // to the new register so when it is unfolded we get the correct
1104 // answer.
1105 bool CreatedNewVReg = false;
1106 if (NewVReg == 0) {
1107 NewVReg = mri_->createVirtualRegister(rc);
1108 vrm.grow();
1109 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001110
1111 // The new virtual register should get the same allocation hints as the
1112 // old one.
1113 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1114 if (Hint.first || Hint.second)
1115 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001116 }
1117
Evan Cheng9c3c2212008-06-06 07:54:39 +00001118 if (!TryFold)
1119 CanFold = false;
1120 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001121 // Do not fold load / store here if we are splitting. We'll find an
1122 // optimal point to insert a load / store later.
1123 if (!TrySplit) {
1124 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001125 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001126 // Folding the load/store can completely change the instruction in
1127 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001128
1129 if (FoldSS) {
1130 // We need to give the new vreg the same stack slot as the
1131 // spilled interval.
1132 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1133 }
1134
Evan Cheng018f9b02007-12-05 03:22:34 +00001135 HasUse = false;
1136 HasDef = false;
1137 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001138 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001139 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001140 goto RestartInstruction;
1141 }
1142 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001143 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001144 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001145 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001146 }
Evan Chengcddbb832007-11-30 21:23:43 +00001147
Evan Chengcddbb832007-11-30 21:23:43 +00001148 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001149 if (mop.isImplicit())
1150 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001151
1152 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001153 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1154 MachineOperand &mopj = MI->getOperand(Ops[j]);
1155 mopj.setReg(NewVReg);
1156 if (mopj.isImplicit())
1157 rewriteImplicitOps(li, MI, NewVReg, vrm);
1158 }
Evan Chengcddbb832007-11-30 21:23:43 +00001159
Evan Cheng81a03822007-11-17 00:40:40 +00001160 if (CreatedNewVReg) {
1161 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001162 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001163 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001164 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001165 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001166 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001167 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001168 }
1169 if (!CanDelete || (HasUse && HasDef)) {
1170 // If this is a two-addr instruction then its use operands are
1171 // rematerializable but its def is not. It should be assigned a
1172 // stack slot.
1173 vrm.assignVirt2StackSlot(NewVReg, Slot);
1174 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001175 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001176 vrm.assignVirt2StackSlot(NewVReg, Slot);
1177 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001178 } else if (HasUse && HasDef &&
1179 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1180 // If this interval hasn't been assigned a stack slot (because earlier
1181 // def is a deleted remat def), do it now.
1182 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1183 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001184 }
1185
Evan Cheng313d4b82008-02-23 00:33:04 +00001186 // Re-matting an instruction with virtual register use. Add the
1187 // register as an implicit use on the use MI.
1188 if (DefIsReMat && ImpUse)
1189 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1190
Evan Cheng5b69eba2009-04-21 22:46:52 +00001191 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001192 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001193 if (CreatedNewVReg) {
1194 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001195 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001196 if (TrySplit)
1197 vrm.setIsSplitFromReg(NewVReg, li.reg);
1198 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001199
1200 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001201 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001202 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1203 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001204 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001205 nI.addRange(LR);
1206 } else {
1207 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001208 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001209 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1210 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001211 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001212 nI.addRange(LR);
1213 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001214 }
1215 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001216 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1217 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001218 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001219 nI.addRange(LR);
1220 }
Evan Cheng81a03822007-11-17 00:40:40 +00001221
Bill Wendling8e6179f2009-08-22 20:18:03 +00001222 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001223 dbgs() << "\t\t\t\tAdded new interval: ";
1224 nI.print(dbgs(), tri_);
1225 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001226 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001228 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001229}
Evan Cheng81a03822007-11-17 00:40:40 +00001230bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001231 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001232 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001233 SlotIndex Idx) const {
1234 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001235 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001236 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001237 continue;
1238
Lang Hames233a60e2009-11-03 23:52:08 +00001239 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001240 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001241 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001242 }
1243 return false;
1244}
1245
Evan Cheng063284c2008-02-21 00:34:19 +00001246/// RewriteInfo - Keep track of machine instrs that will be rewritten
1247/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001248namespace {
1249 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001250 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001251 MachineInstr *MI;
1252 bool HasUse;
1253 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001254 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001255 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1256 };
Evan Cheng063284c2008-02-21 00:34:19 +00001257
Dan Gohman844731a2008-05-13 00:00:25 +00001258 struct RewriteInfoCompare {
1259 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1260 return LHS.Index < RHS.Index;
1261 }
1262 };
1263}
Evan Cheng063284c2008-02-21 00:34:19 +00001264
Evan Chengf2fbca62007-11-12 06:35:08 +00001265void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001266rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001267 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001268 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001269 unsigned Slot, int LdSlot,
1270 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001271 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001272 const TargetRegisterClass* rc,
1273 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001274 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001275 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001276 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001277 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001278 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1279 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001280 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001281 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001282 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001283 SlotIndex start = I->start.getBaseIndex();
1284 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001285
Evan Cheng063284c2008-02-21 00:34:19 +00001286 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001287 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001288 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001289 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1290 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001291 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001292 MachineOperand &O = ri.getOperand();
1293 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001294 if (MI->isDebugValue()) {
1295 // Remove debug info for now.
1296 O.setReg(0U);
1297 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1298 continue;
1299 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001300 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001301 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001302 if (index < start || index >= end)
1303 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001304
1305 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001306 // Must be defined by an implicit def. It should not be spilled. Note,
1307 // this is for correctness reason. e.g.
1308 // 8 %reg1024<def> = IMPLICIT_DEF
1309 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1310 // The live range [12, 14) are not part of the r1024 live interval since
1311 // it's defined by an implicit def. It will not conflicts with live
1312 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001313 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001314 // the INSERT_SUBREG and both target registers that would overlap.
1315 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001316 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1317 }
1318 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1319
Evan Cheng313d4b82008-02-23 00:33:04 +00001320 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001321 // Now rewrite the defs and uses.
1322 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1323 RewriteInfo &rwi = RewriteMIs[i];
1324 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001325 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001326 bool MIHasUse = rwi.HasUse;
1327 bool MIHasDef = rwi.HasDef;
1328 MachineInstr *MI = rwi.MI;
1329 // If MI def and/or use the same register multiple times, then there
1330 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001331 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001332 while (i != e && RewriteMIs[i].MI == MI) {
1333 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001334 bool isUse = RewriteMIs[i].HasUse;
1335 if (isUse) ++NumUses;
1336 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001337 MIHasDef |= RewriteMIs[i].HasDef;
1338 ++i;
1339 }
Evan Cheng81a03822007-11-17 00:40:40 +00001340 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001341
Evan Cheng0a891ed2008-05-23 23:00:04 +00001342 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001343 // Re-matting an instruction with virtual register use. Prevent interval
1344 // from being spilled.
1345 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001346 }
1347
Evan Cheng063284c2008-02-21 00:34:19 +00001348 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001349 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001350 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001351 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001352 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001353 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001354 // One common case:
1355 // x = use
1356 // ...
1357 // ...
1358 // def = ...
1359 // = use
1360 // It's better to start a new interval to avoid artifically
1361 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001362 if (MIHasDef && !MIHasUse) {
1363 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001364 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001365 }
1366 }
Evan Chengcada2452007-11-28 01:28:46 +00001367 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001368
1369 bool IsNew = ThisVReg == 0;
1370 if (IsNew) {
1371 // This ends the previous live interval. If all of its def / use
1372 // can be folded, give it a low spill weight.
1373 if (NewVReg && TrySplit && AllCanFold) {
1374 LiveInterval &nI = getOrCreateInterval(NewVReg);
1375 nI.weight /= 10.0F;
1376 }
1377 AllCanFold = true;
1378 }
1379 NewVReg = ThisVReg;
1380
Evan Cheng81a03822007-11-17 00:40:40 +00001381 bool HasDef = false;
1382 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001383 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001384 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1385 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1386 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001387 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001388 if (!HasDef && !HasUse)
1389 continue;
1390
Evan Cheng018f9b02007-12-05 03:22:34 +00001391 AllCanFold &= CanFold;
1392
Evan Cheng81a03822007-11-17 00:40:40 +00001393 // Update weight of spill interval.
1394 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001395 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001396 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001397 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001398 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001399 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001400
1401 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001402 if (HasDef) {
1403 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001404 bool HasKill = false;
1405 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001406 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001407 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001408 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001409 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001410 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001411 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001412 }
Owen Anderson28998312008-08-13 22:28:50 +00001413 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001414 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001415 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001416 if (SII == SpillIdxes.end()) {
1417 std::vector<SRInfo> S;
1418 S.push_back(SRInfo(index, NewVReg, true));
1419 SpillIdxes.insert(std::make_pair(MBBId, S));
1420 } else if (SII->second.back().vreg != NewVReg) {
1421 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001422 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001423 // If there is an earlier def and this is a two-address
1424 // instruction, then it's not possible to fold the store (which
1425 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001426 SRInfo &Info = SII->second.back();
1427 Info.index = index;
1428 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001429 }
1430 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001431 } else if (SII != SpillIdxes.end() &&
1432 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001433 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001434 // There is an earlier def that's not killed (must be two-address).
1435 // The spill is no longer needed.
1436 SII->second.pop_back();
1437 if (SII->second.empty()) {
1438 SpillIdxes.erase(MBBId);
1439 SpillMBBs.reset(MBBId);
1440 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001441 }
1442 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001443 }
1444
1445 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001446 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001447 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001448 if (SII != SpillIdxes.end() &&
1449 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001450 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001451 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001452 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001453 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001454 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001455 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001456 // If we are splitting live intervals, only fold if it's the first
1457 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001458 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001459 else if (IsNew) {
1460 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001461 if (RII == RestoreIdxes.end()) {
1462 std::vector<SRInfo> Infos;
1463 Infos.push_back(SRInfo(index, NewVReg, true));
1464 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1465 } else {
1466 RII->second.push_back(SRInfo(index, NewVReg, true));
1467 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468 RestoreMBBs.set(MBBId);
1469 }
1470 }
1471
1472 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001473 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001474 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001475 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001476
1477 if (NewVReg && TrySplit && AllCanFold) {
1478 // If all of its def / use can be folded, give it a low spill weight.
1479 LiveInterval &nI = getOrCreateInterval(NewVReg);
1480 nI.weight /= 10.0F;
1481 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001482}
1483
Lang Hames233a60e2009-11-03 23:52:08 +00001484bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001485 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001486 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001487 if (!RestoreMBBs[Id])
1488 return false;
1489 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1490 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1491 if (Restores[i].index == index &&
1492 Restores[i].vreg == vr &&
1493 Restores[i].canFold)
1494 return true;
1495 return false;
1496}
1497
Lang Hames233a60e2009-11-03 23:52:08 +00001498void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001499 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001500 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001501 if (!RestoreMBBs[Id])
1502 return;
1503 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1504 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1505 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001506 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001507}
Evan Cheng81a03822007-11-17 00:40:40 +00001508
Evan Cheng4cce6b42008-04-11 17:53:36 +00001509/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1510/// spilled and create empty intervals for their uses.
1511void
1512LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1513 const TargetRegisterClass* rc,
1514 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001515 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1516 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001517 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001518 MachineInstr *MI = &*ri;
1519 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001520 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001521 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001522 "Register def was not rewritten?");
1523 RemoveMachineInstrFromMaps(MI);
1524 vrm.RemoveMachineInstrFromMaps(MI);
1525 MI->eraseFromParent();
1526 } else {
1527 // This must be an use of an implicit_def so it's not part of the live
1528 // interval. Create a new empty live interval for it.
1529 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1530 unsigned NewVReg = mri_->createVirtualRegister(rc);
1531 vrm.grow();
1532 vrm.setIsImplicitlyDefined(NewVReg);
1533 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1534 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1535 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001536 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001537 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001538 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001539 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001540 }
1541 }
Evan Cheng419852c2008-04-03 16:39:43 +00001542 }
1543}
1544
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001545float
1546LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1547 // Limit the loop depth ridiculousness.
1548 if (loopDepth > 200)
1549 loopDepth = 200;
1550
1551 // The loop depth is used to roughly estimate the number of times the
1552 // instruction is executed. Something like 10^d is simple, but will quickly
1553 // overflow a float. This expression behaves like 10^d for small d, but is
1554 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1555 // headroom before overflow.
1556 float lc = powf(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
1557
1558 return (isDef + isUse) * lc;
1559}
1560
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001561void
1562LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1563 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1564 normalizeSpillWeight(*NewLIs[i]);
1565}
1566
Evan Chengf2fbca62007-11-12 06:35:08 +00001567std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001568addIntervalsForSpillsFast(const LiveInterval &li,
1569 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001570 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001571 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001572
1573 std::vector<LiveInterval*> added;
1574
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001575 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001576
Bill Wendling8e6179f2009-08-22 20:18:03 +00001577 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001578 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001579 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001580 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001581 });
Owen Andersond6664312008-08-18 18:05:32 +00001582
1583 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1584
Owen Andersona41e47a2008-08-19 22:12:11 +00001585 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1586 while (RI != mri_->reg_end()) {
1587 MachineInstr* MI = &*RI;
1588
1589 SmallVector<unsigned, 2> Indices;
1590 bool HasUse = false;
1591 bool HasDef = false;
1592
1593 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1594 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001595 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001596
1597 HasUse |= MI->getOperand(i).isUse();
1598 HasDef |= MI->getOperand(i).isDef();
1599
1600 Indices.push_back(i);
1601 }
1602
1603 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1604 Indices, true, slot, li.reg)) {
1605 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001606 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001607 vrm.assignVirt2StackSlot(NewVReg, slot);
1608
Owen Andersona41e47a2008-08-19 22:12:11 +00001609 // create a new register for this spill
1610 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001611 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001612
1613 // Rewrite register operands to use the new vreg.
1614 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1615 E = Indices.end(); I != E; ++I) {
1616 MI->getOperand(*I).setReg(NewVReg);
1617
1618 if (MI->getOperand(*I).isUse())
1619 MI->getOperand(*I).setIsKill(true);
1620 }
1621
1622 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001623 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001624 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001625 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1626 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001627 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001628 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001629 nI.addRange(LR);
1630 vrm.addRestorePoint(NewVReg, MI);
1631 }
1632 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001633 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1634 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001635 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001636 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001637 nI.addRange(LR);
1638 vrm.addSpillPoint(NewVReg, true, MI);
1639 }
1640
Owen Anderson17197312008-08-18 23:41:04 +00001641 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001642
Bill Wendling8e6179f2009-08-22 20:18:03 +00001643 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001644 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001645 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001646 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001647 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001648 }
Owen Anderson9a032932008-08-18 21:20:32 +00001649
Owen Anderson9a032932008-08-18 21:20:32 +00001650
Owen Andersona41e47a2008-08-19 22:12:11 +00001651 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001652 }
Owen Andersond6664312008-08-18 18:05:32 +00001653
1654 return added;
1655}
1656
1657std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001658addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001659 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001660 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001661
1662 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001663 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001664
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001665 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001666
Bill Wendling8e6179f2009-08-22 20:18:03 +00001667 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001668 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1669 li.print(dbgs(), tri_);
1670 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001671 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001672
Evan Cheng72eeb942008-12-05 17:00:16 +00001673 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001674 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001675 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001676 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001677 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1678 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001679 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001680 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001681
1682 unsigned NumValNums = li.getNumValNums();
1683 SmallVector<MachineInstr*, 4> ReMatDefs;
1684 ReMatDefs.resize(NumValNums, NULL);
1685 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1686 ReMatOrigDefs.resize(NumValNums, NULL);
1687 SmallVector<int, 4> ReMatIds;
1688 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1689 BitVector ReMatDelete(NumValNums);
1690 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1691
Evan Cheng81a03822007-11-17 00:40:40 +00001692 // Spilling a split live interval. It cannot be split any further. Also,
1693 // it's also guaranteed to be a single val# / range interval.
1694 if (vrm.getPreSplitReg(li.reg)) {
1695 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001696 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001697 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1698 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001699 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1700 assert(KillMI && "Last use disappeared?");
1701 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1702 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001703 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001704 }
Evan Chengadf85902007-12-05 09:51:10 +00001705 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001706 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1707 Slot = vrm.getStackSlot(li.reg);
1708 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1709 MachineInstr *ReMatDefMI = DefIsReMat ?
1710 vrm.getReMaterializedMI(li.reg) : NULL;
1711 int LdSlot = 0;
1712 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1713 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001714 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001715 bool IsFirstRange = true;
1716 for (LiveInterval::Ranges::const_iterator
1717 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1718 // If this is a split live interval with multiple ranges, it means there
1719 // are two-address instructions that re-defined the value. Only the
1720 // first def can be rematerialized!
1721 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001722 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001723 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1724 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001725 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001726 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001727 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001728 } else {
1729 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1730 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001731 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001732 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001733 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001734 }
1735 IsFirstRange = false;
1736 }
Evan Cheng419852c2008-04-03 16:39:43 +00001737
Evan Cheng4cce6b42008-04-11 17:53:36 +00001738 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001739 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001740 return NewLIs;
1741 }
1742
Evan Cheng752195e2009-09-14 21:33:42 +00001743 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001744 if (TrySplit)
1745 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001746 bool NeedStackSlot = false;
1747 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1748 i != e; ++i) {
1749 const VNInfo *VNI = *i;
1750 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001751 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001752 continue; // Dead val#.
1753 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001754 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1755 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001756 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001757 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001758 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001759 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001760 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001761 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001762 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001763 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001764
1765 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001766 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001767 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001768 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001769 CanDelete = false;
1770 // Need a stack slot if there is any live range where uses cannot be
1771 // rematerialized.
1772 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001773 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001774 if (CanDelete)
1775 ReMatDelete.set(VN);
1776 } else {
1777 // Need a stack slot if there is any live range where uses cannot be
1778 // rematerialized.
1779 NeedStackSlot = true;
1780 }
1781 }
1782
1783 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001784 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1785 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1786 Slot = vrm.assignVirt2StackSlot(li.reg);
1787
1788 // This case only occurs when the prealloc splitter has already assigned
1789 // a stack slot to this vreg.
1790 else
1791 Slot = vrm.getStackSlot(li.reg);
1792 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001793
1794 // Create new intervals and rewrite defs and uses.
1795 for (LiveInterval::Ranges::const_iterator
1796 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001797 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1798 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1799 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001800 bool CanDelete = ReMatDelete[I->valno->id];
1801 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001802 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001803 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001804 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001805 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001806 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001807 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001808 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001809 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001810 }
1811
Evan Cheng0cbb1162007-11-29 01:06:25 +00001812 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001813 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001814 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001815 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001816 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001817 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001818
Evan Chengb50bb8c2007-12-05 08:16:32 +00001819 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001820 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001821 if (NeedStackSlot) {
1822 int Id = SpillMBBs.find_first();
1823 while (Id != -1) {
1824 std::vector<SRInfo> &spills = SpillIdxes[Id];
1825 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001826 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001827 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001828 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001829 bool isReMat = vrm.isReMaterialized(VReg);
1830 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001831 bool CanFold = false;
1832 bool FoundUse = false;
1833 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001834 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001835 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001836 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1837 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001838 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001839 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001840
1841 Ops.push_back(j);
1842 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001843 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001844 if (isReMat ||
1845 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1846 RestoreMBBs, RestoreIdxes))) {
1847 // MI has two-address uses of the same register. If the use
1848 // isn't the first and only use in the BB, then we can't fold
1849 // it. FIXME: Move this to rewriteInstructionsForSpills.
1850 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001851 break;
1852 }
Evan Chengaee4af62007-12-02 08:30:39 +00001853 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001854 }
1855 }
1856 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001857 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001858 if (CanFold && !Ops.empty()) {
1859 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001860 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001861 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001862 // Also folded uses, do not issue a load.
1863 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001864 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001865 }
Lang Hames233a60e2009-11-03 23:52:08 +00001866 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001867 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001868 }
1869
Evan Cheng7e073ba2008-04-09 20:57:25 +00001870 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001871 if (!Folded) {
1872 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001873 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001874 if (!MI->registerDefIsDead(nI.reg))
1875 // No need to spill a dead def.
1876 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001877 if (isKill)
1878 AddedKill.insert(&nI);
1879 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001880 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001881 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001882 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001883 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001884
Evan Cheng1953d0c2007-11-29 10:12:14 +00001885 int Id = RestoreMBBs.find_first();
1886 while (Id != -1) {
1887 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1888 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001889 SlotIndex index = restores[i].index;
1890 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001891 continue;
1892 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001893 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001894 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001895 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001896 bool CanFold = false;
1897 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001898 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001899 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001900 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1901 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001902 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001903 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001904
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001906 // If this restore were to be folded, it would have been folded
1907 // already.
1908 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001909 break;
1910 }
Evan Chengaee4af62007-12-02 08:30:39 +00001911 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001912 }
1913 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001914
1915 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001916 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001917 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001918 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001919 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1920 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001921 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1922 int LdSlot = 0;
1923 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1924 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001925 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001926 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1927 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001928 if (!Folded) {
1929 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1930 if (ImpUse) {
1931 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001932 // register as an implicit use on the use MI and mark the register
1933 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001934 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001935 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001936 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1937 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001938 }
Evan Chengaee4af62007-12-02 08:30:39 +00001939 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001940 }
1941 // If folding is not possible / failed, then tell the spiller to issue a
1942 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001943 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001944 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001945 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001946 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001947 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001948 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001949 }
1950
Evan Chengb50bb8c2007-12-05 08:16:32 +00001951 // Finalize intervals: add kills, finalize spill weights, and filter out
1952 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001953 std::vector<LiveInterval*> RetNewLIs;
1954 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1955 LiveInterval *LI = NewLIs[i];
1956 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001957 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001958 if (!AddedKill.count(LI)) {
1959 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001960 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001961 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001962 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001963 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001964 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001965 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001966 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001967 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001968 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001969 RetNewLIs.push_back(LI);
1970 }
1971 }
Evan Cheng81a03822007-11-17 00:40:40 +00001972
Evan Cheng4cce6b42008-04-11 17:53:36 +00001973 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001974 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001975 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001976}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001977
1978/// hasAllocatableSuperReg - Return true if the specified physical register has
1979/// any super register that's allocatable.
1980bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1981 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1982 if (allocatableRegs_[*AS] && hasInterval(*AS))
1983 return true;
1984 return false;
1985}
1986
1987/// getRepresentativeReg - Find the largest super register of the specified
1988/// physical register.
1989unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1990 // Find the largest super-register that is allocatable.
1991 unsigned BestReg = Reg;
1992 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1993 unsigned SuperReg = *AS;
1994 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1995 BestReg = SuperReg;
1996 break;
1997 }
1998 }
1999 return BestReg;
2000}
2001
2002/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2003/// specified interval that conflicts with the specified physical register.
2004unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2005 unsigned PhysReg) const {
2006 unsigned NumConflicts = 0;
2007 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2008 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2009 E = mri_->reg_end(); I != E; ++I) {
2010 MachineOperand &O = I.getOperand();
2011 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002012 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002013 if (pli.liveAt(Index))
2014 ++NumConflicts;
2015 }
2016 return NumConflicts;
2017}
2018
2019/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002020/// around all defs and uses of the specified interval. Return true if it
2021/// was able to cut its interval.
2022bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002023 unsigned PhysReg, VirtRegMap &vrm) {
2024 unsigned SpillReg = getRepresentativeReg(PhysReg);
2025
2026 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2027 // If there are registers which alias PhysReg, but which are not a
2028 // sub-register of the chosen representative super register. Assert
2029 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002030 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002031 tri_->isSuperRegister(*AS, SpillReg));
2032
Evan Cheng2824a652009-03-23 18:24:37 +00002033 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002034 SmallVector<unsigned, 4> PRegs;
2035 if (hasInterval(SpillReg))
2036 PRegs.push_back(SpillReg);
2037 else {
2038 SmallSet<unsigned, 4> Added;
2039 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2040 if (Added.insert(*AS) && hasInterval(*AS)) {
2041 PRegs.push_back(*AS);
2042 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2043 Added.insert(*ASS);
2044 }
2045 }
2046
Evan Cheng676dd7c2008-03-11 07:19:34 +00002047 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2048 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2049 E = mri_->reg_end(); I != E; ++I) {
2050 MachineOperand &O = I.getOperand();
2051 MachineInstr *MI = O.getParent();
2052 if (SeenMIs.count(MI))
2053 continue;
2054 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002055 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002056 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2057 unsigned PReg = PRegs[i];
2058 LiveInterval &pli = getInterval(PReg);
2059 if (!pli.liveAt(Index))
2060 continue;
2061 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002062 SlotIndex StartIdx = Index.getLoadIndex();
2063 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002064 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002065 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002066 Cut = true;
2067 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002068 std::string msg;
2069 raw_string_ostream Msg(msg);
2070 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002071 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002072 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002073 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002074 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002075 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002076 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002077 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002078 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002079 if (!hasInterval(*AS))
2080 continue;
2081 LiveInterval &spli = getInterval(*AS);
2082 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002083 spli.removeRange(Index.getLoadIndex(),
2084 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002085 }
2086 }
2087 }
Evan Cheng2824a652009-03-23 18:24:37 +00002088 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002089}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002090
2091LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002092 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002093 LiveInterval& Interval = getOrCreateInterval(reg);
2094 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002095 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002096 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002097 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002098 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002099 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002100 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002101 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002102 Interval.addRange(LR);
2103
2104 return LR;
2105}
David Greeneb5257662009-08-03 21:55:09 +00002106