blob: c5f24dc02be9e77af57edeedee33b971f0736a78 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedmanc52e5592009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedmanc52e5592009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
27#include "llvm/Module.h"
Andrew Lenharthc69be952008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Support/CommandLine.h"
Edwin Török2b331342009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032using namespace llvm;
33
Chris Lattnere6ad12f2009-07-31 18:48:30 +000034namespace {
Chris Lattnerc4c40a92009-07-28 03:13:23 +000035class TargetLoweringObjectFileAlpha : public TargetLoweringObjectFile {
36public:
Chris Lattnere6ad12f2009-07-31 18:48:30 +000037 void Initialize(MCContext &Ctx, const TargetMachine &TM) {
38 TargetLoweringObjectFile::Initialize(Ctx, TM);
Chris Lattnerc4c40a92009-07-28 03:13:23 +000039 TextSection = getOrCreateSection("_text", true, SectionKind::Text);
40 DataSection = getOrCreateSection("_data", true, SectionKind::DataRel);
41 }
42};
Chris Lattnere6ad12f2009-07-31 18:48:30 +000043}
Chris Lattnerc4c40a92009-07-28 03:13:23 +000044
45
46
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047/// AddLiveIn - This helper function adds the specified physical register to the
48/// MachineFunction as a live in value. It also creates a corresponding virtual
49/// register for it.
50static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
51 TargetRegisterClass *RC) {
52 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000053 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
54 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 return VReg;
56}
57
Chris Lattnerc4c40a92009-07-28 03:13:23 +000058AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
59 : TargetLowering(TM, new TargetLoweringObjectFileAlpha()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 // Set up the TargetLowering object.
Dan Gohman9e1657f2009-06-14 23:30:43 +000061 //I am having problems with shr n i8 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setShiftAmountType(MVT::i64);
Duncan Sands8cf4a822008-11-23 15:47:28 +000063 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
65 setUsesGlobalOffsetTable(true);
66
67 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
68 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
69 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthc69be952008-10-07 02:10:26 +000070
71 // We want to custom lower some of our intrinsics.
72 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
73
Evan Cheng08c171a2008-10-14 21:26:46 +000074 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
75 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076
Evan Cheng08c171a2008-10-14 21:26:46 +000077 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
78 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Evan Cheng08c171a2008-10-14 21:26:46 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
82 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Eli Friedman07d8ebd2009-07-17 05:23:03 +000084 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
85
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
87 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
88 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
89 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
90
91 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
92
93 setOperationAction(ISD::FREM, MVT::f32, Expand);
94 setOperationAction(ISD::FREM, MVT::f64, Expand);
95
96 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
97 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
98 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
99 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
100
101 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
102 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
103 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
104 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
105 }
106 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
107 setOperationAction(ISD::ROTL , MVT::i64, Expand);
108 setOperationAction(ISD::ROTR , MVT::i64, Expand);
109
110 setOperationAction(ISD::SREM , MVT::i64, Custom);
111 setOperationAction(ISD::UREM , MVT::i64, Custom);
112 setOperationAction(ISD::SDIV , MVT::i64, Custom);
113 setOperationAction(ISD::UDIV , MVT::i64, Custom);
114
Andrew Lenharthc69be952008-10-07 02:10:26 +0000115 setOperationAction(ISD::ADDC , MVT::i64, Expand);
116 setOperationAction(ISD::ADDE , MVT::i64, Expand);
117 setOperationAction(ISD::SUBC , MVT::i64, Expand);
118 setOperationAction(ISD::SUBE , MVT::i64, Expand);
119
Chris Lattner418b09b2008-10-09 04:50:56 +0000120 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth11a2c5f2008-11-11 06:06:07 +0000121 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattner418b09b2008-10-09 04:50:56 +0000122
Andrew Lenharthc69be952008-10-07 02:10:26 +0000123
Dan Gohman2f7b1982007-10-11 23:21:31 +0000124 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 setOperationAction(ISD::FSIN , MVT::f64, Expand);
126 setOperationAction(ISD::FCOS , MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129
130 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
131 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000132
133 setOperationAction(ISD::FPOW , MVT::f32, Expand);
134 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 setOperationAction(ISD::SETCC, MVT::f32, Promote);
137
138 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
139
140 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000141 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000143 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
144 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145
146 // Not implemented yet.
147 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
148 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
149 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
150
Bill Wendlingfef06052008-09-16 21:48:12 +0000151 // We want to legalize GlobalAddress and ConstantPool and
152 // ExternalSymbols nodes into the appropriate instructions to
153 // materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
155 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000156 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
160 setOperationAction(ISD::VAEND, MVT::Other, Expand);
161 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
162 setOperationAction(ISD::VAARG, MVT::Other, Custom);
163 setOperationAction(ISD::VAARG, MVT::i32, Custom);
164
165 setOperationAction(ISD::RET, MVT::Other, Custom);
166
167 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
168 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
169
170 setStackPointerRegisterToSaveRestore(Alpha::R30);
171
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000172 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000173 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000174 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000175 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
177 setJumpBufSize(272);
178 setJumpBufAlignment(16);
179
180 computeRegisterProperties();
181}
182
Duncan Sands4a361272009-01-01 15:52:00 +0000183MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000184 return MVT::i64;
185}
186
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
188 switch (Opcode) {
189 default: return 0;
190 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
191 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
192 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
193 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
194 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
195 case AlphaISD::RelLit: return "Alpha::RelLit";
196 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
197 case AlphaISD::CALL: return "Alpha::CALL";
198 case AlphaISD::DivCall: return "Alpha::DivCall";
199 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
200 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
201 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
202 }
203}
204
Bill Wendling045f2632009-07-01 18:50:55 +0000205/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000206unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
207 return 4;
208}
209
Dan Gohman8181bd12008-07-27 21:46:04 +0000210static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000211 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000213 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
214 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000215 // FIXME there isn't really any debug info here
216 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
Dale Johannesen175fdef2009-02-06 21:50:26 +0000218 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000219 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000220 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 return Lo;
222}
223
224//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
225//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
226
227//For now, just use variable size stack frame format
228
229//In a standard call, the first six items are passed in registers $16
230//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
231//of argument-to-register correspondence.) The remaining items are
232//collected in a memory argument list that is a naturally aligned
233//array of quadwords. In a standard call, this list, if present, must
234//be passed at 0(SP).
235//7 ... n 0(SP) ... (n-7)*8(SP)
236
237// //#define FP $15
238// //#define RA $26
239// //#define PV $27
240// //#define GP $29
241// //#define SP $30
242
Eli Friedmanc52e5592009-07-19 01:11:32 +0000243#include "AlphaGenCallingConv.inc"
244
245SDValue AlphaTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
246 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
247 SDValue Chain = TheCall->getChain();
248 SDValue Callee = TheCall->getCallee();
249 bool isVarArg = TheCall->isVarArg();
250 DebugLoc dl = Op.getDebugLoc();
251 MachineFunction &MF = DAG.getMachineFunction();
252 unsigned CC = MF.getFunction()->getCallingConv();
253
254 // Analyze operands of the call, assigning locations to each operand.
255 SmallVector<CCValAssign, 16> ArgLocs;
Owen Anderson175b6542009-07-22 00:24:57 +0000256 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Eli Friedmanc52e5592009-07-19 01:11:32 +0000257
258 CCInfo.AnalyzeCallOperands(TheCall, CC_Alpha);
259
260 // Get a count of how many bytes are to be pushed on the stack.
261 unsigned NumBytes = CCInfo.getNextStackOffset();
262
263 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
264 getPointerTy(), true));
265
266 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
267 SmallVector<SDValue, 12> MemOpChains;
268 SDValue StackPtr;
269
270 // Walk the register/memloc assignments, inserting copies/loads.
271 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
272 CCValAssign &VA = ArgLocs[i];
273
274 // Arguments start after the 5 first operands of ISD::CALL
275 SDValue Arg = TheCall->getArg(i);
276
277 // Promote the value if needed.
278 switch (VA.getLocInfo()) {
279 default: assert(0 && "Unknown loc info!");
280 case CCValAssign::Full: break;
281 case CCValAssign::SExt:
282 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
283 break;
284 case CCValAssign::ZExt:
285 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
286 break;
287 case CCValAssign::AExt:
288 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
289 break;
290 }
291
292 // Arguments that can be passed on register must be kept at RegsToPass
293 // vector
294 if (VA.isRegLoc()) {
295 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
296 } else {
297 assert(VA.isMemLoc());
298
299 if (StackPtr.getNode() == 0)
300 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
301
302 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
303 StackPtr,
304 DAG.getIntPtrConstant(VA.getLocMemOffset()));
305
306 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
307 PseudoSourceValue::getStack(), 0));
308 }
309 }
310
311 // Transform all store nodes into one single node because all store nodes are
312 // independent of each other.
313 if (!MemOpChains.empty())
314 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
315 &MemOpChains[0], MemOpChains.size());
316
317 // Build a sequence of copy-to-reg nodes chained together with token chain and
318 // flag operands which copy the outgoing args into registers. The InFlag in
319 // necessary since all emited instructions must be stuck together.
320 SDValue InFlag;
321 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
322 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
323 RegsToPass[i].second, InFlag);
324 InFlag = Chain.getValue(1);
325 }
326
327 // Returns a chain & a flag for retval copy to use.
328 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
329 SmallVector<SDValue, 8> Ops;
330 Ops.push_back(Chain);
331 Ops.push_back(Callee);
332
333 // Add argument registers to the end of the list so that they are
334 // known live into the call.
335 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
336 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
337 RegsToPass[i].second.getValueType()));
338
339 if (InFlag.getNode())
340 Ops.push_back(InFlag);
341
342 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
343 InFlag = Chain.getValue(1);
344
345 // Create the CALLSEQ_END node.
346 Chain = DAG.getCALLSEQ_END(Chain,
347 DAG.getConstant(NumBytes, getPointerTy(), true),
348 DAG.getConstant(0, getPointerTy(), true),
349 InFlag);
350 InFlag = Chain.getValue(1);
351
352 // Handle result values, copying them out of physregs into vregs that we
353 // return.
354 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
355 Op.getResNo());
356}
357
358/// LowerCallResult - Lower the result values of an ISD::CALL into the
359/// appropriate copies out of appropriate physical registers. This assumes that
360/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
361/// being lowered. Returns a SDNode with the same number of values as the
362/// ISD::CALL.
363SDNode*
364AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
365 CallSDNode *TheCall,
366 unsigned CallingConv,
367 SelectionDAG &DAG) {
368 bool isVarArg = TheCall->isVarArg();
369 DebugLoc dl = TheCall->getDebugLoc();
370
371 // Assign locations to each value returned by this call.
372 SmallVector<CCValAssign, 16> RVLocs;
373 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs,
Owen Anderson175b6542009-07-22 00:24:57 +0000374 *DAG.getContext());
Eli Friedmanc52e5592009-07-19 01:11:32 +0000375
376 CCInfo.AnalyzeCallResult(TheCall, RetCC_Alpha);
377 SmallVector<SDValue, 8> ResultVals;
378
379 // Copy all of the result registers out of their specified physreg.
380 for (unsigned i = 0; i != RVLocs.size(); ++i) {
381 CCValAssign &VA = RVLocs[i];
382
383 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
384 VA.getLocVT(), InFlag).getValue(1);
385 SDValue RetValue = Chain.getValue(0);
386 InFlag = Chain.getValue(2);
387
388 // If this is an 8/16/32-bit value, it is really passed promoted to 64
389 // bits. Insert an assert[sz]ext to capture this, then truncate to the
390 // right size.
391 if (VA.getLocInfo() == CCValAssign::SExt)
392 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
393 DAG.getValueType(VA.getValVT()));
394 else if (VA.getLocInfo() == CCValAssign::ZExt)
395 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
396 DAG.getValueType(VA.getValVT()));
397
398 if (VA.getLocInfo() != CCValAssign::Full)
399 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
400
401 ResultVals.push_back(RetValue);
402 }
403
404 ResultVals.push_back(Chain);
405
406 // Merge everything together with a MERGE_VALUES node.
407 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
408 &ResultVals[0], ResultVals.size()).getNode();
409}
410
Dan Gohman8181bd12008-07-27 21:46:04 +0000411static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 int &VarArgsBase,
413 int &VarArgsOffset) {
414 MachineFunction &MF = DAG.getMachineFunction();
415 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000416 std::vector<SDValue> ArgValues;
417 SDValue Root = Op.getOperand(0);
Dale Johannesenea996922009-02-04 20:06:27 +0000418 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 unsigned args_int[] = {
421 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
422 unsigned args_float[] = {
423 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
424
Gabor Greif1c80d112008-08-28 21:40:38 +0000425 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000426 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000427 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000428 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429
430 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000431 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000433 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 case MVT::f64:
435 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
436 &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000437 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 break;
439 case MVT::f32:
440 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
441 &Alpha::F4RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000442 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443 break;
444 case MVT::i64:
445 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
446 &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000447 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 break;
449 }
450 } else { //more args
451 // Create the frame index object for this incoming parameter...
452 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
453
454 // Create the SelectionDAG nodes corresponding to a load
455 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000456 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000457 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 }
459 ArgValues.push_back(ArgVal);
460 }
461
462 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000463 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000465 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000466 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000468 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000470 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
472 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000473 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000474 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475
Dan Gohman1e57df32008-02-10 18:45:23 +0000476 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000478 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
480 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000481 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 }
483
484 //Set up a token factor with all the stack traffic
Dale Johannesenea996922009-02-04 20:06:27 +0000485 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 }
487
488 ArgValues.push_back(Root);
489
490 // Return the new list of results.
Dale Johannesenea996922009-02-04 20:06:27 +0000491 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +0000492 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493}
494
Dan Gohman8181bd12008-07-27 21:46:04 +0000495static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000496 DebugLoc dl = Op.getDebugLoc();
497 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000499 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000501 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 switch (Op.getNumOperands()) {
503 default:
Edwin Törökbd448e32009-07-14 16:55:14 +0000504 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 case 1:
506 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000507 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000509 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000511 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 ArgReg = Alpha::R0;
513 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000514 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 ArgReg = Alpha::F0;
516 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000517 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
518 Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000519 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
520 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 break;
522 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000523 case 5: {
524 MVT ArgVT = Op.getOperand(1).getValueType();
525 unsigned ArgReg1, ArgReg2;
526 if (ArgVT.isInteger()) {
527 ArgReg1 = Alpha::R0;
528 ArgReg2 = Alpha::R1;
529 } else {
530 assert(ArgVT.isFloatingPoint());
531 ArgReg1 = Alpha::F0;
532 ArgReg2 = Alpha::F1;
533 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000534 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
535 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000536 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
537 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
538 == DAG.getMachineFunction().getRegInfo().liveout_end())
539 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000540 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
541 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000542 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
543 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
544 == DAG.getMachineFunction().getRegInfo().liveout_end())
545 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
546 break;
547 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000549 return DAG.getNode(AlphaISD::RET_FLAG, dl,
550 MVT::Other, Copy, Copy.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551}
552
Dan Gohman8181bd12008-07-27 21:46:04 +0000553void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
554 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000555 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000556 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000557 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesen85fc0932009-02-04 01:48:28 +0000558 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000559
Dale Johannesen85fc0932009-02-04 01:48:28 +0000560 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
561 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000562 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000563 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000564 Tmp, NULL, 0, MVT::i32);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000565 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sandsac496a12008-07-04 11:47:58 +0000566 if (N->getValueType(0).isFloatingPoint())
567 {
568 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesen85fc0932009-02-04 01:48:28 +0000569 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000570 DAG.getConstant(8*6, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000571 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000572 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000573 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sandsac496a12008-07-04 11:47:58 +0000574 }
575
Dale Johannesen85fc0932009-02-04 01:48:28 +0000576 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000577 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000578 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sandsac496a12008-07-04 11:47:58 +0000579 MVT::i32);
580}
581
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582/// LowerOperation - Provide custom lowering hooks for some operations.
583///
Dan Gohman8181bd12008-07-27 21:46:04 +0000584SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000585 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000587 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
589 VarArgsBase,
590 VarArgsOffset);
Eli Friedmanc52e5592009-07-19 01:11:32 +0000591 case ISD::CALL: return LowerCALL(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 case ISD::RET: return LowerRET(Op,DAG);
593 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
594
Andrew Lenharthc69be952008-10-07 02:10:26 +0000595 case ISD::INTRINSIC_WO_CHAIN: {
596 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
597 switch (IntNo) {
598 default: break; // Don't custom lower most intrinsics.
599 case Intrinsic::alpha_umulh:
Dale Johannesen175fdef2009-02-06 21:50:26 +0000600 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
601 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000602 }
603 }
604
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000606 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000608 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000609 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesen175fdef2009-02-06 21:50:26 +0000610 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
611 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 isDouble?MVT::f64:MVT::f32, LD);
613 return FP;
614 }
615 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000616 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000617 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618
619 if (!isDouble) //Promote
Dale Johannesen175fdef2009-02-06 21:50:26 +0000620 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621
Dale Johannesen175fdef2009-02-06 21:50:26 +0000622 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623
Dale Johannesen175fdef2009-02-06 21:50:26 +0000624 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 }
626 case ISD::ConstantPool: {
627 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
628 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000629 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000630 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631
Dale Johannesen175fdef2009-02-06 21:50:26 +0000632 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000633 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000634 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 return Lo;
636 }
637 case ISD::GlobalTLSAddress:
Edwin Törökbd448e32009-07-14 16:55:14 +0000638 llvm_unreachable("TLS not implemented for Alpha.");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 case ISD::GlobalAddress: {
640 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
641 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000642 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000643 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
645 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolaa168fc92009-01-15 20:18:42 +0000646 if (GV->hasLocalLinkage()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000647 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000648 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000649 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 return Lo;
651 } else
Dale Johannesen175fdef2009-02-06 21:50:26 +0000652 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000653 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000655 case ISD::ExternalSymbol: {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000656 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendlingfef06052008-09-16 21:48:12 +0000657 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
658 ->getSymbol(), MVT::i64),
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000659 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000661
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 case ISD::UREM:
663 case ISD::SREM:
664 //Expand only on constant case
665 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000666 MVT VT = Op.getNode()->getValueType(0);
667 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
668 BuildUDIV(Op.getNode(), DAG, NULL) :
669 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000670 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
671 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672 return Tmp1;
673 }
674 //fall through
675 case ISD::SDIV:
676 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000677 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000679 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
680 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 const char* opstr = 0;
682 switch (Op.getOpcode()) {
683 case ISD::UREM: opstr = "__remqu"; break;
684 case ISD::SREM: opstr = "__remq"; break;
685 case ISD::UDIV: opstr = "__divqu"; break;
686 case ISD::SDIV: opstr = "__divq"; break;
687 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000688 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 Tmp2 = Op.getOperand(1),
Bill Wendlingfef06052008-09-16 21:48:12 +0000690 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000691 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 }
693 break;
694
695 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000696 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000697 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
Dan Gohman8181bd12008-07-27 21:46:04 +0000699 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 if (Op.getValueType() == MVT::i32)
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000701 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 NULL, 0, MVT::i32);
703 else
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000704 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 return Result;
706 }
707 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000708 SDValue Chain = Op.getOperand(0);
709 SDValue DestP = Op.getOperand(1);
710 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000711 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
712 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000714 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
715 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
716 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000718 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
719 NP, NULL,0, MVT::i32);
720 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000722 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 }
724 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000725 SDValue Chain = Op.getOperand(0);
726 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000727 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728
729 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000730 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000731 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
732 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000734 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 SA2, NULL, 0, MVT::i32);
736 }
737 case ISD::RETURNADDR:
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000738 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
739 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 //FIXME: implement
741 case ISD::FRAMEADDR: break;
742 }
743
Dan Gohman8181bd12008-07-27 21:46:04 +0000744 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745}
746
Duncan Sands7d9834b2008-12-01 11:39:25 +0000747void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
748 SmallVectorImpl<SDValue>&Results,
749 SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +0000750 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000751 assert(N->getValueType(0) == MVT::i32 &&
752 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000754
Dan Gohman8181bd12008-07-27 21:46:04 +0000755 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000756 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000757 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000758 Results.push_back(Res);
759 Results.push_back(SDValue(Res.getNode(), 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760}
761
762
763//Inline Asm
764
765/// getConstraintType - Given a constraint letter, return the type of
766/// constraint it is for this target.
767AlphaTargetLowering::ConstraintType
768AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
769 if (Constraint.size() == 1) {
770 switch (Constraint[0]) {
771 default: break;
772 case 'f':
773 case 'r':
774 return C_RegisterClass;
775 }
776 }
777 return TargetLowering::getConstraintType(Constraint);
778}
779
780std::vector<unsigned> AlphaTargetLowering::
781getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000782 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 if (Constraint.size() == 1) {
784 switch (Constraint[0]) {
785 default: break; // Unknown constriant letter
786 case 'f':
787 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
788 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
789 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
790 Alpha::F9 , Alpha::F10, Alpha::F11,
791 Alpha::F12, Alpha::F13, Alpha::F14,
792 Alpha::F15, Alpha::F16, Alpha::F17,
793 Alpha::F18, Alpha::F19, Alpha::F20,
794 Alpha::F21, Alpha::F22, Alpha::F23,
795 Alpha::F24, Alpha::F25, Alpha::F26,
796 Alpha::F27, Alpha::F28, Alpha::F29,
797 Alpha::F30, Alpha::F31, 0);
798 case 'r':
799 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
800 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
801 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
802 Alpha::R9 , Alpha::R10, Alpha::R11,
803 Alpha::R12, Alpha::R13, Alpha::R14,
804 Alpha::R15, Alpha::R16, Alpha::R17,
805 Alpha::R18, Alpha::R19, Alpha::R20,
806 Alpha::R21, Alpha::R22, Alpha::R23,
807 Alpha::R24, Alpha::R25, Alpha::R26,
808 Alpha::R27, Alpha::R28, Alpha::R29,
809 Alpha::R30, Alpha::R31, 0);
810 }
811 }
812
813 return std::vector<unsigned>();
814}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000815//===----------------------------------------------------------------------===//
816// Other Lowering Code
817//===----------------------------------------------------------------------===//
818
819MachineBasicBlock *
820AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000821 MachineBasicBlock *BB) const {
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000822 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
823 assert((MI->getOpcode() == Alpha::CAS32 ||
824 MI->getOpcode() == Alpha::CAS64 ||
825 MI->getOpcode() == Alpha::LAS32 ||
826 MI->getOpcode() == Alpha::LAS64 ||
827 MI->getOpcode() == Alpha::SWAP32 ||
828 MI->getOpcode() == Alpha::SWAP64) &&
829 "Unexpected instr type to insert");
830
831 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
832 MI->getOpcode() == Alpha::LAS32 ||
833 MI->getOpcode() == Alpha::SWAP32;
834
835 //Load locked store conditional for atomic ops take on the same form
836 //start:
837 //ll
838 //do stuff (maybe branch to exit)
839 //sc
840 //test sc and maybe branck to start
841 //exit:
842 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen238c69d2009-02-13 02:30:42 +0000843 DebugLoc dl = MI->getDebugLoc();
Dan Gohman221a4372008-07-07 23:14:23 +0000844 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000845 ++It;
846
847 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000848 MachineFunction *F = BB->getParent();
849 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
850 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000851
Dan Gohmanafc94df2008-06-21 20:21:19 +0000852 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000853
Dan Gohman221a4372008-07-07 23:14:23 +0000854 F->insert(It, llscMBB);
855 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000856
Dale Johannesen238c69d2009-02-13 02:30:42 +0000857 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000858
859 unsigned reg_res = MI->getOperand(0).getReg(),
860 reg_ptr = MI->getOperand(1).getReg(),
861 reg_v2 = MI->getOperand(2).getReg(),
862 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
863
Dale Johannesen238c69d2009-02-13 02:30:42 +0000864 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000865 reg_res).addImm(0).addReg(reg_ptr);
866 switch (MI->getOpcode()) {
867 case Alpha::CAS32:
868 case Alpha::CAS64: {
869 unsigned reg_cmp
870 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000871 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000872 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000873 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000874 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000875 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000876 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
877 break;
878 }
879 case Alpha::LAS32:
880 case Alpha::LAS64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000881 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000882 .addReg(reg_res).addReg(reg_v2);
883 break;
884 }
885 case Alpha::SWAP32:
886 case Alpha::SWAP64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000887 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000888 .addReg(reg_v2).addReg(reg_v2);
889 break;
890 }
891 }
Dale Johannesen238c69d2009-02-13 02:30:42 +0000892 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000893 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000894 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000895 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000896 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000897
898 thisMBB->addSuccessor(llscMBB);
899 llscMBB->addSuccessor(llscMBB);
900 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000901 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000902
903 return sinkMBB;
904}
Dan Gohman36322c72008-10-18 02:06:02 +0000905
906bool
907AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
908 // The Alpha target isn't yet aware of offsets.
909 return false;
910}