blob: 2babc95c065b33302d55e75a459bd7cd8cb2c6e1 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include <map>
35
36using namespace llvm;
37
38// Used in getTargetNodeName() below
39namespace {
40 std::map<unsigned, const char *> node_names;
41
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000042 // Byte offset of the preferred slot (counted from the MSB)
43 int prefslotOffset(EVT VT) {
44 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000045 if (VT==MVT::i1) retval=3;
46 if (VT==MVT::i8) retval=3;
47 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000048
49 return retval;
50 }
Scott Michel94bd57e2009-01-15 04:41:47 +000051
Scott Michelc9c8b2a2009-01-26 03:31:40 +000052 //! Expand a library call into an actual call DAG node
53 /*!
54 \note
55 This code is taken from SelectionDAGLegalize, since it is not exposed as
56 part of the LLVM SelectionDAG API.
57 */
58
59 SDValue
60 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000061 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000062 // The input chain to this libcall is the entry node of the function.
63 // Legalizing the call will automatically add the previous call to the
64 // dependence.
65 SDValue InChain = DAG.getEntryNode();
66
67 TargetLowering::ArgListTy Args;
68 TargetLowering::ArgListEntry Entry;
69 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000070 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000071 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000072 Entry.Node = Op.getOperand(i);
73 Entry.Ty = ArgTy;
74 Entry.isSExt = isSigned;
75 Entry.isZExt = !isSigned;
76 Args.push_back(Entry);
77 }
78 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
79 TLI.getPointerTy());
80
81 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000082 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000083 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000084 std::pair<SDValue, SDValue> CallInfo =
85 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000086 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000087 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000088 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000089
90 return CallInfo.first;
91 }
Scott Michel266bc8f2007-12-04 22:23:35 +000092}
93
94SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000095 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
96 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000097
98 // Use _setjmp/_longjmp instead of setjmp/longjmp.
99 setUseUnderscoreSetJmp(true);
100 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000101
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000102 // Set RTLIB libcall names as used by SPU:
103 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
104
Scott Michel266bc8f2007-12-04 22:23:35 +0000105 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
107 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
108 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
109 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
110 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
111 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
112 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000113
Scott Michel266bc8f2007-12-04 22:23:35 +0000114 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
116 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
120 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000121
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
123 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000128
Scott Michel266bc8f2007-12-04 22:23:35 +0000129 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
131 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000132
133 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000135 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000137
Scott Michelf0569be2008-12-27 04:51:36 +0000138 setOperationAction(ISD::LOAD, VT, Custom);
139 setOperationAction(ISD::STORE, VT, Custom);
140 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
141 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
145 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000146 setTruncStoreAction(VT, StoreVT, Expand);
147 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000148 }
149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000151 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000153
154 setOperationAction(ISD::LOAD, VT, Custom);
155 setOperationAction(ISD::STORE, VT, Custom);
156
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
158 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000159 setTruncStoreAction(VT, StoreVT, Expand);
160 }
161 }
162
Scott Michel266bc8f2007-12-04 22:23:35 +0000163 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
165 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000166
167 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
169 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
170 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000173
174 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000176 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000177
Eli Friedman5427d712009-07-17 06:36:24 +0000178 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SREM, MVT::i8, Expand);
180 setOperationAction(ISD::UREM, MVT::i8, Expand);
181 setOperationAction(ISD::SDIV, MVT::i8, Expand);
182 setOperationAction(ISD::UDIV, MVT::i8, Expand);
183 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
184 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::SREM, MVT::i16, Expand);
186 setOperationAction(ISD::UREM, MVT::i16, Expand);
187 setOperationAction(ISD::SDIV, MVT::i16, Expand);
188 setOperationAction(ISD::UDIV, MVT::i16, Expand);
189 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
190 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::SREM, MVT::i32, Expand);
192 setOperationAction(ISD::UREM, MVT::i32, Expand);
193 setOperationAction(ISD::SDIV, MVT::i32, Expand);
194 setOperationAction(ISD::UDIV, MVT::i32, Expand);
195 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
196 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::SREM, MVT::i64, Expand);
198 setOperationAction(ISD::UREM, MVT::i64, Expand);
199 setOperationAction(ISD::SDIV, MVT::i64, Expand);
200 setOperationAction(ISD::UDIV, MVT::i64, Expand);
201 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
202 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::SREM, MVT::i128, Expand);
204 setOperationAction(ISD::UREM, MVT::i128, Expand);
205 setOperationAction(ISD::SDIV, MVT::i128, Expand);
206 setOperationAction(ISD::UDIV, MVT::i128, Expand);
207 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
208 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000209
Scott Michel266bc8f2007-12-04 22:23:35 +0000210 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FSIN , MVT::f64, Expand);
212 setOperationAction(ISD::FCOS , MVT::f64, Expand);
213 setOperationAction(ISD::FREM , MVT::f64, Expand);
214 setOperationAction(ISD::FSIN , MVT::f32, Expand);
215 setOperationAction(ISD::FCOS , MVT::f32, Expand);
216 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000217
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000218 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
219 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
221 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000222
Cameron Zwarich33390842011-07-08 21:39:21 +0000223 setOperationAction(ISD::FMA, MVT::f64, Expand);
224 setOperationAction(ISD::FMA, MVT::f32, Expand);
225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
227 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000228
229 // SPU can do rotate right and left, so legalize it... but customize for i8
230 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000231
232 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
233 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::ROTL, MVT::i32, Legal);
239 setOperationAction(ISD::ROTL, MVT::i16, Legal);
240 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::SHL, MVT::i8, Custom);
244 setOperationAction(ISD::SRL, MVT::i8, Custom);
245 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000246
Scott Michel02d711b2008-12-30 23:28:25 +0000247 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::SHL, MVT::i64, Legal);
249 setOperationAction(ISD::SRL, MVT::i64, Legal);
250 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000251
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::MUL, MVT::i8, Custom);
254 setOperationAction(ISD::MUL, MVT::i32, Legal);
255 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000256
Eli Friedman6314ac22009-06-16 06:40:59 +0000257 // Expand double-width multiplication
258 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::MULHU, MVT::i8, Expand);
262 setOperationAction(ISD::MULHS, MVT::i8, Expand);
263 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::MULHU, MVT::i16, Expand);
266 setOperationAction(ISD::MULHS, MVT::i16, Expand);
267 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::MULHU, MVT::i32, Expand);
270 setOperationAction(ISD::MULHS, MVT::i32, Expand);
271 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::MULHU, MVT::i64, Expand);
274 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000275
Scott Michel8bf61e82008-06-02 22:18:03 +0000276 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::ADD, MVT::i8, Custom);
278 setOperationAction(ISD::ADD, MVT::i64, Legal);
279 setOperationAction(ISD::SUB, MVT::i8, Custom);
280 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281
Scott Michel266bc8f2007-12-04 22:23:35 +0000282 // SPU does not have BSWAP. It does have i32 support CTLZ.
283 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
285 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000298 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
305 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
306 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
307 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
310 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
311 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000314
Scott Michel8bf61e82008-06-02 22:18:03 +0000315 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000316 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SELECT, MVT::i8, Legal);
318 setOperationAction(ISD::SELECT, MVT::i16, Legal);
319 setOperationAction(ISD::SELECT, MVT::i32, Legal);
320 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC, MVT::i8, Legal);
323 setOperationAction(ISD::SETCC, MVT::i16, Legal);
324 setOperationAction(ISD::SETCC, MVT::i32, Legal);
325 setOperationAction(ISD::SETCC, MVT::i64, Legal);
326 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000327
Scott Michelf0569be2008-12-27 04:51:36 +0000328 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000330
Scott Michel77f452d2009-08-25 22:37:34 +0000331 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000332 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
333
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
335 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
336 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
337 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000338 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
339 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
341 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
342 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
343 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
344 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
345 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000346
347 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000349
Scott Michel9de57a92009-01-26 22:33:37 +0000350 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
353 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
354 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
356 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
357 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
358 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000359
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
361 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
362 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
363 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000364
365 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000367
Scott Michel5af8f0e2008-07-16 17:17:29 +0000368 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000369 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000371 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000373
Scott Michel1df30c42008-12-29 03:23:36 +0000374 setOperationAction(ISD::GlobalAddress, VT, Custom);
375 setOperationAction(ISD::ConstantPool, VT, Custom);
376 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000377 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Scott Michel266bc8f2007-12-04 22:23:35 +0000379 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000381
Scott Michel266bc8f2007-12-04 22:23:35 +0000382 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::VAARG , MVT::Other, Expand);
384 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
385 setOperationAction(ISD::VAEND , MVT::Other, Expand);
386 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
387 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
388 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
389 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000390
391 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
393 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000394
Scott Michel266bc8f2007-12-04 22:23:35 +0000395 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
398 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
404 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
405 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
406 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
407 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
408 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
411 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
412 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000413
Nadav Rotem34804c42011-10-04 12:05:35 +0000414 // Set operation actions to legal types only.
415 if (!isTypeLegal(VT)) continue;
416
Duncan Sands83ec4b62008-06-06 12:08:01 +0000417 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::ADD, VT, Legal);
419 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000420 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000421 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000422
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000423 setOperationAction(ISD::AND, VT, Legal);
424 setOperationAction(ISD::OR, VT, Legal);
425 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000426 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000427 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000428 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000429
Scott Michel266bc8f2007-12-04 22:23:35 +0000430 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Nadav Rotem4d83b792011-10-15 20:05:17 +0000436 // Expand all trunc stores
437 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
438 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
439 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
440 setTruncStoreAction(VT, TargetVT, Expand);
441 }
442
Scott Michel266bc8f2007-12-04 22:23:35 +0000443 // Custom lower build_vector, constant pool spills, insert and
444 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000445 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
446 setOperationAction(ISD::ConstantPool, VT, Custom);
447 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
448 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
449 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
450 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000451 }
452
Nadav Rotem4d83b792011-10-15 20:05:17 +0000453 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::AND, MVT::v16i8, Custom);
456 setOperationAction(ISD::OR, MVT::v16i8, Custom);
457 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
458 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000461
Scott Michelf0569be2008-12-27 04:51:36 +0000462 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000463 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000464
Scott Michel266bc8f2007-12-04 22:23:35 +0000465 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000466
Scott Michel266bc8f2007-12-04 22:23:35 +0000467 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000468 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000469 setTargetDAGCombine(ISD::ZERO_EXTEND);
470 setTargetDAGCombine(ISD::SIGN_EXTEND);
471 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000472
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000473 setMinFunctionAlignment(3);
474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000476
Scott Michele07d3de2008-12-09 03:37:19 +0000477 // Set pre-RA register scheduler default to BURR, which produces slightly
478 // better code than the default (could also be TDRR, but TargetLowering.h
479 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000480 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000481}
482
483const char *
484SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
485{
486 if (node_names.empty()) {
487 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
488 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
489 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
490 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000491 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000492 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000493 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
494 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
495 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000496 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000497 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000498 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000499 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000500 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
501 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
503 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000504 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
505 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
506 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000507 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000509 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
510 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
511 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000512 }
513
514 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
515
516 return ((i != node_names.end()) ? i->second : 0);
517}
518
Scott Michelf0569be2008-12-27 04:51:36 +0000519//===----------------------------------------------------------------------===//
520// Return the Cell SPU's SETCC result type
521//===----------------------------------------------------------------------===//
522
Duncan Sands28b77e92011-09-06 19:07:46 +0000523EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000524 // i8, i16 and i32 are valid SETCC result types
525 MVT::SimpleValueType retval;
526
527 switch(VT.getSimpleVT().SimpleTy){
528 case MVT::i1:
529 case MVT::i8:
530 retval = MVT::i8; break;
531 case MVT::i16:
532 retval = MVT::i16; break;
533 case MVT::i32:
534 default:
535 retval = MVT::i32;
536 }
537 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000538}
539
Scott Michel266bc8f2007-12-04 22:23:35 +0000540//===----------------------------------------------------------------------===//
541// Calling convention code:
542//===----------------------------------------------------------------------===//
543
544#include "SPUGenCallingConv.inc"
545
546//===----------------------------------------------------------------------===//
547// LowerOperation implementation
548//===----------------------------------------------------------------------===//
549
550/// Custom lower loads for CellSPU
551/*!
552 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
553 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000554
555 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000559%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000560%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000561%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000562%4 f32 = vec2perfslot %3
563%5 f64 = fp_extend %4
564\endverbatim
565*/
Dan Gohman475871a2008-07-27 21:46:04 +0000566static SDValue
567LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000568 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000569 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
571 EVT InVT = LN->getMemoryVT();
572 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000573 ISD::LoadExtType ExtType = LN->getExtensionType();
574 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000575 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000576 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000577 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
578 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000579
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000580 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000581 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000582 && "we should get only UNINDEXED adresses");
583 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000584 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000585 return SDValue();
586
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000587 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000588 uint64_t mpi_offset = LN->getPointerInfo().Offset;
589 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
591 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000592
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000593 SDValue result;
594 SDValue basePtr = LN->getBasePtr();
595 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000596
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000597 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000598 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000599
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000600 // Special cases for a known aligned load to simplify the base pointer
601 // and the rotation amount:
602 if (basePtr.getOpcode() == ISD::ADD
603 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
604 // Known offset into basePtr
605 int64_t offset = CN->getSExtValue();
606 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000607
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000608 if (rotamt < 0)
609 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000610
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000611 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000612
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000613 // Simplify the base pointer for this case:
614 basePtr = basePtr.getOperand(0);
615 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000616 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000617 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000618 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000619 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000620 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
621 || (basePtr.getOpcode() == SPUISD::IndirectAddr
622 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
623 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
624 // Plain aligned a-form address: rotate into preferred slot
625 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
626 int64_t rotamt = -pso;
627 if (rotamt < 0)
628 rotamt += 16;
629 rotate = DAG.getConstant(rotamt, MVT::i16);
630 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000631 // Offset the rotate amount by the basePtr and the preferred slot
632 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000633 int64_t rotamt = -pso;
634 if (rotamt < 0)
635 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000636 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000637 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000638 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000639 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000640 } else {
641 // Unaligned load: must be more pessimistic about addressing modes:
642 if (basePtr.getOpcode() == ISD::ADD) {
643 MachineFunction &MF = DAG.getMachineFunction();
644 MachineRegisterInfo &RegInfo = MF.getRegInfo();
645 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
646 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000647
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000648 SDValue Op0 = basePtr.getOperand(0);
649 SDValue Op1 = basePtr.getOperand(1);
650
651 if (isa<ConstantSDNode>(Op1)) {
652 // Convert the (add <ptr>, <const>) to an indirect address contained
653 // in a register. Note that this is done because we need to avoid
654 // creating a 0(reg) d-form address due to the SPU's block loads.
655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
656 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
657 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
658 } else {
659 // Convert the (add <arg1>, <arg2>) to an indirect address, which
660 // will likely be lowered as a reg(reg) x-form address.
661 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
662 }
663 } else {
664 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
665 basePtr,
666 DAG.getConstant(0, PtrVT));
667 }
668
669 // Offset the rotate amount by the basePtr and the preferred slot
670 // byte offset
671 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
672 basePtr,
673 DAG.getConstant(-pso, PtrVT));
674 }
675
676 // Do the load as a i128 to allow possible shifting
677 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
678 lowMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000679 LN->isVolatile(), LN->isNonTemporal(), false, 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000681 // When the size is not greater than alignment we get all data with just
682 // one load
683 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000684 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000685 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000686
687 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
689 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000690
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 // Convert the loaded v16i8 vector to the appropriate vector type
692 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000694 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000695 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000697 }
698 // When alignment is less than the size, we might need (known only at
699 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000701 // extra kowledge, and might avoid the second load
702 else {
703 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000705 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000707 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000708 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000710
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000711 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000713 basePtr,
714 DAG.getConstant(16, PtrVT)),
715 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000716 LN->isVolatile(), LN->isNonTemporal(), false,
717 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000718
719 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
720 high.getValue(1));
721
722 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000723 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000724 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000726 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000727 DAG.getConstant( 16, MVT::i32),
728 offset
729 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000730
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000731 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000732 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000733 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000734
735 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000737 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
738
739 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000740 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000741 }
742
743 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000744 // Handle extending loads by extending the scalar result:
745 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000747 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000748 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000749 } else if (ExtType == ISD::EXTLOAD) {
750 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000751
Scott Michel30ee7df2008-12-04 03:02:42 +0000752 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000753 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000754
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000756 }
757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000759 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000760 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000761 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000762 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000763
Dale Johannesen33c960f2009-02-04 20:06:27 +0000764 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000765 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000766 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000767}
768
769/// Custom lower stores for CellSPU
770/*!
771 All CellSPU stores are aligned to 16-byte boundaries, so for elements
772 within a 16-byte block, we have to generate a shuffle to insert the
773 requested element into its place, then store the resulting block.
774 */
Dan Gohman475871a2008-07-27 21:46:04 +0000775static SDValue
776LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000777 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000779 EVT VT = Value.getValueType();
780 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
781 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000782 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000783 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000784 SDValue result;
785 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
786 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000787 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000788 uint64_t mpi_offset = SN->getPointerInfo().Offset;
789 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000790 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
791 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000792
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000793
794 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000795 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000796 && "we should get only UNINDEXED adresses");
797 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000798 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000799 return SDValue();
800
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000801 SDValue alignLoadVec;
802 SDValue basePtr = SN->getBasePtr();
803 SDValue the_chain = SN->getChain();
804 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000805
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000806 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000807 ConstantSDNode *CN;
808 // Special cases for a known aligned load to simplify the base pointer
809 // and insertion byte:
810 if (basePtr.getOpcode() == ISD::ADD
811 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
812 // Known offset into basePtr
813 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000814
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000815 // Simplify the base pointer for this case:
816 basePtr = basePtr.getOperand(0);
817 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
818 basePtr,
819 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000820
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000821 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000822 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000823 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000824 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000825 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000826 } else {
827 // Otherwise, assume it's at byte 0 of basePtr
828 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
829 basePtr,
830 DAG.getConstant(0, PtrVT));
831 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000832 basePtr,
833 DAG.getConstant(0, PtrVT));
834 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000835 } else {
836 // Unaligned load: must be more pessimistic about addressing modes:
837 if (basePtr.getOpcode() == ISD::ADD) {
838 MachineFunction &MF = DAG.getMachineFunction();
839 MachineRegisterInfo &RegInfo = MF.getRegInfo();
840 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
841 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000842
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000843 SDValue Op0 = basePtr.getOperand(0);
844 SDValue Op1 = basePtr.getOperand(1);
845
846 if (isa<ConstantSDNode>(Op1)) {
847 // Convert the (add <ptr>, <const>) to an indirect address contained
848 // in a register. Note that this is done because we need to avoid
849 // creating a 0(reg) d-form address due to the SPU's block loads.
850 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
851 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
852 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
853 } else {
854 // Convert the (add <arg1>, <arg2>) to an indirect address, which
855 // will likely be lowered as a reg(reg) x-form address.
856 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
857 }
858 } else {
859 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
860 basePtr,
861 DAG.getConstant(0, PtrVT));
862 }
863
864 // Insertion point is solely determined by basePtr's contents
865 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
866 basePtr,
867 DAG.getConstant(0, PtrVT));
868 }
869
870 // Load the lower part of the memory to which to store.
871 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000872 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(),
873 false, 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000874
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000875 // if we don't need to store over the 16 byte boundary, one store suffices
876 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000877 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000878 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000879
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000880 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000882
883 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000884 && (theValue.getOpcode() == ISD::AssertZext
885 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000886 // Drill down and get the value for zero- and sign-extended
887 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000888 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000889 }
890
Scott Michel9de5d0d2008-01-11 02:53:15 +0000891 // If the base pointer is already a D-form address, then just create
892 // a new D-form address with a slot offset and the orignal base pointer.
893 // Otherwise generate a D-form address with the slot offset relative
894 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000895#if !defined(NDEBUG)
896 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000897 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000898 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000899 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000900 }
901#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000902
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000903 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
904 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000906 theValue);
907
Dale Johannesen33c960f2009-02-04 20:06:27 +0000908 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000912
Dale Johannesen33c960f2009-02-04 20:06:27 +0000913 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000914 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000915 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000916 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000917
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000919 // do the store when it might cross the 16 byte memory access boundary.
920 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000921 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000922 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000924 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000925 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
926 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000927 DAG.getConstant(0xf, MVT::i32));
928 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000930 DAG.getConstant( 16, MVT::i32),
931 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000932 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000933 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000934 DAG.getConstant( 16, MVT::i32),
935 DAG.getConstant( VT.getSizeInBits()/8,
936 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940
941 // Create the 128 bit masks that have ones where the data to store is
942 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000943 SDValue lowmask, himask;
944 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000947 // this is e.g. in the case of store i32, align 2
948 if (!VT.isVector()){
949 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
950 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000951 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000952 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955
Torok Edwindac237e2009-07-08 20:53:28 +0000956 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000957 else {
958 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000960 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000961 // this will zero, if there are no data that goes to the high quad
962 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000963 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000965 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000967 // Load in the old data and zero out the parts that will be overwritten with
968 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000970 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
971 DAG.getConstant( 16, PtrVT)),
972 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000973 SN->isVolatile(), SN->isNonTemporal(),
974 false, 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000975 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
976 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000977
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000978 low = DAG.getNode(ISD::AND, dl, MVT::i128,
979 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000980 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000981 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
982 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000983 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
984
985 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000986 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000987 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
988 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000990 offset_compl);
991
992 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000993 // Need to convert vectors here to integer as 'OR'ing floats assert
994 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
995 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
996 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
997 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
998 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
999 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001000
1001 low = DAG.getStore(the_chain, dl, rlow, basePtr,
1002 lowMemPtr,
1003 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001004 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001005 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
1006 DAG.getConstant( 16, PtrVT)),
1007 highMemPtr,
1008 SN->isVolatile(), SN->isNonTemporal(), 16);
1009 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1010 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001011 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001012
1013 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001014}
1015
Scott Michel94bd57e2009-01-15 04:41:47 +00001016//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001017static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001018LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001019 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001021 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001022 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1023 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001024 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001025 // FIXME there is no actual debug info here
1026 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027
1028 if (TM.getRelocationModel() == Reloc::Static) {
1029 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001030 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001031 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001033 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1034 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1035 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001036 }
1037 }
1038
Torok Edwinc23197a2009-07-14 16:55:14 +00001039 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001040 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001041 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001042}
1043
Scott Michel94bd57e2009-01-15 04:41:47 +00001044//! Alternate entry point for generating the address of a constant pool entry
1045SDValue
1046SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1047 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1048}
1049
Dan Gohman475871a2008-07-27 21:46:04 +00001050static SDValue
1051LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001053 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1055 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001057 // FIXME there is no actual debug info here
1058 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001059
1060 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001061 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001062 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001063 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001064 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1065 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1066 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001067 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001068 }
1069
Torok Edwinc23197a2009-07-14 16:55:14 +00001070 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001071 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001072 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001073}
1074
Dan Gohman475871a2008-07-27 21:46:04 +00001075static SDValue
1076LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001077 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001078 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001079 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001080 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1081 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001082 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001084 // FIXME there is no actual debug info here
1085 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001086
Scott Michel266bc8f2007-12-04 22:23:35 +00001087 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001088 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001089 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001090 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001091 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1092 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1093 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001094 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001095 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001096 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001097 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001098 /*NOTREACHED*/
1099 }
1100
Dan Gohman475871a2008-07-27 21:46:04 +00001101 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001102}
1103
Nate Begemanccef5802008-02-14 18:43:04 +00001104//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001105static SDValue
1106LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001107 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001108 // FIXME there is no actual debug info here
1109 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001110
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001112 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1113
1114 assert((FP != 0) &&
1115 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001116
Scott Michel170783a2007-12-19 20:15:47 +00001117 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 SDValue T = DAG.getConstant(dbits, MVT::i64);
1119 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001120 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001121 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001122 }
1123
Dan Gohman475871a2008-07-27 21:46:04 +00001124 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001125}
1126
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127SDValue
1128SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001129 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 const SmallVectorImpl<ISD::InputArg>
1131 &Ins,
1132 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001133 SmallVectorImpl<SDValue> &InVals)
1134 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135
Scott Michel266bc8f2007-12-04 22:23:35 +00001136 MachineFunction &MF = DAG.getMachineFunction();
1137 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001138 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001139 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001140
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001141 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001142 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001143 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001144
Owen Andersone50ed302009-08-10 22:56:29 +00001145 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001146
Kalle Raiskilad258c492010-07-08 21:15:22 +00001147 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001148 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1149 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001150 // FIXME: allow for other calling conventions
1151 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1152
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001155 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001156 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001157 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001158 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001159
Kalle Raiskilad258c492010-07-08 21:15:22 +00001160 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001161 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001162
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001164 default:
1165 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1166 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001168 ArgRegClass = &SPU::R8CRegClass;
1169 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001171 ArgRegClass = &SPU::R16CRegClass;
1172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001174 ArgRegClass = &SPU::R32CRegClass;
1175 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001177 ArgRegClass = &SPU::R64CRegClass;
1178 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001180 ArgRegClass = &SPU::GPRCRegClass;
1181 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001183 ArgRegClass = &SPU::R32FPRegClass;
1184 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001186 ArgRegClass = &SPU::R64FPRegClass;
1187 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 case MVT::v2f64:
1189 case MVT::v4f32:
1190 case MVT::v2i64:
1191 case MVT::v4i32:
1192 case MVT::v8i16:
1193 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001194 ArgRegClass = &SPU::VECREGRegClass;
1195 break;
Scott Micheld976c212008-10-30 01:51:48 +00001196 }
1197
1198 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001199 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001201 ++ArgRegIdx;
1202 } else {
1203 // We need to load the argument to a virtual register if we determined
1204 // above that we ran out of physical registers of the appropriate type
1205 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001206 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001208 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001209 false, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001210 ArgOffset += StackSlotSize;
1211 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001212
Dan Gohman98ca4f22009-08-05 01:29:28 +00001213 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001214 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001216 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001217
Scott Micheld976c212008-10-30 01:51:48 +00001218 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001219 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001220 // FIXME: we should be able to query the argument registers from
1221 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001222 static const unsigned ArgRegs[] = {
1223 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1224 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1225 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1226 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1227 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1228 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1229 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1230 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1231 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1232 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1233 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1234 };
1235 // size of ArgRegs array
1236 unsigned NumArgRegs = 77;
1237
Scott Micheld976c212008-10-30 01:51:48 +00001238 // We will spill (79-3)+1 registers to the stack
1239 SmallVector<SDValue, 79-3+1> MemOps;
1240
1241 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001243 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001244 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001245 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001246 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001247 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001248 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001249 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001252
1253 // Increment address by stack slot size for the next stored argument
1254 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 }
1256 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001259 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001260
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001262}
1263
1264/// isLSAAddress - Return the immediate to use if the specified
1265/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001266static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001267 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001268 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001269
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001270 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001271 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1272 (Addr << 14 >> 14) != Addr)
1273 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001274
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001276}
1277
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001279SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001280 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001281 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 const SmallVectorImpl<ISD::InputArg> &Ins,
1285 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001286 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001287 // CellSPU target does not yet support tail call optimization.
1288 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289
1290 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1291 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001292 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001293
1294 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001295 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1296 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001297 // FIXME: allow for other calling conventions
1298 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299
Kalle Raiskilad258c492010-07-08 21:15:22 +00001300 const unsigned NumArgRegs = ArgLocs.size();
1301
Scott Michel266bc8f2007-12-04 22:23:35 +00001302
1303 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001305
Scott Michel266bc8f2007-12-04 22:23:35 +00001306 // Set up a copy of the stack pointer for use loading and storing any
1307 // arguments that may not fit in the registers available for argument
1308 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001310
Scott Michel266bc8f2007-12-04 22:23:35 +00001311 // Figure out which arguments are going to go in registers, and which in
1312 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001313 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001314 unsigned ArgRegIdx = 0;
1315
1316 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001317 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001319 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001320
Kalle Raiskilad258c492010-07-08 21:15:22 +00001321 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1322 SDValue Arg = OutVals[ArgRegIdx];
1323 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001324
Scott Michel266bc8f2007-12-04 22:23:35 +00001325 // PtrOff will be used to store the current argument to the stack if a
1326 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001327 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001328 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001329
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001331 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 case MVT::i8:
1333 case MVT::i16:
1334 case MVT::i32:
1335 case MVT::i64:
1336 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 case MVT::f32:
1338 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 case MVT::v2i64:
1340 case MVT::v2f64:
1341 case MVT::v4f32:
1342 case MVT::v4i32:
1343 case MVT::v8i16:
1344 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001346 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001348 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1349 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001350 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001351 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 }
1353 break;
1354 }
1355 }
1356
Bill Wendlingce90c242009-12-28 01:31:11 +00001357 // Accumulate how many bytes are to be pushed on the stack, including the
1358 // linkage area, and parameter passing area. According to the SPU ABI,
1359 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001360 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001361
1362 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001363 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1364 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001365
1366 if (!MemOpChains.empty()) {
1367 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 &MemOpChains[0], MemOpChains.size());
1370 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001371
Scott Michel266bc8f2007-12-04 22:23:35 +00001372 // Build a sequence of copy-to-reg nodes chained together with token chain
1373 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001375 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001376 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001377 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001378 InFlag = Chain.getValue(1);
1379 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001380
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001383
Bill Wendling056292f2008-09-16 21:48:12 +00001384 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1385 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1386 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001387 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001388 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001389 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001391 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001392
Scott Michel9de5d0d2008-01-11 02:53:15 +00001393 if (!ST->usingLargeMem()) {
1394 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1395 // style calls, otherwise, external symbols are BRASL calls. This assumes
1396 // that declared/defined symbols are in the same compilation unit and can
1397 // be reached through PC-relative jumps.
1398 //
1399 // NOTE:
1400 // This may be an unsafe assumption for JIT and really large compilation
1401 // units.
1402 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001403 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001404 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001405 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001406 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001407 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001408 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1409 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001410 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001411 }
Scott Michel1df30c42008-12-29 03:23:36 +00001412 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001413 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001414 SDValue Zero = DAG.getConstant(0, PtrVT);
1415 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1416 Callee.getValueType());
1417
1418 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001419 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001420 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001421 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001422 }
1423 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001424 // If this is an absolute destination address that appears to be a legal
1425 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001426 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001427 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001428
1429 Ops.push_back(Chain);
1430 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431
Scott Michel266bc8f2007-12-04 22:23:35 +00001432 // Add argument registers to the end of the list so that they are known live
1433 // into the call.
1434 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001435 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001437
Gabor Greifba36cb52008-08-28 21:40:38 +00001438 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001439 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001440 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001441 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001442 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001443 InFlag = Chain.getValue(1);
1444
Chris Lattnere563bbc2008-10-11 22:08:30 +00001445 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1446 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001448 InFlag = Chain.getValue(1);
1449
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 // If the function returns void, just return the chain.
1451 if (Ins.empty())
1452 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001453
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001454 // Now handle the return value(s)
1455 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001456 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1457 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001458 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1459
1460
Scott Michel266bc8f2007-12-04 22:23:35 +00001461 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001462 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1463 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001465 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1466 InFlag);
1467 Chain = Val.getValue(1);
1468 InFlag = Val.getValue(2);
1469 InVals.push_back(Val);
1470 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001473}
1474
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475SDValue
1476SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001479 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001480 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481
Scott Michel266bc8f2007-12-04 22:23:35 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1484 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001486
Scott Michel266bc8f2007-12-04 22:23:35 +00001487 // If this is the first return lowered for this function, add the regs to the
1488 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001489 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001490 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001491 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 }
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001495
Scott Michel266bc8f2007-12-04 22:23:35 +00001496 // Copy the result values into the output registers.
1497 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1498 CCValAssign &VA = RVLocs[i];
1499 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001500 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001502 Flag = Chain.getValue(1);
1503 }
1504
Gabor Greifba36cb52008-08-28 21:40:38 +00001505 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001507 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001509}
1510
1511
1512//===----------------------------------------------------------------------===//
1513// Vector related lowering:
1514//===----------------------------------------------------------------------===//
1515
1516static ConstantSDNode *
1517getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001518 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001519
Scott Michel266bc8f2007-12-04 22:23:35 +00001520 // Check to see if this buildvec has a single non-undef value in its elements.
1521 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1522 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001523 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 OpVal = N->getOperand(i);
1525 else if (OpVal != N->getOperand(i))
1526 return 0;
1527 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001528
Gabor Greifba36cb52008-08-28 21:40:38 +00001529 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001530 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 return CN;
1532 }
1533 }
1534
Scott Michel7ea02ff2009-03-17 01:15:45 +00001535 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001536}
1537
1538/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1539/// and the value fits into an unsigned 18-bit constant, and if so, return the
1540/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001541SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001543 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001544 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001546 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001547 uint32_t upper = uint32_t(UValue >> 32);
1548 uint32_t lower = uint32_t(UValue);
1549 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001551 Value = Value >> 32;
1552 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001553 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001554 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001555 }
1556
Dan Gohman475871a2008-07-27 21:46:04 +00001557 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001558}
1559
1560/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1561/// and the value fits into a signed 16-bit constant, and if so, return the
1562/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001563SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001564 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001565 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001566 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001568 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001569 uint32_t upper = uint32_t(UValue >> 32);
1570 uint32_t lower = uint32_t(UValue);
1571 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001572 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001573 Value = Value >> 32;
1574 }
Scott Michelad2715e2008-03-05 23:02:02 +00001575 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001576 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001577 }
1578 }
1579
Dan Gohman475871a2008-07-27 21:46:04 +00001580 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001581}
1582
1583/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1584/// and the value fits into a signed 10-bit constant, and if so, return the
1585/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001586SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001589 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001591 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001592 uint32_t upper = uint32_t(UValue >> 32);
1593 uint32_t lower = uint32_t(UValue);
1594 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001595 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001596 Value = Value >> 32;
1597 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001598 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001599 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001600 }
1601
Dan Gohman475871a2008-07-27 21:46:04 +00001602 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001603}
1604
1605/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1606/// and the value fits into a signed 8-bit constant, and if so, return the
1607/// constant.
1608///
1609/// @note: The incoming vector is v16i8 because that's the only way we can load
1610/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1611/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001612SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001613 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001614 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001615 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001617 && Value <= 0xffff /* truncated from uint64_t */
1618 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001619 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001621 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001622 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 }
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001626}
1627
1628/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1629/// and the value fits into a signed 16-bit constant, and if so, return the
1630/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001631SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001634 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001636 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001638 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001639 }
1640
Dan Gohman475871a2008-07-27 21:46:04 +00001641 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001642}
1643
1644/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001645SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001646 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001648 }
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001651}
1652
1653/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001654SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001655 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001657 }
1658
Dan Gohman475871a2008-07-27 21:46:04 +00001659 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001660}
1661
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001662//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001663static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001664LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT VT = Op.getValueType();
1666 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001667 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001668 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1669 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1670 unsigned minSplatBits = EltVT.getSizeInBits();
1671
1672 if (minSplatBits < 16)
1673 minSplatBits = 16;
1674
1675 APInt APSplatBits, APSplatUndef;
1676 unsigned SplatBitSize;
1677 bool HasAnyUndefs;
1678
1679 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1680 HasAnyUndefs, minSplatBits)
1681 || minSplatBits < SplatBitSize)
1682 return SDValue(); // Wasn't a constant vector or splat exceeded min
1683
1684 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001685
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001687 default:
1688 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1689 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001690 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001692 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001693 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001694 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001695 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001697 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001699 break;
1700 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001702 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001703 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001704 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001705 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001709 break;
1710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001712 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001713 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1714 SmallVector<SDValue, 8> Ops;
1715
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001717 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001719 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001721 unsigned short Value16 = SplatBits;
1722 SDValue T = DAG.getConstant(Value16, EltVT);
1723 SmallVector<SDValue, 8> Ops;
1724
1725 Ops.assign(8, T);
1726 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001727 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001729 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001730 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001731 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001733 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001734 }
1735 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001736
Dan Gohman475871a2008-07-27 21:46:04 +00001737 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001738}
1739
Scott Michel7ea02ff2009-03-17 01:15:45 +00001740/*!
1741 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001742SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001743SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001744 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001745 uint32_t upper = uint32_t(SplatVal >> 32);
1746 uint32_t lower = uint32_t(SplatVal);
1747
1748 if (upper == lower) {
1749 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001753 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001754 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001755 bool upper_special, lower_special;
1756
1757 // NOTE: This code creates common-case shuffle masks that can be easily
1758 // detected as common expressions. It is not attempting to create highly
1759 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1760
1761 // Detect if the upper or lower half is a special shuffle mask pattern:
1762 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1763 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1764
Scott Michel7ea02ff2009-03-17 01:15:45 +00001765 // Both upper and lower are special, lower to a constant pool load:
1766 if (lower_special && upper_special) {
Nadav Rotemc32a8c92011-10-16 10:02:06 +00001767 SDValue UpperVal = DAG.getConstant(upper, MVT::i32);
1768 SDValue LowerVal = DAG.getConstant(lower, MVT::i32);
1769 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1770 UpperVal, LowerVal, UpperVal, LowerVal);
1771 return DAG.getNode(ISD::BITCAST, dl, OpVT, BV);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001772 }
1773
1774 SDValue LO32;
1775 SDValue HI32;
1776 SmallVector<SDValue, 16> ShufBytes;
1777 SDValue Result;
1778
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001779 // Create lower vector if not a special pattern
1780 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001782 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001784 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001785 }
1786
1787 // Create upper vector if not a special pattern
1788 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001790 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001792 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001793 }
1794
1795 // If either upper or lower are special, then the two input operands are
1796 // the same (basically, one of them is a "don't care")
1797 if (lower_special)
1798 LO32 = HI32;
1799 if (upper_special)
1800 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001801
1802 for (int i = 0; i < 4; ++i) {
1803 uint64_t val = 0;
1804 for (int j = 0; j < 4; ++j) {
1805 SDValue V;
1806 bool process_upper, process_lower;
1807 val <<= 8;
1808 process_upper = (upper_special && (i & 1) == 0);
1809 process_lower = (lower_special && (i & 1) == 1);
1810
1811 if (process_upper || process_lower) {
1812 if ((process_upper && upper == 0)
1813 || (process_lower && lower == 0))
1814 val |= 0x80;
1815 else if ((process_upper && upper == 0xffffffff)
1816 || (process_lower && lower == 0xffffffff))
1817 val |= 0xc0;
1818 else if ((process_upper && upper == 0x80000000)
1819 || (process_lower && lower == 0x80000000))
1820 val |= (j == 0 ? 0xe0 : 0x80);
1821 } else
1822 val |= i * 4 + j + ((i & 1) * 16);
1823 }
1824
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001826 }
1827
Dale Johannesened2eee62009-02-06 01:31:28 +00001828 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001830 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001831 }
1832}
1833
Scott Michel266bc8f2007-12-04 22:23:35 +00001834/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1835/// which the Cell can operate. The code inspects V3 to ascertain whether the
1836/// permutation vector, V3, is monotonically increasing with one "exception"
1837/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001838/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001839/// In either case, the net result is going to eventually invoke SHUFB to
1840/// permute/shuffle the bytes from V1 and V2.
1841/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001842/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001843/// control word for byte/halfword/word insertion. This takes care of a single
1844/// element move from V2 into V1.
1845/// \note
1846/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001847static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001848 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue V1 = Op.getOperand(0);
1850 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001851 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001852
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001854
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 // If we have a single element being moved from V1 to V2, this can be handled
1856 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001857 // to be monotonically increasing with one exception element, and the source
1858 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001859 EVT VecVT = V1.getValueType();
1860 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001862 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001863 unsigned V2EltIdx0 = 0;
1864 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001865 unsigned MaxElts = VecVT.getVectorNumElements();
1866 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001868 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001869 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001870 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001871
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001873 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001874 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001876 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001877 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001879 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001880 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001882 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001883 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001884 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001885 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001886
Nate Begeman9008ca62009-04-27 18:41:29 +00001887 for (unsigned i = 0; i != MaxElts; ++i) {
1888 if (SVN->getMaskElt(i) < 0)
1889 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001890
Nate Begeman9008ca62009-04-27 18:41:29 +00001891 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001892
Nate Begeman9008ca62009-04-27 18:41:29 +00001893 if (monotonic) {
1894 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001895 // TODO: optimize for the monotonic case when several consecutive
1896 // elements are taken form V2. Do we ever get such a case?
1897 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1898 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1899 else
1900 monotonic = false;
1901 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001902 } else if (CurrElt != SrcElt) {
1903 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001904 }
1905
Nate Begeman9008ca62009-04-27 18:41:29 +00001906 ++CurrElt;
1907 }
1908
1909 if (rotate) {
1910 if (PrevElt > 0 && SrcElt < MaxElts) {
1911 if ((PrevElt == SrcElt - 1)
1912 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001913 PrevElt = SrcElt;
1914 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001915 rotate = false;
1916 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001917 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1918 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001919 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001920 PrevElt = SrcElt;
1921 } else {
1922 // This isn't a rotation, takes elements from vector 2
1923 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001924 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001925 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001926 }
1927
1928 if (EltsFromV2 == 1 && monotonic) {
1929 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001930 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001931
1932 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1933 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1934 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1935 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001936 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001937 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001938 maskVT, Pointer);
1939
Scott Michel266bc8f2007-12-04 22:23:35 +00001940 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001941 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001942 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001943 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001944 if (rotamt < 0)
1945 rotamt +=MaxElts;
1946 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001947 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001949 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001950 // Convert the SHUFFLE_VECTOR mask's input element units to the
1951 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001952 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001953
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001955 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1956 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001957
Nate Begeman9008ca62009-04-27 18:41:29 +00001958 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001960 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001962 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001963 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001964 }
1965}
1966
Dan Gohman475871a2008-07-27 21:46:04 +00001967static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1968 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001969 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001970
Gabor Greifba36cb52008-08-28 21:40:38 +00001971 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001972 // For a constant, build the appropriate constant vector, which will
1973 // eventually simplify to a vector register load.
1974
Gabor Greifba36cb52008-08-28 21:40:38 +00001975 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001978 size_t n_copies;
1979
1980 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001982 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001983 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1985 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1986 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1987 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1988 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1989 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001990 }
1991
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001992 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001993 for (size_t j = 0; j < n_copies; ++j)
1994 ConstVecValues.push_back(CValue);
1995
Evan Chenga87008d2009-02-25 22:49:59 +00001996 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1997 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001998 } else {
1999 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002001 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 case MVT::i8:
2003 case MVT::i16:
2004 case MVT::i32:
2005 case MVT::i64:
2006 case MVT::f32:
2007 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00002008 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002009 }
2010 }
2011
Dan Gohman475871a2008-07-27 21:46:04 +00002012 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002013}
2014
Dan Gohman475871a2008-07-27 21:46:04 +00002015static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002016 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue N = Op.getOperand(0);
2018 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002019 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002021
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2023 // Constant argument:
2024 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002025
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002028 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002030 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002032 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002034 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002035
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002038 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002040
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 // Need to generate shuffle mask and extract:
2042 int prefslot_begin = -1, prefslot_end = -1;
2043 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2044
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 default:
2047 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 prefslot_begin = prefslot_end = 3;
2050 break;
2051 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002053 prefslot_begin = 2; prefslot_end = 3;
2054 break;
2055 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 case MVT::i32:
2057 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002058 prefslot_begin = 0; prefslot_end = 3;
2059 break;
2060 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 case MVT::i64:
2062 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002063 prefslot_begin = 0; prefslot_end = 7;
2064 break;
2065 }
2066 }
2067
2068 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2069 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2070
Scott Michel9b2420d2009-08-24 21:53:27 +00002071 unsigned int ShufBytes[16] = {
2072 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2073 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002074 for (int i = 0; i < 16; ++i) {
2075 // zero fill uppper part of preferred slot, don't care about the
2076 // other slots:
2077 unsigned int mask_val;
2078 if (i <= prefslot_end) {
2079 mask_val =
2080 ((i < prefslot_begin)
2081 ? 0x80
2082 : elt_byte + (i - prefslot_begin));
2083
2084 ShufBytes[i] = mask_val;
2085 } else
2086 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2087 }
2088
2089 SDValue ShufMask[4];
2090 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002091 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002092 unsigned int bits = ((ShufBytes[bidx] << 24) |
2093 (ShufBytes[bidx+1] << 16) |
2094 (ShufBytes[bidx+2] << 8) |
2095 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002097 }
2098
Scott Michel7ea02ff2009-03-17 01:15:45 +00002099 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002101 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002102
Dale Johannesened2eee62009-02-06 01:31:28 +00002103 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2104 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002105 N, N, ShufMaskVec));
2106 } else {
2107 // Variable index: Rotate the requested element into slot 0, then replicate
2108 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002109 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002110 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002111 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002112 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002113 }
2114
2115 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 if (Elt.getValueType() != MVT::i32)
2117 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002118
2119 // Scale the index to a bit/byte shift quantity
2120 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002121 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2122 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002123 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002124
Scott Michel104de432008-11-24 17:11:17 +00002125 if (scaleShift > 0) {
2126 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2128 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002129 }
2130
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002131 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002132
2133 // Replicate the bytes starting at byte 0 across the entire vector (for
2134 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002135 SDValue replicate;
2136
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002138 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002139 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002140 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002141 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 case MVT::i8: {
2143 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2144 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002145 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002146 break;
2147 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 case MVT::i16: {
2149 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2150 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002151 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002152 break;
2153 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 case MVT::i32:
2155 case MVT::f32: {
2156 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2157 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002158 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002159 break;
2160 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 case MVT::i64:
2162 case MVT::f64: {
2163 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2164 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2165 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002166 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002167 break;
2168 }
2169 }
2170
Dale Johannesened2eee62009-02-06 01:31:28 +00002171 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2172 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002173 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002174 }
2175
Scott Michel7a1c9e92008-11-22 23:50:42 +00002176 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002177}
2178
Dan Gohman475871a2008-07-27 21:46:04 +00002179static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2180 SDValue VecOp = Op.getOperand(0);
2181 SDValue ValOp = Op.getOperand(1);
2182 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002183 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002184 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002185 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002186
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002187 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002188 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002189 if (IdxOp.getOpcode() != ISD::UNDEF) {
2190 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2191 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002192 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002193 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002194
Owen Andersone50ed302009-08-10 22:56:29 +00002195 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002196 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002197 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002198 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002199 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002200 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002201 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002202 128/ VT.getVectorElementType().getSizeInBits());
2203 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002204
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002206 DAG.getNode(SPUISD::SHUFB, dl, VT,
2207 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002208 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002209 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002210
2211 return result;
2212}
2213
Scott Michelf0569be2008-12-27 04:51:36 +00002214static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2215 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002216{
Dan Gohman475871a2008-07-27 21:46:04 +00002217 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002218 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002219 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002220
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002222 switch (Opc) {
2223 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002224 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002225 /*NOTREACHED*/
2226 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002227 case ISD::ADD: {
2228 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2229 // the result:
2230 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2232 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2233 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2234 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002235
2236 }
2237
Scott Michel266bc8f2007-12-04 22:23:35 +00002238 case ISD::SUB: {
2239 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2240 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002241 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2243 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2244 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2245 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002246 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002247 case ISD::ROTR:
2248 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002251
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002253 if (!N1VT.bitsEq(ShiftVT)) {
2254 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2255 ? ISD::ZERO_EXTEND
2256 : ISD::TRUNCATE;
2257 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2258 }
2259
2260 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002261 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2263 DAG.getNode(ISD::SHL, dl, MVT::i16,
2264 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002265
2266 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2268 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002269 }
2270 case ISD::SRL:
2271 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002273 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002276 if (!N1VT.bitsEq(ShiftVT)) {
2277 unsigned N1Opc = ISD::ZERO_EXTEND;
2278
2279 if (N1.getValueType().bitsGT(ShiftVT))
2280 N1Opc = ISD::TRUNCATE;
2281
2282 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2283 }
2284
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2286 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002287 }
2288 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002290 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002291
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002293 if (!N1VT.bitsEq(ShiftVT)) {
2294 unsigned N1Opc = ISD::SIGN_EXTEND;
2295
2296 if (N1VT.bitsGT(ShiftVT))
2297 N1Opc = ISD::TRUNCATE;
2298 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2299 }
2300
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2302 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002303 }
2304 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002306
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2308 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2309 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2310 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002311 break;
2312 }
2313 }
2314
Dan Gohman475871a2008-07-27 21:46:04 +00002315 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002316}
2317
2318//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002319static SDValue
2320LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2321 SDValue ConstVec;
2322 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002323 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002324 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002325
2326 ConstVec = Op.getOperand(0);
2327 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002328 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002329 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002330 ConstVec = ConstVec.getOperand(0);
2331 } else {
2332 ConstVec = Op.getOperand(1);
2333 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002334 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002335 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002336 }
2337 }
2338 }
2339
Gabor Greifba36cb52008-08-28 21:40:38 +00002340 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002341 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2342 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002343
Scott Michel7ea02ff2009-03-17 01:15:45 +00002344 APInt APSplatBits, APSplatUndef;
2345 unsigned SplatBitSize;
2346 bool HasAnyUndefs;
2347 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2348
2349 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2350 HasAnyUndefs, minSplatBits)
2351 && minSplatBits <= SplatBitSize) {
2352 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002354
Scott Michel7ea02ff2009-03-17 01:15:45 +00002355 SmallVector<SDValue, 16> tcVec;
2356 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002357 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002358 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002359 }
2360 }
Scott Michel9de57a92009-01-26 22:33:37 +00002361
Nate Begeman24dc3462008-07-29 19:07:27 +00002362 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2363 // lowered. Return the operation, rather than a null SDValue.
2364 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002365}
2366
Scott Michel266bc8f2007-12-04 22:23:35 +00002367//! Custom lowering for CTPOP (count population)
2368/*!
2369 Custom lowering code that counts the number ones in the input
2370 operand. SPU has such an instruction, but it counts the number of
2371 ones per byte, which then have to be accumulated.
2372*/
Dan Gohman475871a2008-07-27 21:46:04 +00002373static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002374 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002375 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002376 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002377 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002378
Owen Anderson825b72b2009-08-11 20:47:22 +00002379 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002380 default:
2381 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002385
Dale Johannesena05dca42009-02-04 23:02:30 +00002386 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2387 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002390 }
2391
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002393 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002394 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002395
Chris Lattner84bc5422007-12-31 04:13:23 +00002396 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002397
Dan Gohman475871a2008-07-27 21:46:04 +00002398 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2400 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2401 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002402
Dale Johannesena05dca42009-02-04 23:02:30 +00002403 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2404 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002405
2406 // CNTB_result becomes the chain to which all of the virtual registers
2407 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002408 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002410
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002412 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002415
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 return DAG.getNode(ISD::AND, dl, MVT::i16,
2417 DAG.getNode(ISD::ADD, dl, MVT::i16,
2418 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002419 Tmp1, Shift1),
2420 Tmp1),
2421 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002422 }
2423
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002425 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002426 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002427
Chris Lattner84bc5422007-12-31 04:13:23 +00002428 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2429 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2433 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2434 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2435 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002436
Dale Johannesena05dca42009-02-04 23:02:30 +00002437 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2438 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002439
2440 // CNTB_result becomes the chain to which all of the virtual registers
2441 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002444
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002446 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002447
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 DAG.getNode(ISD::SRL, dl, MVT::i32,
2450 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002451 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002452
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2455 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002456
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002458 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002459
Dan Gohman475871a2008-07-27 21:46:04 +00002460 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 DAG.getNode(ISD::SRL, dl, MVT::i32,
2462 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002463 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002464 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2466 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002467
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002469 }
2470
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002472 break;
2473 }
2474
Dan Gohman475871a2008-07-27 21:46:04 +00002475 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002476}
2477
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002479/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002480 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2481 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002482 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002483static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002484 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002486 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2490 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 // Convert f32 / f64 to i32 / i64 via libcall.
2492 RTLIB::Libcall LC =
2493 (Op.getOpcode() == ISD::FP_TO_SINT)
2494 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2495 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2496 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2497 SDValue Dummy;
2498 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2499 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002500
Eli Friedman36df4992009-05-27 00:47:34 +00002501 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002503
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002504//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2505/*!
2506 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2507 All conversions from i64 are expanded to a libcall.
2508 */
2509static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002510 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2516 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002517 // Convert i32, i64 to f64 via libcall:
2518 RTLIB::Libcall LC =
2519 (Op.getOpcode() == ISD::SINT_TO_FP)
2520 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2521 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2522 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2523 SDValue Dummy;
2524 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2525 }
2526
Eli Friedman36df4992009-05-27 00:47:34 +00002527 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002528}
2529
2530//! Lower ISD::SETCC
2531/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002533 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002534static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2535 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002537 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002538 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2539
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002540 SDValue lhs = Op.getOperand(0);
2541 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002544
Owen Andersone50ed302009-08-10 22:56:29 +00002545 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002546 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002548
2549 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2550 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002551 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002554 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002556 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 DAG.getNode(ISD::AND, dl, MVT::i32,
2558 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002559 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002561
2562 // SETO and SETUO only use the lhs operand:
2563 if (CC->get() == ISD::SETO) {
2564 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2565 // SETUO
2566 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002567 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2568 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002569 lhs, DAG.getConstantFP(0.0, lhsVT),
2570 ISD::SETUO),
2571 DAG.getConstant(ccResultAllOnes, ccResultVT));
2572 } else if (CC->get() == ISD::SETUO) {
2573 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002574 return DAG.getNode(ISD::AND, dl, ccResultVT,
2575 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002576 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002578 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002580 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002582 ISD::SETGT));
2583 }
2584
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002586 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002590
2591 // If a value is negative, subtract from the sign magnitude constant:
2592 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2593
2594 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002595 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002597 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002599 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 lhsSelectMask, lhsSignMag2TC, i64lhs);
2601
Dale Johannesenf5d97892009-02-04 01:48:28 +00002602 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002604 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002606 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002607 rhsSelectMask, rhsSignMag2TC, i64rhs);
2608
2609 unsigned compareOp;
2610
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002611 switch (CC->get()) {
2612 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002613 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614 compareOp = ISD::SETEQ; break;
2615 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002616 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 compareOp = ISD::SETGT; break;
2618 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002619 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002620 compareOp = ISD::SETGE; break;
2621 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002622 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002623 compareOp = ISD::SETLT; break;
2624 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002625 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002626 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002627 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002628 case ISD::SETONE:
2629 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002630 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002631 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002632 }
2633
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002634 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002635 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002636 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002637
2638 if ((CC->get() & 0x8) == 0) {
2639 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002640 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002642 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002643 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002645 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002646 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002647
Dale Johannesenf5d97892009-02-04 01:48:28 +00002648 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002649 }
2650
2651 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002652}
2653
Scott Michel7a1c9e92008-11-22 23:50:42 +00002654//! Lower ISD::SELECT_CC
2655/*!
2656 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2657 SELB instruction.
2658
2659 \note Need to revisit this in the future: if the code path through the true
2660 and false value computations is longer than the latency of a branch (6
2661 cycles), then it would be more advantageous to branch and insert a new basic
2662 block and branch on the condition. However, this code does not make that
2663 assumption, given the simplisitc uses so far.
2664 */
2665
Scott Michelf0569be2008-12-27 04:51:36 +00002666static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2667 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002669 SDValue lhs = Op.getOperand(0);
2670 SDValue rhs = Op.getOperand(1);
2671 SDValue trueval = Op.getOperand(2);
2672 SDValue falseval = Op.getOperand(3);
2673 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002674 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002675
Scott Michelf0569be2008-12-27 04:51:36 +00002676 // NOTE: SELB's arguments: $rA, $rB, $mask
2677 //
2678 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2679 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2680 // condition was true and 0s where the condition was false. Hence, the
2681 // arguments to SELB get reversed.
2682
Scott Michel7a1c9e92008-11-22 23:50:42 +00002683 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2684 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2685 // with another "cannot select select_cc" assert:
2686
Dale Johannesende064702009-02-06 21:50:26 +00002687 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002688 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002689 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002690 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002691}
2692
Scott Michelb30e8f62008-12-02 19:53:53 +00002693//! Custom lower ISD::TRUNCATE
2694static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2695{
Scott Michel6e1d1472009-03-16 18:47:25 +00002696 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002697 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002699 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002700 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002701 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002702
Scott Michel6e1d1472009-03-16 18:47:25 +00002703 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002704 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002705 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002706
Duncan Sandscdfad362010-11-03 12:17:33 +00002707 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002708 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002709 unsigned maskHigh = 0x08090a0b;
2710 unsigned maskLow = 0x0c0d0e0f;
2711 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2713 DAG.getConstant(maskHigh, MVT::i32),
2714 DAG.getConstant(maskLow, MVT::i32),
2715 DAG.getConstant(maskHigh, MVT::i32),
2716 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002717
Scott Michel6e1d1472009-03-16 18:47:25 +00002718 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2719 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002720
Scott Michel6e1d1472009-03-16 18:47:25 +00002721 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002722 }
2723
Scott Michelf0569be2008-12-27 04:51:36 +00002724 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002725}
2726
Scott Michel77f452d2009-08-25 22:37:34 +00002727/*!
2728 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2729 * algorithm is to duplicate the sign bit using rotmai to generate at
2730 * least one byte full of sign bits. Then propagate the "sign-byte" into
2731 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2732 *
2733 * @param Op The sext operand
2734 * @param DAG The current DAG
2735 * @return The SDValue with the entire instruction sequence
2736 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002737static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2738{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002739 DebugLoc dl = Op.getDebugLoc();
2740
Scott Michel77f452d2009-08-25 22:37:34 +00002741 // Type to extend to
2742 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002743
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002744 // Type to extend from
2745 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002746 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002747
Kalle Raiskila5106b842011-01-20 15:49:06 +00002748 // extend i8 & i16 via i32
2749 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2750 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2751 Op0VT = MVT::i32;
2752 }
2753
Scott Michel77f452d2009-08-25 22:37:34 +00002754 // The type to extend to needs to be a i128 and
2755 // the type to extend from needs to be i64 or i32.
2756 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002757 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002758 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002759
2760 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002761 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2762 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2763 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002764 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2765 DAG.getConstant(mask1, MVT::i32),
2766 DAG.getConstant(mask1, MVT::i32),
2767 DAG.getConstant(mask2, MVT::i32),
2768 DAG.getConstant(mask3, MVT::i32));
2769
Scott Michel77f452d2009-08-25 22:37:34 +00002770 // Word wise arithmetic right shift to generate at least one byte
2771 // that contains sign bits.
2772 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002773 SDValue sraVal = DAG.getNode(ISD::SRA,
2774 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002775 mvt,
2776 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002777 DAG.getConstant(31, MVT::i32));
2778
Kalle Raiskila940e7962010-10-18 09:34:19 +00002779 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002781 dl, Op0VT, Op0,
2782 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002784 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002785 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2786 // and the input value into the lower 64 bits.
2787 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002788 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002789 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002790}
2791
Scott Michel7a1c9e92008-11-22 23:50:42 +00002792//! Custom (target-specific) lowering entry point
2793/*!
2794 This is where LLVM's DAG selection process calls to do target-specific
2795 lowering of nodes.
2796 */
Dan Gohman475871a2008-07-27 21:46:04 +00002797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002798SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002799{
Scott Michela59d4692008-02-23 18:41:37 +00002800 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002801 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002802
2803 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002804 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002805#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002806 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2807 errs() << "Op.getOpcode() = " << Opc << "\n";
2808 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002809 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002810#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002811 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002812 }
2813 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002814 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002815 case ISD::SEXTLOAD:
2816 case ISD::ZEXTLOAD:
2817 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2818 case ISD::STORE:
2819 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2820 case ISD::ConstantPool:
2821 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2822 case ISD::GlobalAddress:
2823 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2824 case ISD::JumpTable:
2825 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002826 case ISD::ConstantFP:
2827 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002828
Scott Michel02d711b2008-12-30 23:28:25 +00002829 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002830 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002831 case ISD::SUB:
2832 case ISD::ROTR:
2833 case ISD::ROTL:
2834 case ISD::SRL:
2835 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002836 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002838 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002839 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002840 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002841
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002842 case ISD::FP_TO_SINT:
2843 case ISD::FP_TO_UINT:
2844 return LowerFP_TO_INT(Op, DAG, *this);
2845
2846 case ISD::SINT_TO_FP:
2847 case ISD::UINT_TO_FP:
2848 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002849
Scott Michel266bc8f2007-12-04 22:23:35 +00002850 // Vector-related lowering.
2851 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002852 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002853 case ISD::SCALAR_TO_VECTOR:
2854 return LowerSCALAR_TO_VECTOR(Op, DAG);
2855 case ISD::VECTOR_SHUFFLE:
2856 return LowerVECTOR_SHUFFLE(Op, DAG);
2857 case ISD::EXTRACT_VECTOR_ELT:
2858 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2859 case ISD::INSERT_VECTOR_ELT:
2860 return LowerINSERT_VECTOR_ELT(Op, DAG);
2861
2862 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2863 case ISD::AND:
2864 case ISD::OR:
2865 case ISD::XOR:
2866 return LowerByteImmed(Op, DAG);
2867
2868 // Vector and i8 multiply:
2869 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002870 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002871 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002872
Scott Michel266bc8f2007-12-04 22:23:35 +00002873 case ISD::CTPOP:
2874 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002875
2876 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002877 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002878
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002879 case ISD::SETCC:
2880 return LowerSETCC(Op, DAG, *this);
2881
Scott Michelb30e8f62008-12-02 19:53:53 +00002882 case ISD::TRUNCATE:
2883 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002884
2885 case ISD::SIGN_EXTEND:
2886 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002887 }
2888
Dan Gohman475871a2008-07-27 21:46:04 +00002889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002890}
2891
Duncan Sands1607f052008-12-01 11:39:25 +00002892void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2893 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002894 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002895{
2896#if 0
2897 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002898 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002899
2900 switch (Opc) {
2901 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002902 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2903 errs() << "Op.getOpcode() = " << Opc << "\n";
2904 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002905 N->dump();
2906 abort();
2907 /*NOTREACHED*/
2908 }
2909 }
2910#endif
2911
2912 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002913}
2914
Scott Michel266bc8f2007-12-04 22:23:35 +00002915//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002916// Target Optimization Hooks
2917//===----------------------------------------------------------------------===//
2918
Dan Gohman475871a2008-07-27 21:46:04 +00002919SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002920SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2921{
2922#if 0
2923 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002924#endif
2925 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002926 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002927 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002928 EVT NodeVT = N->getValueType(0); // The node's value type
2929 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002930 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002931 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002932
2933 switch (N->getOpcode()) {
2934 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002935 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002937
Scott Michelf0569be2008-12-27 04:51:36 +00002938 if (Op0.getOpcode() == SPUISD::IndirectAddr
2939 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2940 // Normalize the operands to reduce repeated code
2941 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002942
Scott Michelf0569be2008-12-27 04:51:36 +00002943 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2944 IndirectArg = Op1;
2945 AddArg = Op0;
2946 }
2947
2948 if (isa<ConstantSDNode>(AddArg)) {
2949 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2950 SDValue IndOp1 = IndirectArg.getOperand(1);
2951
2952 if (CN0->isNullValue()) {
2953 // (add (SPUindirect <arg>, <arg>), 0) ->
2954 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002955
Scott Michel23f2ff72008-12-04 17:16:59 +00002956#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002957 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002958 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002959 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2960 << "With: (SPUindirect <arg>, <arg>)\n";
2961 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002962#endif
2963
Scott Michelf0569be2008-12-27 04:51:36 +00002964 return IndirectArg;
2965 } else if (isa<ConstantSDNode>(IndOp1)) {
2966 // (add (SPUindirect <arg>, <const>), <const>) ->
2967 // (SPUindirect <arg>, <const + const>)
2968 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2969 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2970 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002971
Scott Michelf0569be2008-12-27 04:51:36 +00002972#if !defined(NDEBUG)
2973 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002974 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002975 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2976 << "), " << CN0->getSExtValue() << ")\n"
2977 << "With: (SPUindirect <arg>, "
2978 << combinedConst << ")\n";
2979 }
2980#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002981
Dale Johannesende064702009-02-06 21:50:26 +00002982 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002983 IndirectArg, combinedValue);
2984 }
Scott Michel053c1da2008-01-29 02:16:57 +00002985 }
2986 }
Scott Michela59d4692008-02-23 18:41:37 +00002987 break;
2988 }
2989 case ISD::SIGN_EXTEND:
2990 case ISD::ZERO_EXTEND:
2991 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002992 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002993 // (any_extend (SPUextract_elt0 <arg>)) ->
2994 // (SPUextract_elt0 <arg>)
2995 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002996#if !defined(NDEBUG)
2997 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002998 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002999 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00003000 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00003001 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00003002 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00003003 }
Scott Michel30ee7df2008-12-04 03:02:42 +00003004#endif
Scott Michela59d4692008-02-23 18:41:37 +00003005
3006 return Op0;
3007 }
3008 break;
3009 }
3010 case SPUISD::IndirectAddr: {
3011 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003012 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00003013 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003014 // (SPUindirect (SPUaform <addr>, 0), 0) ->
3015 // (SPUaform <addr>, 0)
3016
Chris Lattner4437ae22009-08-23 07:05:07 +00003017 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003018 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003019 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003020 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003021 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003022
3023 return Op0;
3024 }
Scott Michelf0569be2008-12-27 04:51:36 +00003025 } else if (Op0.getOpcode() == ISD::ADD) {
3026 SDValue Op1 = N->getOperand(1);
3027 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3028 // (SPUindirect (add <arg>, <arg>), 0) ->
3029 // (SPUindirect <arg>, <arg>)
3030 if (CN1->isNullValue()) {
3031
3032#if !defined(NDEBUG)
3033 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003034 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003035 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3036 << "With: (SPUindirect <arg>, <arg>)\n";
3037 }
3038#endif
3039
Dale Johannesende064702009-02-06 21:50:26 +00003040 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003041 Op0.getOperand(0), Op0.getOperand(1));
3042 }
3043 }
Scott Michela59d4692008-02-23 18:41:37 +00003044 }
3045 break;
3046 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003047 case SPUISD::SHL_BITS:
3048 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003049 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003050 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003051
Scott Michelf0569be2008-12-27 04:51:36 +00003052 // Kill degenerate vector shifts:
3053 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3054 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003055 Result = Op0;
3056 }
3057 }
3058 break;
3059 }
Scott Michelf0569be2008-12-27 04:51:36 +00003060 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003061 switch (Op0.getOpcode()) {
3062 default:
3063 break;
3064 case ISD::ANY_EXTEND:
3065 case ISD::ZERO_EXTEND:
3066 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003067 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003068 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003069 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003071 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003072 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003073 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003074 Result = Op000;
3075 }
3076 }
3077 break;
3078 }
Scott Michel104de432008-11-24 17:11:17 +00003079 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003080 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003081 // <arg>
3082 Result = Op0.getOperand(0);
3083 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003084 }
Scott Michela59d4692008-02-23 18:41:37 +00003085 }
3086 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003087 }
3088 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003089
Scott Michel58c58182008-01-17 20:38:41 +00003090 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003091#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003092 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003093 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003094 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003095 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003096 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003097 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003098 }
3099#endif
3100
3101 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003102}
3103
3104//===----------------------------------------------------------------------===//
3105// Inline Assembly Support
3106//===----------------------------------------------------------------------===//
3107
3108/// getConstraintType - Given a constraint letter, return the type of
3109/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003110SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003111SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3112 if (ConstraintLetter.size() == 1) {
3113 switch (ConstraintLetter[0]) {
3114 default: break;
3115 case 'b':
3116 case 'r':
3117 case 'f':
3118 case 'v':
3119 case 'y':
3120 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003121 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003122 }
3123 return TargetLowering::getConstraintType(ConstraintLetter);
3124}
3125
John Thompson44ab89e2010-10-29 17:29:13 +00003126/// Examine constraint type and operand type and determine a weight value.
3127/// This object must already have been set up with the operand type
3128/// and the current alternative constraint selected.
3129TargetLowering::ConstraintWeight
3130SPUTargetLowering::getSingleConstraintMatchWeight(
3131 AsmOperandInfo &info, const char *constraint) const {
3132 ConstraintWeight weight = CW_Invalid;
3133 Value *CallOperandVal = info.CallOperandVal;
3134 // If we don't have a value, we can't do a match,
3135 // but allow it at the lowest weight.
3136 if (CallOperandVal == NULL)
3137 return CW_Default;
3138 // Look at the constraint type.
3139 switch (*constraint) {
3140 default:
3141 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003142 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003143 //FIXME: Seems like the supported constraint letters were just copied
3144 // from PPC, as the following doesn't correspond to the GCC docs.
3145 // I'm leaving it so until someone adds the corresponding lowering support.
3146 case 'b':
3147 case 'r':
3148 case 'f':
3149 case 'd':
3150 case 'v':
3151 case 'y':
3152 weight = CW_Register;
3153 break;
3154 }
3155 return weight;
3156}
3157
Scott Michel5af8f0e2008-07-16 17:17:29 +00003158std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003159SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003160 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003161{
3162 if (Constraint.size() == 1) {
3163 // GCC RS6000 Constraint Letters
3164 switch (Constraint[0]) {
3165 case 'b': // R1-R31
3166 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003168 return std::make_pair(0U, SPU::R64CRegisterClass);
3169 return std::make_pair(0U, SPU::R32CRegisterClass);
3170 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003172 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003174 return std::make_pair(0U, SPU::R64FPRegisterClass);
3175 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003176 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003177 return std::make_pair(0U, SPU::GPRCRegisterClass);
3178 }
3179 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003180
Scott Michel266bc8f2007-12-04 22:23:35 +00003181 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3182}
3183
Scott Michela59d4692008-02-23 18:41:37 +00003184//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003185void
Dan Gohman475871a2008-07-27 21:46:04 +00003186SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003187 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003188 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003189 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003190 const SelectionDAG &DAG,
3191 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003192#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003193 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003194
3195 switch (Op.getOpcode()) {
3196 default:
3197 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3198 break;
Scott Michela59d4692008-02-23 18:41:37 +00003199 case CALL:
3200 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003201 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003202 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003203 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003204 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003205 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003206 case SPUISD::SHLQUAD_L_BITS:
3207 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003208 case SPUISD::VEC_ROTL:
3209 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003210 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003211 case SPUISD::SELECT_MASK:
3212 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003213 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003214#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003215}
Scott Michel02d711b2008-12-30 23:28:25 +00003216
Scott Michelf0569be2008-12-27 04:51:36 +00003217unsigned
3218SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3219 unsigned Depth) const {
3220 switch (Op.getOpcode()) {
3221 default:
3222 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003223
Scott Michelf0569be2008-12-27 04:51:36 +00003224 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003225 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003226
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3228 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003229 }
3230 return VT.getSizeInBits();
3231 }
3232 }
3233}
Scott Michel1df30c42008-12-29 03:23:36 +00003234
Scott Michel203b2d62008-04-30 00:30:08 +00003235// LowerAsmOperandForConstraint
3236void
Dan Gohman475871a2008-07-27 21:46:04 +00003237SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003238 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003239 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003240 SelectionDAG &DAG) const {
3241 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003242 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003243}
3244
Scott Michel266bc8f2007-12-04 22:23:35 +00003245/// isLegalAddressImmediate - Return true if the integer value can be used
3246/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003247bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003248 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003249 // SPU's addresses are 256K:
3250 return (V > -(1 << 18) && V < (1 << 18) - 1);
3251}
3252
3253bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003254 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003255}
Dan Gohman6520e202008-10-18 02:06:02 +00003256
3257bool
3258SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3259 // The SPU target isn't yet aware of offsets.
3260 return false;
3261}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003262
3263// can we compare to Imm without writing it into a register?
3264bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3265 //ceqi, cgti, etc. all take s10 operand
3266 return isInt<10>(Imm);
3267}
3268
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003269bool
3270SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003271 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003272
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003273 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003274 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3275 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003276
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003277 // D-form: reg + 14bit offset
3278 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3279 return true;
3280
3281 // X-form: reg+reg
3282 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3283 return true;
3284
3285 return false;
3286}