blob: cc4fcfc3c89a8219c2350e7b213e908d5c7d167a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Jim Grosbach3e556122010-10-26 22:37:02 +0000501// addrmode2 := reg +/- imm12
502// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000503//
504def addrmode2 : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000506 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode2Operand";
508 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
509}
510
511def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000512 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
513 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000514 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let PrintMethod = "printAddrMode2OffsetOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
519// addrmode3 := reg +/- reg
520// addrmode3 := reg +/- imm8
521//
522def addrmode3 : Operand<i32>,
523 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000525 let PrintMethod = "printAddrMode3Operand";
526 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
527}
528
529def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000530 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
531 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533 let PrintMethod = "printAddrMode3OffsetOperand";
534 let MIOperandInfo = (ops GPR, i32imm);
535}
536
Jim Grosbache6913602010-11-03 01:01:43 +0000537// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000538//
Jim Grosbache6913602010-11-03 01:01:43 +0000539def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000541 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Bill Wendling59914872010-11-08 00:39:58 +0000544def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000545 let Name = "MemMode5";
546 let SuperClasses = [];
547}
548
Evan Chenga8e29892007-01-19 07:51:42 +0000549// addrmode5 := reg +/- imm8*4
550//
551def addrmode5 : Operand<i32>,
552 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
553 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000554 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000555 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Bob Wilsond3a07652011-02-07 17:43:09 +0000559// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000560//
561def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000562 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000563 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000564 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000565 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000566}
567
Bob Wilsonda525062011-02-25 06:42:42 +0000568def am6offset : Operand<i32>,
569 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
570 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let PrintMethod = "printAddrMode6OffsetOperand";
572 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000573 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000574}
575
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000576// Special version of addrmode6 to handle alignment encoding for VLD-dup
577// instructions, specifically VLD4-dup.
578def addrmode6dup : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
580 let PrintMethod = "printAddrMode6Operand";
581 let MIOperandInfo = (ops GPR:$addr, i32imm);
582 let EncoderMethod = "getAddrMode6DupAddressOpValue";
583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585// addrmodepc := pc + reg
586//
587def addrmodepc : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
589 let PrintMethod = "printAddrModePCOperand";
590 let MIOperandInfo = (ops GPR, i32imm);
591}
592
Bob Wilson4f38b382009-08-21 21:58:55 +0000593def nohash_imm : Operand<i32> {
594 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000595}
596
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000597def CoprocNumAsmOperand : AsmOperandClass {
598 let Name = "CoprocNum";
599 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000600 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000601}
602
603def CoprocRegAsmOperand : AsmOperandClass {
604 let Name = "CoprocReg";
605 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000606 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000607}
608
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000609def p_imm : Operand<i32> {
610 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000611 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000612}
613
614def c_imm : Operand<i32> {
615 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000616 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000617}
618
Evan Chenga8e29892007-01-19 07:51:42 +0000619//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000620
Evan Cheng37f25d92008-08-28 23:39:26 +0000621include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000622
623//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000624// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000625//
626
Evan Cheng3924f782008-08-29 07:36:24 +0000627/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000628/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000629multiclass AsI1_bin_irs<bits<4> opcod, string opc,
630 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
631 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000632 // The register-immediate version is re-materializable. This is useful
633 // in particular for taking the address of a local.
634 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000635 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
636 iii, opc, "\t$Rd, $Rn, $imm",
637 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
638 bits<4> Rd;
639 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000640 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000642 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000644 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000645 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000646 }
Jim Grosbach62547262010-10-11 18:51:51 +0000647 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
648 iir, opc, "\t$Rd, $Rn, $Rm",
649 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000650 bits<4> Rd;
651 bits<4> Rn;
652 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000653 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000655 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{15-12} = Rd;
657 let Inst{11-4} = 0b00000000;
658 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000659 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000660 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
661 iis, opc, "\t$Rd, $Rn, $shift",
662 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000663 bits<4> Rd;
664 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000665 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000666 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000667 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000668 let Inst{15-12} = Rd;
669 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000670 }
Evan Chenga8e29892007-01-19 07:51:42 +0000671}
672
Evan Cheng1e249e32009-06-25 20:59:23 +0000673/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000674/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000675let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000676multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
677 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
678 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
680 iii, opc, "\t$Rd, $Rn, $imm",
681 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
682 bits<4> Rd;
683 bits<4> Rn;
684 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000685 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{19-16} = Rn;
688 let Inst{15-12} = Rd;
689 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000690 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
692 iir, opc, "\t$Rd, $Rn, $Rm",
693 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
694 bits<4> Rd;
695 bits<4> Rn;
696 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000698 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000700 let Inst{19-16} = Rn;
701 let Inst{15-12} = Rd;
702 let Inst{11-4} = 0b00000000;
703 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000705 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
706 iis, opc, "\t$Rd, $Rn, $shift",
707 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
708 bits<4> Rd;
709 bits<4> Rn;
710 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000711 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000712 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{19-16} = Rn;
714 let Inst{15-12} = Rd;
715 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000716 }
Evan Cheng071a2792007-09-11 19:55:27 +0000717}
Evan Chengc85e8322007-07-05 07:13:32 +0000718}
719
720/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000721/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000722/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000723let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000724multiclass AI1_cmp_irs<bits<4> opcod, string opc,
725 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
726 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
728 opc, "\t$Rn, $imm",
729 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 bits<4> Rn;
731 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000732 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000733 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000736 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000737 }
738 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
739 opc, "\t$Rn, $Rm",
740 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000741 bits<4> Rn;
742 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000743 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000744 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000745 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000746 let Inst{19-16} = Rn;
747 let Inst{15-12} = 0b0000;
748 let Inst{11-4} = 0b00000000;
749 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000750 }
751 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
752 opc, "\t$Rn, $shift",
753 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000754 bits<4> Rn;
755 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000757 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000758 let Inst{19-16} = Rn;
759 let Inst{15-12} = 0b0000;
760 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000761 }
Evan Cheng071a2792007-09-11 19:55:27 +0000762}
Evan Chenga8e29892007-01-19 07:51:42 +0000763}
764
Evan Cheng576a3962010-09-25 00:49:35 +0000765/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000766/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000767/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000768multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000769 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
770 IIC_iEXTr, opc, "\t$Rd, $Rm",
771 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000772 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000773 bits<4> Rd;
774 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000775 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000776 let Inst{15-12} = Rd;
777 let Inst{11-10} = 0b00;
778 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000779 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000780 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
781 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
782 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000783 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000784 bits<4> Rd;
785 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000787 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000788 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000790 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000791 }
Evan Chenga8e29892007-01-19 07:51:42 +0000792}
793
Evan Cheng576a3962010-09-25 00:49:35 +0000794multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000795 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
796 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000797 [/* For disassembly only; pattern left blank */]>,
798 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000799 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000800 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000801 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
803 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000804 [/* For disassembly only; pattern left blank */]>,
805 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000806 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000807 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000808 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000809 }
810}
811
Evan Cheng576a3962010-09-25 00:49:35 +0000812/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000813/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000814multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000815 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
816 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
817 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000818 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000819 bits<4> Rd;
820 bits<4> Rm;
821 bits<4> Rn;
822 let Inst{19-16} = Rn;
823 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000824 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000825 let Inst{9-4} = 0b000111;
826 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000827 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
829 rot_imm:$rot),
830 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
831 [(set GPR:$Rd, (opnode GPR:$Rn,
832 (rotr GPR:$Rm, rot_imm:$rot)))]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000834 bits<4> Rd;
835 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000836 bits<4> Rn;
837 bits<2> rot;
838 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000839 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000840 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000841 let Inst{9-4} = 0b000111;
842 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 }
Evan Chenga8e29892007-01-19 07:51:42 +0000844}
845
Johnny Chen2ec5e492010-02-22 21:50:40 +0000846// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000847multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000848 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
849 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000850 [/* For disassembly only; pattern left blank */]>,
851 Requires<[IsARM, HasV6]> {
852 let Inst{11-10} = 0b00;
853 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
855 rot_imm:$rot),
856 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000857 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 Requires<[IsARM, HasV6]> {
859 bits<4> Rn;
860 bits<2> rot;
861 let Inst{19-16} = Rn;
862 let Inst{11-10} = rot;
863 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000864}
865
Evan Cheng62674222009-06-25 23:34:10 +0000866/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
867let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000868multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
869 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
871 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
872 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000873 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000874 bits<4> Rd;
875 bits<4> Rn;
876 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000878 let Inst{15-12} = Rd;
879 let Inst{19-16} = Rn;
880 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000881 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000882 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
883 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
884 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000885 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000886 bits<4> Rd;
887 bits<4> Rn;
888 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000889 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000890 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000891 let isCommutable = Commutable;
892 let Inst{3-0} = Rm;
893 let Inst{15-12} = Rd;
894 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000895 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
897 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
898 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000899 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 bits<4> Rd;
901 bits<4> Rn;
902 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 let Inst{11-0} = shift;
905 let Inst{15-12} = Rd;
906 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000907 }
Jim Grosbache5165492009-11-09 00:11:35 +0000908}
909// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000910let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000911multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
912 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
914 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
915 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000916 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000917 bits<4> Rd;
918 bits<4> Rn;
919 bits<12> imm;
920 let Inst{15-12} = Rd;
921 let Inst{19-16} = Rn;
922 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000923 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000924 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000925 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
927 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
928 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000929 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000930 bits<4> Rd;
931 bits<4> Rn;
932 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000933 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000934 let isCommutable = Commutable;
935 let Inst{3-0} = Rm;
936 let Inst{15-12} = Rd;
937 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000938 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000940 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
942 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
943 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<12> shift;
948 let Inst{11-0} = shift;
949 let Inst{15-12} = Rd;
950 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000951 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000952 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000953 }
Evan Cheng071a2792007-09-11 19:55:27 +0000954}
Evan Chengc85e8322007-07-05 07:13:32 +0000955}
Jim Grosbache5165492009-11-09 00:11:35 +0000956}
Evan Chengc85e8322007-07-05 07:13:32 +0000957
Jim Grosbach3e556122010-10-26 22:37:02 +0000958let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000959multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000960 InstrItinClass iir, PatFrag opnode> {
961 // Note: We use the complex addrmode_imm12 rather than just an input
962 // GPR and a constrained immediate so that we can use this to match
963 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000964 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000965 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
966 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000967 bits<4> Rt;
968 bits<17> addr;
969 let Inst{23} = addr{12}; // U (add = ('U' == 1))
970 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000971 let Inst{15-12} = Rt;
972 let Inst{11-0} = addr{11-0}; // imm12
973 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000974 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000975 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
976 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000977 bits<4> Rt;
978 bits<17> shift;
979 let Inst{23} = shift{12}; // U (add = ('U' == 1))
980 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000981 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 let Inst{11-0} = shift{11-0};
983 }
984}
985}
986
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000987multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000988 InstrItinClass iir, PatFrag opnode> {
989 // Note: We use the complex addrmode_imm12 rather than just an input
990 // GPR and a constrained immediate so that we can use this to match
991 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000992 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000993 (ins GPR:$Rt, addrmode_imm12:$addr),
994 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
995 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
996 bits<4> Rt;
997 bits<17> addr;
998 let Inst{23} = addr{12}; // U (add = ('U' == 1))
999 let Inst{19-16} = addr{16-13}; // Rn
1000 let Inst{15-12} = Rt;
1001 let Inst{11-0} = addr{11-0}; // imm12
1002 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001003 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001004 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1005 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1006 bits<4> Rt;
1007 bits<17> shift;
1008 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1009 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001010 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001011 let Inst{11-0} = shift{11-0};
1012 }
1013}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001014//===----------------------------------------------------------------------===//
1015// Instructions
1016//===----------------------------------------------------------------------===//
1017
Evan Chenga8e29892007-01-19 07:51:42 +00001018//===----------------------------------------------------------------------===//
1019// Miscellaneous Instructions.
1020//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1023/// the function. The first operand is the ID# for this instruction, the second
1024/// is the index into the MachineConstantPool that this is, the third is the
1025/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001026let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001027def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001028PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001029 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001030
Jim Grosbach4642ad32010-02-22 23:10:38 +00001031// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1032// from removing one half of the matched pairs. That breaks PEI, which assumes
1033// these will always be in pairs, and asserts if it finds otherwise. Better way?
1034let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001035def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001036PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001037 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001038
Jim Grosbach64171712010-02-16 21:07:46 +00001039def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001040PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001041 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001042}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001043
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV6T2]> {
1047 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001048 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001049 let Inst{7-0} = 0b00000000;
1050}
1051
Johnny Chenf4d81052010-02-12 22:53:19 +00001052def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1053 [/* For disassembly only; pattern left blank */]>,
1054 Requires<[IsARM, HasV6T2]> {
1055 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001056 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001057 let Inst{7-0} = 0b00000001;
1058}
1059
1060def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1061 [/* For disassembly only; pattern left blank */]>,
1062 Requires<[IsARM, HasV6T2]> {
1063 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001064 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001065 let Inst{7-0} = 0b00000010;
1066}
1067
1068def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1069 [/* For disassembly only; pattern left blank */]>,
1070 Requires<[IsARM, HasV6T2]> {
1071 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001072 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001073 let Inst{7-0} = 0b00000011;
1074}
1075
Johnny Chen2ec5e492010-02-22 21:50:40 +00001076def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1077 "\t$dst, $a, $b",
1078 [/* For disassembly only; pattern left blank */]>,
1079 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<4> Rm;
1083 let Inst{3-0} = Rm;
1084 let Inst{15-12} = Rd;
1085 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001086 let Inst{27-20} = 0b01101000;
1087 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001088 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001089}
1090
Johnny Chenf4d81052010-02-12 22:53:19 +00001091def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1092 [/* For disassembly only; pattern left blank */]>,
1093 Requires<[IsARM, HasV6T2]> {
1094 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001095 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001096 let Inst{7-0} = 0b00000100;
1097}
1098
Johnny Chenc6f7b272010-02-11 18:12:29 +00001099// The i32imm operand $val can be used by a debugger to store more information
1100// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001101def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001104 bits<16> val;
1105 let Inst{3-0} = val{3-0};
1106 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001107 let Inst{27-20} = 0b00010010;
1108 let Inst{7-4} = 0b0111;
1109}
1110
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001111// Change Processor State is a system instruction -- for disassembly and
1112// parsing only.
1113// FIXME: Since the asm parser has currently no clean way to handle optional
1114// operands, create 3 versions of the same instruction. Once there's a clean
1115// framework to represent optional operands, change this behavior.
1116class CPS<dag iops, string asm_ops>
1117 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1118 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1119 bits<2> imod;
1120 bits<3> iflags;
1121 bits<5> mode;
1122 bit M;
1123
Johnny Chenb98e1602010-02-12 18:55:33 +00001124 let Inst{31-28} = 0b1111;
1125 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001126 let Inst{19-18} = imod;
1127 let Inst{17} = M; // Enabled if mode is set;
1128 let Inst{16} = 0;
1129 let Inst{8-6} = iflags;
1130 let Inst{5} = 0;
1131 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001132}
1133
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001134let M = 1 in
1135 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1136 "$imod\t$iflags, $mode">;
1137let mode = 0, M = 0 in
1138 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1139
1140let imod = 0, iflags = 0, M = 1 in
1141 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1142
Johnny Chenb92a23f2010-02-21 04:42:01 +00001143// Preload signals the memory system of possible future data/instruction access.
1144// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001145multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001146
Evan Chengdfed19f2010-11-03 06:34:55 +00001147 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001148 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001149 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001150 bits<4> Rt;
1151 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001152 let Inst{31-26} = 0b111101;
1153 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001154 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001155 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001156 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001157 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001158 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001159 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001160 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001161 }
1162
Evan Chengdfed19f2010-11-03 06:34:55 +00001163 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001164 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001165 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001166 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001167 let Inst{31-26} = 0b111101;
1168 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001169 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001170 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001171 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001172 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001173 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001174 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001175 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176 }
1177}
1178
Evan Cheng416941d2010-11-04 05:19:35 +00001179defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1180defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1181defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001182
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001183def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1184 "setend\t$end",
1185 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001186 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001187 bits<1> end;
1188 let Inst{31-10} = 0b1111000100000001000000;
1189 let Inst{9} = end;
1190 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001191}
1192
Johnny Chenf4d81052010-02-12 22:53:19 +00001193def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001194 [/* For disassembly only; pattern left blank */]>,
1195 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001196 bits<4> opt;
1197 let Inst{27-4} = 0b001100100000111100001111;
1198 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001199}
1200
Johnny Chenba6e0332010-02-11 17:14:31 +00001201// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001202let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001203def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001204 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001205 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001206 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001207}
1208
Evan Cheng12c3a532008-11-06 17:48:05 +00001209// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001210let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001211def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1212 Size4Bytes, IIC_iALUr,
1213 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001214
Evan Cheng325474e2008-01-07 23:56:57 +00001215let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001216def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001217 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001218 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001219
Jim Grosbach53694262010-11-18 01:15:56 +00001220def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001221 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001222 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001223
Jim Grosbach53694262010-11-18 01:15:56 +00001224def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001225 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001226 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001227
Jim Grosbach53694262010-11-18 01:15:56 +00001228def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001229 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001230 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001231
Jim Grosbach53694262010-11-18 01:15:56 +00001232def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001233 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001234 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001235}
Chris Lattner13c63102008-01-06 05:55:01 +00001236let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001237def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001238 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001239
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001240def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001241 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1242 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001243
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001244def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001245 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001246}
Evan Cheng12c3a532008-11-06 17:48:05 +00001247} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001248
Evan Chenge07715c2009-06-23 05:25:29 +00001249
1250// LEApcrel - Load a pc-relative address into a register without offending the
1251// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001252let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001253// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001254// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1255// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001256def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001257 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001258 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001259 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001260 let Inst{27-25} = 0b001;
1261 let Inst{20} = 0;
1262 let Inst{19-16} = 0b1111;
1263 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001264 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001265}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001266def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1267 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001268
1269def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1270 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1271 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001272
Evan Chenga8e29892007-01-19 07:51:42 +00001273//===----------------------------------------------------------------------===//
1274// Control Flow Instructions.
1275//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001276
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001277let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1278 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001279 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001280 "bx", "\tlr", [(ARMretflag)]>,
1281 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001282 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283 }
1284
1285 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001286 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001287 "mov", "\tpc, lr", [(ARMretflag)]>,
1288 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001289 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001290 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001291}
Rafael Espindola27185192006-09-29 21:20:16 +00001292
Bob Wilson04ea6e52009-10-28 00:37:03 +00001293// Indirect branches
1294let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001296 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297 [(brind GPR:$dst)]>,
1298 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001299 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001300 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001301 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001302 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001303
1304 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001305 // FIXME: We would really like to define this as a vanilla ARMPat like:
1306 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1307 // With that, however, we can't set isBranch, isTerminator, etc..
1308 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1309 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1310 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001311}
1312
Evan Cheng1e0eab12010-11-29 22:43:27 +00001313// All calls clobber the non-callee saved registers. SP is marked as
1314// a use to prevent stack-pointer assignments that appear immediately
1315// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001316let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001317 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001318 // FIXME: Do we really need a non-predicated version? If so, it should
1319 // at least be a pseudo instruction expanding to the predicated version
1320 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001321 Defs = [R0, R1, R2, R3, R12, LR,
1322 D0, D1, D2, D3, D4, D5, D6, D7,
1323 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001324 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1325 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001326 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001327 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001328 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001331 bits<24> func;
1332 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001333 }
Evan Cheng277f0742007-06-19 21:05:09 +00001334
Jason W Kim685c3502011-02-04 19:47:15 +00001335 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001336 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001337 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001338 Requires<[IsARM, IsNotDarwin]> {
1339 bits<24> func;
1340 let Inst{23-0} = func;
1341 }
Evan Cheng277f0742007-06-19 21:05:09 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001344 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001345 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001346 [(ARMcall GPR:$func)]>,
1347 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001348 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001349 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001350 let Inst{3-0} = func;
1351 }
1352
1353 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1354 IIC_Br, "blx", "\t$func",
1355 [(ARMcall_pred GPR:$func)]>,
1356 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1357 bits<4> func;
1358 let Inst{27-4} = 0b000100101111111111110011;
1359 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001360 }
1361
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001362 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001363 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001364 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1365 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1366 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001367
1368 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001369 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1370 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1371 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001372}
1373
David Goodwin1a8f36e2009-08-12 18:31:53 +00001374let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001375 // On Darwin R9 is call-clobbered.
1376 // R7 is marked as a use to prevent frame-pointer assignments from being
1377 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001378 Defs = [R0, R1, R2, R3, R9, R12, LR,
1379 D0, D1, D2, D3, D4, D5, D6, D7,
1380 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001381 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1382 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001383 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1384 Size4Bytes, IIC_Br,
1385 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001386
Jim Grosbachf859a542011-03-12 00:45:26 +00001387 def BLr9_pred : ARMPseudoInst<(outs),
1388 (ins bltarget:$func, pred:$p, variable_ops),
1389 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001390 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001391 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001392
1393 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001394 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1395 Size4Bytes, IIC_Br,
1396 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001397
Jim Grosbachf859a542011-03-12 00:45:26 +00001398 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1399 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001400 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001401 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001402
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001403 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001404 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001405 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1406 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1407 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001408
1409 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001410 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1411 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1412 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001413}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001414
Dale Johannesen51e28e62010-06-03 21:09:53 +00001415// Tail calls.
1416
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001417// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1419 // Darwin versions.
1420 let Defs = [R0, R1, R2, R3, R9, R12,
1421 D0, D1, D2, D3, D4, D5, D6, D7,
1422 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1423 D27, D28, D29, D30, D31, PC],
1424 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001425 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1426 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001428 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1429 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001431 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1432 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001433 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001434
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001435 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1436 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001437 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001438
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001439 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1440 Size4Bytes, IIC_Br,
1441 []>, Requires<[IsARM, IsDarwin]>;
1442
1443 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1444 Size4Bytes, IIC_Br,
1445 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001446 }
1447
1448 // Non-Darwin versions (the difference is R9).
1449 let Defs = [R0, R1, R2, R3, R12,
1450 D0, D1, D2, D3, D4, D5, D6, D7,
1451 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1452 D27, D28, D29, D30, D31, PC],
1453 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001454 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1455 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001457 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1458 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001460 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1461 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001462 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001463
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001464 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1465 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001466 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001467
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001468 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1469 Size4Bytes, IIC_Br,
1470 []>, Requires<[IsARM, IsNotDarwin]>;
1471 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1472 Size4Bytes, IIC_Br,
1473 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474 }
1475}
1476
David Goodwin1a8f36e2009-08-12 18:31:53 +00001477let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001478 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001479 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001480 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001481 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1482 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001483 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1484 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001485
Jim Grosbach2dc77682010-11-29 18:37:44 +00001486 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1487 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001488 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001489 SizeSpecial, IIC_Br,
1490 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001491 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1492 // into i12 and rs suffixed versions.
1493 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001494 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001495 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001496 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001497 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001498 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001499 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001500 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001501 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001502 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001503 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001504 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001505
Evan Chengc85e8322007-07-05 07:13:32 +00001506 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001507 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001508 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001509 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001510 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1511 bits<24> target;
1512 let Inst{23-0} = target;
1513 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001514}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001515
Johnny Chena1e76212010-02-13 02:51:09 +00001516// Branch and Exchange Jazelle -- for disassembly only
1517def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1518 [/* For disassembly only; pattern left blank */]> {
1519 let Inst{23-20} = 0b0010;
1520 //let Inst{19-8} = 0xfff;
1521 let Inst{7-4} = 0b0010;
1522}
1523
Johnny Chen0296f3e2010-02-16 21:59:54 +00001524// Secure Monitor Call is a system instruction -- for disassembly only
1525def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1526 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001527 bits<4> opt;
1528 let Inst{23-4} = 0b01100000000000000111;
1529 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001530}
1531
Johnny Chen64dfb782010-02-16 20:04:27 +00001532// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001533let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001534def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001535 [/* For disassembly only; pattern left blank */]> {
1536 bits<24> svc;
1537 let Inst{23-0} = svc;
1538}
Johnny Chen85d5a892010-02-10 18:02:25 +00001539}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001540def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001541
Johnny Chenfb566792010-02-17 21:39:10 +00001542// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001543let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001544def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1545 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001546 [/* For disassembly only; pattern left blank */]> {
1547 let Inst{31-28} = 0b1111;
1548 let Inst{22-20} = 0b110; // W = 1
1549}
1550
Jim Grosbache6913602010-11-03 01:01:43 +00001551def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1552 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001553 [/* For disassembly only; pattern left blank */]> {
1554 let Inst{31-28} = 0b1111;
1555 let Inst{22-20} = 0b100; // W = 0
1556}
1557
Johnny Chenfb566792010-02-17 21:39:10 +00001558// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001559def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1560 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001561 [/* For disassembly only; pattern left blank */]> {
1562 let Inst{31-28} = 0b1111;
1563 let Inst{22-20} = 0b011; // W = 1
1564}
1565
Jim Grosbache6913602010-11-03 01:01:43 +00001566def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1567 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001568 [/* For disassembly only; pattern left blank */]> {
1569 let Inst{31-28} = 0b1111;
1570 let Inst{22-20} = 0b001; // W = 0
1571}
Chris Lattner39ee0362010-10-31 19:10:56 +00001572} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001573
Evan Chenga8e29892007-01-19 07:51:42 +00001574//===----------------------------------------------------------------------===//
1575// Load / store Instructions.
1576//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001577
Evan Chenga8e29892007-01-19 07:51:42 +00001578// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001579
1580
Evan Cheng7e2fe912010-10-28 06:47:08 +00001581defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001582 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001583defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001584 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001585defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001586 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001587defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001588 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001589
Evan Chengfa775d02007-03-19 07:20:03 +00001590// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001591let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1592 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001593def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001594 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1595 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001596 bits<4> Rt;
1597 bits<17> addr;
1598 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1599 let Inst{19-16} = 0b1111;
1600 let Inst{15-12} = Rt;
1601 let Inst{11-0} = addr{11-0}; // imm12
1602}
Evan Chengfa775d02007-03-19 07:20:03 +00001603
Evan Chenga8e29892007-01-19 07:51:42 +00001604// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001605def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001606 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1607 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001608
Evan Chenga8e29892007-01-19 07:51:42 +00001609// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001610def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001611 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1612 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001613
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001614def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001615 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1616 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001617
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001618let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1619 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001620// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1621// how to represent that such that tblgen is happy and we don't
1622// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001623// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001624def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1625 (ins addrmode3:$addr), LdMiscFrm,
1626 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001627 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001628}
Rafael Espindolac391d162006-10-23 20:34:27 +00001629
Evan Chenga8e29892007-01-19 07:51:42 +00001630// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001631multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001632 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1633 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001634 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1635 // {17-14} Rn
1636 // {13} 1 == Rm, 0 == imm12
1637 // {12} isAdd
1638 // {11-0} imm12/Rm
1639 bits<18> addr;
1640 let Inst{25} = addr{13};
1641 let Inst{23} = addr{12};
1642 let Inst{19-16} = addr{17-14};
1643 let Inst{11-0} = addr{11-0};
1644 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001645 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1646 (ins GPR:$Rn, am2offset:$offset),
1647 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001648 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1649 // {13} 1 == Rm, 0 == imm12
1650 // {12} isAdd
1651 // {11-0} imm12/Rm
1652 bits<14> offset;
1653 bits<4> Rn;
1654 let Inst{25} = offset{13};
1655 let Inst{23} = offset{12};
1656 let Inst{19-16} = Rn;
1657 let Inst{11-0} = offset{11-0};
1658 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001659}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001660
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001662defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1663defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001664}
Rafael Espindola450856d2006-12-12 00:37:38 +00001665
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001666multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1667 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1668 (ins addrmode3:$addr), IndexModePre,
1669 LdMiscFrm, itin,
1670 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1671 bits<14> addr;
1672 let Inst{23} = addr{8}; // U bit
1673 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1674 let Inst{19-16} = addr{12-9}; // Rn
1675 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1676 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1677 }
1678 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1679 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1680 LdMiscFrm, itin,
1681 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001682 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001683 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001684 let Inst{23} = offset{8}; // U bit
1685 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001686 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001687 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1688 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001689 }
1690}
Rafael Espindola4e307642006-09-08 16:59:47 +00001691
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001692let mayLoad = 1, neverHasSideEffects = 1 in {
1693defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1694defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1695defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1696let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1697defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1698} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001699
Johnny Chenadb561d2010-02-18 03:27:42 +00001700// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001701let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001702def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
Johnny Chen27c6bae2011-03-22 22:28:49 +00001703 (ins GPR:$base, am2offset:$offset), IndexModePost,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001704 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001705 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1706 let Inst{21} = 1; // overwrite
1707}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001708def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Johnny Chen27c6bae2011-03-22 22:28:49 +00001709 (ins GPR:$base, am2offset:$offset), IndexModePost,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001711 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1712 let Inst{21} = 1; // overwrite
1713}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001714def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1715 (ins GPR:$base, am3offset:$offset), IndexModePost,
1716 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001717 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1718 let Inst{21} = 1; // overwrite
1719}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1721 (ins GPR:$base, am3offset:$offset), IndexModePost,
1722 LdMiscFrm, IIC_iLoad_bh_ru,
1723 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001724 let Inst{21} = 1; // overwrite
1725}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001726def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1727 (ins GPR:$base, am3offset:$offset), IndexModePost,
1728 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001729 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001730 let Inst{21} = 1; // overwrite
1731}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001732}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001733
Evan Chenga8e29892007-01-19 07:51:42 +00001734// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001735
1736// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001737def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001738 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1739 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
Evan Chenga8e29892007-01-19 07:51:42 +00001741// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001742let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1743 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001744def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001746 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001747
1748// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001749def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001751 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001752 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1753 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001754 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Jim Grosbach953557f42010-11-19 21:35:06 +00001756def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001757 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001758 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001759 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1760 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001761 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001762
Jim Grosbacha1b41752010-11-19 22:06:57 +00001763def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1764 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1765 IndexModePre, StFrm, IIC_iStore_bh_ru,
1766 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1767 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1768 GPR:$Rn, am2offset:$offset))]>;
1769def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1770 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1771 IndexModePost, StFrm, IIC_iStore_bh_ru,
1772 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1773 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1774 GPR:$Rn, am2offset:$offset))]>;
1775
Jim Grosbach2dc77682010-11-29 18:37:44 +00001776def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1777 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1778 IndexModePre, StMiscFrm, IIC_iStore_ru,
1779 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1780 [(set GPR:$Rn_wb,
1781 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001782
Jim Grosbach2dc77682010-11-29 18:37:44 +00001783def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1784 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1785 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1786 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1787 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1788 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001789
Johnny Chen39a4bb32010-02-18 22:31:18 +00001790// For disassembly only
1791def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1792 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001793 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001794 "strd", "\t$src1, $src2, [$base, $offset]!",
1795 "$base = $base_wb", []>;
1796
1797// For disassembly only
1798def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1799 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001800 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001801 "strd", "\t$src1, $src2, [$base], $offset",
1802 "$base = $base_wb", []>;
1803
Johnny Chenad4df4c2010-03-01 19:22:00 +00001804// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001805
Jim Grosbach953557f42010-11-19 21:35:06 +00001806def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1807 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001808 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001809 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001810 [/* For disassembly only; pattern left blank */]> {
1811 let Inst{21} = 1; // overwrite
1812}
1813
Jim Grosbach953557f42010-11-19 21:35:06 +00001814def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1815 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001816 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001817 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001818 [/* For disassembly only; pattern left blank */]> {
1819 let Inst{21} = 1; // overwrite
1820}
1821
Johnny Chenad4df4c2010-03-01 19:22:00 +00001822def STRHT: AI3sthpo<(outs GPR:$base_wb),
1823 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001824 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001825 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1826 [/* For disassembly only; pattern left blank */]> {
1827 let Inst{21} = 1; // overwrite
1828}
1829
Evan Chenga8e29892007-01-19 07:51:42 +00001830//===----------------------------------------------------------------------===//
1831// Load / store multiple Instructions.
1832//
1833
Bill Wendling6c470b82010-11-13 09:09:38 +00001834multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1835 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1838 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 let Inst{24-23} = 0b01; // Increment After
1841 let Inst{21} = 0; // No writeback
1842 let Inst{20} = L_bit;
1843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1846 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{20} = L_bit;
1851 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001852 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001853 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1854 IndexModeNone, f, itin,
1855 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1856 let Inst{24-23} = 0b00; // Decrement After
1857 let Inst{21} = 0; // No writeback
1858 let Inst{20} = L_bit;
1859 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001860 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001861 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1862 IndexModeUpd, f, itin_upd,
1863 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1864 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001865 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001866 let Inst{20} = L_bit;
1867 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001868 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001869 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1870 IndexModeNone, f, itin,
1871 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1872 let Inst{24-23} = 0b10; // Decrement Before
1873 let Inst{21} = 0; // No writeback
1874 let Inst{20} = L_bit;
1875 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001877 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1878 IndexModeUpd, f, itin_upd,
1879 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1880 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001881 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001882 let Inst{20} = L_bit;
1883 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001884 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001885 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1886 IndexModeNone, f, itin,
1887 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1888 let Inst{24-23} = 0b11; // Increment Before
1889 let Inst{21} = 0; // No writeback
1890 let Inst{20} = L_bit;
1891 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1894 IndexModeUpd, f, itin_upd,
1895 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1896 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001897 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001898 let Inst{20} = L_bit;
1899 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001900}
Bill Wendling6c470b82010-11-13 09:09:38 +00001901
Bill Wendlingc93989a2010-11-13 11:20:05 +00001902let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001903
1904let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1905defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1906
1907let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1908defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1909
1910} // neverHasSideEffects
1911
Bob Wilson0fef5842011-01-06 19:24:32 +00001912// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001913def : MnemonicAlias<"ldm", "ldmia">;
1914def : MnemonicAlias<"stm", "stmia">;
1915
1916// FIXME: remove when we have a way to marking a MI with these properties.
1917// FIXME: Should pc be an implicit operand like PICADD, etc?
1918let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1919 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001920def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1921 reglist:$regs, variable_ops),
1922 Size4Bytes, IIC_iLoad_mBr, []>,
1923 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001924
Evan Chenga8e29892007-01-19 07:51:42 +00001925//===----------------------------------------------------------------------===//
1926// Move Instructions.
1927//
1928
Evan Chengcd799b92009-06-12 20:46:18 +00001929let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001930def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1931 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1932 bits<4> Rd;
1933 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001934
Johnny Chen04301522009-11-07 00:54:36 +00001935 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001936 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001937 let Inst{3-0} = Rm;
1938 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001939}
1940
Dale Johannesen38d5f042010-06-15 22:24:08 +00001941// A version for the smaller set of tail call registers.
1942let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001943def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001944 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1945 bits<4> Rd;
1946 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001947
Dale Johannesen38d5f042010-06-15 22:24:08 +00001948 let Inst{11-4} = 0b00000000;
1949 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001950 let Inst{3-0} = Rm;
1951 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001952}
1953
Evan Chengf40deed2010-10-27 23:41:30 +00001954def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001955 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001956 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1957 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001958 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001959 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001960 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001961 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001962 let Inst{25} = 0;
1963}
Evan Chenga2515702007-03-19 07:09:02 +00001964
Evan Chengc4af4632010-11-17 20:13:28 +00001965let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001966def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1967 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001968 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001969 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001970 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001971 let Inst{15-12} = Rd;
1972 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001973 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001974}
1975
Evan Chengc4af4632010-11-17 20:13:28 +00001976let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001977def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001978 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001979 "movw", "\t$Rd, $imm",
1980 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001981 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001982 bits<4> Rd;
1983 bits<16> imm;
1984 let Inst{15-12} = Rd;
1985 let Inst{11-0} = imm{11-0};
1986 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001987 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001988 let Inst{25} = 1;
1989}
1990
Evan Cheng53519f02011-01-21 18:55:51 +00001991def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1992 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001993
1994let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001995def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001996 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001997 "movt", "\t$Rd, $imm",
1998 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001999 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002000 lo16AllZero:$imm))]>, UnaryDP,
2001 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002002 bits<4> Rd;
2003 bits<16> imm;
2004 let Inst{15-12} = Rd;
2005 let Inst{11-0} = imm{11-0};
2006 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002007 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002008 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002009}
Evan Cheng13ab0202007-07-10 18:08:01 +00002010
Evan Cheng53519f02011-01-21 18:55:51 +00002011def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2012 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002013
2014} // Constraints
2015
Evan Cheng20956592009-10-21 08:15:52 +00002016def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2017 Requires<[IsARM, HasV6T2]>;
2018
David Goodwinca01a8d2009-09-01 18:32:09 +00002019let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002020def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002021 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2022 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002023
2024// These aren't really mov instructions, but we have to define them this way
2025// due to flag operands.
2026
Evan Cheng071a2792007-09-11 19:55:27 +00002027let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002028def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002029 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2030 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002031def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002032 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2033 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002034}
Evan Chenga8e29892007-01-19 07:51:42 +00002035
Evan Chenga8e29892007-01-19 07:51:42 +00002036//===----------------------------------------------------------------------===//
2037// Extend Instructions.
2038//
2039
2040// Sign extenders
2041
Evan Cheng576a3962010-09-25 00:49:35 +00002042defm SXTB : AI_ext_rrot<0b01101010,
2043 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2044defm SXTH : AI_ext_rrot<0b01101011,
2045 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002046
Evan Cheng576a3962010-09-25 00:49:35 +00002047defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002048 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002049defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002050 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002051
Johnny Chen2ec5e492010-02-22 21:50:40 +00002052// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002053defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002054
2055// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002056defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002057
2058// Zero extenders
2059
2060let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002061defm UXTB : AI_ext_rrot<0b01101110,
2062 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2063defm UXTH : AI_ext_rrot<0b01101111,
2064 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2065defm UXTB16 : AI_ext_rrot<0b01101100,
2066 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002067
Jim Grosbach542f6422010-07-28 23:25:44 +00002068// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2069// The transformation should probably be done as a combiner action
2070// instead so we can include a check for masking back in the upper
2071// eight bits of the source into the lower eight bits of the result.
2072//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2073// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002074def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002075 (UXTB16r_rot GPR:$Src, 8)>;
2076
Evan Cheng576a3962010-09-25 00:49:35 +00002077defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002078 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002079defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002080 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002081}
2082
Evan Chenga8e29892007-01-19 07:51:42 +00002083// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002084// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002085defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002086
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002088def SBFX : I<(outs GPR:$Rd),
2089 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002090 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002091 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002093 bits<4> Rd;
2094 bits<4> Rn;
2095 bits<5> lsb;
2096 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002097 let Inst{27-21} = 0b0111101;
2098 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002099 let Inst{20-16} = width;
2100 let Inst{15-12} = Rd;
2101 let Inst{11-7} = lsb;
2102 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002103}
2104
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002105def UBFX : I<(outs GPR:$Rd),
2106 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002107 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002108 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002109 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<5> lsb;
2113 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002114 let Inst{27-21} = 0b0111111;
2115 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002116 let Inst{20-16} = width;
2117 let Inst{15-12} = Rd;
2118 let Inst{11-7} = lsb;
2119 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002120}
2121
Evan Chenga8e29892007-01-19 07:51:42 +00002122//===----------------------------------------------------------------------===//
2123// Arithmetic Instructions.
2124//
2125
Jim Grosbach26421962008-10-14 20:36:24 +00002126defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002127 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002128 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002129defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002130 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002131 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002132
Evan Chengc85e8322007-07-05 07:13:32 +00002133// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002134defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002135 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002136 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2137defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002138 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002139 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002140
Evan Cheng62674222009-06-25 23:34:10 +00002141defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002142 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002143defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002144 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002145
2146// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002147defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002148 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002149defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002150 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002151
Jim Grosbach84760882010-10-15 18:42:41 +00002152def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2153 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2154 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2155 bits<4> Rd;
2156 bits<4> Rn;
2157 bits<12> imm;
2158 let Inst{25} = 1;
2159 let Inst{15-12} = Rd;
2160 let Inst{19-16} = Rn;
2161 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002162}
Evan Cheng13ab0202007-07-10 18:08:01 +00002163
Bob Wilsoncff71782010-08-05 18:23:43 +00002164// The reg/reg form is only defined for the disassembler; for codegen it is
2165// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002166def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2167 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002168 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002169 bits<4> Rd;
2170 bits<4> Rn;
2171 bits<4> Rm;
2172 let Inst{11-4} = 0b00000000;
2173 let Inst{25} = 0;
2174 let Inst{3-0} = Rm;
2175 let Inst{15-12} = Rd;
2176 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002177}
2178
Jim Grosbach84760882010-10-15 18:42:41 +00002179def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2180 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2181 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2182 bits<4> Rd;
2183 bits<4> Rn;
2184 bits<12> shift;
2185 let Inst{25} = 0;
2186 let Inst{11-0} = shift;
2187 let Inst{15-12} = Rd;
2188 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002189}
Evan Chengc85e8322007-07-05 07:13:32 +00002190
2191// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002192let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2194 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2195 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2196 bits<4> Rd;
2197 bits<4> Rn;
2198 bits<12> imm;
2199 let Inst{25} = 1;
2200 let Inst{20} = 1;
2201 let Inst{15-12} = Rd;
2202 let Inst{19-16} = Rn;
2203 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002204}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002205def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2206 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2207 [/* For disassembly only; pattern left blank */]> {
2208 bits<4> Rd;
2209 bits<4> Rn;
2210 bits<4> Rm;
2211 let Inst{11-4} = 0b00000000;
2212 let Inst{25} = 0;
2213 let Inst{20} = 1;
2214 let Inst{3-0} = Rm;
2215 let Inst{15-12} = Rd;
2216 let Inst{19-16} = Rn;
2217}
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2219 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2220 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<12> shift;
2224 let Inst{25} = 0;
2225 let Inst{20} = 1;
2226 let Inst{11-0} = shift;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002229}
Evan Cheng071a2792007-09-11 19:55:27 +00002230}
Evan Chengc85e8322007-07-05 07:13:32 +00002231
Evan Cheng62674222009-06-25 23:34:10 +00002232let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002233def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2234 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2235 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002236 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002237 bits<4> Rd;
2238 bits<4> Rn;
2239 bits<12> imm;
2240 let Inst{25} = 1;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
2243 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002244}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002245// The reg/reg form is only defined for the disassembler; for codegen it is
2246// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002247def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2248 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002249 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002250 bits<4> Rd;
2251 bits<4> Rn;
2252 bits<4> Rm;
2253 let Inst{11-4} = 0b00000000;
2254 let Inst{25} = 0;
2255 let Inst{3-0} = Rm;
2256 let Inst{15-12} = Rd;
2257 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002258}
Jim Grosbach84760882010-10-15 18:42:41 +00002259def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2260 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2261 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002262 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002263 bits<4> Rd;
2264 bits<4> Rn;
2265 bits<12> shift;
2266 let Inst{25} = 0;
2267 let Inst{11-0} = shift;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002270}
Evan Cheng62674222009-06-25 23:34:10 +00002271}
2272
2273// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002274let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002275def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2276 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2277 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002278 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002279 bits<4> Rd;
2280 bits<4> Rn;
2281 bits<12> imm;
2282 let Inst{25} = 1;
2283 let Inst{20} = 1;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = Rn;
2286 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002287}
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2289 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2290 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002291 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002292 bits<4> Rd;
2293 bits<4> Rn;
2294 bits<12> shift;
2295 let Inst{25} = 0;
2296 let Inst{20} = 1;
2297 let Inst{11-0} = shift;
2298 let Inst{15-12} = Rd;
2299 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002300}
Evan Cheng071a2792007-09-11 19:55:27 +00002301}
Evan Cheng2c614c52007-06-06 10:17:05 +00002302
Evan Chenga8e29892007-01-19 07:51:42 +00002303// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002304// The assume-no-carry-in form uses the negation of the input since add/sub
2305// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2306// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2307// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002308def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2309 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002310def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2311 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2312// The with-carry-in form matches bitwise not instead of the negation.
2313// Effectively, the inverse interpretation of the carry flag already accounts
2314// for part of the negation.
2315def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2316 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002317
2318// Note: These are implemented in C++ code, because they have to generate
2319// ADD/SUBrs instructions, which use a complex pattern that a xform function
2320// cannot produce.
2321// (mul X, 2^n+1) -> (add (X << n), X)
2322// (mul X, 2^n-1) -> (rsb X, (X << n))
2323
Johnny Chen667d1272010-02-22 18:50:54 +00002324// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002325// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002326class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002327 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2328 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2329 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002330 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002331 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002332 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002333 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002334 let Inst{11-4} = op11_4;
2335 let Inst{19-16} = Rn;
2336 let Inst{15-12} = Rd;
2337 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002338}
2339
Johnny Chen667d1272010-02-22 18:50:54 +00002340// Saturating add/subtract -- for disassembly only
2341
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002342def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002343 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2344 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002345def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002346 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2347 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2348def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2349 "\t$Rd, $Rm, $Rn">;
2350def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2351 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002352
2353def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2354def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2355def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2356def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2357def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2358def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2359def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2360def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2361def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2362def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2363def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2364def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002365
2366// Signed/Unsigned add/subtract -- for disassembly only
2367
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002368def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2369def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2370def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2371def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2372def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2373def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2374def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2375def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2376def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2377def USAX : AAI<0b01100101, 0b11110101, "usax">;
2378def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2379def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002380
2381// Signed/Unsigned halving add/subtract -- for disassembly only
2382
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002383def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2384def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2385def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2386def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2387def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2388def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2389def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2390def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2391def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2392def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2393def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2394def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002395
Johnny Chenadc77332010-02-26 22:04:29 +00002396// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002397
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002399 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002400 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002401 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402 bits<4> Rd;
2403 bits<4> Rn;
2404 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002405 let Inst{27-20} = 0b01111000;
2406 let Inst{15-12} = 0b1111;
2407 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 let Inst{19-16} = Rd;
2409 let Inst{11-8} = Rm;
2410 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002413 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002414 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002415 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002416 bits<4> Rd;
2417 bits<4> Rn;
2418 bits<4> Rm;
2419 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002420 let Inst{27-20} = 0b01111000;
2421 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002422 let Inst{19-16} = Rd;
2423 let Inst{15-12} = Ra;
2424 let Inst{11-8} = Rm;
2425 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002426}
2427
2428// Signed/Unsigned saturate -- for disassembly only
2429
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2431 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002432 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002433 bits<4> Rd;
2434 bits<5> sat_imm;
2435 bits<4> Rn;
2436 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002437 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002438 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439 let Inst{20-16} = sat_imm;
2440 let Inst{15-12} = Rd;
2441 let Inst{11-7} = sh{7-3};
2442 let Inst{6} = sh{0};
2443 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002444}
2445
Jim Grosbach70987fb2010-10-18 23:35:38 +00002446def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2447 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002448 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449 bits<4> Rd;
2450 bits<4> sat_imm;
2451 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002452 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002453 let Inst{11-4} = 0b11110011;
2454 let Inst{15-12} = Rd;
2455 let Inst{19-16} = sat_imm;
2456 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002457}
2458
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2460 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002461 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002462 bits<4> Rd;
2463 bits<5> sat_imm;
2464 bits<4> Rn;
2465 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002466 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002467 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468 let Inst{15-12} = Rd;
2469 let Inst{11-7} = sh{7-3};
2470 let Inst{6} = sh{0};
2471 let Inst{20-16} = sat_imm;
2472 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002473}
2474
Jim Grosbach70987fb2010-10-18 23:35:38 +00002475def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2476 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002477 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002478 bits<4> Rd;
2479 bits<4> sat_imm;
2480 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002481 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002482 let Inst{11-4} = 0b11110011;
2483 let Inst{15-12} = Rd;
2484 let Inst{19-16} = sat_imm;
2485 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002486}
Evan Chenga8e29892007-01-19 07:51:42 +00002487
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002488def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2489def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002490
Evan Chenga8e29892007-01-19 07:51:42 +00002491//===----------------------------------------------------------------------===//
2492// Bitwise Instructions.
2493//
2494
Jim Grosbach26421962008-10-14 20:36:24 +00002495defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002496 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002497 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002498defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002499 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002500 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002501defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002502 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002503 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002504defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002505 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002506 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002507
Jim Grosbach3fea191052010-10-21 22:03:21 +00002508def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002509 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002510 "bfc", "\t$Rd, $imm", "$src = $Rd",
2511 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002512 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002513 bits<4> Rd;
2514 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002515 let Inst{27-21} = 0b0111110;
2516 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002517 let Inst{15-12} = Rd;
2518 let Inst{11-7} = imm{4-0}; // lsb
2519 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002520}
2521
Johnny Chenb2503c02010-02-17 06:31:48 +00002522// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002523def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002524 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002525 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2526 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002527 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002528 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002529 bits<4> Rd;
2530 bits<4> Rn;
2531 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002532 let Inst{27-21} = 0b0111110;
2533 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002534 let Inst{15-12} = Rd;
2535 let Inst{11-7} = imm{4-0}; // lsb
2536 let Inst{20-16} = imm{9-5}; // width
2537 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002538}
2539
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002540// GNU as only supports this form of bfi (w/ 4 arguments)
2541let isAsmParserOnly = 1 in
2542def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2543 lsb_pos_imm:$lsb, width_imm:$width),
2544 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2545 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2546 []>, Requires<[IsARM, HasV6T2]> {
2547 bits<4> Rd;
2548 bits<4> Rn;
2549 bits<5> lsb;
2550 bits<5> width;
2551 let Inst{27-21} = 0b0111110;
2552 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2553 let Inst{15-12} = Rd;
2554 let Inst{11-7} = lsb;
2555 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2556 let Inst{3-0} = Rn;
2557}
2558
Jim Grosbach36860462010-10-21 22:19:32 +00002559def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2560 "mvn", "\t$Rd, $Rm",
2561 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2562 bits<4> Rd;
2563 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002564 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002565 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002566 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002567 let Inst{15-12} = Rd;
2568 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002569}
Jim Grosbach36860462010-10-21 22:19:32 +00002570def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2571 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2572 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2573 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002574 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002575 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002576 let Inst{19-16} = 0b0000;
2577 let Inst{15-12} = Rd;
2578 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002579}
Evan Chengc4af4632010-11-17 20:13:28 +00002580let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002581def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2582 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2583 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2584 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002585 bits<12> imm;
2586 let Inst{25} = 1;
2587 let Inst{19-16} = 0b0000;
2588 let Inst{15-12} = Rd;
2589 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002590}
Evan Chenga8e29892007-01-19 07:51:42 +00002591
2592def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2593 (BICri GPR:$src, so_imm_not:$imm)>;
2594
2595//===----------------------------------------------------------------------===//
2596// Multiply Instructions.
2597//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002598class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2599 string opc, string asm, list<dag> pattern>
2600 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2601 bits<4> Rd;
2602 bits<4> Rm;
2603 bits<4> Rn;
2604 let Inst{19-16} = Rd;
2605 let Inst{11-8} = Rm;
2606 let Inst{3-0} = Rn;
2607}
2608class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2609 string opc, string asm, list<dag> pattern>
2610 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2611 bits<4> RdLo;
2612 bits<4> RdHi;
2613 bits<4> Rm;
2614 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002615 let Inst{19-16} = RdHi;
2616 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002617 let Inst{11-8} = Rm;
2618 let Inst{3-0} = Rn;
2619}
Evan Chenga8e29892007-01-19 07:51:42 +00002620
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002621let isCommutable = 1 in {
2622let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002623def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2624 pred:$p, cc_out:$s),
2625 Size4Bytes, IIC_iMUL32,
2626 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2627 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002628
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002629def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2630 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002631 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2632 Requires<[IsARM, HasV6]>;
2633}
Evan Chenga8e29892007-01-19 07:51:42 +00002634
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002635let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002636def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2637 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002638 Size4Bytes, IIC_iMAC32,
2639 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002640 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002641 bits<4> Ra;
2642 let Inst{15-12} = Ra;
2643}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002644def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2645 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002646 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2647 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002648 bits<4> Ra;
2649 let Inst{15-12} = Ra;
2650}
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Jim Grosbach65711012010-11-19 22:22:37 +00002652def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2653 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2654 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002655 Requires<[IsARM, HasV6T2]> {
2656 bits<4> Rd;
2657 bits<4> Rm;
2658 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002659 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002660 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002661 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002662 let Inst{11-8} = Rm;
2663 let Inst{3-0} = Rn;
2664}
Evan Chengedcbada2009-07-06 22:05:45 +00002665
Evan Chenga8e29892007-01-19 07:51:42 +00002666// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002667
Evan Chengcd799b92009-06-12 20:46:18 +00002668let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002669let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002670let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002671def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002672 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002673 Size4Bytes, IIC_iMUL64, []>,
2674 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002675
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002676def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2677 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2678 Size4Bytes, IIC_iMUL64, []>,
2679 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002680}
2681
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002682def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2683 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002684 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2685 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002686
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2688 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002689 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2690 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002691}
Evan Chenga8e29892007-01-19 07:51:42 +00002692
2693// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002694let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002695def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002696 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002697 Size4Bytes, IIC_iMAC64, []>,
2698 Requires<[IsARM, NoV6]>;
2699def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002700 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002701 Size4Bytes, IIC_iMAC64, []>,
2702 Requires<[IsARM, NoV6]>;
2703def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002704 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002705 Size4Bytes, IIC_iMAC64, []>,
2706 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707
2708}
2709
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002710def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2711 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002712 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2713 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2715 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2717 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002718
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002719def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2720 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2721 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2722 Requires<[IsARM, HasV6]> {
2723 bits<4> RdLo;
2724 bits<4> RdHi;
2725 bits<4> Rm;
2726 bits<4> Rn;
2727 let Inst{19-16} = RdLo;
2728 let Inst{15-12} = RdHi;
2729 let Inst{11-8} = Rm;
2730 let Inst{3-0} = Rn;
2731}
Evan Chengcd799b92009-06-12 20:46:18 +00002732} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002733
2734// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002735def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2736 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2737 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002738 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002739 let Inst{15-12} = 0b1111;
2740}
Evan Cheng13ab0202007-07-10 18:08:01 +00002741
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002742def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2743 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002744 [/* For disassembly only; pattern left blank */]>,
2745 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002746 let Inst{15-12} = 0b1111;
2747}
2748
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002749def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2750 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2751 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2752 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2753 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002754
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002755def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2756 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2757 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002758 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002759 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002760
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002761def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2762 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2763 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2764 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2765 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002767def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2768 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2769 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002770 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002771 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002772
Raul Herbster37fb5b12007-08-30 23:25:47 +00002773multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2775 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2776 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2777 (sext_inreg GPR:$Rm, i16)))]>,
2778 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002779
Jim Grosbach3870b752010-10-22 18:35:16 +00002780 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2781 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2782 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2783 (sra GPR:$Rm, (i32 16))))]>,
2784 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002785
Jim Grosbach3870b752010-10-22 18:35:16 +00002786 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2787 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2788 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2789 (sext_inreg GPR:$Rm, i16)))]>,
2790 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002791
Jim Grosbach3870b752010-10-22 18:35:16 +00002792 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2793 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2794 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2795 (sra GPR:$Rm, (i32 16))))]>,
2796 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002797
Jim Grosbach3870b752010-10-22 18:35:16 +00002798 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2799 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2800 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2801 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2802 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002803
Jim Grosbach3870b752010-10-22 18:35:16 +00002804 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2805 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2806 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2807 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2808 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002809}
2810
Raul Herbster37fb5b12007-08-30 23:25:47 +00002811
2812multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002813 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002814 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2815 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2816 [(set GPR:$Rd, (add GPR:$Ra,
2817 (opnode (sext_inreg GPR:$Rn, i16),
2818 (sext_inreg GPR:$Rm, i16))))]>,
2819 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002820
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002821 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002822 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2823 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2824 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2825 (sra GPR:$Rm, (i32 16)))))]>,
2826 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002827
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002828 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002829 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2830 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2831 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2832 (sext_inreg GPR:$Rm, i16))))]>,
2833 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002834
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002835 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002836 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2837 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2838 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2839 (sra GPR:$Rm, (i32 16)))))]>,
2840 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002841
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002842 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002843 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2844 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2845 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2846 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2847 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002848
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002849 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2851 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2852 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2853 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2854 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002855}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002856
Raul Herbster37fb5b12007-08-30 23:25:47 +00002857defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2858defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002859
Johnny Chen83498e52010-02-12 21:59:23 +00002860// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002861def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2862 (ins GPR:$Rn, GPR:$Rm),
2863 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002864 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002865 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002866
Jim Grosbach3870b752010-10-22 18:35:16 +00002867def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2868 (ins GPR:$Rn, GPR:$Rm),
2869 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002870 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002871 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002872
Jim Grosbach3870b752010-10-22 18:35:16 +00002873def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2874 (ins GPR:$Rn, GPR:$Rm),
2875 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002876 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002878
Jim Grosbach3870b752010-10-22 18:35:16 +00002879def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2880 (ins GPR:$Rn, GPR:$Rm),
2881 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002882 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002883 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002884
Johnny Chen667d1272010-02-22 18:50:54 +00002885// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002886class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2887 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002888 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002889 bits<4> Rn;
2890 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002891 let Inst{4} = 1;
2892 let Inst{5} = swap;
2893 let Inst{6} = sub;
2894 let Inst{7} = 0;
2895 let Inst{21-20} = 0b00;
2896 let Inst{22} = long;
2897 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002898 let Inst{11-8} = Rm;
2899 let Inst{3-0} = Rn;
2900}
2901class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2902 InstrItinClass itin, string opc, string asm>
2903 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2904 bits<4> Rd;
2905 let Inst{15-12} = 0b1111;
2906 let Inst{19-16} = Rd;
2907}
2908class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2909 InstrItinClass itin, string opc, string asm>
2910 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2911 bits<4> Ra;
2912 let Inst{15-12} = Ra;
2913}
2914class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2915 InstrItinClass itin, string opc, string asm>
2916 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2917 bits<4> RdLo;
2918 bits<4> RdHi;
2919 let Inst{19-16} = RdHi;
2920 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002921}
2922
2923multiclass AI_smld<bit sub, string opc> {
2924
Jim Grosbach385e1362010-10-22 19:15:30 +00002925 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2926 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002927
Jim Grosbach385e1362010-10-22 19:15:30 +00002928 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2929 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002930
Jim Grosbach385e1362010-10-22 19:15:30 +00002931 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2932 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2933 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002934
Jim Grosbach385e1362010-10-22 19:15:30 +00002935 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2936 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2937 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002938
2939}
2940
2941defm SMLA : AI_smld<0, "smla">;
2942defm SMLS : AI_smld<1, "smls">;
2943
Johnny Chen2ec5e492010-02-22 21:50:40 +00002944multiclass AI_sdml<bit sub, string opc> {
2945
Jim Grosbach385e1362010-10-22 19:15:30 +00002946 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2947 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2948 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2949 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002950}
2951
2952defm SMUA : AI_sdml<0, "smua">;
2953defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002954
Evan Chenga8e29892007-01-19 07:51:42 +00002955//===----------------------------------------------------------------------===//
2956// Misc. Arithmetic Instructions.
2957//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002958
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002959def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2960 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2961 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002962
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002963def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2964 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2965 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2966 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002967
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002968def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2969 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2970 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002971
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002972def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2973 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2974 [(set GPR:$Rd,
2975 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2976 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2977 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2978 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2979 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002980
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002981def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2982 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2983 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002984 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002985 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002986 (shl GPR:$Rm, (i32 8))), i16))]>,
2987 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002988
Evan Cheng3f30af32011-03-18 21:52:42 +00002989def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2990 (shl GPR:$Rm, (i32 8))), i16),
2991 (REVSH GPR:$Rm)>;
2992
2993// Need the AddedComplexity or else MOVs + REV would be chosen.
2994let AddedComplexity = 5 in
2995def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
2996
Bob Wilsonf955f292010-08-17 17:23:19 +00002997def lsl_shift_imm : SDNodeXForm<imm, [{
2998 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2999 return CurDAG->getTargetConstant(Sh, MVT::i32);
3000}]>;
3001
3002def lsl_amt : PatLeaf<(i32 imm), [{
3003 return (N->getZExtValue() < 32);
3004}], lsl_shift_imm>;
3005
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003006def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3007 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3008 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3009 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3010 (and (shl GPR:$Rm, lsl_amt:$sh),
3011 0xFFFF0000)))]>,
3012 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003013
Evan Chenga8e29892007-01-19 07:51:42 +00003014// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003015def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3016 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3017def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3018 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003019
Bob Wilsonf955f292010-08-17 17:23:19 +00003020def asr_shift_imm : SDNodeXForm<imm, [{
3021 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3022 return CurDAG->getTargetConstant(Sh, MVT::i32);
3023}]>;
3024
3025def asr_amt : PatLeaf<(i32 imm), [{
3026 return (N->getZExtValue() <= 32);
3027}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003028
Bob Wilsondc66eda2010-08-16 22:26:55 +00003029// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3030// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003031def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3032 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3033 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3034 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3035 (and (sra GPR:$Rm, asr_amt:$sh),
3036 0xFFFF)))]>,
3037 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003038
Evan Chenga8e29892007-01-19 07:51:42 +00003039// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3040// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003041def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003042 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003043def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003044 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3045 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003046
Evan Chenga8e29892007-01-19 07:51:42 +00003047//===----------------------------------------------------------------------===//
3048// Comparison Instructions...
3049//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003050
Jim Grosbach26421962008-10-14 20:36:24 +00003051defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003052 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003053 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003054
Jim Grosbach97a884d2010-12-07 20:41:06 +00003055// ARMcmpZ can re-use the above instruction definitions.
3056def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3057 (CMPri GPR:$src, so_imm:$imm)>;
3058def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3059 (CMPrr GPR:$src, GPR:$rhs)>;
3060def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3061 (CMPrs GPR:$src, so_reg:$rhs)>;
3062
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003063// FIXME: We have to be careful when using the CMN instruction and comparison
3064// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003065// results:
3066//
3067// rsbs r1, r1, 0
3068// cmp r0, r1
3069// mov r0, #0
3070// it ls
3071// mov r0, #1
3072//
3073// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003074//
Bill Wendling6165e872010-08-26 18:33:51 +00003075// cmn r0, r1
3076// mov r0, #0
3077// it ls
3078// mov r0, #1
3079//
3080// However, the CMN gives the *opposite* result when r1 is 0. This is because
3081// the carry flag is set in the CMP case but not in the CMN case. In short, the
3082// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3083// value of r0 and the carry bit (because the "carry bit" parameter to
3084// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3085// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3086// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3087// parameter to AddWithCarry is defined as 0).
3088//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003089// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003090//
3091// x = 0
3092// ~x = 0xFFFF FFFF
3093// ~x + 1 = 0x1 0000 0000
3094// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3095//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003096// Therefore, we should disable CMN when comparing against zero, until we can
3097// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3098// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003099//
3100// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3101//
3102// This is related to <rdar://problem/7569620>.
3103//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003104//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3105// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003106
Evan Chenga8e29892007-01-19 07:51:42 +00003107// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003108defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003109 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003110 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003111defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003112 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003113 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003114
David Goodwinc0309b42009-06-29 15:33:01 +00003115defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003116 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003117 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003118
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003119//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3120// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003121
David Goodwinc0309b42009-06-29 15:33:01 +00003122def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003123 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003124
Evan Cheng218977b2010-07-13 19:27:42 +00003125// Pseudo i64 compares for some floating point compares.
3126let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3127 Defs = [CPSR] in {
3128def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003129 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003130 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003131 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3132
3133def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003134 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003135 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3136} // usesCustomInserter
3137
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003138
Evan Chenga8e29892007-01-19 07:51:42 +00003139// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003140// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003141// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003142let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003143def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3144 Size4Bytes, IIC_iCMOVr,
3145 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3146 RegConstraint<"$false = $Rd">;
3147def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3148 (ins GPR:$false, so_reg:$shift, pred:$p),
3149 Size4Bytes, IIC_iCMOVsr,
3150 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3151 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003152
Evan Chengc4af4632010-11-17 20:13:28 +00003153let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003154def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3155 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3156 Size4Bytes, IIC_iMOVi,
3157 []>,
3158 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003159
Evan Chengc4af4632010-11-17 20:13:28 +00003160let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003161def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3162 (ins GPR:$false, so_imm:$imm, pred:$p),
3163 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003164 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003165 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003166
Evan Cheng63f35442010-11-13 02:25:14 +00003167// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003168let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003169def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3170 (ins GPR:$false, i32imm:$src, pred:$p),
3171 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003172
Evan Chengc4af4632010-11-17 20:13:28 +00003173let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003174def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3175 (ins GPR:$false, so_imm:$imm, pred:$p),
3176 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003177 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003178 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003179} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003180
Jim Grosbach3728e962009-12-10 00:11:09 +00003181//===----------------------------------------------------------------------===//
3182// Atomic operations intrinsics
3183//
3184
Bob Wilsonf74a4292010-10-30 00:54:37 +00003185def memb_opt : Operand<i32> {
3186 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003187 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003188}
Jim Grosbach3728e962009-12-10 00:11:09 +00003189
Bob Wilsonf74a4292010-10-30 00:54:37 +00003190// memory barriers protect the atomic sequences
3191let hasSideEffects = 1 in {
3192def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3193 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3194 Requires<[IsARM, HasDB]> {
3195 bits<4> opt;
3196 let Inst{31-4} = 0xf57ff05;
3197 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003198}
Jim Grosbach3728e962009-12-10 00:11:09 +00003199}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003200
Bob Wilsonf74a4292010-10-30 00:54:37 +00003201def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3202 "dsb", "\t$opt",
3203 [/* For disassembly only; pattern left blank */]>,
3204 Requires<[IsARM, HasDB]> {
3205 bits<4> opt;
3206 let Inst{31-4} = 0xf57ff04;
3207 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003208}
3209
Johnny Chenfd6037d2010-02-18 00:19:08 +00003210// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003211def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3212 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003213 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003214 let Inst{3-0} = 0b1111;
3215}
3216
Jim Grosbach66869102009-12-11 18:52:41 +00003217let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003218 let Uses = [CPSR] in {
3219 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003221 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3222 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003223 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003224 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3225 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003226 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003227 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3228 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003230 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3231 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003233 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3234 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003236 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3237 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003239 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3240 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003242 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3243 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003245 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3246 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3249 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3273
3274 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003276 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3277 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3280 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003282 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3283
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3287 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3290 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3293}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003294}
3295
3296let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003297def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3298 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003299 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003300def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3301 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003302 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003303def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3304 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003305 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003306def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003307 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003308 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003309 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003310}
3311
Jim Grosbach86875a22010-10-29 19:58:57 +00003312let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3313def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003314 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003315 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003316 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003317def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003318 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003319 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003320 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003321def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003322 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003323 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003324 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003325def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3326 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003327 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003328 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003329 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003330}
3331
Johnny Chenb9436272010-02-17 22:37:58 +00003332// Clear-Exclusive is for disassembly only.
3333def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3334 [/* For disassembly only; pattern left blank */]>,
3335 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003336 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003337}
3338
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003339// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3340let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003341def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3342 [/* For disassembly only; pattern left blank */]>;
3343def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3344 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003345}
3346
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003347//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003348// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003349//
3350
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003351def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3352 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3353 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3354 [/* For disassembly only; pattern left blank */]> {
3355 bits<4> opc1;
3356 bits<4> CRn;
3357 bits<4> CRd;
3358 bits<4> cop;
3359 bits<3> opc2;
3360 bits<4> CRm;
3361
3362 let Inst{3-0} = CRm;
3363 let Inst{4} = 0;
3364 let Inst{7-5} = opc2;
3365 let Inst{11-8} = cop;
3366 let Inst{15-12} = CRd;
3367 let Inst{19-16} = CRn;
3368 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003369}
3370
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003371def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3372 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3373 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003374 [/* For disassembly only; pattern left blank */]> {
3375 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003376 bits<4> opc1;
3377 bits<4> CRn;
3378 bits<4> CRd;
3379 bits<4> cop;
3380 bits<3> opc2;
3381 bits<4> CRm;
3382
3383 let Inst{3-0} = CRm;
3384 let Inst{4} = 0;
3385 let Inst{7-5} = opc2;
3386 let Inst{11-8} = cop;
3387 let Inst{15-12} = CRd;
3388 let Inst{19-16} = CRn;
3389 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003390}
3391
Johnny Chen64dfb782010-02-16 20:04:27 +00003392class ACI<dag oops, dag iops, string opc, string asm>
3393 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3394 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3395 let Inst{27-25} = 0b110;
3396}
3397
3398multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3399
3400 def _OFFSET : ACI<(outs),
3401 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3402 opc, "\tp$cop, cr$CRd, $addr"> {
3403 let Inst{31-28} = op31_28;
3404 let Inst{24} = 1; // P = 1
3405 let Inst{21} = 0; // W = 0
3406 let Inst{22} = 0; // D = 0
3407 let Inst{20} = load;
3408 }
3409
3410 def _PRE : ACI<(outs),
3411 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3412 opc, "\tp$cop, cr$CRd, $addr!"> {
3413 let Inst{31-28} = op31_28;
3414 let Inst{24} = 1; // P = 1
3415 let Inst{21} = 1; // W = 1
3416 let Inst{22} = 0; // D = 0
3417 let Inst{20} = load;
3418 }
3419
3420 def _POST : ACI<(outs),
3421 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3422 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3423 let Inst{31-28} = op31_28;
3424 let Inst{24} = 0; // P = 0
3425 let Inst{21} = 1; // W = 1
3426 let Inst{22} = 0; // D = 0
3427 let Inst{20} = load;
3428 }
3429
3430 def _OPTION : ACI<(outs),
3431 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3432 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3433 let Inst{31-28} = op31_28;
3434 let Inst{24} = 0; // P = 0
3435 let Inst{23} = 1; // U = 1
3436 let Inst{21} = 0; // W = 0
3437 let Inst{22} = 0; // D = 0
3438 let Inst{20} = load;
3439 }
3440
3441 def L_OFFSET : ACI<(outs),
3442 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003443 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003444 let Inst{31-28} = op31_28;
3445 let Inst{24} = 1; // P = 1
3446 let Inst{21} = 0; // W = 0
3447 let Inst{22} = 1; // D = 1
3448 let Inst{20} = load;
3449 }
3450
3451 def L_PRE : ACI<(outs),
3452 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003453 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003454 let Inst{31-28} = op31_28;
3455 let Inst{24} = 1; // P = 1
3456 let Inst{21} = 1; // W = 1
3457 let Inst{22} = 1; // D = 1
3458 let Inst{20} = load;
3459 }
3460
3461 def L_POST : ACI<(outs),
3462 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003463 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003464 let Inst{31-28} = op31_28;
3465 let Inst{24} = 0; // P = 0
3466 let Inst{21} = 1; // W = 1
3467 let Inst{22} = 1; // D = 1
3468 let Inst{20} = load;
3469 }
3470
3471 def L_OPTION : ACI<(outs),
3472 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003473 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003474 let Inst{31-28} = op31_28;
3475 let Inst{24} = 0; // P = 0
3476 let Inst{23} = 1; // U = 1
3477 let Inst{21} = 0; // W = 0
3478 let Inst{22} = 1; // D = 1
3479 let Inst{20} = load;
3480 }
3481}
3482
3483defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3484defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3485defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3486defm STC2 : LdStCop<0b1111, 0, "stc2">;
3487
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003488//===----------------------------------------------------------------------===//
3489// Move between coprocessor and ARM core register -- for disassembly only
3490//
3491
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003492class MovRCopro<string opc, bit direction, dag oops, dag iops>
3493 : ABI<0b1110, oops, iops, NoItinerary, opc,
3494 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003495 [/* For disassembly only; pattern left blank */]> {
3496 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003497 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003498
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003499 bits<4> Rt;
3500 bits<4> cop;
3501 bits<3> opc1;
3502 bits<3> opc2;
3503 bits<4> CRm;
3504 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003505
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003506 let Inst{15-12} = Rt;
3507 let Inst{11-8} = cop;
3508 let Inst{23-21} = opc1;
3509 let Inst{7-5} = opc2;
3510 let Inst{3-0} = CRm;
3511 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003512}
3513
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003514def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3515 (outs), (ins p_imm:$cop, i32imm:$opc1,
3516 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3517 i32imm:$opc2)>;
3518def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3519 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3520 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003521
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003522class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3523 : ABXI<0b1110, oops, iops, NoItinerary,
3524 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003525 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003526 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003527 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003528 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003529
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003530 bits<4> Rt;
3531 bits<4> cop;
3532 bits<3> opc1;
3533 bits<3> opc2;
3534 bits<4> CRm;
3535 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003536
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003537 let Inst{15-12} = Rt;
3538 let Inst{11-8} = cop;
3539 let Inst{23-21} = opc1;
3540 let Inst{7-5} = opc2;
3541 let Inst{3-0} = CRm;
3542 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003543}
3544
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003545def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3546 (outs), (ins p_imm:$cop, i32imm:$opc1,
3547 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3548 i32imm:$opc2)>;
3549def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3550 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3551 c_imm:$CRn, c_imm:$CRm,
3552 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003553
3554class MovRRCopro<string opc, bit direction>
3555 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3556 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3557 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3558 [/* For disassembly only; pattern left blank */]> {
3559 let Inst{23-21} = 0b010;
3560 let Inst{20} = direction;
3561
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003562 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003563 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003564 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003565 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003566 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003568 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003569 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003570 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003571 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003572 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003573}
3574
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003575def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3576def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3577
3578class MovRRCopro2<string opc, bit direction>
3579 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3580 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3581 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3582 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003583 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003584 let Inst{23-21} = 0b010;
3585 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003586
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003587 bits<4> Rt;
3588 bits<4> Rt2;
3589 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003590 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003591 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003592
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003593 let Inst{15-12} = Rt;
3594 let Inst{19-16} = Rt2;
3595 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003596 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003598}
3599
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003600def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3601def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003602
Johnny Chenb98e1602010-02-12 18:55:33 +00003603//===----------------------------------------------------------------------===//
3604// Move between special register and ARM core register -- for disassembly only
3605//
3606
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003607// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003608def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003609 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003610 bits<4> Rd;
3611 let Inst{23-16} = 0b00001111;
3612 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003613 let Inst{7-4} = 0b0000;
3614}
3615
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003616def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003617 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003618 bits<4> Rd;
3619 let Inst{23-16} = 0b01001111;
3620 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003621 let Inst{7-4} = 0b0000;
3622}
3623
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003624// Move from ARM core register to Special Register
3625//
3626// No need to have both system and application versions, the encodings are the
3627// same and the assembly parser has no way to distinguish between them. The mask
3628// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3629// the mask with the fields to be accessed in the special register.
3630def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3631 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003632 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003633 bits<5> mask;
3634 bits<4> Rn;
3635
3636 let Inst{23} = 0;
3637 let Inst{22} = mask{4}; // R bit
3638 let Inst{21-20} = 0b10;
3639 let Inst{19-16} = mask{3-0};
3640 let Inst{15-12} = 0b1111;
3641 let Inst{11-4} = 0b00000000;
3642 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003643}
3644
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003645def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3646 "msr", "\t$mask, $a",
3647 [/* For disassembly only; pattern left blank */]> {
3648 bits<5> mask;
3649 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003650
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003651 let Inst{23} = 0;
3652 let Inst{22} = mask{4}; // R bit
3653 let Inst{21-20} = 0b10;
3654 let Inst{19-16} = mask{3-0};
3655 let Inst{15-12} = 0b1111;
3656 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003657}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003658
3659//===----------------------------------------------------------------------===//
3660// TLS Instructions
3661//
3662
3663// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003664// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003665// complete with fixup for the aeabi_read_tp function.
3666let isCall = 1,
3667 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3668 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3669 [(set R0, ARMthread_pointer)]>;
3670}
3671
3672//===----------------------------------------------------------------------===//
3673// SJLJ Exception handling intrinsics
3674// eh_sjlj_setjmp() is an instruction sequence to store the return
3675// address and save #0 in R0 for the non-longjmp case.
3676// Since by its nature we may be coming from some other function to get
3677// here, and we're using the stack frame for the containing function to
3678// save/restore registers, we can't keep anything live in regs across
3679// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3680// when we get here from a longjmp(). We force everthing out of registers
3681// except for our own input by listing the relevant registers in Defs. By
3682// doing so, we also cause the prologue/epilogue code to actively preserve
3683// all of the callee-saved resgisters, which is exactly what we want.
3684// A constant value is passed in $val, and we use the location as a scratch.
3685//
3686// These are pseudo-instructions and are lowered to individual MC-insts, so
3687// no encoding information is necessary.
3688let Defs =
3689 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3690 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3691 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3692 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3693 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3694 NoItinerary,
3695 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3696 Requires<[IsARM, HasVFP2]>;
3697}
3698
3699let Defs =
3700 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3701 hasSideEffects = 1, isBarrier = 1 in {
3702 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3703 NoItinerary,
3704 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3705 Requires<[IsARM, NoVFP]>;
3706}
3707
3708// FIXME: Non-Darwin version(s)
3709let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3710 Defs = [ R7, LR, SP ] in {
3711def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3712 NoItinerary,
3713 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3714 Requires<[IsARM, IsDarwin]>;
3715}
3716
3717// eh.sjlj.dispatchsetup pseudo-instruction.
3718// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3719// handled when the pseudo is expanded (which happens before any passes
3720// that need the instruction size).
3721let isBarrier = 1, hasSideEffects = 1 in
3722def Int_eh_sjlj_dispatchsetup :
3723 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3724 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3725 Requires<[IsDarwin]>;
3726
3727//===----------------------------------------------------------------------===//
3728// Non-Instruction Patterns
3729//
3730
3731// Large immediate handling.
3732
3733// 32-bit immediate using two piece so_imms or movw + movt.
3734// This is a single pseudo instruction, the benefit is that it can be remat'd
3735// as a single unit instead of having to handle reg inputs.
3736// FIXME: Remove this when we can do generalized remat.
3737let isReMaterializable = 1, isMoveImm = 1 in
3738def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3739 [(set GPR:$dst, (arm_i32imm:$src))]>,
3740 Requires<[IsARM]>;
3741
3742// Pseudo instruction that combines movw + movt + add pc (if PIC).
3743// It also makes it possible to rematerialize the instructions.
3744// FIXME: Remove this when we can do generalized remat and when machine licm
3745// can properly the instructions.
3746let isReMaterializable = 1 in {
3747def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3748 IIC_iMOVix2addpc,
3749 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3750 Requires<[IsARM, UseMovt]>;
3751
3752def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3753 IIC_iMOVix2,
3754 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3755 Requires<[IsARM, UseMovt]>;
3756
3757let AddedComplexity = 10 in
3758def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3759 IIC_iMOVix2ld,
3760 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3761 Requires<[IsARM, UseMovt]>;
3762} // isReMaterializable
3763
3764// ConstantPool, GlobalAddress, and JumpTable
3765def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3766 Requires<[IsARM, DontUseMovt]>;
3767def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3768def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3769 Requires<[IsARM, UseMovt]>;
3770def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3771 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3772
3773// TODO: add,sub,and, 3-instr forms?
3774
3775// Tail calls
3776def : ARMPat<(ARMtcret tcGPR:$dst),
3777 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3778
3779def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3780 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3781
3782def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3783 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3784
3785def : ARMPat<(ARMtcret tcGPR:$dst),
3786 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3787
3788def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3789 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3790
3791def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3792 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3793
3794// Direct calls
3795def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3796 Requires<[IsARM, IsNotDarwin]>;
3797def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3798 Requires<[IsARM, IsDarwin]>;
3799
3800// zextload i1 -> zextload i8
3801def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3802def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3803
3804// extload -> zextload
3805def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3806def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3807def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3808def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3809
3810def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3811
3812def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3813def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3814
3815// smul* and smla*
3816def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3817 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3818 (SMULBB GPR:$a, GPR:$b)>;
3819def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3820 (SMULBB GPR:$a, GPR:$b)>;
3821def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3822 (sra GPR:$b, (i32 16))),
3823 (SMULBT GPR:$a, GPR:$b)>;
3824def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3825 (SMULBT GPR:$a, GPR:$b)>;
3826def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3827 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3828 (SMULTB GPR:$a, GPR:$b)>;
3829def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3830 (SMULTB GPR:$a, GPR:$b)>;
3831def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3832 (i32 16)),
3833 (SMULWB GPR:$a, GPR:$b)>;
3834def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3835 (SMULWB GPR:$a, GPR:$b)>;
3836
3837def : ARMV5TEPat<(add GPR:$acc,
3838 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3839 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3840 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3841def : ARMV5TEPat<(add GPR:$acc,
3842 (mul sext_16_node:$a, sext_16_node:$b)),
3843 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3844def : ARMV5TEPat<(add GPR:$acc,
3845 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3846 (sra GPR:$b, (i32 16)))),
3847 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3848def : ARMV5TEPat<(add GPR:$acc,
3849 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3850 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3851def : ARMV5TEPat<(add GPR:$acc,
3852 (mul (sra GPR:$a, (i32 16)),
3853 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3854 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3855def : ARMV5TEPat<(add GPR:$acc,
3856 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3857 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3858def : ARMV5TEPat<(add GPR:$acc,
3859 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3860 (i32 16))),
3861 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3864 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3865
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003866
3867// Pre-v7 uses MCR for synchronization barriers.
3868def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3869 Requires<[IsARM, HasV6]>;
3870
3871
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003872//===----------------------------------------------------------------------===//
3873// Thumb Support
3874//
3875
3876include "ARMInstrThumb.td"
3877
3878//===----------------------------------------------------------------------===//
3879// Thumb2 Support
3880//
3881
3882include "ARMInstrThumb2.td"
3883
3884//===----------------------------------------------------------------------===//
3885// Floating Point Support
3886//
3887
3888include "ARMInstrVFP.td"
3889
3890//===----------------------------------------------------------------------===//
3891// Advanced SIMD (NEON) Support
3892//
3893
3894include "ARMInstrNEON.td"
3895