Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
| 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineInstr.h" |
| 25 | #include "llvm/CodeGen/Passes.h" |
| 26 | #include "llvm/CodeGen/SSARegMap.h" |
| 27 | #include "llvm/Target/MRegisterInfo.h" |
| 28 | #include "llvm/Target/TargetInstrInfo.h" |
| 29 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 30 | #include "llvm/Support/CommandLine.h" |
| 31 | #include "llvm/Support/Debug.h" |
| 32 | #include "llvm/ADT/Statistic.h" |
| 33 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 34 | #include <algorithm> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 35 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 36 | using namespace llvm; |
| 37 | |
Evan Cheng | bc165e4 | 2007-08-16 07:24:22 +0000 | [diff] [blame] | 38 | namespace { |
| 39 | // Hidden options for help debugging. |
| 40 | cl::opt<bool> DisableReMat("disable-rematerialization", |
| 41 | cl::init(false), cl::Hidden); |
| 42 | } |
| 43 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 44 | STATISTIC(numIntervals, "Number of original intervals"); |
| 45 | STATISTIC(numIntervalsAfter, "Number of intervals after coalescing"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 46 | STATISTIC(numFolded , "Number of loads/stores folded into instructions"); |
| 47 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 48 | char LiveIntervals::ID = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 49 | namespace { |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 50 | RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 51 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 52 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 53 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 54 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 55 | AU.addRequired<LiveVariables>(); |
| 56 | AU.addPreservedID(PHIEliminationID); |
| 57 | AU.addRequiredID(PHIEliminationID); |
| 58 | AU.addRequiredID(TwoAddressInstructionPassID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 59 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 60 | } |
| 61 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 62 | void LiveIntervals::releaseMemory() { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 63 | Idx2MBBMap.clear(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 64 | mi2iMap_.clear(); |
| 65 | i2miMap_.clear(); |
| 66 | r2iMap_.clear(); |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 67 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 68 | VNInfoAllocator.Reset(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 69 | for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i) |
| 70 | delete ClonedMIs[i]; |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 71 | } |
| 72 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 73 | namespace llvm { |
| 74 | inline bool operator<(unsigned V, const IdxMBBPair &IM) { |
| 75 | return V < IM.first; |
| 76 | } |
| 77 | |
| 78 | inline bool operator<(const IdxMBBPair &IM, unsigned V) { |
| 79 | return IM.first < V; |
| 80 | } |
| 81 | |
| 82 | struct Idx2MBBCompare { |
| 83 | bool operator()(const IdxMBBPair &LHS, const IdxMBBPair &RHS) const { |
| 84 | return LHS.first < RHS.first; |
| 85 | } |
| 86 | }; |
| 87 | } |
| 88 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 89 | /// runOnMachineFunction - Register allocate the whole function |
| 90 | /// |
| 91 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 92 | mf_ = &fn; |
| 93 | tm_ = &fn.getTarget(); |
| 94 | mri_ = tm_->getRegisterInfo(); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 95 | tii_ = tm_->getInstrInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 96 | lv_ = &getAnalysis<LiveVariables>(); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 97 | allocatableRegs_ = mri_->getAllocatableSet(fn); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 98 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 99 | // Number MachineInstrs and MachineBasicBlocks. |
| 100 | // Initialize MBB indexes to a sentinal. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 101 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 102 | |
| 103 | unsigned MIIndex = 0; |
| 104 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 105 | MBB != E; ++MBB) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 106 | unsigned StartIdx = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 107 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 108 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 109 | I != E; ++I) { |
| 110 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 111 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 112 | i2miMap_.push_back(I); |
| 113 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 114 | } |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 115 | |
| 116 | // Set the MBB2IdxMap entry for this MBB. |
| 117 | MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 118 | Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 119 | } |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 120 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 121 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 122 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 123 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 124 | numIntervals += getNumIntervals(); |
| 125 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 126 | DOUT << "********** INTERVALS **********\n"; |
| 127 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 128 | I->second.print(DOUT, mri_); |
| 129 | DOUT << "\n"; |
| 130 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 131 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 132 | numIntervalsAfter += getNumIntervals(); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 133 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 134 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 135 | } |
| 136 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 137 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 138 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 139 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 140 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 141 | I->second.print(DOUT, mri_); |
| 142 | DOUT << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 143 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 144 | |
| 145 | O << "********** MACHINEINSTRS **********\n"; |
| 146 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 147 | mbbi != mbbe; ++mbbi) { |
| 148 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 149 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 150 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 151 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 152 | } |
| 153 | } |
| 154 | } |
| 155 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 156 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 157 | /// val# of the specified interval is re-materializable. |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 158 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 159 | const VNInfo *ValNo, MachineInstr *MI) { |
Evan Cheng | bc165e4 | 2007-08-16 07:24:22 +0000 | [diff] [blame] | 160 | if (DisableReMat) |
| 161 | return false; |
| 162 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 163 | if (tii_->isTriviallyReMaterializable(MI)) |
| 164 | return true; |
| 165 | |
| 166 | int FrameIdx = 0; |
| 167 | if (!tii_->isLoadFromStackSlot(MI, FrameIdx) || |
| 168 | !mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx)) |
| 169 | return false; |
| 170 | |
| 171 | // This is a load from fixed stack slot. It can be rematerialized unless it's |
| 172 | // re-defined by a two-address instruction. |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 173 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 174 | i != e; ++i) { |
| 175 | const VNInfo *VNI = *i; |
| 176 | if (VNI == ValNo) |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 177 | continue; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 178 | unsigned DefIdx = VNI->def; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 179 | if (DefIdx == ~1U) |
| 180 | continue; // Dead val#. |
| 181 | MachineInstr *DefMI = (DefIdx == ~0u) |
| 182 | ? NULL : getInstructionFromIndex(DefIdx); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 183 | if (DefMI && DefMI->isRegReDefinedByTwoAddr(li.reg)) |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 184 | return false; |
| 185 | } |
| 186 | return true; |
| 187 | } |
| 188 | |
Evan Cheng | 34c2a9f | 2007-08-30 05:53:02 +0000 | [diff] [blame] | 189 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 190 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 191 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 192 | /// returns true. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 193 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, VirtRegMap &vrm, |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 194 | MachineInstr *DefMI, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 195 | unsigned index, unsigned i, |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 196 | bool isSS, int slot, unsigned reg) { |
Evan Cheng | 34c2a9f | 2007-08-30 05:53:02 +0000 | [diff] [blame] | 197 | MachineInstr *fmi = isSS |
| 198 | ? mri_->foldMemoryOperand(MI, i, slot) |
| 199 | : mri_->foldMemoryOperand(MI, i, DefMI); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 200 | if (fmi) { |
| 201 | // Attempt to fold the memory reference into the instruction. If |
| 202 | // we can do this, we don't need to insert spill code. |
| 203 | if (lv_) |
| 204 | lv_->instructionChanged(MI, fmi); |
| 205 | MachineBasicBlock &MBB = *MI->getParent(); |
| 206 | vrm.virtFolded(reg, MI, i, fmi); |
| 207 | mi2iMap_.erase(MI); |
| 208 | i2miMap_[index/InstrSlots::NUM] = fmi; |
| 209 | mi2iMap_[fmi] = index; |
| 210 | MI = MBB.insert(MBB.erase(MI), fmi); |
| 211 | ++numFolded; |
| 212 | return true; |
| 213 | } |
| 214 | return false; |
| 215 | } |
| 216 | |
| 217 | std::vector<LiveInterval*> LiveIntervals:: |
| 218 | addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, unsigned reg) { |
| 219 | // since this is called after the analysis is done we don't know if |
| 220 | // LiveVariables is available |
| 221 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 222 | |
| 223 | std::vector<LiveInterval*> added; |
| 224 | |
| 225 | assert(li.weight != HUGE_VALF && |
| 226 | "attempt to spill already spilled interval!"); |
| 227 | |
| 228 | DOUT << "\t\t\t\tadding intervals for spills for interval: "; |
| 229 | li.print(DOUT, mri_); |
| 230 | DOUT << '\n'; |
| 231 | |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 232 | SSARegMap *RegMap = mf_->getSSARegMap(); |
| 233 | const TargetRegisterClass* rc = RegMap->getRegClass(li.reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 234 | |
| 235 | unsigned NumValNums = li.getNumValNums(); |
| 236 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 237 | ReMatDefs.resize(NumValNums, NULL); |
| 238 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 239 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 240 | SmallVector<int, 4> ReMatIds; |
| 241 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 242 | BitVector ReMatDelete(NumValNums); |
| 243 | unsigned slot = VirtRegMap::MAX_STACK_SLOT; |
| 244 | |
| 245 | bool NeedStackSlot = false; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 246 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 247 | i != e; ++i) { |
| 248 | const VNInfo *VNI = *i; |
| 249 | unsigned VN = VNI->id; |
| 250 | unsigned DefIdx = VNI->def; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 251 | if (DefIdx == ~1U) |
| 252 | continue; // Dead val#. |
| 253 | // Is the def for the val# rematerializable? |
| 254 | MachineInstr *DefMI = (DefIdx == ~0u) |
| 255 | ? NULL : getInstructionFromIndex(DefIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 256 | if (DefMI && isReMaterializable(li, VNI, DefMI)) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 257 | // Remember how to remat the def of this val#. |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 258 | ReMatOrigDefs[VN] = DefMI; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 259 | // Original def may be modified so we have to make a copy here. vrm must |
| 260 | // delete these! |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 261 | ReMatDefs[VN] = DefMI = DefMI->clone(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 262 | vrm.setVirtIsReMaterialized(reg, DefMI); |
| 263 | |
| 264 | bool CanDelete = true; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 265 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
| 266 | unsigned KillIdx = VNI->kills[j]; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 267 | MachineInstr *KillMI = (KillIdx & 1) |
| 268 | ? NULL : getInstructionFromIndex(KillIdx); |
| 269 | // Kill is a phi node, not all of its uses can be rematerialized. |
| 270 | // It must not be deleted. |
| 271 | if (!KillMI) { |
| 272 | CanDelete = false; |
| 273 | // Need a stack slot if there is any live range where uses cannot be |
| 274 | // rematerialized. |
| 275 | NeedStackSlot = true; |
| 276 | break; |
| 277 | } |
| 278 | } |
| 279 | |
| 280 | if (CanDelete) |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 281 | ReMatDelete.set(VN); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 282 | } else { |
| 283 | // Need a stack slot if there is any live range where uses cannot be |
| 284 | // rematerialized. |
| 285 | NeedStackSlot = true; |
| 286 | } |
| 287 | } |
| 288 | |
| 289 | // One stack slot per live interval. |
| 290 | if (NeedStackSlot) |
| 291 | slot = vrm.assignVirt2StackSlot(reg); |
| 292 | |
| 293 | for (LiveInterval::Ranges::const_iterator |
| 294 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 295 | MachineInstr *DefMI = ReMatDefs[I->valno->id]; |
| 296 | MachineInstr *OrigDefMI = ReMatOrigDefs[I->valno->id]; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 297 | bool DefIsReMat = DefMI != NULL; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 298 | bool CanDelete = ReMatDelete[I->valno->id]; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 299 | int LdSlot = 0; |
| 300 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(DefMI, LdSlot); |
Evan Cheng | 34c2a9f | 2007-08-30 05:53:02 +0000 | [diff] [blame] | 301 | bool isLoad = isLoadSS || |
| 302 | (DefIsReMat && (DefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 303 | unsigned index = getBaseIndex(I->start); |
| 304 | unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM; |
| 305 | for (; index != end; index += InstrSlots::NUM) { |
| 306 | // skip deleted instructions |
| 307 | while (index != end && !getInstructionFromIndex(index)) |
| 308 | index += InstrSlots::NUM; |
| 309 | if (index == end) break; |
| 310 | |
| 311 | MachineInstr *MI = getInstructionFromIndex(index); |
| 312 | |
| 313 | RestartInstruction: |
| 314 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 315 | MachineOperand& mop = MI->getOperand(i); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 316 | if (!mop.isRegister()) |
| 317 | continue; |
| 318 | unsigned Reg = mop.getReg(); |
Evan Cheng | 2912184 | 2007-11-07 08:08:25 +0000 | [diff] [blame] | 319 | unsigned RegI = Reg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 320 | if (Reg == 0 || MRegisterInfo::isPhysicalRegister(Reg)) |
| 321 | continue; |
| 322 | bool isSubReg = RegMap->isSubRegister(Reg); |
| 323 | unsigned SubIdx = 0; |
| 324 | if (isSubReg) { |
| 325 | SubIdx = RegMap->getSubRegisterIndex(Reg); |
| 326 | Reg = RegMap->getSuperRegister(Reg); |
| 327 | } |
| 328 | if (Reg != li.reg) |
| 329 | continue; |
| 330 | |
| 331 | bool TryFold = !DefIsReMat; |
| 332 | bool FoldSS = true; |
| 333 | int FoldSlot = slot; |
| 334 | if (DefIsReMat) { |
| 335 | // If this is the rematerializable definition MI itself and |
| 336 | // all of its uses are rematerialized, simply delete it. |
| 337 | if (MI == OrigDefMI && CanDelete) { |
| 338 | RemoveMachineInstrFromMaps(MI); |
| 339 | MI->eraseFromParent(); |
| 340 | break; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 343 | // If def for this use can't be rematerialized, then try folding. |
| 344 | TryFold = !OrigDefMI || (OrigDefMI && (MI == OrigDefMI || isLoad)); |
| 345 | if (isLoad) { |
| 346 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 347 | FoldSS = isLoadSS; |
| 348 | FoldSlot = LdSlot; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 349 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 350 | } |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 351 | |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 352 | // FIXME: fold subreg use |
| 353 | if (!isSubReg && TryFold && |
| 354 | tryFoldMemoryOperand(MI, vrm, DefMI, index, i, FoldSS, FoldSlot, Reg)) |
| 355 | // Folding the load/store can completely change the instruction in |
| 356 | // unpredictable ways, rescan it from the beginning. |
| 357 | goto RestartInstruction; |
| 358 | |
| 359 | // Create a new virtual register for the spill interval. |
| 360 | unsigned NewVReg = RegMap->createVirtualRegister(rc); |
| 361 | if (isSubReg) |
| 362 | RegMap->setIsSubRegister(NewVReg, NewVReg, SubIdx); |
| 363 | |
| 364 | // Scan all of the operands of this instruction rewriting operands |
| 365 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 366 | // two reasons: |
| 367 | // |
| 368 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 369 | // want to reuse the NewVReg. |
| 370 | // 2. If the instr is a two-addr instruction, we are required to |
| 371 | // keep the src/dst regs pinned. |
| 372 | // |
| 373 | // Keep track of whether we replace a use and/or def so that we can |
| 374 | // create the spill interval with the appropriate range. |
| 375 | mop.setReg(NewVReg); |
| 376 | |
| 377 | bool HasUse = mop.isUse(); |
| 378 | bool HasDef = mop.isDef(); |
| 379 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | ab84724 | 2007-11-06 08:50:44 +0000 | [diff] [blame] | 380 | if (!MI->getOperand(j).isRegister()) |
| 381 | continue; |
| 382 | unsigned RegJ = MI->getOperand(j).getReg(); |
Evan Cheng | be6781b | 2007-11-06 21:12:10 +0000 | [diff] [blame] | 383 | if (RegJ == 0 || MRegisterInfo::isPhysicalRegister(RegJ)) |
| 384 | continue; |
Evan Cheng | 2912184 | 2007-11-07 08:08:25 +0000 | [diff] [blame] | 385 | if (RegJ == RegI) { |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 386 | MI->getOperand(j).setReg(NewVReg); |
| 387 | HasUse |= MI->getOperand(j).isUse(); |
| 388 | HasDef |= MI->getOperand(j).isDef(); |
| 389 | } |
| 390 | } |
| 391 | |
| 392 | vrm.grow(); |
| 393 | if (DefIsReMat) { |
| 394 | vrm.setVirtIsReMaterialized(NewVReg, DefMI/*, CanDelete*/); |
| 395 | if (ReMatIds[I->valno->id] == VirtRegMap::MAX_STACK_SLOT) { |
| 396 | // Each valnum may have its own remat id. |
| 397 | ReMatIds[I->valno->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 398 | } else { |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 399 | vrm.assignVirtReMatId(NewVReg, ReMatIds[I->valno->id]); |
| 400 | } |
| 401 | if (!CanDelete || (HasUse && HasDef)) { |
| 402 | // If this is a two-addr instruction then its use operands are |
| 403 | // rematerializable but its def is not. It should be assigned a |
| 404 | // stack slot. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 405 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 406 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 407 | } else { |
| 408 | vrm.assignVirt2StackSlot(NewVReg, slot); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 409 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 410 | |
| 411 | // create a new register interval for this spill / remat. |
| 412 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 413 | assert(nI.empty()); |
| 414 | |
| 415 | // the spill weight is now infinity as it |
| 416 | // cannot be spilled again |
| 417 | nI.weight = HUGE_VALF; |
| 418 | |
| 419 | if (HasUse) { |
| 420 | LiveRange LR(getLoadIndex(index), getUseIndex(index)+1, |
| 421 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 422 | DOUT << " +" << LR; |
| 423 | nI.addRange(LR); |
| 424 | } |
| 425 | if (HasDef) { |
| 426 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
| 427 | nI.getNextValue(~0U, 0, VNInfoAllocator)); |
| 428 | DOUT << " +" << LR; |
| 429 | nI.addRange(LR); |
| 430 | } |
| 431 | |
| 432 | added.push_back(&nI); |
| 433 | |
| 434 | // update live variables if it is available |
| 435 | if (lv_) |
| 436 | lv_->addVirtualRegisterKilled(NewVReg, MI); |
| 437 | |
| 438 | DOUT << "\t\t\t\tadded new interval: "; |
| 439 | nI.print(DOUT, mri_); |
| 440 | DOUT << '\n'; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 441 | } |
| 442 | } |
| 443 | } |
| 444 | |
| 445 | return added; |
| 446 | } |
| 447 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 448 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 449 | /// is defined during the duration of the specified interval. |
| 450 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 451 | VirtRegMap &vrm, unsigned reg) { |
| 452 | for (LiveInterval::Ranges::const_iterator |
| 453 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 454 | for (unsigned index = getBaseIndex(I->start), |
| 455 | end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end; |
| 456 | index += InstrSlots::NUM) { |
| 457 | // skip deleted instructions |
| 458 | while (index != end && !getInstructionFromIndex(index)) |
| 459 | index += InstrSlots::NUM; |
| 460 | if (index == end) break; |
| 461 | |
| 462 | MachineInstr *MI = getInstructionFromIndex(index); |
| 463 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 464 | MachineOperand& mop = MI->getOperand(i); |
| 465 | if (!mop.isRegister() || !mop.isDef()) |
| 466 | continue; |
| 467 | unsigned PhysReg = mop.getReg(); |
| 468 | if (PhysReg == 0) |
| 469 | continue; |
| 470 | if (MRegisterInfo::isVirtualRegister(PhysReg)) |
| 471 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5f5f3b6 | 2007-11-05 00:59:10 +0000 | [diff] [blame] | 472 | if (PhysReg && mri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 473 | return true; |
| 474 | } |
| 475 | } |
| 476 | } |
| 477 | |
| 478 | return false; |
| 479 | } |
| 480 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 481 | void LiveIntervals::printRegName(unsigned reg) const { |
| 482 | if (MRegisterInfo::isPhysicalRegister(reg)) |
| 483 | cerr << mri_->getName(reg); |
| 484 | else |
| 485 | cerr << "%reg" << reg; |
| 486 | } |
| 487 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 488 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 489 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 490 | unsigned MIIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 491 | LiveInterval &interval) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 492 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 493 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 494 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 495 | // Virtual registers may be defined multiple times (due to phi |
| 496 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 497 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 498 | // time we see a vreg. |
| 499 | if (interval.empty()) { |
| 500 | // Get the Idx of the defining instructions. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 501 | unsigned defIndex = getDefIndex(MIIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 502 | VNInfo *ValNo; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 503 | unsigned SrcReg, DstReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 504 | if (tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 505 | ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator); |
Evan Cheng | 48ff282 | 2007-10-12 17:16:50 +0000 | [diff] [blame] | 506 | else if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 507 | ValNo = interval.getNextValue(defIndex, mi->getOperand(1).getReg(), |
| 508 | VNInfoAllocator); |
| 509 | else |
| 510 | ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 511 | |
| 512 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 513 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 514 | // Loop over all of the blocks that the vreg is defined in. There are |
| 515 | // two cases we have to handle here. The most common case is a vreg |
| 516 | // whose lifetime is contained within a basic block. In this case there |
| 517 | // will be a single kill, in MBB, which comes after the definition. |
| 518 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 519 | // FIXME: what about dead vars? |
| 520 | unsigned killIdx; |
| 521 | if (vi.Kills[0] != mi) |
| 522 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 523 | else |
| 524 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 525 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 526 | // If the kill happens after the definition, we have an intra-block |
| 527 | // live range. |
| 528 | if (killIdx > defIndex) { |
Evan Cheng | 61de82d | 2007-02-15 05:59:24 +0000 | [diff] [blame] | 529 | assert(vi.AliveBlocks.none() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 530 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 531 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 532 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 533 | DOUT << " +" << LR << "\n"; |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 534 | interval.addKill(ValNo, killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 535 | return; |
| 536 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 537 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 538 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 539 | // The other case we handle is when a virtual register lives to the end |
| 540 | // of the defining block, potentially live across some blocks, then is |
| 541 | // live into some number of blocks, but gets killed. Start by adding a |
| 542 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 543 | LiveRange NewLR(defIndex, |
| 544 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 545 | ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 546 | DOUT << " +" << NewLR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 547 | interval.addRange(NewLR); |
| 548 | |
| 549 | // Iterate over all of the blocks that the variable is completely |
| 550 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 551 | // live interval. |
| 552 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 553 | if (vi.AliveBlocks[i]) { |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 554 | MachineBasicBlock *MBB = mf_->getBlockNumbered(i); |
| 555 | if (!MBB->empty()) { |
| 556 | LiveRange LR(getMBBStartIdx(i), |
| 557 | getInstructionIndex(&MBB->back()) + InstrSlots::NUM, |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 558 | ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 559 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 560 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 561 | } |
| 562 | } |
| 563 | } |
| 564 | |
| 565 | // Finally, this virtual register is live from the start of any killing |
| 566 | // block to the 'use' slot of the killing instruction. |
| 567 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 568 | MachineInstr *Kill = vi.Kills[i]; |
Evan Cheng | 8df7860 | 2007-08-08 03:00:28 +0000 | [diff] [blame] | 569 | unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 570 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 571 | killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 572 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 573 | interval.addKill(ValNo, killIdx); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 574 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 575 | } |
| 576 | |
| 577 | } else { |
| 578 | // If this is the second time we see a virtual register definition, it |
| 579 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 580 | // the result of two address elimination, then the vreg is one of the |
| 581 | // def-and-use register operand. |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 582 | if (mi->isRegReDefinedByTwoAddr(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 583 | // If this is a two-address definition, then we have already processed |
| 584 | // the live range. The only problem is that we didn't realize there |
| 585 | // are actually two values in the live interval. Because of this we |
| 586 | // need to take the LiveRegion that defines this register and split it |
| 587 | // into two values. |
| 588 | unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst)); |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 589 | unsigned RedefIndex = getDefIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 590 | |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 591 | const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 592 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 593 | unsigned OldEnd = OldLR->end; |
| 594 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 595 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 596 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 597 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 598 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 599 | // Two-address vregs should always only be redefined once. This means |
| 600 | // that at this point, there should be exactly one value number in it. |
| 601 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 602 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 603 | // The new value number (#1) is defined by the instruction we claimed |
| 604 | // defined value #0. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 605 | VNInfo *ValNo = interval.getNextValue(0, 0, VNInfoAllocator); |
| 606 | interval.copyValNumInfo(ValNo, OldValNo); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 607 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 608 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 609 | OldValNo->def = RedefIndex; |
| 610 | OldValNo->reg = 0; |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 611 | |
| 612 | // Add the new live interval which replaces the range for the input copy. |
| 613 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 614 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 615 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 616 | interval.addKill(ValNo, RedefIndex); |
| 617 | interval.removeKills(ValNo, RedefIndex, OldEnd); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 618 | |
| 619 | // If this redefinition is dead, we need to add a dummy unit live |
| 620 | // range covering the def slot. |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 621 | if (lv_->RegisterDefIsDead(mi, interval.reg)) |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 622 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 623 | |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 624 | DOUT << " RESULT: "; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 625 | interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 626 | |
| 627 | } else { |
| 628 | // Otherwise, this must be because of phi elimination. If this is the |
| 629 | // first redefinition of the vreg that we have seen, go back and change |
| 630 | // the live range in the PHI block to be a different value number. |
| 631 | if (interval.containsOneValue()) { |
| 632 | assert(vi.Kills.size() == 1 && |
| 633 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 634 | |
| 635 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 636 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 637 | MachineInstr *Killer = vi.Kills[0]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 638 | unsigned Start = getMBBStartIdx(Killer->getParent()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 639 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 640 | DOUT << " Removing [" << Start << "," << End << "] from: "; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 641 | interval.print(DOUT, mri_); DOUT << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 642 | interval.removeRange(Start, End); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 643 | interval.addKill(VNI, Start+1); // odd # means phi node |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 644 | DOUT << " RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 645 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 646 | // Replace the interval with one of a NEW value number. Note that this |
| 647 | // value number isn't actually defined by an instruction, weird huh? :) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 648 | LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 649 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 650 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 651 | interval.addKill(LR.valno, End); |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 652 | DOUT << " RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 653 | } |
| 654 | |
| 655 | // In the case of PHI elimination, each variable definition is only |
| 656 | // live until the end of the block. We've already taken care of the |
| 657 | // rest of the live range. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 658 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 659 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 660 | VNInfo *ValNo; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 661 | unsigned SrcReg, DstReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 662 | if (tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 663 | ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 664 | else if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
| 665 | ValNo = interval.getNextValue(defIndex, mi->getOperand(1).getReg(), |
| 666 | VNInfoAllocator); |
| 667 | else |
| 668 | ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 669 | |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 670 | unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 671 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 672 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 673 | interval.addKill(ValNo, killIndex-1); // odd # means phi node |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 674 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 675 | } |
| 676 | } |
| 677 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 678 | DOUT << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 679 | } |
| 680 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 681 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 682 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 683 | unsigned MIIdx, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 684 | LiveInterval &interval, |
| 685 | unsigned SrcReg) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 686 | // A physical register cannot be live across basic block, so its |
| 687 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 688 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 689 | |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 690 | unsigned baseIndex = MIIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 691 | unsigned start = getDefIndex(baseIndex); |
| 692 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 693 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 694 | // If it is not used after definition, it is considered dead at |
| 695 | // the instruction defining it. Hence its interval is: |
| 696 | // [defSlot(def), defSlot(def)+1) |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 697 | if (lv_->RegisterDefIsDead(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 698 | DOUT << " dead"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 699 | end = getDefIndex(start) + 1; |
| 700 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | // If it is not dead on definition, it must be killed by a |
| 704 | // subsequent instruction. Hence its interval is: |
| 705 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 706 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 707 | baseIndex += InstrSlots::NUM; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 708 | if (lv_->KillsRegister(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 709 | DOUT << " killed"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 710 | end = getUseIndex(baseIndex) + 1; |
| 711 | goto exit; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 712 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 713 | // Another instruction redefines the register before it is ever read. |
| 714 | // Then the register is essentially dead at the instruction that defines |
| 715 | // it. Hence its interval is: |
| 716 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 717 | DOUT << " dead"; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 718 | end = getDefIndex(start) + 1; |
| 719 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 720 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 721 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 722 | |
| 723 | // The only case we should have a dead physreg here without a killing or |
| 724 | // instruction where we know it's dead is if it is live-in to the function |
| 725 | // and never used. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 726 | assert(!SrcReg && "physreg was not killed in defining block!"); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 727 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 728 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 729 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 730 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 731 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 732 | // Already exists? Extend old live interval. |
| 733 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 734 | VNInfo *ValNo = (OldLR != interval.end()) |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 735 | ? OldLR->valno : interval.getNextValue(start, SrcReg, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 736 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 737 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 738 | interval.addKill(LR.valno, end); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 739 | DOUT << " +" << LR << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 742 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 743 | MachineBasicBlock::iterator MI, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 744 | unsigned MIIdx, |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 745 | unsigned reg) { |
| 746 | if (MRegisterInfo::isVirtualRegister(reg)) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 747 | handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 748 | else if (allocatableRegs_[reg]) { |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 749 | unsigned SrcReg, DstReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 750 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
| 751 | SrcReg = MI->getOperand(1).getReg(); |
| 752 | else if (!tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 753 | SrcReg = 0; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 754 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 755 | // Def of a register also defines its sub-registers. |
| 756 | for (const unsigned* AS = mri_->getSubRegisters(reg); *AS; ++AS) |
| 757 | // Avoid processing some defs more than once. |
| 758 | if (!MI->findRegisterDefOperand(*AS)) |
| 759 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 760 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 763 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 764 | unsigned MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 765 | LiveInterval &interval, bool isAlias) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 766 | DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg)); |
| 767 | |
| 768 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 769 | // be considered a livein. |
| 770 | MachineBasicBlock::iterator mi = MBB->begin(); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 771 | unsigned baseIndex = MIIdx; |
| 772 | unsigned start = baseIndex; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 773 | unsigned end = start; |
| 774 | while (mi != MBB->end()) { |
| 775 | if (lv_->KillsRegister(mi, interval.reg)) { |
| 776 | DOUT << " killed"; |
| 777 | end = getUseIndex(baseIndex) + 1; |
| 778 | goto exit; |
| 779 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 780 | // Another instruction redefines the register before it is ever read. |
| 781 | // Then the register is essentially dead at the instruction that defines |
| 782 | // it. Hence its interval is: |
| 783 | // [defSlot(def), defSlot(def)+1) |
| 784 | DOUT << " dead"; |
| 785 | end = getDefIndex(start) + 1; |
| 786 | goto exit; |
| 787 | } |
| 788 | |
| 789 | baseIndex += InstrSlots::NUM; |
| 790 | ++mi; |
| 791 | } |
| 792 | |
| 793 | exit: |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 794 | // Live-in register might not be used at all. |
| 795 | if (end == MIIdx) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 796 | if (isAlias) { |
| 797 | DOUT << " dead"; |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 798 | end = getDefIndex(MIIdx) + 1; |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 799 | } else { |
| 800 | DOUT << " live through"; |
| 801 | end = baseIndex; |
| 802 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 805 | LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator)); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 806 | interval.addRange(LR); |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 807 | interval.addKill(LR.valno, end); |
Evan Cheng | 24c2e5c | 2007-08-08 07:03:29 +0000 | [diff] [blame] | 808 | DOUT << " +" << LR << '\n'; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 809 | } |
| 810 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 811 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 812 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 813 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 814 | /// which a variable is live |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 815 | void LiveIntervals::computeIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 816 | DOUT << "********** COMPUTING LIVE INTERVALS **********\n" |
| 817 | << "********** Function: " |
| 818 | << ((Value*)mf_->getFunction())->getName() << '\n'; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 819 | // Track the index of the current machine instr. |
| 820 | unsigned MIIndex = 0; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 821 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 822 | MBBI != E; ++MBBI) { |
| 823 | MachineBasicBlock *MBB = MBBI; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 824 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 825 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 826 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 827 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 828 | // Create intervals for live-ins to this BB first. |
| 829 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 830 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 831 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 832 | // Multiple live-ins can alias the same register. |
| 833 | for (const unsigned* AS = mri_->getSubRegisters(*LI); *AS; ++AS) |
| 834 | if (!hasInterval(*AS)) |
| 835 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 836 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 837 | } |
| 838 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 839 | for (; MI != miEnd; ++MI) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 840 | DOUT << MIIndex << "\t" << *MI; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 841 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 842 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 843 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 844 | MachineOperand &MO = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 845 | // handle register defs - build intervals |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 846 | if (MO.isRegister() && MO.getReg() && MO.isDef()) |
| 847 | handleRegisterDef(MBB, MI, MIIndex, MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 848 | } |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 849 | |
| 850 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 851 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 852 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 853 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 854 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 855 | bool LiveIntervals::findLiveInMBBs(const LiveRange &LR, |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 856 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 857 | std::vector<IdxMBBPair>::const_iterator I = |
| 858 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start); |
| 859 | |
| 860 | bool ResVal = false; |
| 861 | while (I != Idx2MBBMap.end()) { |
| 862 | if (LR.end <= I->first) |
| 863 | break; |
| 864 | MBBs.push_back(I->second); |
| 865 | ResVal = true; |
| 866 | ++I; |
| 867 | } |
| 868 | return ResVal; |
| 869 | } |
| 870 | |
| 871 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 872 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 873 | float Weight = MRegisterInfo::isPhysicalRegister(reg) ? |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 874 | HUGE_VALF : 0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 875 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 876 | } |