blob: ebc6d3837e80c0f0a277b45b3d8ad5af0f4a3dd5 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000209
Chris Lattner3ac18842010-08-24 23:20:40 +0000210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000222
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000248
Chris Lattner3ac18842010-08-24 23:20:40 +0000249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000251
Chris Lattner3ac18842010-08-24 23:20:40 +0000252 if (PartVT == ValueVT)
253 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265 }
266
Chris Lattnere6f7c262010-08-25 22:49:25 +0000267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000292
Chris Lattnera13b8602010-08-24 23:10:06 +0000293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000296
Chris Lattnera13b8602010-08-24 23:10:06 +0000297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000319 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000406
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000423
Chris Lattnere6f7c262010-08-25 22:49:25 +0000424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000431
Chris Lattnere6f7c262010-08-25 22:49:25 +0000432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnera13b8602010-08-24 23:10:06 +0000443 Parts[0] = Val;
444 return;
445 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000451 IntermediateVT,
452 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000453 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
456 NumParts = NumRegs; // Silence a compiler warning.
457 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 // Split the vector into intermediate operands.
460 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000461 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000463 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000465 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000467 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000469 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 // Split the intermediate operands into legal parts.
472 if (NumParts == NumIntermediates) {
473 // If the register was not expanded, promote or copy the value,
474 // as appropriate.
475 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 } else if (NumParts > 0) {
478 // If the intermediate type was expanded, split each the value into
479 // legal parts.
480 assert(NumParts % NumIntermediates == 0 &&
481 "Must expand into a divisible number of parts!");
482 unsigned Factor = NumParts / NumIntermediates;
483 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 }
486}
487
Chris Lattnera13b8602010-08-24 23:10:06 +0000488
489
490
Dan Gohman462f6b52010-05-29 17:53:24 +0000491namespace {
492 /// RegsForValue - This struct represents the registers (physical or virtual)
493 /// that a particular set of values is assigned, and the type information
494 /// about the value. The most common situation is to represent one value at a
495 /// time, but struct or array values are handled element-wise as multiple
496 /// values. The splitting of aggregates is performed recursively, so that we
497 /// never have aggregate-typed registers. The values at this point do not
498 /// necessarily have legal types, so each value may require one or more
499 /// registers of some legal type.
500 ///
501 struct RegsForValue {
502 /// ValueVTs - The value types of the values, which may not be legal, and
503 /// may need be promoted or synthesized from one or more registers.
504 ///
505 SmallVector<EVT, 4> ValueVTs;
506
507 /// RegVTs - The value types of the registers. This is the same size as
508 /// ValueVTs and it records, for each value, what the type of the assigned
509 /// register or registers are. (Individual values are never synthesized
510 /// from more than one type of register.)
511 ///
512 /// With virtual registers, the contents of RegVTs is redundant with TLI's
513 /// getRegisterType member function, however when with physical registers
514 /// it is necessary to have a separate record of the types.
515 ///
516 SmallVector<EVT, 4> RegVTs;
517
518 /// Regs - This list holds the registers assigned to the values.
519 /// Each legal or promoted value requires one register, and each
520 /// expanded value requires multiple registers.
521 ///
522 SmallVector<unsigned, 4> Regs;
523
524 RegsForValue() {}
525
526 RegsForValue(const SmallVector<unsigned, 4> &regs,
527 EVT regvt, EVT valuevt)
528 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
529
Dan Gohman462f6b52010-05-29 17:53:24 +0000530 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
531 unsigned Reg, const Type *Ty) {
532 ComputeValueVTs(tli, Ty, ValueVTs);
533
534 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
535 EVT ValueVT = ValueVTs[Value];
536 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
537 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
538 for (unsigned i = 0; i != NumRegs; ++i)
539 Regs.push_back(Reg + i);
540 RegVTs.push_back(RegisterVT);
541 Reg += NumRegs;
542 }
543 }
544
545 /// areValueTypesLegal - Return true if types of all the values are legal.
546 bool areValueTypesLegal(const TargetLowering &TLI) {
547 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
548 EVT RegisterVT = RegVTs[Value];
549 if (!TLI.isTypeLegal(RegisterVT))
550 return false;
551 }
552 return true;
553 }
554
555 /// append - Add the specified values to this one.
556 void append(const RegsForValue &RHS) {
557 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
558 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
559 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
560 }
561
562 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
563 /// this value and returns the result as a ValueVTs value. This uses
564 /// Chain/Flag as the input and updates them for the output Chain/Flag.
565 /// If the Flag pointer is NULL, no flag is used.
566 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
567 DebugLoc dl,
568 SDValue &Chain, SDValue *Flag) const;
569
570 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
571 /// specified value into the registers specified by this object. This uses
572 /// Chain/Flag as the input and updates them for the output Chain/Flag.
573 /// If the Flag pointer is NULL, no flag is used.
574 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
575 SDValue &Chain, SDValue *Flag) const;
576
577 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
578 /// operand list. This adds the code marker, matching input operand index
579 /// (if applicable), and includes the number of values added into it.
580 void AddInlineAsmOperands(unsigned Kind,
581 bool HasMatching, unsigned MatchingIdx,
582 SelectionDAG &DAG,
583 std::vector<SDValue> &Ops) const;
584 };
585}
586
587/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
588/// this value and returns the result as a ValueVT value. This uses
589/// Chain/Flag as the input and updates them for the output Chain/Flag.
590/// If the Flag pointer is NULL, no flag is used.
591SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
592 FunctionLoweringInfo &FuncInfo,
593 DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000595 // A Value with type {} or [0 x %t] needs no registers.
596 if (ValueVTs.empty())
597 return SDValue();
598
Dan Gohman462f6b52010-05-29 17:53:24 +0000599 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
600
601 // Assemble the legal parts into the final values.
602 SmallVector<SDValue, 4> Values(ValueVTs.size());
603 SmallVector<SDValue, 8> Parts;
604 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
605 // Copy the legal parts from the registers.
606 EVT ValueVT = ValueVTs[Value];
607 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
608 EVT RegisterVT = RegVTs[Value];
609
610 Parts.resize(NumRegs);
611 for (unsigned i = 0; i != NumRegs; ++i) {
612 SDValue P;
613 if (Flag == 0) {
614 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
615 } else {
616 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
617 *Flag = P.getValue(2);
618 }
619
620 Chain = P.getValue(1);
621
622 // If the source register was virtual and if we know something about it,
623 // add an assert node.
624 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
625 RegisterVT.isInteger() && !RegisterVT.isVector()) {
626 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
627 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
628 const FunctionLoweringInfo::LiveOutInfo &LOI =
629 FuncInfo.LiveOutRegInfo[SlotNo];
630
631 unsigned RegSize = RegisterVT.getSizeInBits();
632 unsigned NumSignBits = LOI.NumSignBits;
633 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
634
635 // FIXME: We capture more information than the dag can represent. For
636 // now, just use the tightest assertzext/assertsext possible.
637 bool isSExt = true;
638 EVT FromVT(MVT::Other);
639 if (NumSignBits == RegSize)
640 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
641 else if (NumZeroBits >= RegSize-1)
642 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
643 else if (NumSignBits > RegSize-8)
644 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
645 else if (NumZeroBits >= RegSize-8)
646 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
647 else if (NumSignBits > RegSize-16)
648 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
649 else if (NumZeroBits >= RegSize-16)
650 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
651 else if (NumSignBits > RegSize-32)
652 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
653 else if (NumZeroBits >= RegSize-32)
654 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
655
656 if (FromVT != MVT::Other)
657 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
658 RegisterVT, P, DAG.getValueType(FromVT));
659 }
660 }
661
662 Parts[i] = P;
663 }
664
665 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
666 NumRegs, RegisterVT, ValueVT);
667 Part += NumRegs;
668 Parts.clear();
669 }
670
671 return DAG.getNode(ISD::MERGE_VALUES, dl,
672 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
673 &Values[0], ValueVTs.size());
674}
675
676/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
677/// specified value into the registers specified by this object. This uses
678/// Chain/Flag as the input and updates them for the output Chain/Flag.
679/// If the Flag pointer is NULL, no flag is used.
680void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
681 SDValue &Chain, SDValue *Flag) const {
682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Get the list of the values's legal parts.
685 unsigned NumRegs = Regs.size();
686 SmallVector<SDValue, 8> Parts(NumRegs);
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
690 EVT RegisterVT = RegVTs[Value];
691
Chris Lattner3ac18842010-08-24 23:20:40 +0000692 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000693 &Parts[Part], NumParts, RegisterVT);
694 Part += NumParts;
695 }
696
697 // Copy the parts into the registers.
698 SmallVector<SDValue, 8> Chains(NumRegs);
699 for (unsigned i = 0; i != NumRegs; ++i) {
700 SDValue Part;
701 if (Flag == 0) {
702 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
703 } else {
704 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
705 *Flag = Part.getValue(1);
706 }
707
708 Chains[i] = Part.getValue(0);
709 }
710
711 if (NumRegs == 1 || Flag)
712 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
713 // flagged to it. That is the CopyToReg nodes and the user are considered
714 // a single scheduling unit. If we create a TokenFactor and return it as
715 // chain, then the TokenFactor is both a predecessor (operand) of the
716 // user as well as a successor (the TF operands are flagged to the user).
717 // c1, f1 = CopyToReg
718 // c2, f2 = CopyToReg
719 // c3 = TokenFactor c1, c2
720 // ...
721 // = op c3, ..., f2
722 Chain = Chains[NumRegs-1];
723 else
724 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
725}
726
727/// AddInlineAsmOperands - Add this value to the specified inlineasm node
728/// operand list. This adds the code marker and includes the number of
729/// values added into it.
730void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
731 unsigned MatchingIdx,
732 SelectionDAG &DAG,
733 std::vector<SDValue> &Ops) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
737 if (HasMatching)
738 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
739 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
740 Ops.push_back(Res);
741
742 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
743 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
744 EVT RegisterVT = RegVTs[Value];
745 for (unsigned i = 0; i != NumRegs; ++i) {
746 assert(Reg < Regs.size() && "Mismatch in # registers expected");
747 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
748 }
749 }
750}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000751
Dan Gohman2048b852009-11-23 18:04:58 +0000752void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000753 AA = &aa;
754 GFI = gfi;
755 TD = DAG.getTarget().getTargetData();
756}
757
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000758/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000759/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000760/// for a new block. This doesn't clear out information about
761/// additional blocks that are needed to complete switch lowering
762/// or PHI node updating; that information is cleared out as it is
763/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000764void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000765 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000766 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000767 PendingLoads.clear();
768 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000769 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000770 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772}
773
774/// getRoot - Return the current virtual root of the Selection DAG,
775/// flushing any PendingLoad items. This must be done before emitting
776/// a store or any other node that may need to be ordered after any
777/// prior load instructions.
778///
Dan Gohman2048b852009-11-23 18:04:58 +0000779SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780 if (PendingLoads.empty())
781 return DAG.getRoot();
782
783 if (PendingLoads.size() == 1) {
784 SDValue Root = PendingLoads[0];
785 DAG.setRoot(Root);
786 PendingLoads.clear();
787 return Root;
788 }
789
790 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792 &PendingLoads[0], PendingLoads.size());
793 PendingLoads.clear();
794 DAG.setRoot(Root);
795 return Root;
796}
797
798/// getControlRoot - Similar to getRoot, but instead of flushing all the
799/// PendingLoad items, flush all the PendingExports items. It is necessary
800/// to do this before emitting a terminator instruction.
801///
Dan Gohman2048b852009-11-23 18:04:58 +0000802SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803 SDValue Root = DAG.getRoot();
804
805 if (PendingExports.empty())
806 return Root;
807
808 // Turn all of the CopyToReg chains into one factored node.
809 if (Root.getOpcode() != ISD::EntryToken) {
810 unsigned i = 0, e = PendingExports.size();
811 for (; i != e; ++i) {
812 assert(PendingExports[i].getNode()->getNumOperands() > 1);
813 if (PendingExports[i].getNode()->getOperand(0) == Root)
814 break; // Don't add the root if we already indirectly depend on it.
815 }
816
817 if (i == e)
818 PendingExports.push_back(Root);
819 }
820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 &PendingExports[0],
823 PendingExports.size());
824 PendingExports.clear();
825 DAG.setRoot(Root);
826 return Root;
827}
828
Bill Wendling4533cac2010-01-28 21:51:40 +0000829void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
830 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
831 DAG.AssignOrdering(Node, SDNodeOrder);
832
833 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
834 AssignOrderingToNode(Node->getOperand(I).getNode());
835}
836
Dan Gohman46510a72010-04-15 01:51:59 +0000837void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000838 // Set up outgoing PHI node register values before emitting the terminator.
839 if (isa<TerminatorInst>(&I))
840 HandlePHINodesInSuccessorBlocks(I.getParent());
841
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000842 CurDebugLoc = I.getDebugLoc();
843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000845
Dan Gohman92884f72010-04-20 15:03:56 +0000846 if (!isa<TerminatorInst>(&I) && !HasTailCall)
847 CopyToExportRegsIfNeeded(&I);
848
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000849 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850}
851
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000852void SelectionDAGBuilder::visitPHI(const PHINode &) {
853 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 // Note: this doesn't use InstVisitor, because it has to work with
858 // ConstantExpr's in addition to instructions.
859 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000860 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 // Build the switch statement using the Instruction.def file.
862#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000863 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864#include "llvm/Instruction.def"
865 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000866
867 // Assign the ordering to the freshly created DAG nodes.
868 if (NodeMap.count(&I)) {
869 ++SDNodeOrder;
870 AssignOrderingToNode(getValue(&I).getNode());
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000874// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
875// generate the debug data structures now that we've seen its definition.
876void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
877 SDValue Val) {
878 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000879 if (DDI.getDI()) {
880 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000881 DebugLoc dl = DDI.getdl();
882 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000883 MDNode *Variable = DI->getVariable();
884 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000885 SDDbgValue *SDV;
886 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000887 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000888 SDV = DAG.getDbgValue(Variable, Val.getNode(),
889 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
890 DAG.AddDbgValue(SDV, Val.getNode(), false);
891 }
892 } else {
893 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
894 Offset, dl, SDNodeOrder);
895 DAG.AddDbgValue(SDV, 0, false);
896 }
897 DanglingDebugInfoMap[V] = DanglingDebugInfo();
898 }
899}
900
Dan Gohman28a17352010-07-01 01:59:43 +0000901// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000902SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000903 // If we already have an SDValue for this value, use it. It's important
904 // to do this first, so that we don't create a CopyFromReg if we already
905 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000906 SDValue &N = NodeMap[V];
907 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000908
Dan Gohman28a17352010-07-01 01:59:43 +0000909 // If there's a virtual register allocated and initialized for this
910 // value, use it.
911 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
912 if (It != FuncInfo.ValueMap.end()) {
913 unsigned InReg = It->second;
914 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
915 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000916 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000917 }
918
919 // Otherwise create a new SDValue and remember it.
920 SDValue Val = getValueImpl(V);
921 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000922 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000923 return Val;
924}
925
926/// getNonRegisterValue - Return an SDValue for the given Value, but
927/// don't look in FuncInfo.ValueMap for a virtual register.
928SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
929 // If we already have an SDValue for this value, use it.
930 SDValue &N = NodeMap[V];
931 if (N.getNode()) return N;
932
933 // Otherwise create a new SDValue and remember it.
934 SDValue Val = getValueImpl(V);
935 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000936 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000937 return Val;
938}
939
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000940/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000941/// Create an SDValue for the given value.
942SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000943 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000944 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945
Dan Gohman383b5f62010-04-17 15:32:28 +0000946 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000947 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000948
Dan Gohman383b5f62010-04-17 15:32:28 +0000949 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000950 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954
Dan Gohman383b5f62010-04-17 15:32:28 +0000955 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000957
Nate Begeman9008ca62009-04-27 18:41:29 +0000958 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000959 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960
Dan Gohman383b5f62010-04-17 15:32:28 +0000961 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962 visit(CE->getOpcode(), *CE);
963 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000964 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 return N1;
966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
969 SmallVector<SDValue, 4> Constants;
970 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
971 OI != OE; ++OI) {
972 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000973 // If the operand is an empty aggregate, there are no values.
974 if (!Val) continue;
975 // Add each leaf value from the operand to the Constants list
976 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
978 Constants.push_back(SDValue(Val, i));
979 }
Bill Wendling87710f02009-12-21 23:47:40 +0000980
Bill Wendling4533cac2010-01-28 21:51:40 +0000981 return DAG.getMergeValues(&Constants[0], Constants.size(),
982 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 }
984
Duncan Sands1df98592010-02-16 11:11:14 +0000985 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
987 "Unknown struct or array constant!");
988
Owen Andersone50ed302009-08-10 22:56:29 +0000989 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990 ComputeValueVTs(TLI, C->getType(), ValueVTs);
991 unsigned NumElts = ValueVTs.size();
992 if (NumElts == 0)
993 return SDValue(); // empty struct
994 SmallVector<SDValue, 4> Constants(NumElts);
995 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000996 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000997 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000998 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 else if (EltVT.isFloatingPoint())
1000 Constants[i] = DAG.getConstantFP(0, EltVT);
1001 else
1002 Constants[i] = DAG.getConstant(0, EltVT);
1003 }
Bill Wendling87710f02009-12-21 23:47:40 +00001004
Bill Wendling4533cac2010-01-28 21:51:40 +00001005 return DAG.getMergeValues(&Constants[0], NumElts,
1006 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 }
1008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001010 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 const VectorType *VecTy = cast<VectorType>(V->getType());
1013 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 // Now that we know the number and type of the elements, get that number of
1016 // elements into the Ops array based on what kind of constant it is.
1017 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001019 for (unsigned i = 0; i != NumElements; ++i)
1020 Ops.push_back(getValue(CP->getOperand(i)));
1021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001022 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024
1025 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001026 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 Op = DAG.getConstantFP(0, EltVT);
1028 else
1029 Op = DAG.getConstant(0, EltVT);
1030 Ops.assign(NumElements, Op);
1031 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001034 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1035 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 // If this is a static alloca, generate it as the frameindex instead of
1039 // computation.
1040 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1041 DenseMap<const AllocaInst*, int>::iterator SI =
1042 FuncInfo.StaticAllocaMap.find(AI);
1043 if (SI != FuncInfo.StaticAllocaMap.end())
1044 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001046
Dan Gohman28a17352010-07-01 01:59:43 +00001047 // If this is an instruction which fast-isel has deferred, select it now.
1048 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001049 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1050 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1051 SDValue Chain = DAG.getEntryNode();
1052 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohman28a17352010-07-01 01:59:43 +00001055 llvm_unreachable("Can't get register for value!");
1056 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057}
1058
Dan Gohman46510a72010-04-15 01:51:59 +00001059void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 SDValue Chain = getControlRoot();
1061 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001062 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001063
Dan Gohman7451d3e2010-05-29 17:03:36 +00001064 if (!FuncInfo.CanLowerReturn) {
1065 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001066 const Function *F = I.getParent()->getParent();
1067
1068 // Emit a store of the return value through the virtual register.
1069 // Leave Outs empty so that LowerReturn won't try to load return
1070 // registers the usual way.
1071 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001072 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001073 PtrValueVTs);
1074
1075 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1076 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001077
Owen Andersone50ed302009-08-10 22:56:29 +00001078 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001079 SmallVector<uint64_t, 4> Offsets;
1080 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001081 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001082
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001084 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001085 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1086 RetPtr.getValueType(), RetPtr,
1087 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001088 Chains[i] =
1089 DAG.getStore(Chain, getCurDebugLoc(),
1090 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001091 // FIXME: better loc info would be nice.
1092 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001093 }
1094
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1096 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001097 } else if (I.getNumOperands() != 0) {
1098 SmallVector<EVT, 4> ValueVTs;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1100 unsigned NumValues = ValueVTs.size();
1101 if (NumValues) {
1102 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001103 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1104 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001106 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001108 const Function *F = I.getParent()->getParent();
1109 if (F->paramHasAttr(0, Attribute::SExt))
1110 ExtendKind = ISD::SIGN_EXTEND;
1111 else if (F->paramHasAttr(0, Attribute::ZExt))
1112 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001114 // FIXME: C calling convention requires the return type to be promoted
1115 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001116 // conventions. The frontend should mark functions whose return values
1117 // require promoting with signext or zeroext attributes.
1118 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1119 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1120 if (VT.bitsLT(MinVT))
1121 VT = MinVT;
1122 }
1123
1124 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1125 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1126 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001127 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001128 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1129 &Parts[0], NumParts, PartVT, ExtendKind);
1130
1131 // 'inreg' on function refers to return value
1132 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1133 if (F->paramHasAttr(0, Attribute::InReg))
1134 Flags.setInReg();
1135
1136 // Propagate extension type if any
1137 if (F->paramHasAttr(0, Attribute::SExt))
1138 Flags.setSExt();
1139 else if (F->paramHasAttr(0, Attribute::ZExt))
1140 Flags.setZExt();
1141
Dan Gohmanc9403652010-07-07 15:54:55 +00001142 for (unsigned i = 0; i < NumParts; ++i) {
1143 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1144 /*isfixed=*/true));
1145 OutVals.push_back(Parts[i]);
1146 }
Evan Cheng3927f432009-03-25 20:20:11 +00001147 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 }
1149 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150
1151 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001152 CallingConv::ID CallConv =
1153 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001155 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001156
1157 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001159 "LowerReturn didn't return a valid chain!");
1160
1161 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001162 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163}
1164
Dan Gohmanad62f532009-04-23 23:13:24 +00001165/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1166/// created for it, emit nodes to copy the value into the virtual
1167/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001168void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001169 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1170 if (VMI != FuncInfo.ValueMap.end()) {
1171 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1172 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001173 }
1174}
1175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1177/// the current basic block, add it to ValueMap now so that we'll get a
1178/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001179void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 // No need to export constants.
1181 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001183 // Already exported?
1184 if (FuncInfo.isExportedInst(V)) return;
1185
1186 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1187 CopyValueToVirtualRegister(V, Reg);
1188}
1189
Dan Gohman46510a72010-04-15 01:51:59 +00001190bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001191 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192 // The operands of the setcc have to be in this block. We don't know
1193 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001194 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 // Can export from current BB.
1196 if (VI->getParent() == FromBB)
1197 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // Is already exported, noop.
1200 return FuncInfo.isExportedInst(V);
1201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 // If this is an argument, we can export it if the BB is the entry block or
1204 // if it is already exported.
1205 if (isa<Argument>(V)) {
1206 if (FromBB == &FromBB->getParent()->getEntryBlock())
1207 return true;
1208
1209 // Otherwise, can only export this if it is already exported.
1210 return FuncInfo.isExportedInst(V);
1211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // Otherwise, constants can always be exported.
1214 return true;
1215}
1216
1217static bool InBlock(const Value *V, const BasicBlock *BB) {
1218 if (const Instruction *I = dyn_cast<Instruction>(V))
1219 return I->getParent() == BB;
1220 return true;
1221}
1222
Dan Gohmanc2277342008-10-17 21:16:08 +00001223/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1224/// This function emits a branch and is used at the leaves of an OR or an
1225/// AND operator tree.
1226///
1227void
Dan Gohman46510a72010-04-15 01:51:59 +00001228SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001229 MachineBasicBlock *TBB,
1230 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001231 MachineBasicBlock *CurBB,
1232 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001233 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234
Dan Gohmanc2277342008-10-17 21:16:08 +00001235 // If the leaf of the tree is a comparison, merge the condition into
1236 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001237 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001238 // The operands of the cmp have to be in this block. We don't know
1239 // how to export them from some other block. If this is the first block
1240 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001242 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1243 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001245 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001246 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001247 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001248 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 } else {
1250 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001251 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001253
1254 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1256 SwitchCases.push_back(CB);
1257 return;
1258 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001259 }
1260
1261 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001262 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001263 NULL, TBB, FBB, CurBB);
1264 SwitchCases.push_back(CB);
1265}
1266
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001268void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001269 MachineBasicBlock *TBB,
1270 MachineBasicBlock *FBB,
1271 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001272 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001273 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001274 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001275 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001277 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1278 BOp->getParent() != CurBB->getBasicBlock() ||
1279 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1280 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001281 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 return;
1283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // Create TmpBB after CurBB.
1286 MachineFunction::iterator BBI = CurBB;
1287 MachineFunction &MF = DAG.getMachineFunction();
1288 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1289 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001291 if (Opc == Instruction::Or) {
1292 // Codegen X | Y as:
1293 // jmp_if_X TBB
1294 // jmp TmpBB
1295 // TmpBB:
1296 // jmp_if_Y TBB
1297 // jmp FBB
1298 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001301 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001304 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 } else {
1306 assert(Opc == Instruction::And && "Unknown merge op!");
1307 // Codegen X & Y as:
1308 // jmp_if_X TmpBB
1309 // jmp FBB
1310 // TmpBB:
1311 // jmp_if_Y TBB
1312 // jmp FBB
1313 //
1314 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001317 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 }
1322}
1323
1324/// If the set of cases should be emitted as a series of branches, return true.
1325/// If we should emit this as a bunch of and/or'd together conditions, return
1326/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327bool
Dan Gohman2048b852009-11-23 18:04:58 +00001328SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 // If this is two comparisons of the same values or'd or and'd together, they
1332 // will get folded into a single comparison, so don't emit two blocks.
1333 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1334 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1335 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1336 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1337 return false;
1338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Chris Lattner133ce872010-01-02 00:00:03 +00001340 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1341 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1342 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1343 Cases[0].CC == Cases[1].CC &&
1344 isa<Constant>(Cases[0].CmpRHS) &&
1345 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1346 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1347 return false;
1348 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1349 return false;
1350 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001352 return true;
1353}
1354
Dan Gohman46510a72010-04-15 01:51:59 +00001355void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001356 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update machine-CFG edges.
1359 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1360
1361 // Figure out which block is immediately after the current one.
1362 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001363 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001364 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 NextBlock = BBI;
1366
1367 if (I.isUnconditional()) {
1368 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001369 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001372 if (Succ0MBB != NextBlock)
1373 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001375 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 return;
1378 }
1379
1380 // If this condition is one of the special cases we handle, do special stuff
1381 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001382 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1384
1385 // If this is a series of conditions that are or'd or and'd together, emit
1386 // this as a sequence of branches instead of setcc's with and/or operations.
1387 // For example, instead of something like:
1388 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // or C, F
1393 // jnz foo
1394 // Emit:
1395 // cmp A, B
1396 // je foo
1397 // cmp D, E
1398 // jle foo
1399 //
Dan Gohman46510a72010-04-15 01:51:59 +00001400 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 (BOp->getOpcode() == Instruction::And ||
1403 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001404 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1405 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // If the compares in later blocks need to use values not currently
1407 // exported from this block, export them now. This block should always
1408 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001409 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // Allow some cases to be rejected.
1412 if (ShouldEmitAsBranches(SwitchCases)) {
1413 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1414 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1415 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1416 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 SwitchCases.erase(SwitchCases.begin());
1421 return;
1422 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 // Okay, we decided not to do this, remove any inserted MBB's and clear
1425 // SwitchCases.
1426 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001427 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 SwitchCases.clear();
1430 }
1431 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001434 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Use visitSwitchCase to actually insert the fast branch sequence for this
1438 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001439 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440}
1441
1442/// visitSwitchCase - Emits the necessary code to represent a single node in
1443/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001444void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1445 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 SDValue Cond;
1447 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001448 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001449
1450 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 if (CB.CmpMHS == NULL) {
1452 // Fold "(X == true)" to X and "(X == false)" to !X to
1453 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001454 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001455 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001457 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001458 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001460 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 } else {
1464 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1465
Anton Korobeynikov23218582008-12-23 22:25:27 +00001466 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1467 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468
1469 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471
1472 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001474 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001476 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001477 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 DAG.getConstant(High-Low, VT), ISD::SETULE);
1480 }
1481 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001484 SwitchBB->addSuccessor(CB.TrueBB);
1485 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // Set NextBlock to be the MBB immediately after the current one, if any.
1488 // This is used to avoid emitting unnecessary branches to the next block.
1489 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001490 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001491 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 // If the lhs block is the next block, invert the condition so that we can
1495 // fall through to the lhs instead of the rhs block.
1496 if (CB.TrueBB == NextBlock) {
1497 std::swap(CB.TrueBB, CB.FalseBB);
1498 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001499 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001501
Dale Johannesenf5d97892009-02-04 01:48:28 +00001502 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001504 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001505
Evan Cheng266a99d2010-09-23 06:51:55 +00001506 // Insert the false branch. Do this even if it's a fall through branch,
1507 // this makes it easier to do DAG optimizations which require inverting
1508 // the branch condition.
1509 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1510 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001511
1512 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001516void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // Emit the code for the jump table
1518 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001519 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1521 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001523 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1524 MVT::Other, Index.getValue(1),
1525 Table, Index);
1526 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527}
1528
1529/// visitJumpTableHeader - This function emits necessary code to produce index
1530/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001531void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001532 JumpTableHeader &JTH,
1533 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 // Subtract the lowest switch case value from the value being switched on and
1535 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // difference between smallest and largest cases.
1537 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001539 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001540 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001542 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001543 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001544 // can be used as an index into the jump table in a subsequent basic block.
1545 // This value may be smaller or larger than the target's pointer type, and
1546 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001547 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001548
Dan Gohman89496d02010-07-02 00:10:16 +00001549 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001550 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1551 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 JT.Reg = JumpTableReg;
1553
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001554 // Emit the range check for the jump table, and branch to the default block
1555 // for the switch statement if the value being switched on exceeds the largest
1556 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001557 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001558 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001559 DAG.getConstant(JTH.Last-JTH.First,VT),
1560 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561
1562 // Set NextBlock to be the MBB immediately after the current one, if any.
1563 // This is used to avoid emitting unnecessary branches to the next block.
1564 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001565 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001566
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001567 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 NextBlock = BBI;
1569
Dale Johannesen66978ee2009-01-31 02:22:37 +00001570 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001572 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573
Bill Wendling4533cac2010-01-28 21:51:40 +00001574 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001575 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1576 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001577
Bill Wendling87710f02009-12-21 23:47:40 +00001578 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579}
1580
1581/// visitBitTestHeader - This function emits necessary code to produce value
1582/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1584 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 // Subtract the minimum value
1586 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001588 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001589 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590
1591 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001593 TLI.getSetCCResultType(Sub.getValueType()),
1594 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001595 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596
Bill Wendling87710f02009-12-21 23:47:40 +00001597 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1598 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599
Dan Gohman89496d02010-07-02 00:10:16 +00001600 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001601 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1602 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603
1604 // Set NextBlock to be the MBB immediately after the current one, if any.
1605 // This is used to avoid emitting unnecessary branches to the next block.
1606 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001607 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001608 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 NextBlock = BBI;
1610
1611 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1612
Dan Gohman99be8ae2010-04-19 22:41:47 +00001613 SwitchBB->addSuccessor(B.Default);
1614 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Dale Johannesen66978ee2009-01-31 02:22:37 +00001616 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001618 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001619
Evan Cheng8c1f4322010-09-23 18:32:19 +00001620 if (MBB != NextBlock)
1621 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1622 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001623
Bill Wendling87710f02009-12-21 23:47:40 +00001624 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625}
1626
1627/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001628void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1629 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001630 BitTestCase &B,
1631 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001632 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001633 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001634 SDValue Cmp;
1635 if (CountPopulation_64(B.Mask) == 1) {
1636 // Testing for a single bit; just compare the shift count with what it
1637 // would need to be to shift a 1 bit in that position.
1638 Cmp = DAG.getSetCC(getCurDebugLoc(),
1639 TLI.getSetCCResultType(ShiftOp.getValueType()),
1640 ShiftOp,
1641 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1642 TLI.getPointerTy()),
1643 ISD::SETEQ);
1644 } else {
1645 // Make desired shift
1646 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1647 TLI.getPointerTy(),
1648 DAG.getConstant(1, TLI.getPointerTy()),
1649 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001650
Dan Gohman8e0163a2010-06-24 02:06:24 +00001651 // Emit bit tests and jumps
1652 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1653 TLI.getPointerTy(), SwitchVal,
1654 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1655 Cmp = DAG.getSetCC(getCurDebugLoc(),
1656 TLI.getSetCCResultType(AndOp.getValueType()),
1657 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1658 ISD::SETNE);
1659 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660
Dan Gohman99be8ae2010-04-19 22:41:47 +00001661 SwitchBB->addSuccessor(B.TargetBB);
1662 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Dale Johannesen66978ee2009-01-31 02:22:37 +00001664 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001666 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
1668 // Set NextBlock to be the MBB immediately after the current one, if any.
1669 // This is used to avoid emitting unnecessary branches to the next block.
1670 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001671 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001672 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673 NextBlock = BBI;
1674
Evan Cheng8c1f4322010-09-23 18:32:19 +00001675 if (NextMBB != NextBlock)
1676 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1677 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001678
Bill Wendling87710f02009-12-21 23:47:40 +00001679 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680}
1681
Dan Gohman46510a72010-04-15 01:51:59 +00001682void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001683 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 // Retrieve successors.
1686 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1687 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1688
Gabor Greifb67e6b32009-01-15 11:10:44 +00001689 const Value *Callee(I.getCalledValue());
1690 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 visitInlineAsm(&I);
1692 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001693 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694
1695 // If the value of the invoke is used outside of its defining block, make it
1696 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001697 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700 InvokeMBB->addSuccessor(Return);
1701 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702
1703 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001704 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1705 MVT::Other, getControlRoot(),
1706 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707}
1708
Dan Gohman46510a72010-04-15 01:51:59 +00001709void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710}
1711
1712/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1713/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001714bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1715 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001716 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001717 MachineBasicBlock *Default,
1718 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001722 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001724 return false;
1725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 // Get the MachineFunction which holds the current MBB. This is used when
1727 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001728 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729
1730 // Figure out which block is immediately after the current one.
1731 MachineBasicBlock *NextBlock = 0;
1732 MachineFunction::iterator BBI = CR.CaseBB;
1733
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001734 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 NextBlock = BBI;
1736
1737 // TODO: If any two of the cases has the same destination, and if one value
1738 // is the same as the other, but has one bit unset that the other has set,
1739 // use bit manipulation to do two compares at once. For example:
1740 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Rearrange the case blocks so that the last one falls through if possible.
1743 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1744 // The last case block won't fall through into 'NextBlock' if we emit the
1745 // branches in this order. See if rearranging a case value would help.
1746 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1747 if (I->BB == NextBlock) {
1748 std::swap(*I, BackCase);
1749 break;
1750 }
1751 }
1752 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 // Create a CaseBlock record representing a conditional branch to
1755 // the Case's target mbb if the value being switched on SV is equal
1756 // to C.
1757 MachineBasicBlock *CurBlock = CR.CaseBB;
1758 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1759 MachineBasicBlock *FallThrough;
1760 if (I != E-1) {
1761 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1762 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001763
1764 // Put SV in a virtual register to make it available from the new blocks.
1765 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 } else {
1767 // If the last case doesn't match, go to the default block.
1768 FallThrough = Default;
1769 }
1770
Dan Gohman46510a72010-04-15 01:51:59 +00001771 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 ISD::CondCode CC;
1773 if (I->High == I->Low) {
1774 // This is just small small case range :) containing exactly 1 case
1775 CC = ISD::SETEQ;
1776 LHS = SV; RHS = I->High; MHS = NULL;
1777 } else {
1778 CC = ISD::SETLE;
1779 LHS = I->Low; MHS = SV; RHS = I->High;
1780 }
1781 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 // If emitting the first comparison, just call visitSwitchCase to emit the
1784 // code into the current block. Otherwise, push the CaseBlock onto the
1785 // vector to be later processed by SDISel, and insert the node's MBB
1786 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001787 if (CurBlock == SwitchBB)
1788 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789 else
1790 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 CurBlock = FallThrough;
1793 }
1794
1795 return true;
1796}
1797
1798static inline bool areJTsAllowed(const TargetLowering &TLI) {
1799 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1801 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001804static APInt ComputeRange(const APInt &First, const APInt &Last) {
1805 APInt LastExt(Last), FirstExt(First);
1806 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1807 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1808 return (LastExt - FirstExt + 1ULL);
1809}
1810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001812bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1813 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001814 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001815 MachineBasicBlock* Default,
1816 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817 Case& FrontCase = *CR.Range.first;
1818 Case& BackCase = *(CR.Range.second-1);
1819
Chris Lattnere880efe2009-11-07 07:50:34 +00001820 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1821 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822
Chris Lattnere880efe2009-11-07 07:50:34 +00001823 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1825 I!=E; ++I)
1826 TSize += I->size();
1827
Dan Gohmane0567812010-04-08 23:03:40 +00001828 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001829 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001830
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001831 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001832 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 if (Density < 0.4)
1834 return false;
1835
David Greene4b69d992010-01-05 01:24:57 +00001836 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001837 << "First entry: " << First << ". Last entry: " << Last << '\n'
1838 << "Range: " << Range
1839 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840
1841 // Get the MachineFunction which holds the current MBB. This is used when
1842 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001843 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844
1845 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001847 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848
1849 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1850
1851 // Create a new basic block to hold the code for loading the address
1852 // of the jump table, and jumping to it. Update successor information;
1853 // we will either branch to the default case for the switch, or the jump
1854 // table.
1855 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1856 CurMF->insert(BBI, JumpTableBB);
1857 CR.CaseBB->addSuccessor(Default);
1858 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 // Build a vector of destination BBs, corresponding to each target
1861 // of the jump table. If the value of the jump table slot corresponds to
1862 // a case statement, push the case's BB onto the vector, otherwise, push
1863 // the default BB.
1864 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001867 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1868 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869
1870 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 DestBBs.push_back(I->BB);
1872 if (TEI==High)
1873 ++I;
1874 } else {
1875 DestBBs.push_back(Default);
1876 }
1877 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1881 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 E = DestBBs.end(); I != E; ++I) {
1883 if (!SuccsHandled[(*I)->getNumber()]) {
1884 SuccsHandled[(*I)->getNumber()] = true;
1885 JumpTableBB->addSuccessor(*I);
1886 }
1887 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001889 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001890 unsigned JTEncoding = TLI.getJumpTableEncoding();
1891 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001892 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 // Set the jump table information so that we can codegen it as a second
1895 // MachineBasicBlock
1896 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001897 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1898 if (CR.CaseBB == SwitchBB)
1899 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 JTCases.push_back(JumpTableBlock(JTH, JT));
1902
1903 return true;
1904}
1905
1906/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1907/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001908bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1909 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001910 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001911 MachineBasicBlock *Default,
1912 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 // Get the MachineFunction which holds the current MBB. This is used when
1914 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001915 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916
1917 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001919 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920
1921 Case& FrontCase = *CR.Range.first;
1922 Case& BackCase = *(CR.Range.second-1);
1923 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1924
1925 // Size is the number of Cases represented by this range.
1926 unsigned Size = CR.Range.second - CR.Range.first;
1927
Chris Lattnere880efe2009-11-07 07:50:34 +00001928 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1929 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 double FMetric = 0;
1931 CaseItr Pivot = CR.Range.first + Size/2;
1932
1933 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1934 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001935 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1937 I!=E; ++I)
1938 TSize += I->size();
1939
Chris Lattnere880efe2009-11-07 07:50:34 +00001940 APInt LSize = FrontCase.size();
1941 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001942 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001943 << "First: " << First << ", Last: " << Last <<'\n'
1944 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1946 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001947 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1948 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001949 APInt Range = ComputeRange(LEnd, RBegin);
1950 assert((Range - 2ULL).isNonNegative() &&
1951 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001952 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001953 (LEnd - First + 1ULL).roundToDouble();
1954 double RDensity = (double)RSize.roundToDouble() /
1955 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001956 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001958 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001959 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1960 << "LDensity: " << LDensity
1961 << ", RDensity: " << RDensity << '\n'
1962 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 if (FMetric < Metric) {
1964 Pivot = J;
1965 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001966 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 }
1968
1969 LSize += J->size();
1970 RSize -= J->size();
1971 }
1972 if (areJTsAllowed(TLI)) {
1973 // If our case is dense we *really* should handle it earlier!
1974 assert((FMetric > 0) && "Should handle dense range earlier!");
1975 } else {
1976 Pivot = CR.Range.first + Size/2;
1977 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 CaseRange LHSR(CR.Range.first, Pivot);
1980 CaseRange RHSR(Pivot, CR.Range.second);
1981 Constant *C = Pivot->Low;
1982 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001985 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001987 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 // Pivot's Value, then we can branch directly to the LHS's Target,
1989 // rather than creating a leaf node for it.
1990 if ((LHSR.second - LHSR.first) == 1 &&
1991 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992 cast<ConstantInt>(C)->getValue() ==
1993 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 TrueBB = LHSR.first->BB;
1995 } else {
1996 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1997 CurMF->insert(BBI, TrueBB);
1998 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001999
2000 // Put SV in a virtual register to make it available from the new blocks.
2001 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 // Similar to the optimization above, if the Value being switched on is
2005 // known to be less than the Constant CR.LT, and the current Case Value
2006 // is CR.LT - 1, then we can branch directly to the target block for
2007 // the current Case Value, rather than emitting a RHS leaf node for it.
2008 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2010 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 FalseBB = RHSR.first->BB;
2012 } else {
2013 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2014 CurMF->insert(BBI, FalseBB);
2015 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002016
2017 // Put SV in a virtual register to make it available from the new blocks.
2018 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 }
2020
2021 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002022 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 // Otherwise, branch to LHS.
2024 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2025
Dan Gohman99be8ae2010-04-19 22:41:47 +00002026 if (CR.CaseBB == SwitchBB)
2027 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 else
2029 SwitchCases.push_back(CB);
2030
2031 return true;
2032}
2033
2034/// handleBitTestsSwitchCase - if current case range has few destination and
2035/// range span less, than machine word bitwidth, encode case range into series
2036/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002037bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2038 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002039 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002040 MachineBasicBlock* Default,
2041 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002042 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002043 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044
2045 Case& FrontCase = *CR.Range.first;
2046 Case& BackCase = *(CR.Range.second-1);
2047
2048 // Get the MachineFunction which holds the current MBB. This is used when
2049 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002050 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002052 // If target does not have legal shift left, do not emit bit tests at all.
2053 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2054 return false;
2055
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2058 I!=E; ++I) {
2059 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 // Count unique destinations
2064 SmallSet<MachineBasicBlock*, 4> Dests;
2065 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2066 Dests.insert(I->BB);
2067 if (Dests.size() > 3)
2068 // Don't bother the code below, if there are too much unique destinations
2069 return false;
2070 }
David Greene4b69d992010-01-05 01:24:57 +00002071 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002072 << Dests.size() << '\n'
2073 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2077 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002078 APInt cmpRange = maxValue - minValue;
2079
David Greene4b69d992010-01-05 01:24:57 +00002080 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002081 << "Low bound: " << minValue << '\n'
2082 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmane0567812010-04-08 23:03:40 +00002084 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 (!(Dests.size() == 1 && numCmps >= 3) &&
2086 !(Dests.size() == 2 && numCmps >= 5) &&
2087 !(Dests.size() >= 3 && numCmps >= 6)))
2088 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
David Greene4b69d992010-01-05 01:24:57 +00002090 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 // Optimize the case where all the case values fit in a
2094 // word without having to subtract minValue. In this case,
2095 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002096 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 CaseBitsVector CasesBits;
2103 unsigned i, count = 0;
2104
2105 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2106 MachineBasicBlock* Dest = I->BB;
2107 for (i = 0; i < count; ++i)
2108 if (Dest == CasesBits[i].BB)
2109 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 if (i == count) {
2112 assert((count < 3) && "Too much destinations to test!");
2113 CasesBits.push_back(CaseBits(0, Dest, 0));
2114 count++;
2115 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116
2117 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2118 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2119
2120 uint64_t lo = (lowValue - lowBound).getZExtValue();
2121 uint64_t hi = (highValue - lowBound).getZExtValue();
2122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 for (uint64_t j = lo; j <= hi; j++) {
2124 CasesBits[i].Mask |= 1ULL << j;
2125 CasesBits[i].Bits++;
2126 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 }
2129 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 BitTestInfo BTC;
2132
2133 // Figure out which block is immediately after the current one.
2134 MachineFunction::iterator BBI = CR.CaseBB;
2135 ++BBI;
2136
2137 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2138
David Greene4b69d992010-01-05 01:24:57 +00002139 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002141 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002142 << ", Bits: " << CasesBits[i].Bits
2143 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144
2145 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2146 CurMF->insert(BBI, CaseBB);
2147 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2148 CaseBB,
2149 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002150
2151 // Put SV in a virtual register to make it available from the new blocks.
2152 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
2155 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002156 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 CR.CaseBB, Default, BTC);
2158
Dan Gohman99be8ae2010-04-19 22:41:47 +00002159 if (CR.CaseBB == SwitchBB)
2160 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 BitTestCases.push_back(BTB);
2163
2164 return true;
2165}
2166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002168size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2169 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171
2172 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2175 Cases.push_back(Case(SI.getSuccessorValue(i),
2176 SI.getSuccessorValue(i),
2177 SMBB));
2178 }
2179 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2180
2181 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 // Must recompute end() each iteration because it may be
2184 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2186 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2187 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 MachineBasicBlock* nextBB = J->BB;
2189 MachineBasicBlock* currentBB = I->BB;
2190
2191 // If the two neighboring cases go to the same destination, merge them
2192 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002193 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 I->High = J->High;
2195 J = Cases.erase(J);
2196 } else {
2197 I = J++;
2198 }
2199 }
2200
2201 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2202 if (I->Low != I->High)
2203 // A range counts double, since it requires two compares.
2204 ++numCmps;
2205 }
2206
2207 return numCmps;
2208}
2209
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002210void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2211 MachineBasicBlock *Last) {
2212 // Update JTCases.
2213 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2214 if (JTCases[i].first.HeaderBB == First)
2215 JTCases[i].first.HeaderBB = Last;
2216
2217 // Update BitTestCases.
2218 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2219 if (BitTestCases[i].Parent == First)
2220 BitTestCases[i].Parent = Last;
2221}
2222
Dan Gohman46510a72010-04-15 01:51:59 +00002223void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002224 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // Figure out which block is immediately after the current one.
2227 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2229
2230 // If there is only the default destination, branch to it if it is not the
2231 // next basic block. Otherwise, just fall through.
2232 if (SI.getNumOperands() == 2) {
2233 // Update machine-CFG edges.
2234
2235 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002236 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002237 if (Default != NextBlock)
2238 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2239 MVT::Other, getControlRoot(),
2240 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 return;
2243 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // If there are any non-default case statements, create a vector of Cases
2246 // representing each one, and sort the vector so that we can efficiently
2247 // create a binary search tree from them.
2248 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002250 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002251 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002252 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253
2254 // Get the Value to be switched on and default basic blocks, which will be
2255 // inserted into CaseBlock records, representing basic blocks in the binary
2256 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002257 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258
2259 // Push the initial CaseRec onto the worklist
2260 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002261 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2262 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263
2264 while (!WorkList.empty()) {
2265 // Grab a record representing a case range to process off the worklist
2266 CaseRec CR = WorkList.back();
2267 WorkList.pop_back();
2268
Dan Gohman99be8ae2010-04-19 22:41:47 +00002269 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 // If the range has few cases (two or less) emit a series of specific
2273 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002274 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002277 // If the switch has more than 5 blocks, and at least 40% dense, and the
2278 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002280 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2284 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002285 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 }
2287}
2288
Dan Gohman46510a72010-04-15 01:51:59 +00002289void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002290 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002291
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002292 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002293 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002294 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002295 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002296 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002297 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002298 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2299 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002300 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002301
Bill Wendling4533cac2010-01-28 21:51:40 +00002302 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2303 MVT::Other, getControlRoot(),
2304 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002305}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306
Dan Gohman46510a72010-04-15 01:51:59 +00002307void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 // -0.0 - X --> fneg
2309 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002310 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2312 const VectorType *DestTy = cast<VectorType>(I.getType());
2313 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002314 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002315 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002316 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002317 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002319 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2320 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 return;
2322 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002323 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002325
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002326 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002327 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002328 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002329 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2330 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002331 return;
2332 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002334 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335}
2336
Dan Gohman46510a72010-04-15 01:51:59 +00002337void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 SDValue Op1 = getValue(I.getOperand(0));
2339 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002340 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2341 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342}
2343
Dan Gohman46510a72010-04-15 01:51:59 +00002344void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 SDValue Op1 = getValue(I.getOperand(0));
2346 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002347 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002348 Op2.getValueType() != TLI.getShiftAmountTy()) {
2349 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002350 EVT PTy = TLI.getPointerTy();
2351 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002352 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002353 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2354 TLI.getShiftAmountTy(), Op2);
2355 // If the operand is larger than the shift count type but the shift
2356 // count type has enough bits to represent any shift value, truncate
2357 // it now. This is a common case and it exposes the truncate to
2358 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002359 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002360 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2361 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2362 TLI.getShiftAmountTy(), Op2);
2363 // Otherwise we'll need to temporarily settle for some other
2364 // convenient type; type legalization will make adjustments as
2365 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002366 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002367 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002368 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002369 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002370 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002371 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002373
Bill Wendling4533cac2010-01-28 21:51:40 +00002374 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2375 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376}
2377
Dan Gohman46510a72010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002380 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002382 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 predicate = ICmpInst::Predicate(IC->getPredicate());
2384 SDValue Op1 = getValue(I.getOperand(0));
2385 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002386 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002387
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002389 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390}
2391
Dan Gohman46510a72010-04-15 01:51:59 +00002392void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002394 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002396 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 predicate = FCmpInst::Predicate(FC->getPredicate());
2398 SDValue Op1 = getValue(I.getOperand(0));
2399 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002400 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002402 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403}
2404
Dan Gohman46510a72010-04-15 01:51:59 +00002405void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002406 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002407 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2408 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002409 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002410
Bill Wendling49fcff82009-12-21 22:30:11 +00002411 SmallVector<SDValue, 4> Values(NumValues);
2412 SDValue Cond = getValue(I.getOperand(0));
2413 SDValue TrueVal = getValue(I.getOperand(1));
2414 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002415
Bill Wendling4533cac2010-01-28 21:51:40 +00002416 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002417 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002418 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2419 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002420 SDValue(TrueVal.getNode(),
2421 TrueVal.getResNo() + i),
2422 SDValue(FalseVal.getNode(),
2423 FalseVal.getResNo() + i));
2424
Bill Wendling4533cac2010-01-28 21:51:40 +00002425 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2426 DAG.getVTList(&ValueVTs[0], NumValues),
2427 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002428}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429
Dan Gohman46510a72010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2432 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002434 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435}
2436
Dan Gohman46510a72010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2439 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2440 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002442 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2447 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2448 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // FPTrunc is never a no-op cast, no need to check
2455 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002456 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002457 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2458 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459}
2460
Dan Gohman46510a72010-04-15 01:51:59 +00002461void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 // FPTrunc is never a no-op cast, no need to check
2463 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002465 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 // FPToUI is never a no-op cast, no need to check
2470 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002472 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473}
2474
Dan Gohman46510a72010-04-15 01:51:59 +00002475void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 // FPToSI is never a no-op cast, no need to check
2477 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002479 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480}
2481
Dan Gohman46510a72010-04-15 01:51:59 +00002482void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483 // UIToFP is never a no-op cast, no need to check
2484 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487}
2488
Dan Gohman46510a72010-04-15 01:51:59 +00002489void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002490 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002492 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494}
2495
Dan Gohman46510a72010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // What to do depends on the size of the integer and the size of the pointer.
2498 // We can either truncate, zero extend, or no-op, accordingly.
2499 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002500 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002501 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502}
2503
Dan Gohman46510a72010-04-15 01:51:59 +00002504void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 // What to do depends on the size of the integer and the size of the pointer.
2506 // We can either truncate, zero extend, or no-op, accordingly.
2507 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002508 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002509 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510}
2511
Dan Gohman46510a72010-04-15 01:51:59 +00002512void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515
Bill Wendling49fcff82009-12-21 22:30:11 +00002516 // BitCast assures us that source and destination are the same size so this is
2517 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 if (DestVT != N.getValueType())
2519 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2520 DestVT, N)); // convert types.
2521 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002522 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523}
2524
Dan Gohman46510a72010-04-15 01:51:59 +00002525void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 SDValue InVec = getValue(I.getOperand(0));
2527 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002528 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002529 TLI.getPointerTy(),
2530 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2532 TLI.getValueType(I.getType()),
2533 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534}
2535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002539 TLI.getPointerTy(),
2540 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002541 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2542 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Mon P Wangaeb06d22008-11-10 04:46:22 +00002545// Utility for visitShuffleVector - Returns true if the mask is mask starting
2546// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002547static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2548 unsigned MaskNumElts = Mask.size();
2549 for (unsigned i = 0; i != MaskNumElts; ++i)
2550 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002552 return true;
2553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002557 SDValue Src1 = getValue(I.getOperand(0));
2558 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 // Convert the ConstantVector mask operand into an array of ints, with -1
2561 // representing undef values.
2562 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002563 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564 unsigned MaskNumElts = MaskElts.size();
2565 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 if (isa<UndefValue>(MaskElts[i]))
2567 Mask.push_back(-1);
2568 else
2569 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2570 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002571
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT VT = TLI.getValueType(I.getType());
2573 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002574 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002575
Mon P Wangc7849c22008-11-16 05:06:27 +00002576 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002577 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2578 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002579 return;
2580 }
2581
2582 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002583 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2584 // Mask is longer than the source vectors and is a multiple of the source
2585 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002586 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002587 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2588 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002589 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2590 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 return;
2592 }
2593
Mon P Wangc7849c22008-11-16 05:06:27 +00002594 // Pad both vectors with undefs to make them the same length as the mask.
2595 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2597 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002598 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002599
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2601 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002602 MOps1[0] = Src1;
2603 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002604
2605 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2606 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 &MOps1[0], NumConcat);
2608 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002609 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002611
Mon P Wangaeb06d22008-11-10 04:46:22 +00002612 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002614 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002616 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 MappedOps.push_back(Idx);
2618 else
2619 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002620 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002621
Bill Wendling4533cac2010-01-28 21:51:40 +00002622 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2623 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002624 return;
2625 }
2626
Mon P Wangc7849c22008-11-16 05:06:27 +00002627 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002628 // Analyze the access pattern of the vector to see if we can extract
2629 // two subvectors and do the shuffle. The analysis is done by calculating
2630 // the range of elements the mask access on both vectors.
2631 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2632 int MaxRange[2] = {-1, -1};
2633
Nate Begeman5a5ca152009-04-29 05:20:52 +00002634 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 int Idx = Mask[i];
2636 int Input = 0;
2637 if (Idx < 0)
2638 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002639
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 Input = 1;
2642 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002643 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 if (Idx > MaxRange[Input])
2645 MaxRange[Input] = Idx;
2646 if (Idx < MinRange[Input])
2647 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002648 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 // Check if the access is smaller than the vector size and can we find
2651 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002652 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2653 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 int StartIdx[2]; // StartIdx to extract from
2655 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002656 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 RangeUse[Input] = 0; // Unused
2658 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002659 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002661 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002662 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002663 RangeUse[Input] = 1; // Extract from beginning of the vector
2664 StartIdx[Input] = 0;
2665 } else {
2666 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002667 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002668 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002669 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002670 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002671 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002672 }
2673
Bill Wendling636e2582009-08-21 18:16:06 +00002674 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002675 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002676 return;
2677 }
2678 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2679 // Extract appropriate subvector and generate a vector shuffle
2680 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002681 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002682 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002683 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002685 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002686 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002687 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002688
Mon P Wangc7849c22008-11-16 05:06:27 +00002689 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002691 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int Idx = Mask[i];
2693 if (Idx < 0)
2694 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002695 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 MappedOps.push_back(Idx - StartIdx[0]);
2697 else
2698 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002699 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002700
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2702 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002703 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002704 }
2705 }
2706
Mon P Wangc7849c22008-11-16 05:06:27 +00002707 // We can't use either concat vectors or extract subvectors so fall back to
2708 // replacing the shuffle with extract and build vector.
2709 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002710 EVT EltVT = VT.getVectorElementType();
2711 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002713 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002715 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002716 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002718 SDValue Res;
2719
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002721 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2722 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002723 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002724 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2725 EltVT, Src2,
2726 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2727
2728 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002729 }
2730 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002731
Bill Wendling4533cac2010-01-28 21:51:40 +00002732 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2733 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734}
2735
Dan Gohman46510a72010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 const Value *Op0 = I.getOperand(0);
2738 const Value *Op1 = I.getOperand(1);
2739 const Type *AggTy = I.getType();
2740 const Type *ValTy = Op1->getType();
2741 bool IntoUndef = isa<UndefValue>(Op0);
2742 bool FromUndef = isa<UndefValue>(Op1);
2743
Dan Gohman0dadb152010-10-06 16:18:29 +00002744 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745
Owen Andersone50ed302009-08-10 22:56:29 +00002746 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002748 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2750
2751 unsigned NumAggValues = AggValueVTs.size();
2752 unsigned NumValValues = ValValueVTs.size();
2753 SmallVector<SDValue, 4> Values(NumAggValues);
2754
2755 SDValue Agg = getValue(Op0);
2756 SDValue Val = getValue(Op1);
2757 unsigned i = 0;
2758 // Copy the beginning value(s) from the original aggregate.
2759 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002760 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 SDValue(Agg.getNode(), Agg.getResNo() + i);
2762 // Copy values from the inserted value(s).
2763 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002764 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2766 // Copy remaining value(s) from the original aggregate.
2767 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002768 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 SDValue(Agg.getNode(), Agg.getResNo() + i);
2770
Bill Wendling4533cac2010-01-28 21:51:40 +00002771 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2772 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2773 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774}
2775
Dan Gohman46510a72010-04-15 01:51:59 +00002776void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777 const Value *Op0 = I.getOperand(0);
2778 const Type *AggTy = Op0->getType();
2779 const Type *ValTy = I.getType();
2780 bool OutOfUndef = isa<UndefValue>(Op0);
2781
Dan Gohman0dadb152010-10-06 16:18:29 +00002782 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783
Owen Andersone50ed302009-08-10 22:56:29 +00002784 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2786
2787 unsigned NumValValues = ValValueVTs.size();
2788 SmallVector<SDValue, 4> Values(NumValValues);
2789
2790 SDValue Agg = getValue(Op0);
2791 // Copy out the selected value(s).
2792 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2793 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002794 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002795 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002796 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797
Bill Wendling4533cac2010-01-28 21:51:40 +00002798 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2799 DAG.getVTList(&ValValueVTs[0], NumValValues),
2800 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801}
2802
Dan Gohman46510a72010-04-15 01:51:59 +00002803void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 SDValue N = getValue(I.getOperand(0));
2805 const Type *Ty = I.getOperand(0)->getType();
2806
Dan Gohman46510a72010-04-15 01:51:59 +00002807 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002809 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2811 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2812 if (Field) {
2813 // N = N + Offset
2814 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002815 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002816 DAG.getIntPtrConstant(Offset));
2817 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 Ty = StTy->getElementType(Field);
2820 } else {
2821 Ty = cast<SequentialType>(Ty)->getElementType();
2822
2823 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002824 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002825 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002826 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002827 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002828 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002829 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002830 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002831 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002832 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2833 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002835 else
Evan Chengb1032a82009-02-09 20:54:38 +00002836 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002837
Dale Johannesen66978ee2009-01-31 02:22:37 +00002838 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002839 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 continue;
2841 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002844 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2845 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 SDValue IdxN = getValue(Idx);
2847
2848 // If the index is smaller or larger than intptr_t, truncate or extend
2849 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002850 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851
2852 // If this is a multiply by a power of two, turn it into a shl
2853 // immediately. This is a very common case.
2854 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002855 if (ElementSize.isPowerOf2()) {
2856 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002857 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002858 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002859 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002861 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002862 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002863 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864 }
2865 }
2866
Scott Michelfdc40a02009-02-17 22:15:04 +00002867 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002868 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 }
2870 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 setValue(&I, N);
2873}
2874
Dan Gohman46510a72010-04-15 01:51:59 +00002875void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876 // If this is a fixed sized alloca in the entry block of the function,
2877 // allocate it statically on the stack.
2878 if (FuncInfo.StaticAllocaMap.count(&I))
2879 return; // getValue will auto-populate this.
2880
2881 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002882 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 unsigned Align =
2884 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2885 I.getAlignment());
2886
2887 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002888
Owen Andersone50ed302009-08-10 22:56:29 +00002889 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002890 if (AllocSize.getValueType() != IntPtr)
2891 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2892
2893 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2894 AllocSize,
2895 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897 // Handle alignment. If the requested alignment is less than or equal to
2898 // the stack alignment, ignore it. If the size is greater than or equal to
2899 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002900 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 if (Align <= StackAlign)
2902 Align = 0;
2903
2904 // Round the size of the allocation up to the stack alignment size
2905 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002906 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002907 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002909
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002911 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002912 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2914
2915 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002916 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002917 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002918 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 setValue(&I, DSA);
2920 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 // Inform the Frame Information that we have just allocated a variable-sized
2923 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002924 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925}
2926
Dan Gohman46510a72010-04-15 01:51:59 +00002927void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928 const Value *SV = I.getOperand(0);
2929 SDValue Ptr = getValue(SV);
2930
2931 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002934 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 unsigned Alignment = I.getAlignment();
2936
Owen Andersone50ed302009-08-10 22:56:29 +00002937 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 SmallVector<uint64_t, 4> Offsets;
2939 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2940 unsigned NumValues = ValueVTs.size();
2941 if (NumValues == 0)
2942 return;
2943
2944 SDValue Root;
2945 bool ConstantMemory = false;
2946 if (I.isVolatile())
2947 // Serialize volatile loads with other side effects.
2948 Root = getRoot();
2949 else if (AA->pointsToConstantMemory(SV)) {
2950 // Do not serialize (non-volatile) loads of constant memory with anything.
2951 Root = DAG.getEntryNode();
2952 ConstantMemory = true;
2953 } else {
2954 // Do not serialize non-volatile loads against each other.
2955 Root = DAG.getRoot();
2956 }
2957
2958 SmallVector<SDValue, 4> Values(NumValues);
2959 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002960 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002962 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2963 PtrVT, Ptr,
2964 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002965 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00002966 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
David Greene1e559442010-02-15 17:00:31 +00002967 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 Values[i] = L;
2970 Chains[i] = L.getValue(1);
2971 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002974 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002975 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 if (isVolatile)
2977 DAG.setRoot(Chain);
2978 else
2979 PendingLoads.push_back(Chain);
2980 }
2981
Bill Wendling4533cac2010-01-28 21:51:40 +00002982 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2983 DAG.getVTList(&ValueVTs[0], NumValues),
2984 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002985}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986
Dan Gohman46510a72010-04-15 01:51:59 +00002987void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2988 const Value *SrcV = I.getOperand(0);
2989 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990
Owen Andersone50ed302009-08-10 22:56:29 +00002991 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 SmallVector<uint64_t, 4> Offsets;
2993 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2994 unsigned NumValues = ValueVTs.size();
2995 if (NumValues == 0)
2996 return;
2997
2998 // Get the lowered operands. Note that we do this after
2999 // checking if NumResults is zero, because with zero results
3000 // the operands won't have values in the map.
3001 SDValue Src = getValue(SrcV);
3002 SDValue Ptr = getValue(PtrV);
3003
3004 SDValue Root = getRoot();
3005 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00003006 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003008 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003010
3011 for (unsigned i = 0; i != NumValues; ++i) {
3012 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3013 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003014 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003015 SDValue(Src.getNode(), Src.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00003016 Add, MachinePointerInfo(PtrV, Offsets[i]),
3017 isVolatile, isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003018 }
3019
Bill Wendling4533cac2010-01-28 21:51:40 +00003020 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3021 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022}
3023
3024/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3025/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003026void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003027 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 bool HasChain = !I.doesNotAccessMemory();
3029 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3030
3031 // Build the operand list.
3032 SmallVector<SDValue, 8> Ops;
3033 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3034 if (OnlyLoad) {
3035 // We don't need to serialize loads against other loads.
3036 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003037 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003038 Ops.push_back(getRoot());
3039 }
3040 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003041
3042 // Info is set by getTgtMemInstrinsic
3043 TargetLowering::IntrinsicInfo Info;
3044 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3045
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003046 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003047 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3048 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003049 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050
3051 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003052 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3053 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 assert(TLI.isTypeLegal(Op.getValueType()) &&
3055 "Intrinsic uses a non-legal type?");
3056 Ops.push_back(Op);
3057 }
3058
Owen Andersone50ed302009-08-10 22:56:29 +00003059 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003060 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3061#ifndef NDEBUG
3062 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3063 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3064 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 }
Bob Wilson8d919552009-07-31 22:41:21 +00003066#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070
Bob Wilson8d919552009-07-31 22:41:21 +00003071 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
3073 // Create the node.
3074 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003075 if (IsTgtIntrinsic) {
3076 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003077 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003078 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003079 Info.memVT,
3080 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003081 Info.align, Info.vol,
3082 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003083 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003084 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003085 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003086 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003088 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003089 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003090 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003091 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003092 }
3093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 if (HasChain) {
3095 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3096 if (OnlyLoad)
3097 PendingLoads.push_back(Chain);
3098 else
3099 DAG.setRoot(Chain);
3100 }
Bill Wendling856ff412009-12-22 00:12:37 +00003101
Benjamin Kramerf0127052010-01-05 13:12:22 +00003102 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003104 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003105 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003106 }
Bill Wendling856ff412009-12-22 00:12:37 +00003107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003108 setValue(&I, Result);
3109 }
3110}
3111
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003112/// GetSignificand - Get the significand and build it into a floating-point
3113/// number with exponent of 1:
3114///
3115/// Op = (Op & 0x007fffff) | 0x3f800000;
3116///
3117/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003118static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003119GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3121 DAG.getConstant(0x007fffff, MVT::i32));
3122 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3123 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003124 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003125}
3126
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003127/// GetExponent - Get the exponent:
3128///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003129/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003130///
3131/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003132static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003133GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003134 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3136 DAG.getConstant(0x7f800000, MVT::i32));
3137 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003138 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3140 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003141 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003142}
3143
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003144/// getF32Constant - Get 32-bit floating point constant.
3145static SDValue
3146getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003148}
3149
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003150/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151/// visitIntrinsicCall: I is a call instruction
3152/// Op is the associated NodeType for I
3153const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003154SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3155 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003156 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003157 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003158 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003159 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003160 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003161 getValue(I.getArgOperand(0)),
3162 getValue(I.getArgOperand(1)),
3163 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 setValue(&I, L);
3165 DAG.setRoot(L.getValue(1));
3166 return 0;
3167}
3168
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003169// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003170const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003171SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003172 SDValue Op1 = getValue(I.getArgOperand(0));
3173 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003174
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003176 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003177 return 0;
3178}
Bill Wendling74c37652008-12-09 22:08:41 +00003179
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003180/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3181/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003182void
Dan Gohman46510a72010-04-15 01:51:59 +00003183SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003184 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003185 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003186
Gabor Greif0635f352010-06-25 09:38:13 +00003187 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003189 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003190
3191 // Put the exponent in the right bit position for later addition to the
3192 // final result:
3193 //
3194 // #define LOG2OFe 1.4426950f
3195 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003197 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003199
3200 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3202 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003203
3204 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003206 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003207
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003208 if (LimitFloatPrecision <= 6) {
3209 // For floating-point precision of 6:
3210 //
3211 // TwoToFractionalPartOfX =
3212 // 0.997535578f +
3213 // (0.735607626f + 0.252464424f * x) * x;
3214 //
3215 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003217 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3221 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003224
3225 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003227 TwoToFracPartOfX, IntegerPartOfX);
3228
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003230 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3231 // For floating-point precision of 12:
3232 //
3233 // TwoToFractionalPartOfX =
3234 // 0.999892986f +
3235 // (0.696457318f +
3236 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3237 //
3238 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003240 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3244 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3247 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003248 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003250
3251 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003253 TwoToFracPartOfX, IntegerPartOfX);
3254
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003256 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3257 // For floating-point precision of 18:
3258 //
3259 // TwoToFractionalPartOfX =
3260 // 0.999999982f +
3261 // (0.693148872f +
3262 // (0.240227044f +
3263 // (0.554906021e-1f +
3264 // (0.961591928e-2f +
3265 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3266 //
3267 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3273 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3276 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3279 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3282 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3285 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003287 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003289
3290 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003292 TwoToFracPartOfX, IntegerPartOfX);
3293
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003295 }
3296 } else {
3297 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003298 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003299 getValue(I.getArgOperand(0)).getValueType(),
3300 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003301 }
3302
Dale Johannesen59e577f2008-09-05 18:38:42 +00003303 setValue(&I, result);
3304}
3305
Bill Wendling39150252008-09-09 20:39:27 +00003306/// visitLog - Lower a log intrinsic. Handles the special sequences for
3307/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003308void
Dan Gohman46510a72010-04-15 01:51:59 +00003309SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003310 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003311 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003312
Gabor Greif0635f352010-06-25 09:38:13 +00003313 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003314 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003315 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003317
3318 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003319 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003321 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003322
3323 // Get the significand and build it into a floating-point number with
3324 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003325 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003326
3327 if (LimitFloatPrecision <= 6) {
3328 // For floating-point precision of 6:
3329 //
3330 // LogofMantissa =
3331 // -1.1609546f +
3332 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003333 //
Bill Wendling39150252008-09-09 20:39:27 +00003334 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3340 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003342
Scott Michelfdc40a02009-02-17 22:15:04 +00003343 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003345 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3346 // For floating-point precision of 12:
3347 //
3348 // LogOfMantissa =
3349 // -1.7417939f +
3350 // (2.8212026f +
3351 // (-1.4699568f +
3352 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3353 //
3354 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3360 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003361 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3363 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3366 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003368
Scott Michelfdc40a02009-02-17 22:15:04 +00003369 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003371 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3372 // For floating-point precision of 18:
3373 //
3374 // LogOfMantissa =
3375 // -2.1072184f +
3376 // (4.2372794f +
3377 // (-3.7029485f +
3378 // (2.2781945f +
3379 // (-0.87823314f +
3380 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3381 //
3382 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3388 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3391 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003392 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3394 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003395 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3397 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003398 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3400 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003401 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003402
Scott Michelfdc40a02009-02-17 22:15:04 +00003403 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003405 }
3406 } else {
3407 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003408 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003409 getValue(I.getArgOperand(0)).getValueType(),
3410 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003411 }
3412
Dale Johannesen59e577f2008-09-05 18:38:42 +00003413 setValue(&I, result);
3414}
3415
Bill Wendling3eb59402008-09-09 00:28:24 +00003416/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3417/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003418void
Dan Gohman46510a72010-04-15 01:51:59 +00003419SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003420 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003421 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003422
Gabor Greif0635f352010-06-25 09:38:13 +00003423 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003424 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003425 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003427
Bill Wendling39150252008-09-09 20:39:27 +00003428 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003429 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003430
Bill Wendling3eb59402008-09-09 00:28:24 +00003431 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003432 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003433 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003434
Bill Wendling3eb59402008-09-09 00:28:24 +00003435 // Different possible minimax approximations of significand in
3436 // floating-point for various degrees of accuracy over [1,2].
3437 if (LimitFloatPrecision <= 6) {
3438 // For floating-point precision of 6:
3439 //
3440 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3441 //
3442 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003444 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3448 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003450
Scott Michelfdc40a02009-02-17 22:15:04 +00003451 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003453 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3454 // For floating-point precision of 12:
3455 //
3456 // Log2ofMantissa =
3457 // -2.51285454f +
3458 // (4.07009056f +
3459 // (-2.12067489f +
3460 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003461 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003462 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3468 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3471 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003472 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3474 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003475 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003476
Scott Michelfdc40a02009-02-17 22:15:04 +00003477 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003479 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3480 // For floating-point precision of 18:
3481 //
3482 // Log2ofMantissa =
3483 // -3.0400495f +
3484 // (6.1129976f +
3485 // (-5.3420409f +
3486 // (3.2865683f +
3487 // (-1.2669343f +
3488 // (0.27515199f -
3489 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3490 //
3491 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3497 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3500 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003501 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3503 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003504 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3506 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003507 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3509 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003511
Scott Michelfdc40a02009-02-17 22:15:04 +00003512 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003514 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003515 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003516 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003517 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003518 getValue(I.getArgOperand(0)).getValueType(),
3519 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003520 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003521
Dale Johannesen59e577f2008-09-05 18:38:42 +00003522 setValue(&I, result);
3523}
3524
Bill Wendling3eb59402008-09-09 00:28:24 +00003525/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3526/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003527void
Dan Gohman46510a72010-04-15 01:51:59 +00003528SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003529 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003530 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003531
Gabor Greif0635f352010-06-25 09:38:13 +00003532 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003533 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003534 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003536
Bill Wendling39150252008-09-09 20:39:27 +00003537 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003538 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003541
3542 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003543 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003544 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003545
3546 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003547 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003548 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003549 // Log10ofMantissa =
3550 // -0.50419619f +
3551 // (0.60948995f - 0.10380950f * x) * x;
3552 //
3553 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003555 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3559 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003561
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003564 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3565 // For floating-point precision of 12:
3566 //
3567 // Log10ofMantissa =
3568 // -0.64831180f +
3569 // (0.91751397f +
3570 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3571 //
3572 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3578 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003579 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3581 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003583
Scott Michelfdc40a02009-02-17 22:15:04 +00003584 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003586 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003587 // For floating-point precision of 18:
3588 //
3589 // Log10ofMantissa =
3590 // -0.84299375f +
3591 // (1.5327582f +
3592 // (-1.0688956f +
3593 // (0.49102474f +
3594 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3595 //
3596 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3602 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3605 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3608 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3611 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003613
Scott Michelfdc40a02009-02-17 22:15:04 +00003614 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003616 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003617 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003618 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003619 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003620 getValue(I.getArgOperand(0)).getValueType(),
3621 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003622 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003623
Dale Johannesen59e577f2008-09-05 18:38:42 +00003624 setValue(&I, result);
3625}
3626
Bill Wendlinge10c8142008-09-09 22:39:21 +00003627/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3628/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003629void
Dan Gohman46510a72010-04-15 01:51:59 +00003630SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003631 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003632 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003633
Gabor Greif0635f352010-06-25 09:38:13 +00003634 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003635 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003636 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639
3640 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3642 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003643
3644 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003646 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003647
3648 if (LimitFloatPrecision <= 6) {
3649 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003650 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003651 // TwoToFractionalPartOfX =
3652 // 0.997535578f +
3653 // (0.735607626f + 0.252464424f * x) * x;
3654 //
3655 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3661 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003664 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003666
Scott Michelfdc40a02009-02-17 22:15:04 +00003667 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003669 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3670 // For floating-point precision of 12:
3671 //
3672 // TwoToFractionalPartOfX =
3673 // 0.999892986f +
3674 // (0.696457318f +
3675 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3676 //
3677 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3683 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3686 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003689 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003691
Scott Michelfdc40a02009-02-17 22:15:04 +00003692 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003694 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3695 // For floating-point precision of 18:
3696 //
3697 // TwoToFractionalPartOfX =
3698 // 0.999999982f +
3699 // (0.693148872f +
3700 // (0.240227044f +
3701 // (0.554906021e-1f +
3702 // (0.961591928e-2f +
3703 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3704 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3710 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3713 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3716 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3719 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3722 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003725 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727
Scott Michelfdc40a02009-02-17 22:15:04 +00003728 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003730 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003731 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003732 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003733 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003734 getValue(I.getArgOperand(0)).getValueType(),
3735 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003736 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003737
Dale Johannesen601d3c02008-09-05 01:48:15 +00003738 setValue(&I, result);
3739}
3740
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003741/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3742/// limited-precision mode with x == 10.0f.
3743void
Dan Gohman46510a72010-04-15 01:51:59 +00003744SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003745 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003746 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003747 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003748 bool IsExp10 = false;
3749
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003751 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003752 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3753 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3754 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3755 APFloat Ten(10.0f);
3756 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3757 }
3758 }
3759 }
3760
3761 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003762 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003763
3764 // Put the exponent in the right bit position for later addition to the
3765 // final result:
3766 //
3767 // #define LOG2OF10 3.3219281f
3768 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003772
3773 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3775 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003776
3777 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003779 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003780
3781 if (LimitFloatPrecision <= 6) {
3782 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003783 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003784 // twoToFractionalPartOfX =
3785 // 0.997535578f +
3786 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003787 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003788 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3794 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003797 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003799
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003800 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003802 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3803 // For floating-point precision of 12:
3804 //
3805 // TwoToFractionalPartOfX =
3806 // 0.999892986f +
3807 // (0.696457318f +
3808 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3809 //
3810 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3816 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3819 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003822 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003824
Scott Michelfdc40a02009-02-17 22:15:04 +00003825 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003827 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3828 // For floating-point precision of 18:
3829 //
3830 // TwoToFractionalPartOfX =
3831 // 0.999999982f +
3832 // (0.693148872f +
3833 // (0.240227044f +
3834 // (0.554906021e-1f +
3835 // (0.961591928e-2f +
3836 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3837 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3843 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003844 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3846 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003847 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3849 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003850 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3852 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003853 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3855 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003856 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003858 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860
Scott Michelfdc40a02009-02-17 22:15:04 +00003861 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003863 }
3864 } else {
3865 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003866 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003867 getValue(I.getArgOperand(0)).getValueType(),
3868 getValue(I.getArgOperand(0)),
3869 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003870 }
3871
3872 setValue(&I, result);
3873}
3874
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003875
3876/// ExpandPowI - Expand a llvm.powi intrinsic.
3877static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3878 SelectionDAG &DAG) {
3879 // If RHS is a constant, we can expand this out to a multiplication tree,
3880 // otherwise we end up lowering to a call to __powidf2 (for example). When
3881 // optimizing for size, we only want to do this if the expansion would produce
3882 // a small number of multiplies, otherwise we do the full expansion.
3883 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3884 // Get the exponent as a positive value.
3885 unsigned Val = RHSC->getSExtValue();
3886 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003887
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003888 // powi(x, 0) -> 1.0
3889 if (Val == 0)
3890 return DAG.getConstantFP(1.0, LHS.getValueType());
3891
Dan Gohmanae541aa2010-04-15 04:33:49 +00003892 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003893 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3894 // If optimizing for size, don't insert too many multiplies. This
3895 // inserts up to 5 multiplies.
3896 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3897 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003898 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003899 // powi(x,15) generates one more multiply than it should), but this has
3900 // the benefit of being both really simple and much better than a libcall.
3901 SDValue Res; // Logically starts equal to 1.0
3902 SDValue CurSquare = LHS;
3903 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003904 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003905 if (Res.getNode())
3906 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3907 else
3908 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003909 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003910
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003911 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3912 CurSquare, CurSquare);
3913 Val >>= 1;
3914 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003915
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003916 // If the original was negative, invert the result, producing 1/(x*x*x).
3917 if (RHSC->getSExtValue() < 0)
3918 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3919 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3920 return Res;
3921 }
3922 }
3923
3924 // Otherwise, expand to a libcall.
3925 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3926}
3927
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003928/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3929/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3930/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003931bool
Devang Patel78a06e52010-08-25 20:39:26 +00003932SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003933 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003934 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00003935 const Argument *Arg = dyn_cast<Argument>(V);
3936 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003937 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003938
Devang Patel719f6a92010-04-29 20:40:36 +00003939 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003940 // Ignore inlined function arguments here.
3941 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003942 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003943 return false;
3944
Dan Gohman84023e02010-07-10 09:00:22 +00003945 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003946 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003947 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003948
3949 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003950 if (Arg->hasByValAttr()) {
3951 // Byval arguments' frame index is recorded during argument lowering.
3952 // Use this info directly.
3953 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3954 Reg = TRI->getFrameRegister(MF);
3955 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00003956 // If byval argument ofset is not recorded then ignore this.
3957 if (!Offset)
3958 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003959 }
3960
Devang Patel6cd467b2010-08-26 22:53:27 +00003961 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003962 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003963 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003964 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3965 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3966 if (PR)
3967 Reg = PR;
3968 }
3969 }
3970
Evan Chenga36acad2010-04-29 06:33:38 +00003971 if (!Reg) {
3972 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3973 if (VMI == FuncInfo.ValueMap.end())
3974 return false;
3975 Reg = VMI->second;
3976 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003977
3978 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3979 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3980 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003981 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003982 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003983 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003984}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003985
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003986// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00003987#if defined(_MSC_VER) && defined(setjmp) && \
3988 !defined(setjmp_undefined_for_msvc)
3989# pragma push_macro("setjmp")
3990# undef setjmp
3991# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003992#endif
3993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003994/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3995/// we want to emit this as a call to a named external function, return the name
3996/// otherwise lower it and return null.
3997const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003998SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003999 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004000 SDValue Res;
4001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004002 switch (Intrinsic) {
4003 default:
4004 // By default, turn this into a target intrinsic node.
4005 visitTargetIntrinsic(I, Intrinsic);
4006 return 0;
4007 case Intrinsic::vastart: visitVAStart(I); return 0;
4008 case Intrinsic::vaend: visitVAEnd(I); return 0;
4009 case Intrinsic::vacopy: visitVACopy(I); return 0;
4010 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004011 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004012 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004013 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004014 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004015 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004016 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004017 return 0;
4018 case Intrinsic::setjmp:
4019 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004020 case Intrinsic::longjmp:
4021 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004022 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004023 // Assert for address < 256 since we support only user defined address
4024 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004025 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004026 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004027 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004028 < 256 &&
4029 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004030 SDValue Op1 = getValue(I.getArgOperand(0));
4031 SDValue Op2 = getValue(I.getArgOperand(1));
4032 SDValue Op3 = getValue(I.getArgOperand(2));
4033 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4034 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004035 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004036 MachinePointerInfo(I.getArgOperand(0)),
4037 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004038 return 0;
4039 }
Chris Lattner824b9582008-11-21 16:42:48 +00004040 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004041 // Assert for address < 256 since we support only user defined address
4042 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004043 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004044 < 256 &&
4045 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004046 SDValue Op1 = getValue(I.getArgOperand(0));
4047 SDValue Op2 = getValue(I.getArgOperand(1));
4048 SDValue Op3 = getValue(I.getArgOperand(2));
4049 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4050 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004051 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004052 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 return 0;
4054 }
Chris Lattner824b9582008-11-21 16:42:48 +00004055 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004056 // Assert for address < 256 since we support only user defined address
4057 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004058 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004059 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004060 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004061 < 256 &&
4062 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004063 SDValue Op1 = getValue(I.getArgOperand(0));
4064 SDValue Op2 = getValue(I.getArgOperand(1));
4065 SDValue Op3 = getValue(I.getArgOperand(2));
4066 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4067 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004068
4069 // If the source and destination are known to not be aliases, we can
4070 // lower memmove as memcpy.
4071 uint64_t Size = -1ULL;
4072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004073 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004074 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004075 AliasAnalysis::NoAlias) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004076 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004077 false, MachinePointerInfo(I.getArgOperand(0)),
4078 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004079 return 0;
4080 }
4081
Mon P Wang20adc9d2010-04-04 03:10:48 +00004082 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004083 MachinePointerInfo(I.getArgOperand(0)),
4084 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004085 return 0;
4086 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004087 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004088 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004089 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004090 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004091 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004092 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004093
4094 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4095 // but do not always have a corresponding SDNode built. The SDNodeOrder
4096 // absolute, but not relative, values are different depending on whether
4097 // debug info exists.
4098 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004099
4100 // Check if address has undef value.
4101 if (isa<UndefValue>(Address) ||
4102 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004103 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004104 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4105 0, dl, SDNodeOrder);
4106 DAG.AddDbgValue(SDV, 0, false);
4107 return 0;
4108 }
4109
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004110 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004111 if (!N.getNode() && isa<Argument>(Address))
4112 // Check unused arguments map.
4113 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004114 SDDbgValue *SDV;
4115 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004116 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004117 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004118 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4119 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4120 Address = BCI->getOperand(0);
4121 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4122
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004123 if (isParameter && !AI) {
4124 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4125 if (FINode)
4126 // Byval parameter. We have a frame index at this point.
4127 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4128 0, dl, SDNodeOrder);
4129 else
4130 // Can't do anything with other non-AI cases yet. This might be a
4131 // parameter of a callee function that got inlined, for example.
4132 return 0;
4133 } else if (AI)
4134 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4135 0, dl, SDNodeOrder);
4136 else
4137 // Can't do anything with other non-AI cases yet.
4138 return 0;
4139 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4140 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004141 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004142 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004143 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004144 // If variable is pinned by a alloca in dominating bb then
4145 // use StaticAllocaMap.
4146 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004147 if (AI->getParent() != DI.getParent()) {
4148 DenseMap<const AllocaInst*, int>::iterator SI =
4149 FuncInfo.StaticAllocaMap.find(AI);
4150 if (SI != FuncInfo.StaticAllocaMap.end()) {
4151 SDV = DAG.getDbgValue(Variable, SI->second,
4152 0, dl, SDNodeOrder);
4153 DAG.AddDbgValue(SDV, 0, false);
4154 return 0;
4155 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004156 }
4157 }
4158 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004159 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4160 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004161 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004162 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004164 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004165 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004166 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004167 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004168 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004169 return 0;
4170
4171 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004172 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004173 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004174 if (!V)
4175 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004176
4177 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4178 // but do not always have a corresponding SDNode built. The SDNodeOrder
4179 // absolute, but not relative, values are different depending on whether
4180 // debug info exists.
4181 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004182 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004183 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004184 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4185 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004186 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004187 // Do not use getValue() in here; we don't want to generate code at
4188 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004189 SDValue N = NodeMap[V];
4190 if (!N.getNode() && isa<Argument>(V))
4191 // Check unused arguments map.
4192 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004193 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004194 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004195 SDV = DAG.getDbgValue(Variable, N.getNode(),
4196 N.getResNo(), Offset, dl, SDNodeOrder);
4197 DAG.AddDbgValue(SDV, N.getNode(), false);
4198 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004199 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4200 // Do not call getValue(V) yet, as we don't want to generate code.
4201 // Remember it for later.
4202 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4203 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004204 } else {
Devang Patel00190342010-03-15 19:15:44 +00004205 // We may expand this to cover more cases. One case where we have no
4206 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004207 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4208 Offset, dl, SDNodeOrder);
4209 DAG.AddDbgValue(SDV, 0, false);
4210 }
Devang Patel00190342010-03-15 19:15:44 +00004211 }
4212
4213 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004214 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004215 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004216 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004217 // Don't handle byval struct arguments or VLAs, for example.
4218 if (!AI)
4219 return 0;
4220 DenseMap<const AllocaInst*, int>::iterator SI =
4221 FuncInfo.StaticAllocaMap.find(AI);
4222 if (SI == FuncInfo.StaticAllocaMap.end())
4223 return 0; // VLAs.
4224 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004225
Chris Lattner512063d2010-04-05 06:19:28 +00004226 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4227 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4228 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004229 return 0;
4230 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004231 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004232 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004233 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004234 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004236 SDValue Ops[1];
4237 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004238 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004239 setValue(&I, Op);
4240 DAG.setRoot(Op.getValue(1));
4241 return 0;
4242 }
4243
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004244 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004245 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004246 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004247 if (CallMBB->isLandingPad())
4248 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004249 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004250#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004251 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004252#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004253 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4254 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004255 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004257
Chris Lattner3a5815f2009-09-17 23:54:54 +00004258 // Insert the EHSELECTION instruction.
4259 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4260 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004261 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004262 Ops[1] = getRoot();
4263 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004264 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004265 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004266 return 0;
4267 }
4268
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004269 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004270 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004271 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004272 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4273 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004274 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004275 return 0;
4276 }
4277
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004278 case Intrinsic::eh_return_i32:
4279 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004280 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4281 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4282 MVT::Other,
4283 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004284 getValue(I.getArgOperand(0)),
4285 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004286 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004287 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004288 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004289 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004290 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004291 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004292 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004293 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004294 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004295 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004296 TLI.getPointerTy()),
4297 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004298 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004299 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004300 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004301 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4302 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004303 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004304 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004305 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004306 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004307 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004308 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004309 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004310
Chris Lattner512063d2010-04-05 06:19:28 +00004311 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004312 return 0;
4313 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004314 case Intrinsic::eh_sjlj_setjmp: {
4315 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004316 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004317 return 0;
4318 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004319 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004320 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4321 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004322 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004323 return 0;
4324 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004325
Dale Johannesen0488fb62010-09-30 23:57:10 +00004326 case Intrinsic::x86_mmx_pslli_w:
4327 case Intrinsic::x86_mmx_pslli_d:
4328 case Intrinsic::x86_mmx_pslli_q:
4329 case Intrinsic::x86_mmx_psrli_w:
4330 case Intrinsic::x86_mmx_psrli_d:
4331 case Intrinsic::x86_mmx_psrli_q:
4332 case Intrinsic::x86_mmx_psrai_w:
4333 case Intrinsic::x86_mmx_psrai_d: {
4334 SDValue ShAmt = getValue(I.getArgOperand(1));
4335 if (isa<ConstantSDNode>(ShAmt)) {
4336 visitTargetIntrinsic(I, Intrinsic);
4337 return 0;
4338 }
4339 unsigned NewIntrinsic = 0;
4340 EVT ShAmtVT = MVT::v2i32;
4341 switch (Intrinsic) {
4342 case Intrinsic::x86_mmx_pslli_w:
4343 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4344 break;
4345 case Intrinsic::x86_mmx_pslli_d:
4346 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4347 break;
4348 case Intrinsic::x86_mmx_pslli_q:
4349 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4350 break;
4351 case Intrinsic::x86_mmx_psrli_w:
4352 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4353 break;
4354 case Intrinsic::x86_mmx_psrli_d:
4355 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4356 break;
4357 case Intrinsic::x86_mmx_psrli_q:
4358 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4359 break;
4360 case Intrinsic::x86_mmx_psrai_w:
4361 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4362 break;
4363 case Intrinsic::x86_mmx_psrai_d:
4364 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4365 break;
4366 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4367 }
4368
4369 // The vector shift intrinsics with scalars uses 32b shift amounts but
4370 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4371 // to be zero.
4372 // We must do this early because v2i32 is not a legal type.
4373 DebugLoc dl = getCurDebugLoc();
4374 SDValue ShOps[2];
4375 ShOps[0] = ShAmt;
4376 ShOps[1] = DAG.getConstant(0, MVT::i32);
4377 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4378 EVT DestVT = TLI.getValueType(I.getType());
4379 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4380 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4381 DAG.getConstant(NewIntrinsic, MVT::i32),
4382 getValue(I.getArgOperand(0)), ShAmt);
4383 setValue(&I, Res);
4384 return 0;
4385 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004386 case Intrinsic::convertff:
4387 case Intrinsic::convertfsi:
4388 case Intrinsic::convertfui:
4389 case Intrinsic::convertsif:
4390 case Intrinsic::convertuif:
4391 case Intrinsic::convertss:
4392 case Intrinsic::convertsu:
4393 case Intrinsic::convertus:
4394 case Intrinsic::convertuu: {
4395 ISD::CvtCode Code = ISD::CVT_INVALID;
4396 switch (Intrinsic) {
4397 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4398 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4399 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4400 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4401 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4402 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4403 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4404 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4405 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4406 }
Owen Andersone50ed302009-08-10 22:56:29 +00004407 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004408 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004409 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4410 DAG.getValueType(DestVT),
4411 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004412 getValue(I.getArgOperand(1)),
4413 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004414 Code);
4415 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004416 return 0;
4417 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004418 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004419 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004420 getValue(I.getArgOperand(0)).getValueType(),
4421 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004422 return 0;
4423 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004424 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4425 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004426 return 0;
4427 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004428 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004429 getValue(I.getArgOperand(0)).getValueType(),
4430 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 return 0;
4432 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004433 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004434 getValue(I.getArgOperand(0)).getValueType(),
4435 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004436 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004437 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004438 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004439 return 0;
4440 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004441 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004442 return 0;
4443 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004444 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004445 return 0;
4446 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004447 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004448 return 0;
4449 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004450 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004451 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004452 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004453 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004455 case Intrinsic::convert_to_fp16:
4456 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004457 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004458 return 0;
4459 case Intrinsic::convert_from_fp16:
4460 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004461 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004462 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004464 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004465 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 return 0;
4467 }
4468 case Intrinsic::readcyclecounter: {
4469 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004470 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4471 DAG.getVTList(MVT::i64, MVT::Other),
4472 &Op, 1);
4473 setValue(&I, Res);
4474 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004475 return 0;
4476 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004478 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004479 getValue(I.getArgOperand(0)).getValueType(),
4480 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 return 0;
4482 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004483 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004484 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004485 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 return 0;
4487 }
4488 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004489 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004490 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004491 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 return 0;
4493 }
4494 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004495 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004496 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004497 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498 return 0;
4499 }
4500 case Intrinsic::stacksave: {
4501 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004502 Res = DAG.getNode(ISD::STACKSAVE, dl,
4503 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4504 setValue(&I, Res);
4505 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 return 0;
4507 }
4508 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004509 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004510 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 return 0;
4512 }
Bill Wendling57344502008-11-18 11:01:33 +00004513 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004514 // Emit code into the DAG to store the stack guard onto the stack.
4515 MachineFunction &MF = DAG.getMachineFunction();
4516 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004517 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004518
Gabor Greif0635f352010-06-25 09:38:13 +00004519 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4520 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004521
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004522 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004523 MFI->setStackProtectorIndex(FI);
4524
4525 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4526
4527 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004528 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004529 MachinePointerInfo::getFixedStack(FI),
4530 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004531 setValue(&I, Res);
4532 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004533 return 0;
4534 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004535 case Intrinsic::objectsize: {
4536 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004537 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004538
4539 assert(CI && "Non-constant type in __builtin_object_size?");
4540
Gabor Greif0635f352010-06-25 09:38:13 +00004541 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004542 EVT Ty = Arg.getValueType();
4543
Dan Gohmane368b462010-06-18 14:22:04 +00004544 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004545 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004546 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004547 Res = DAG.getConstant(0, Ty);
4548
4549 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004550 return 0;
4551 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004552 case Intrinsic::var_annotation:
4553 // Discard annotate attributes
4554 return 0;
4555
4556 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004557 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558
4559 SDValue Ops[6];
4560 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004561 Ops[1] = getValue(I.getArgOperand(0));
4562 Ops[2] = getValue(I.getArgOperand(1));
4563 Ops[3] = getValue(I.getArgOperand(2));
4564 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 Ops[5] = DAG.getSrcValue(F);
4566
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004567 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4568 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4569 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004571 setValue(&I, Res);
4572 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004573 return 0;
4574 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575 case Intrinsic::gcroot:
4576 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004577 const Value *Alloca = I.getArgOperand(0);
4578 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004580 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4581 GFI->addStackRoot(FI->getIndex(), TypeMap);
4582 }
4583 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004584 case Intrinsic::gcread:
4585 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004586 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004588 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004589 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004591 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004592 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004593 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004594 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004595 return implVisitAluOverflow(I, ISD::UADDO);
4596 case Intrinsic::sadd_with_overflow:
4597 return implVisitAluOverflow(I, ISD::SADDO);
4598 case Intrinsic::usub_with_overflow:
4599 return implVisitAluOverflow(I, ISD::USUBO);
4600 case Intrinsic::ssub_with_overflow:
4601 return implVisitAluOverflow(I, ISD::SSUBO);
4602 case Intrinsic::umul_with_overflow:
4603 return implVisitAluOverflow(I, ISD::UMULO);
4604 case Intrinsic::smul_with_overflow:
4605 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004607 case Intrinsic::prefetch: {
4608 SDValue Ops[4];
4609 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004610 Ops[1] = getValue(I.getArgOperand(0));
4611 Ops[2] = getValue(I.getArgOperand(1));
4612 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004613 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004614 return 0;
4615 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 case Intrinsic::memory_barrier: {
4618 SDValue Ops[6];
4619 Ops[0] = getRoot();
4620 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004621 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622
Bill Wendling4533cac2010-01-28 21:51:40 +00004623 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 return 0;
4625 }
4626 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004627 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004628 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004629 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004630 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004631 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004632 getValue(I.getArgOperand(0)),
4633 getValue(I.getArgOperand(1)),
4634 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004635 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004636 setValue(&I, L);
4637 DAG.setRoot(L.getValue(1));
4638 return 0;
4639 }
4640 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004641 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004642 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004643 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004645 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004646 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004647 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004648 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004649 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004651 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004653 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004655 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004657 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004659 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004661 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004662
4663 case Intrinsic::invariant_start:
4664 case Intrinsic::lifetime_start:
4665 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004666 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004667 return 0;
4668 case Intrinsic::invariant_end:
4669 case Intrinsic::lifetime_end:
4670 // Discard region information.
4671 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 }
4673}
4674
Dan Gohman46510a72010-04-15 01:51:59 +00004675void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004676 bool isTailCall,
4677 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4679 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004680 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004681 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004682 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683
4684 TargetLowering::ArgListTy Args;
4685 TargetLowering::ArgListEntry Entry;
4686 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004687
4688 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004689 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004690 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004691 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4692 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004693
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004694 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004695 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004696
4697 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004698 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004699
4700 if (!CanLowerReturn) {
4701 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4702 FTy->getReturnType());
4703 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4704 FTy->getReturnType());
4705 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004706 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004707 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4708
Chris Lattnerecf42c42010-09-21 16:36:31 +00004709 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004710 Entry.Node = DemoteStackSlot;
4711 Entry.Ty = StackSlotPtrType;
4712 Entry.isSExt = false;
4713 Entry.isZExt = false;
4714 Entry.isInReg = false;
4715 Entry.isSRet = true;
4716 Entry.isNest = false;
4717 Entry.isByVal = false;
4718 Entry.Alignment = Align;
4719 Args.push_back(Entry);
4720 RetTy = Type::getVoidTy(FTy->getContext());
4721 }
4722
Dan Gohman46510a72010-04-15 01:51:59 +00004723 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004724 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 SDValue ArgNode = getValue(*i);
4726 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4727
4728 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004729 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4730 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4731 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4732 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4733 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4734 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004735 Entry.Alignment = CS.getParamAlignment(attrInd);
4736 Args.push_back(Entry);
4737 }
4738
Chris Lattner512063d2010-04-05 06:19:28 +00004739 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 // Insert a label before the invoke call to mark the try range. This can be
4741 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004742 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004743
Jim Grosbachca752c92010-01-28 01:45:32 +00004744 // For SjLj, keep track of which landing pads go with which invokes
4745 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004746 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004747 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004748 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004749 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004750 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 }
4752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 // Both PendingLoads and PendingExports must be flushed here;
4754 // this call might not return.
4755 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004756 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 }
4758
Dan Gohman98ca4f22009-08-05 01:29:28 +00004759 // Check if target-independent constraints permit a tail call here.
4760 // Target-dependent constraints are checked within TLI.LowerCallTo.
4761 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004762 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004763 isTailCall = false;
4764
Dan Gohmanbadcda42010-08-28 00:51:03 +00004765 // If there's a possibility that fast-isel has already selected some amount
4766 // of the current basic block, don't emit a tail call.
4767 if (isTailCall && EnableFastISel)
4768 isTailCall = false;
4769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004771 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004772 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004773 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004774 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004775 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004776 isTailCall,
4777 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004778 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004779 assert((isTailCall || Result.second.getNode()) &&
4780 "Non-null chain expected with non-tail call!");
4781 assert((Result.second.getNode() || !Result.first.getNode()) &&
4782 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004783 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004785 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004786 // The instruction result is the result of loading from the
4787 // hidden sret parameter.
4788 SmallVector<EVT, 1> PVTs;
4789 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4790
4791 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4792 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4793 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004794 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004795 SmallVector<SDValue, 4> Values(NumValues);
4796 SmallVector<SDValue, 4> Chains(NumValues);
4797
4798 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004799 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4800 DemoteStackSlot,
4801 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004802 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004803 Add,
4804 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4805 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004806 Values[i] = L;
4807 Chains[i] = L.getValue(1);
4808 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004809
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004810 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4811 MVT::Other, &Chains[0], NumValues);
4812 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004813
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004814 // Collect the legal value parts into potentially illegal values
4815 // that correspond to the original function's return values.
4816 SmallVector<EVT, 4> RetTys;
4817 RetTy = FTy->getReturnType();
4818 ComputeValueVTs(TLI, RetTy, RetTys);
4819 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4820 SmallVector<SDValue, 4> ReturnValues;
4821 unsigned CurReg = 0;
4822 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4823 EVT VT = RetTys[I];
4824 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4825 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004826
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004827 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004828 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004829 RegisterVT, VT, AssertOp);
4830 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004831 CurReg += NumRegs;
4832 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004833
Bill Wendling4533cac2010-01-28 21:51:40 +00004834 setValue(CS.getInstruction(),
4835 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4836 DAG.getVTList(&RetTys[0], RetTys.size()),
4837 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004838
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004839 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004840
4841 // As a special case, a null chain means that a tail call has been emitted and
4842 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004843 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004844 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004845 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004846 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004847
Chris Lattner512063d2010-04-05 06:19:28 +00004848 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 // Insert a label at the end of the invoke call to mark the try range. This
4850 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004851 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004852 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853
4854 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004855 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 }
4857}
4858
Chris Lattner8047d9a2009-12-24 00:37:38 +00004859/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4860/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004861static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4862 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004863 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004864 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004865 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004866 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004867 if (C->isNullValue())
4868 continue;
4869 // Unknown instruction.
4870 return false;
4871 }
4872 return true;
4873}
4874
Dan Gohman46510a72010-04-15 01:51:59 +00004875static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4876 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004877 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004878
Chris Lattner8047d9a2009-12-24 00:37:38 +00004879 // Check to see if this load can be trivially constant folded, e.g. if the
4880 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004881 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004882 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004883 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004884 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004885
Dan Gohman46510a72010-04-15 01:51:59 +00004886 if (const Constant *LoadCst =
4887 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4888 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004889 return Builder.getValue(LoadCst);
4890 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004891
Chris Lattner8047d9a2009-12-24 00:37:38 +00004892 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4893 // still constant memory, the input chain can be the entry node.
4894 SDValue Root;
4895 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004896
Chris Lattner8047d9a2009-12-24 00:37:38 +00004897 // Do not serialize (non-volatile) loads of constant memory with anything.
4898 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4899 Root = Builder.DAG.getEntryNode();
4900 ConstantMemory = true;
4901 } else {
4902 // Do not serialize non-volatile loads against each other.
4903 Root = Builder.DAG.getRoot();
4904 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004905
Chris Lattner8047d9a2009-12-24 00:37:38 +00004906 SDValue Ptr = Builder.getValue(PtrVal);
4907 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004908 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00004909 false /*volatile*/,
4910 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004911
Chris Lattner8047d9a2009-12-24 00:37:38 +00004912 if (!ConstantMemory)
4913 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4914 return LoadVal;
4915}
4916
4917
4918/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4919/// If so, return true and lower it, otherwise return false and it will be
4920/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004921bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004922 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004923 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004924 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004925
Gabor Greif0635f352010-06-25 09:38:13 +00004926 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004927 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004928 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004929 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004930 return false;
4931
Gabor Greif0635f352010-06-25 09:38:13 +00004932 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004933
Chris Lattner8047d9a2009-12-24 00:37:38 +00004934 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4935 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004936 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4937 bool ActuallyDoIt = true;
4938 MVT LoadVT;
4939 const Type *LoadTy;
4940 switch (Size->getZExtValue()) {
4941 default:
4942 LoadVT = MVT::Other;
4943 LoadTy = 0;
4944 ActuallyDoIt = false;
4945 break;
4946 case 2:
4947 LoadVT = MVT::i16;
4948 LoadTy = Type::getInt16Ty(Size->getContext());
4949 break;
4950 case 4:
4951 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004952 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004953 break;
4954 case 8:
4955 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004956 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004957 break;
4958 /*
4959 case 16:
4960 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004961 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004962 LoadTy = VectorType::get(LoadTy, 4);
4963 break;
4964 */
4965 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004966
Chris Lattner04b091a2009-12-24 01:07:17 +00004967 // This turns into unaligned loads. We only do this if the target natively
4968 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4969 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004970
Chris Lattner04b091a2009-12-24 01:07:17 +00004971 // Require that we can find a legal MVT, and only do this if the target
4972 // supports unaligned loads of that type. Expanding into byte loads would
4973 // bloat the code.
4974 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4975 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4976 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4977 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4978 ActuallyDoIt = false;
4979 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004980
Chris Lattner04b091a2009-12-24 01:07:17 +00004981 if (ActuallyDoIt) {
4982 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4983 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004984
Chris Lattner04b091a2009-12-24 01:07:17 +00004985 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4986 ISD::SETNE);
4987 EVT CallVT = TLI.getValueType(I.getType(), true);
4988 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4989 return true;
4990 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004991 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004992
4993
Chris Lattner8047d9a2009-12-24 00:37:38 +00004994 return false;
4995}
4996
4997
Dan Gohman46510a72010-04-15 01:51:59 +00004998void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004999 // Handle inline assembly differently.
5000 if (isa<InlineAsm>(I.getCalledValue())) {
5001 visitInlineAsm(&I);
5002 return;
5003 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 const char *RenameFn = 0;
5006 if (Function *F = I.getCalledFunction()) {
5007 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005008 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005009 if (unsigned IID = II->getIntrinsicID(F)) {
5010 RenameFn = visitIntrinsicCall(I, IID);
5011 if (!RenameFn)
5012 return;
5013 }
5014 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005015 if (unsigned IID = F->getIntrinsicID()) {
5016 RenameFn = visitIntrinsicCall(I, IID);
5017 if (!RenameFn)
5018 return;
5019 }
5020 }
5021
5022 // Check for well-known libc/libm calls. If the function is internal, it
5023 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005024 if (!F->hasLocalLinkage() && F->hasName()) {
5025 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005026 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005027 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005028 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5029 I.getType() == I.getArgOperand(0)->getType() &&
5030 I.getType() == I.getArgOperand(1)->getType()) {
5031 SDValue LHS = getValue(I.getArgOperand(0));
5032 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005033 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5034 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005035 return;
5036 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005037 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005038 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005039 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5040 I.getType() == I.getArgOperand(0)->getType()) {
5041 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005042 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5043 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044 return;
5045 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005046 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005047 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005048 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5049 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005050 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005051 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005052 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5053 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 return;
5055 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005056 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005057 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005058 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5059 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005060 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005061 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005062 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5063 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 return;
5065 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005066 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005067 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005068 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5069 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005070 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005071 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005072 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5073 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005074 return;
5075 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005076 } else if (Name == "memcmp") {
5077 if (visitMemCmpCall(I))
5078 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 }
5080 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083 SDValue Callee;
5084 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005085 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005086 else
Bill Wendling056292f2008-09-16 21:48:12 +00005087 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088
Bill Wendling0d580132009-12-23 01:28:19 +00005089 // Check if we can potentially perform a tail call. More detailed checking is
5090 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005091 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092}
5093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096/// AsmOperandInfo - This contains information for each constraint that we are
5097/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005098class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005099 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005100public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005101 /// CallOperand - If this is the result output operand or a clobber
5102 /// this is null, otherwise it is the incoming operand to the CallInst.
5103 /// This gets modified as the asm is processed.
5104 SDValue CallOperand;
5105
5106 /// AssignedRegs - If this is a register or register class operand, this
5107 /// contains the set of register corresponding to the operand.
5108 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005109
John Thompsoneac6e1d2010-09-13 18:15:37 +00005110 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005111 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5112 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005114 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5115 /// busy in OutputRegs/InputRegs.
5116 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005117 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118 std::set<unsigned> &InputRegs,
5119 const TargetRegisterInfo &TRI) const {
5120 if (isOutReg) {
5121 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5122 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5123 }
5124 if (isInReg) {
5125 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5126 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5127 }
5128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005129
Owen Andersone50ed302009-08-10 22:56:29 +00005130 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005131 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005133 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005134 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005135 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005137
Chris Lattner81249c92008-10-17 17:05:25 +00005138 if (isa<BasicBlock>(CallOperandVal))
5139 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005140
Chris Lattner81249c92008-10-17 17:05:25 +00005141 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005142
Chris Lattner81249c92008-10-17 17:05:25 +00005143 // If this is an indirect operand, the operand is a pointer to the
5144 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005145 if (isIndirect) {
5146 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5147 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005148 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005149 OpTy = PtrTy->getElementType();
5150 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005151
Chris Lattner81249c92008-10-17 17:05:25 +00005152 // If OpTy is not a single value, it may be a struct/union that we
5153 // can tile with integers.
5154 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5155 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5156 switch (BitSize) {
5157 default: break;
5158 case 1:
5159 case 8:
5160 case 16:
5161 case 32:
5162 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005163 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005164 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005165 break;
5166 }
5167 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005168
Chris Lattner81249c92008-10-17 17:05:25 +00005169 return TLI.getValueType(OpTy, true);
5170 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172private:
5173 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5174 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005175 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005176 const TargetRegisterInfo &TRI) {
5177 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5178 Regs.insert(Reg);
5179 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5180 for (; *Aliases; ++Aliases)
5181 Regs.insert(*Aliases);
5182 }
5183};
Dan Gohman462f6b52010-05-29 17:53:24 +00005184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185} // end llvm namespace.
5186
Dan Gohman462f6b52010-05-29 17:53:24 +00005187/// isAllocatableRegister - If the specified register is safe to allocate,
5188/// i.e. it isn't a stack pointer or some other special register, return the
5189/// register class for the register. Otherwise, return null.
5190static const TargetRegisterClass *
5191isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5192 const TargetLowering &TLI,
5193 const TargetRegisterInfo *TRI) {
5194 EVT FoundVT = MVT::Other;
5195 const TargetRegisterClass *FoundRC = 0;
5196 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5197 E = TRI->regclass_end(); RCI != E; ++RCI) {
5198 EVT ThisVT = MVT::Other;
5199
5200 const TargetRegisterClass *RC = *RCI;
5201 // If none of the value types for this register class are valid, we
5202 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5203 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5204 I != E; ++I) {
5205 if (TLI.isTypeLegal(*I)) {
5206 // If we have already found this register in a different register class,
5207 // choose the one with the largest VT specified. For example, on
5208 // PowerPC, we favor f64 register classes over f32.
5209 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5210 ThisVT = *I;
5211 break;
5212 }
5213 }
5214 }
5215
5216 if (ThisVT == MVT::Other) continue;
5217
5218 // NOTE: This isn't ideal. In particular, this might allocate the
5219 // frame pointer in functions that need it (due to them not being taken
5220 // out of allocation, because a variable sized allocation hasn't been seen
5221 // yet). This is a slight code pessimization, but should still work.
5222 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5223 E = RC->allocation_order_end(MF); I != E; ++I)
5224 if (*I == Reg) {
5225 // We found a matching register class. Keep looking at others in case
5226 // we find one with larger registers that this physreg is also in.
5227 FoundRC = RC;
5228 FoundVT = ThisVT;
5229 break;
5230 }
5231 }
5232 return FoundRC;
5233}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234
5235/// GetRegistersForValue - Assign registers (virtual or physical) for the
5236/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005237/// register allocator to handle the assignment process. However, if the asm
5238/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239/// allocation. This produces generally horrible, but correct, code.
5240///
5241/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242/// Input and OutputRegs are the set of already allocated physical registers.
5243///
Dan Gohman2048b852009-11-23 18:04:58 +00005244void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005245GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005246 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005247 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005248 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005250 // Compute whether this value requires an input register, an output register,
5251 // or both.
5252 bool isOutReg = false;
5253 bool isInReg = false;
5254 switch (OpInfo.Type) {
5255 case InlineAsm::isOutput:
5256 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
5258 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005259 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005260 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005261 break;
5262 case InlineAsm::isInput:
5263 isInReg = true;
5264 isOutReg = false;
5265 break;
5266 case InlineAsm::isClobber:
5267 isOutReg = true;
5268 isInReg = true;
5269 break;
5270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005271
5272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 MachineFunction &MF = DAG.getMachineFunction();
5274 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 // If this is a constraint for a single physreg, or a constraint for a
5277 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005278 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5280 OpInfo.ConstraintVT);
5281
5282 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005284 // If this is a FP input in an integer register (or visa versa) insert a bit
5285 // cast of the input value. More generally, handle any case where the input
5286 // value disagrees with the register class we plan to stick this in.
5287 if (OpInfo.Type == InlineAsm::isInput &&
5288 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005289 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005290 // types are identical size, use a bitcast to convert (e.g. two differing
5291 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005292 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005293 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005294 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005295 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005296 OpInfo.ConstraintVT = RegVT;
5297 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5298 // If the input is a FP value and we want it in FP registers, do a
5299 // bitcast to the corresponding integer type. This turns an f64 value
5300 // into i64, which can be passed with two i32 values on a 32-bit
5301 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005302 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005303 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005304 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005305 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005306 OpInfo.ConstraintVT = RegVT;
5307 }
5308 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005309
Owen Anderson23b9b192009-08-12 00:36:31 +00005310 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005311 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005312
Owen Andersone50ed302009-08-10 22:56:29 +00005313 EVT RegVT;
5314 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315
5316 // If this is a constraint for a specific physical register, like {r17},
5317 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005318 if (unsigned AssignedReg = PhysReg.first) {
5319 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005321 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 // Get the actual register value type. This is important, because the user
5324 // may have asked for (e.g.) the AX register in i32 type. We need to
5325 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005326 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005329 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005330
5331 // If this is an expanded reference, add the rest of the regs to Regs.
5332 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005333 TargetRegisterClass::iterator I = RC->begin();
5334 for (; *I != AssignedReg; ++I)
5335 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 // Already added the first reg.
5338 --NumRegs; ++I;
5339 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005340 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 Regs.push_back(*I);
5342 }
5343 }
Bill Wendling651ad132009-12-22 01:25:10 +00005344
Dan Gohman7451d3e2010-05-29 17:03:36 +00005345 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5347 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5348 return;
5349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 // Otherwise, if this was a reference to an LLVM register class, create vregs
5352 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005353 if (const TargetRegisterClass *RC = PhysReg.second) {
5354 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005356 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357
Evan Chengfb112882009-03-23 08:01:15 +00005358 // Create the appropriate number of virtual registers.
5359 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5360 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005361 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005362
Dan Gohman7451d3e2010-05-29 17:03:36 +00005363 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005364 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005366
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005367 // This is a reference to a register class that doesn't directly correspond
5368 // to an LLVM register class. Allocate NumRegs consecutive, available,
5369 // registers from the class.
5370 std::vector<unsigned> RegClassRegs
5371 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5372 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5375 unsigned NumAllocated = 0;
5376 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5377 unsigned Reg = RegClassRegs[i];
5378 // See if this register is available.
5379 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5380 (isInReg && InputRegs.count(Reg))) { // Already used.
5381 // Make sure we find consecutive registers.
5382 NumAllocated = 0;
5383 continue;
5384 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 // Check to see if this register is allocatable (i.e. don't give out the
5387 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005388 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5389 if (!RC) { // Couldn't allocate this register.
5390 // Reset NumAllocated to make sure we return consecutive registers.
5391 NumAllocated = 0;
5392 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005393 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 // Okay, this register is good, we can use it.
5396 ++NumAllocated;
5397
5398 // If we allocated enough consecutive registers, succeed.
5399 if (NumAllocated == NumRegs) {
5400 unsigned RegStart = (i-NumAllocated)+1;
5401 unsigned RegEnd = i+1;
5402 // Mark all of the allocated registers used.
5403 for (unsigned i = RegStart; i != RegEnd; ++i)
5404 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005405
Dan Gohman7451d3e2010-05-29 17:03:36 +00005406 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 OpInfo.ConstraintVT);
5408 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5409 return;
5410 }
5411 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 // Otherwise, we couldn't allocate enough registers for this.
5414}
5415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416/// visitInlineAsm - Handle a call to an InlineAsm object.
5417///
Dan Gohman46510a72010-04-15 01:51:59 +00005418void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5419 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005420
5421 /// ConstraintOperands - Information about all of the constraints.
5422 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 std::set<unsigned> OutputRegs, InputRegs;
5425
John Thompsoneac6e1d2010-09-13 18:15:37 +00005426 std::vector<TargetLowering::AsmOperandInfo> TargetConstraints = TLI.ParseConstraints(CS);
5427 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005429 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5430 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005431 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5432 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005434
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436
5437 // Compute the value type for each operand.
5438 switch (OpInfo.Type) {
5439 case InlineAsm::isOutput:
5440 // Indirect outputs just consume an argument.
5441 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005442 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443 break;
5444 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 // The return value of the call is this value. As such, there is no
5447 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005448 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005449 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5451 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5452 } else {
5453 assert(ResNo == 0 && "Asm only has one result!");
5454 OpVT = TLI.getValueType(CS.getType());
5455 }
5456 ++ResNo;
5457 break;
5458 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005459 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 break;
5461 case InlineAsm::isClobber:
5462 // Nothing to do.
5463 break;
5464 }
5465
5466 // If this is an input or an indirect output, process the call argument.
5467 // BasicBlocks are labels, currently appearing only in asm's.
5468 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005469 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005470 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5471
Dan Gohman46510a72010-04-15 01:51:59 +00005472 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005473 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005474 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005477
Owen Anderson1d0be152009-08-13 21:58:54 +00005478 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005482
John Thompsoneac6e1d2010-09-13 18:15:37 +00005483 // Indirect operand accesses access memory.
5484 if (OpInfo.isIndirect)
5485 hasMemory = true;
5486 else {
5487 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5488 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5489 if (CType == TargetLowering::C_Memory) {
5490 hasMemory = true;
5491 break;
5492 }
5493 }
5494 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496
John Thompsoneac6e1d2010-09-13 18:15:37 +00005497 SDValue Chain, Flag;
5498
5499 // We won't need to flush pending loads if this asm doesn't touch
5500 // memory and is nonvolatile.
5501 if (hasMemory || IA->hasSideEffects())
5502 Chain = getRoot();
5503 else
5504 Chain = DAG.getRoot();
5505
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005506 // Second pass over the constraints: compute which constraint option to use
5507 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005508 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005509 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005510
John Thompson54584742010-09-24 22:24:05 +00005511 // If this is an output operand with a matching input operand, look up the
5512 // matching input. If their types mismatch, e.g. one is an integer, the
5513 // other is floating point, or their sizes are different, flag it as an
5514 // error.
5515 if (OpInfo.hasMatchingInput()) {
5516 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005517
John Thompson54584742010-09-24 22:24:05 +00005518 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5519 if ((OpInfo.ConstraintVT.isInteger() !=
5520 Input.ConstraintVT.isInteger()) ||
5521 (OpInfo.ConstraintVT.getSizeInBits() !=
5522 Input.ConstraintVT.getSizeInBits())) {
5523 report_fatal_error("Unsupported asm: input constraint"
5524 " with a matching output constraint of"
5525 " incompatible type!");
5526 }
5527 Input.ConstraintVT = OpInfo.ConstraintVT;
5528 }
5529 }
5530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005532 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 // If this is a memory input, and if the operand is not indirect, do what we
5535 // need to to provide an address for the memory input.
5536 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5537 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005538 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 // Memory operands really want the address of the value. If we don't have
5542 // an indirect input, put it in the constpool if we can, otherwise spill
5543 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 // If the operand is a float, integer, or vector constant, spill to a
5546 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005547 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5549 isa<ConstantVector>(OpVal)) {
5550 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5551 TLI.getPointerTy());
5552 } else {
5553 // Otherwise, create a stack slot and emit a store to it before the
5554 // asm.
5555 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005556 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5558 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005559 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005561 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005562 OpInfo.CallOperand, StackSlot,
5563 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005564 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 OpInfo.CallOperand = StackSlot;
5566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 // There is no longer a Value* corresponding to this operand.
5569 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 // It is now an indirect operand.
5572 OpInfo.isIndirect = true;
5573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 // If this constraint is for a specific register, allocate it before
5576 // anything else.
5577 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005578 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005582 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5584 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 // C_Register operands have already been allocated, Other/Memory don't need
5587 // to be.
5588 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005589 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590 }
5591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5593 std::vector<SDValue> AsmNodeOperands;
5594 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5595 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005596 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5597 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Chris Lattnerdecc2672010-04-07 05:20:54 +00005599 // If we have a !srcloc metadata node associated with it, we want to attach
5600 // this to the ultimately generated inline asm machineinstr. To do this, we
5601 // pass in the third operand as this (potentially null) inline asm MDNode.
5602 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5603 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005605 // Remember the AlignStack bit as operand 3.
5606 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5607 MVT::i1));
5608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 // Loop over all of the inputs, copying the operand values into the
5610 // appropriate registers and processing the output regs.
5611 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5614 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5617 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5618
5619 switch (OpInfo.Type) {
5620 case InlineAsm::isOutput: {
5621 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5622 OpInfo.ConstraintType != TargetLowering::C_Register) {
5623 // Memory output, or 'other' output (e.g. 'X' constraint).
5624 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5625
5626 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005627 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5628 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 TLI.getPointerTy()));
5630 AsmNodeOperands.push_back(OpInfo.CallOperand);
5631 break;
5632 }
5633
5634 // Otherwise, this is a register or register class output.
5635
5636 // Copy the output from the appropriate register. Find a register that
5637 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005638 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005639 report_fatal_error("Couldn't allocate output reg for constraint '" +
5640 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641
5642 // If this is an indirect operand, store through the pointer after the
5643 // asm.
5644 if (OpInfo.isIndirect) {
5645 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5646 OpInfo.CallOperandVal));
5647 } else {
5648 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005649 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 // Concatenate this output onto the outputs list.
5651 RetValRegs.append(OpInfo.AssignedRegs);
5652 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 // Add information to the INLINEASM node to know that this register is
5655 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005656 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005657 InlineAsm::Kind_RegDefEarlyClobber :
5658 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005659 false,
5660 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005661 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005662 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 break;
5664 }
5665 case InlineAsm::isInput: {
5666 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667
Chris Lattner6bdcda32008-10-17 16:47:46 +00005668 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 // If this is required to match an output register we have already set,
5670 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005671 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 // Scan until we find the definition we already emitted of this operand.
5674 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005675 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 for (; OperandNo; --OperandNo) {
5677 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005678 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005679 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005680 assert((InlineAsm::isRegDefKind(OpFlag) ||
5681 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5682 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005683 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 }
5685
Evan Cheng697cbbf2009-03-20 18:03:34 +00005686 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005687 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005688 if (InlineAsm::isRegDefKind(OpFlag) ||
5689 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005690 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005691 if (OpInfo.isIndirect) {
5692 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005693 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005694 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5695 " don't know how to handle tied "
5696 "indirect register inputs");
5697 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005701 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005702 MatchedRegs.RegVTs.push_back(RegVT);
5703 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005704 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005705 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005706 MatchedRegs.Regs.push_back
5707 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
5709 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005710 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005711 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005712 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005713 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005714 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005717
Chris Lattnerdecc2672010-04-07 05:20:54 +00005718 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5719 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5720 "Unexpected number of operands");
5721 // Add information to the INLINEASM node to know about this input.
5722 // See InlineAsm.h isUseOperandTiedToDef.
5723 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5724 OpInfo.getMatchedOperand());
5725 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5726 TLI.getPointerTy()));
5727 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5728 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005730
Dale Johannesenb5611a62010-07-13 20:17:05 +00005731 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005732 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5733 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005734 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005735
Dale Johannesenb5611a62010-07-13 20:17:05 +00005736 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737 std::vector<SDValue> Ops;
5738 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005739 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005740 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005741 report_fatal_error("Invalid operand for inline asm constraint '" +
5742 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005744 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005745 unsigned ResOpType =
5746 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005747 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 TLI.getPointerTy()));
5749 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5750 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005751 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005752
Chris Lattnerdecc2672010-04-07 05:20:54 +00005753 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005754 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5755 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5756 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005759 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005760 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 TLI.getPointerTy()));
5762 AsmNodeOperands.push_back(InOperandVal);
5763 break;
5764 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5767 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5768 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005769 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 "Don't know how to handle indirect register inputs yet!");
5771
5772 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005773 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005774 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005775 report_fatal_error("Couldn't allocate input reg for constraint '" +
5776 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777
Dale Johannesen66978ee2009-01-31 02:22:37 +00005778 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005779 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780
Chris Lattnerdecc2672010-04-07 05:20:54 +00005781 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005782 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 break;
5784 }
5785 case InlineAsm::isClobber: {
5786 // Add the clobbered value to the operand list, so that the register
5787 // allocator is aware that the physreg got clobbered.
5788 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005789 OpInfo.AssignedRegs.AddInlineAsmOperands(
5790 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005791 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005792 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 break;
5794 }
5795 }
5796 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Chris Lattnerdecc2672010-04-07 05:20:54 +00005798 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005799 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005801
Dale Johannesen66978ee2009-01-31 02:22:37 +00005802 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 &AsmNodeOperands[0], AsmNodeOperands.size());
5805 Flag = Chain.getValue(1);
5806
5807 // If this asm returns a register value, copy the result from that register
5808 // and set it as the value of the call.
5809 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005810 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005811 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005812
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005813 // FIXME: Why don't we do this for inline asms with MRVs?
5814 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005815 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005817 // If any of the results of the inline asm is a vector, it may have the
5818 // wrong width/num elts. This can happen for register classes that can
5819 // contain multiple different value types. The preg or vreg allocated may
5820 // not have the same VT as was expected. Convert it to the right type
5821 // with bit_convert.
5822 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005823 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005824 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005825
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005826 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005827 ResultType.isInteger() && Val.getValueType().isInteger()) {
5828 // If a result value was tied to an input value, the computed result may
5829 // have a wider width than the expected result. Extract the relevant
5830 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005831 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005832 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005833
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005834 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005835 }
Dan Gohman95915732008-10-18 01:03:45 +00005836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005838 // Don't need to use this as a chain in this case.
5839 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5840 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005842
Dan Gohman46510a72010-04-15 01:51:59 +00005843 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // Process indirect outputs, first output all of the flagged copies out of
5846 // physregs.
5847 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5848 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005849 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005850 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005851 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5853 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855 // Emit the non-flagged stores from the physregs.
5856 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005857 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5858 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5859 StoresToEmit[i].first,
5860 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005861 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005862 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005863 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005864 }
5865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 DAG.setRoot(Chain);
5871}
5872
Dan Gohman46510a72010-04-15 01:51:59 +00005873void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005874 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5875 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005876 getValue(I.getArgOperand(0)),
5877 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878}
5879
Dan Gohman46510a72010-04-15 01:51:59 +00005880void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005881 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005882 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5883 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005884 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005885 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 setValue(&I, V);
5887 DAG.setRoot(V.getValue(1));
5888}
5889
Dan Gohman46510a72010-04-15 01:51:59 +00005890void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005891 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5892 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005893 getValue(I.getArgOperand(0)),
5894 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895}
5896
Dan Gohman46510a72010-04-15 01:51:59 +00005897void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005898 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5899 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005900 getValue(I.getArgOperand(0)),
5901 getValue(I.getArgOperand(1)),
5902 DAG.getSrcValue(I.getArgOperand(0)),
5903 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904}
5905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005907/// implementation, which just calls LowerCall.
5908/// FIXME: When all targets are
5909/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910std::pair<SDValue, SDValue>
5911TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5912 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005913 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005914 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005915 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005917 ArgListTy &Args, SelectionDAG &DAG,
5918 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005920 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005921 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005923 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5925 for (unsigned Value = 0, NumValues = ValueVTs.size();
5926 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005927 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005928 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005929 SDValue Op = SDValue(Args[i].Node.getNode(),
5930 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 ISD::ArgFlagsTy Flags;
5932 unsigned OriginalAlignment =
5933 getTargetData()->getABITypeAlignment(ArgTy);
5934
5935 if (Args[i].isZExt)
5936 Flags.setZExt();
5937 if (Args[i].isSExt)
5938 Flags.setSExt();
5939 if (Args[i].isInReg)
5940 Flags.setInReg();
5941 if (Args[i].isSRet)
5942 Flags.setSRet();
5943 if (Args[i].isByVal) {
5944 Flags.setByVal();
5945 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5946 const Type *ElementTy = Ty->getElementType();
5947 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005948 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 // For ByVal, alignment should come from FE. BE will guess if this
5950 // info is not there but there are cases it cannot get right.
5951 if (Args[i].Alignment)
5952 FrameAlign = Args[i].Alignment;
5953 Flags.setByValAlign(FrameAlign);
5954 Flags.setByValSize(FrameSize);
5955 }
5956 if (Args[i].isNest)
5957 Flags.setNest();
5958 Flags.setOrigAlign(OriginalAlignment);
5959
Owen Anderson23b9b192009-08-12 00:36:31 +00005960 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5961 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 SmallVector<SDValue, 4> Parts(NumParts);
5963 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5964
5965 if (Args[i].isSExt)
5966 ExtendKind = ISD::SIGN_EXTEND;
5967 else if (Args[i].isZExt)
5968 ExtendKind = ISD::ZERO_EXTEND;
5969
Bill Wendling46ada192010-03-02 01:55:18 +00005970 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005971 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972
Dan Gohman98ca4f22009-08-05 01:29:28 +00005973 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005975 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5976 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005977 if (NumParts > 1 && j == 0)
5978 MyFlags.Flags.setSplit();
5979 else if (j != 0)
5980 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981
Dan Gohman98ca4f22009-08-05 01:29:28 +00005982 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005983 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 }
5985 }
5986 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005987
Dan Gohman98ca4f22009-08-05 01:29:28 +00005988 // Handle the incoming return values from the call.
5989 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005990 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005993 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005994 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5995 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005996 for (unsigned i = 0; i != NumRegs; ++i) {
5997 ISD::InputArg MyFlags;
5998 MyFlags.VT = RegisterVT;
5999 MyFlags.Used = isReturnValueUsed;
6000 if (RetSExt)
6001 MyFlags.Flags.setSExt();
6002 if (RetZExt)
6003 MyFlags.Flags.setZExt();
6004 if (isInreg)
6005 MyFlags.Flags.setInReg();
6006 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 }
6009
Dan Gohman98ca4f22009-08-05 01:29:28 +00006010 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006011 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006012 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006013
6014 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006016 "LowerCall didn't return a valid chain!");
6017 assert((!isTailCall || InVals.empty()) &&
6018 "LowerCall emitted a return value for a tail call!");
6019 assert((isTailCall || InVals.size() == Ins.size()) &&
6020 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006021
6022 // For a tail call, the return value is merely live-out and there aren't
6023 // any nodes in the DAG representing it. Return a special value to
6024 // indicate that a tail call has been emitted and no more Instructions
6025 // should be processed in the current block.
6026 if (isTailCall) {
6027 DAG.setRoot(Chain);
6028 return std::make_pair(SDValue(), SDValue());
6029 }
6030
Evan Chengaf1871f2010-03-11 19:38:18 +00006031 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6032 assert(InVals[i].getNode() &&
6033 "LowerCall emitted a null value!");
6034 assert(Ins[i].VT == InVals[i].getValueType() &&
6035 "LowerCall emitted a value with the wrong type!");
6036 });
6037
Dan Gohman98ca4f22009-08-05 01:29:28 +00006038 // Collect the legal value parts into potentially illegal values
6039 // that correspond to the original function's return values.
6040 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6041 if (RetSExt)
6042 AssertOp = ISD::AssertSext;
6043 else if (RetZExt)
6044 AssertOp = ISD::AssertZext;
6045 SmallVector<SDValue, 4> ReturnValues;
6046 unsigned CurReg = 0;
6047 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006048 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006049 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6050 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006051
Bill Wendling46ada192010-03-02 01:55:18 +00006052 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006053 NumRegs, RegisterVT, VT,
6054 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006055 CurReg += NumRegs;
6056 }
6057
6058 // For a function returning void, there is no return value. We can't create
6059 // such a node, so we just return a null return value in that case. In
6060 // that case, nothing will actualy look at the value.
6061 if (ReturnValues.empty())
6062 return std::make_pair(SDValue(), Chain);
6063
6064 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6065 DAG.getVTList(&RetTys[0], RetTys.size()),
6066 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 return std::make_pair(Res, Chain);
6068}
6069
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006070void TargetLowering::LowerOperationWrapper(SDNode *N,
6071 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006072 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006073 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006074 if (Res.getNode())
6075 Results.push_back(Res);
6076}
6077
Dan Gohmand858e902010-04-17 15:26:15 +00006078SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006079 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 return SDValue();
6081}
6082
Dan Gohman46510a72010-04-15 01:51:59 +00006083void
6084SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006085 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 assert((Op.getOpcode() != ISD::CopyFromReg ||
6087 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6088 "Copy from a reg to the same reg!");
6089 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6090
Owen Anderson23b9b192009-08-12 00:36:31 +00006091 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006093 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 PendingExports.push_back(Chain);
6095}
6096
6097#include "llvm/CodeGen/SelectionDAGISel.h"
6098
Dan Gohman46510a72010-04-15 01:51:59 +00006099void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006101 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006102 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006103 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006104 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006105 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006107 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006108 SmallVector<ISD::OutputArg, 4> Outs;
6109 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6110 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006111
Dan Gohman7451d3e2010-05-29 17:03:36 +00006112 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006113 // Put in an sret pointer parameter before all the other parameters.
6114 SmallVector<EVT, 1> ValueVTs;
6115 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6116
6117 // NOTE: Assuming that a pointer will never break down to more than one VT
6118 // or one register.
6119 ISD::ArgFlagsTy Flags;
6120 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006121 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006122 ISD::InputArg RetArg(Flags, RegisterVT, true);
6123 Ins.push_back(RetArg);
6124 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006125
Dan Gohman98ca4f22009-08-05 01:29:28 +00006126 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006127 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006128 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006130 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006131 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6132 bool isArgValueUsed = !I->use_empty();
6133 for (unsigned Value = 0, NumValues = ValueVTs.size();
6134 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006135 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006136 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006137 ISD::ArgFlagsTy Flags;
6138 unsigned OriginalAlignment =
6139 TD->getABITypeAlignment(ArgTy);
6140
6141 if (F.paramHasAttr(Idx, Attribute::ZExt))
6142 Flags.setZExt();
6143 if (F.paramHasAttr(Idx, Attribute::SExt))
6144 Flags.setSExt();
6145 if (F.paramHasAttr(Idx, Attribute::InReg))
6146 Flags.setInReg();
6147 if (F.paramHasAttr(Idx, Attribute::StructRet))
6148 Flags.setSRet();
6149 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6150 Flags.setByVal();
6151 const PointerType *Ty = cast<PointerType>(I->getType());
6152 const Type *ElementTy = Ty->getElementType();
6153 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6154 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6155 // For ByVal, alignment should be passed from FE. BE will guess if
6156 // this info is not there but there are cases it cannot get right.
6157 if (F.getParamAlignment(Idx))
6158 FrameAlign = F.getParamAlignment(Idx);
6159 Flags.setByValAlign(FrameAlign);
6160 Flags.setByValSize(FrameSize);
6161 }
6162 if (F.paramHasAttr(Idx, Attribute::Nest))
6163 Flags.setNest();
6164 Flags.setOrigAlign(OriginalAlignment);
6165
Owen Anderson23b9b192009-08-12 00:36:31 +00006166 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6167 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006168 for (unsigned i = 0; i != NumRegs; ++i) {
6169 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6170 if (NumRegs > 1 && i == 0)
6171 MyFlags.Flags.setSplit();
6172 // if it isn't first piece, alignment must be 1
6173 else if (i > 0)
6174 MyFlags.Flags.setOrigAlign(1);
6175 Ins.push_back(MyFlags);
6176 }
6177 }
6178 }
6179
6180 // Call the target to set up the argument values.
6181 SmallVector<SDValue, 8> InVals;
6182 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6183 F.isVarArg(), Ins,
6184 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006185
6186 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006188 "LowerFormalArguments didn't return a valid chain!");
6189 assert(InVals.size() == Ins.size() &&
6190 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006191 DEBUG({
6192 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6193 assert(InVals[i].getNode() &&
6194 "LowerFormalArguments emitted a null value!");
6195 assert(Ins[i].VT == InVals[i].getValueType() &&
6196 "LowerFormalArguments emitted a value with the wrong type!");
6197 }
6198 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006199
Dan Gohman5e866062009-08-06 15:37:27 +00006200 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006201 DAG.setRoot(NewRoot);
6202
6203 // Set up the argument values.
6204 unsigned i = 0;
6205 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006206 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006207 // Create a virtual register for the sret pointer, and put in a copy
6208 // from the sret argument into it.
6209 SmallVector<EVT, 1> ValueVTs;
6210 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6211 EVT VT = ValueVTs[0];
6212 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6213 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006214 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006215 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006216
Dan Gohman2048b852009-11-23 18:04:58 +00006217 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006218 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6219 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006220 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006221 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6222 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006223 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006224
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006225 // i indexes lowered arguments. Bump it past the hidden sret argument.
6226 // Idx indexes LLVM arguments. Don't touch it.
6227 ++i;
6228 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006229
Dan Gohman46510a72010-04-15 01:51:59 +00006230 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006231 ++I, ++Idx) {
6232 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006233 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006234 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006236
6237 // If this argument is unused then remember its value. It is used to generate
6238 // debugging information.
6239 if (I->use_empty() && NumValues)
6240 SDB->setUnusedArgValue(I, InVals[i]);
6241
Dan Gohman98ca4f22009-08-05 01:29:28 +00006242 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006243 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006244 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6245 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006246
6247 if (!I->use_empty()) {
6248 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6249 if (F.paramHasAttr(Idx, Attribute::SExt))
6250 AssertOp = ISD::AssertSext;
6251 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6252 AssertOp = ISD::AssertZext;
6253
Bill Wendling46ada192010-03-02 01:55:18 +00006254 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006255 NumParts, PartVT, VT,
6256 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006258
Dan Gohman98ca4f22009-08-05 01:29:28 +00006259 i += NumParts;
6260 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006261
Devang Patel0b48ead2010-08-31 22:22:42 +00006262 // Note down frame index for byval arguments.
6263 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006264 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006265 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6266 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6267
Dan Gohman98ca4f22009-08-05 01:29:28 +00006268 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006269 SDValue Res;
6270 if (!ArgValues.empty())
6271 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6272 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006273 SDB->setValue(I, Res);
6274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006275 // If this argument is live outside of the entry block, insert a copy from
6276 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006277 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006278 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006280
Dan Gohman98ca4f22009-08-05 01:29:28 +00006281 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282
6283 // Finally, if the target has anything special to do, allow it to do so.
6284 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006285 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286}
6287
6288/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6289/// ensure constants are generated when needed. Remember the virtual registers
6290/// that need to be added to the Machine PHI nodes as input. We cannot just
6291/// directly add them, because expansion might result in multiple MBB's for one
6292/// BB. As such, the start of the BB might correspond to a different MBB than
6293/// the end.
6294///
6295void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006296SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006297 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298
6299 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6300
6301 // Check successor nodes' PHI nodes that expect a constant to be available
6302 // from this block.
6303 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006304 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006306 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 // If this terminator has multiple identical successors (common for
6309 // switches), only handle each succ once.
6310 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006312 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006313
6314 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6315 // nodes and Machine PHI nodes, but the incoming operands have not been
6316 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006317 for (BasicBlock::const_iterator I = SuccBB->begin();
6318 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Ignore dead phi's.
6320 if (PN->use_empty()) continue;
6321
6322 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006323 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324
Dan Gohman46510a72010-04-15 01:51:59 +00006325 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006326 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006328 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006329 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 }
6331 Reg = RegOut;
6332 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006333 DenseMap<const Value *, unsigned>::iterator I =
6334 FuncInfo.ValueMap.find(PHIOp);
6335 if (I != FuncInfo.ValueMap.end())
6336 Reg = I->second;
6337 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006339 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006341 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006342 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 }
6344 }
6345
6346 // Remember that this register needs to added to the machine PHI node as
6347 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006348 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6350 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006351 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006352 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006353 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006354 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355 Reg += NumRegisters;
6356 }
6357 }
6358 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006359 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006360}