Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
| 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 20 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; |
| 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; |
| 27 | |
| 28 | |
| 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 30 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
| 37 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
| 52 | // Break imm's up into two pieces: an immediate + a left shift. |
| 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 54 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 67 | }]>; |
| 68 | |
| 69 | // Define Thumb specific addressing modes. |
| 70 | |
| 71 | // t_addrmode_rr := reg + reg |
| 72 | // |
| 73 | def t_addrmode_rr : Operand<i32>, |
| 74 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 75 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 76 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 79 | // t_addrmode_s4 := reg + reg |
| 80 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 82 | def t_addrmode_s4 : Operand<i32>, |
| 83 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 84 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 85 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | |
| 88 | // t_addrmode_s2 := reg + reg |
| 89 | // reg + imm5 * 2 |
| 90 | // |
| 91 | def t_addrmode_s2 : Operand<i32>, |
| 92 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 93 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 94 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | |
| 97 | // t_addrmode_s1 := reg + reg |
| 98 | // reg + imm5 |
| 99 | // |
| 100 | def t_addrmode_s1 : Operand<i32>, |
| 101 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 102 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 103 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | // t_addrmode_sp := sp + imm8 * 4 |
| 107 | // |
| 108 | def t_addrmode_sp : Operand<i32>, |
| 109 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 110 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 111 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | //===----------------------------------------------------------------------===// |
| 115 | // Miscellaneous Instructions. |
| 116 | // |
| 117 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 118 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | def tADJCALLSTACKUP : |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 120 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 121 | "@ tADJCALLSTACKUP $amt1", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 122 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 123 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 124 | def tADJCALLSTACKDOWN : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 125 | PseudoInst<(outs), (ins i32imm:$amt), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 126 | "@ tADJCALLSTACKDOWN $amt", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 127 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 128 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 129 | |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 130 | let isNotDuplicable = 1 in |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 131 | def tPICADD : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp), |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 132 | "$cp:\n\tadd $dst, pc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 133 | [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 135 | // PC relative add. |
| 136 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), |
| 137 | "add $dst, pc, $rhs * 4", []>; |
| 138 | |
| 139 | // ADD rd, sp, #imm8 |
| 140 | // FIXME: hard code sp? |
| 141 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), |
| 142 | "add $dst, $sp, $rhs * 4 @ addrspi", []>; |
| 143 | |
| 144 | // ADD sp, sp, #imm7 |
| 145 | // FIXME: hard code sp? |
| 146 | def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 147 | "add $dst, $rhs * 4", []>; |
| 148 | |
| 149 | // FIXME: Make use of the following? |
| 150 | // ADD rm, sp, rm |
| 151 | // ADD sp, rm |
| 152 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | //===----------------------------------------------------------------------===// |
| 154 | // Control Flow Instructions. |
| 155 | // |
| 156 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 157 | let isReturn = 1, isTerminator = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 158 | def tBX_RET : TI<(outs), (ins), "bx lr", [(ARMretflag)]>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 159 | // Alternative return instruction used by vararg functions. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 160 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), "bx $target", []>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 161 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 162 | |
| 163 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 164 | let isReturn = 1, isTerminator = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 165 | def tPOP_RET : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 | "pop $dst1", []>; |
| 167 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 168 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 169 | Defs = [R0, R1, R2, R3, R12, LR, |
| 170 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 171 | D16, D17, D18, D19, D20, D21, D22, D23, |
| 172 | D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 173 | def tBL : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 174 | "bl ${func:call}", |
| 175 | [(ARMtcall tglobaladdr:$func)]>; |
| 176 | // ARMv5T and above |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 177 | def tBLXi : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 178 | "blx ${func:call}", |
| 179 | [(ARMcall tglobaladdr:$func)]>, Requires<[HasV5T]>; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 180 | def tBLXr : T1I<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 181 | "blx $func", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 182 | [(ARMtcall tGPR:$func)]>, Requires<[HasV5T]>; |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 183 | // ARMv4T |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 184 | def tBX : T1Ix2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 185 | "mov lr, pc\n\tbx $func", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 186 | [(ARMcall_nolink tGPR:$func)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 189 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 190 | let isBarrier = 1 in { |
| 191 | let isPredicable = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 192 | def tB : T1I<(outs), (ins brtarget:$target), "b $target", |
| 193 | [(br bb:$target)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 195 | // Far jump |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 196 | def tBfar : T1Ix2<(outs), (ins brtarget:$target), |
| 197 | "bl $target\t@ far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 198 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 199 | def tBR_JTr : T1JTI<(outs), |
| 200 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | e7c329b | 2009-07-28 20:53:24 +0000 | [diff] [blame^] | 201 | "mov pc, $target\n\t.align\t2\n$jt", |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 202 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 203 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 204 | } |
| 205 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 206 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 207 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 208 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 209 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), "b$cc $target", |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 210 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | |
| 212 | //===----------------------------------------------------------------------===// |
| 213 | // Load Store Instructions. |
| 214 | // |
| 215 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 216 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 217 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), |
| 218 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 219 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 220 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 221 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), |
| 222 | "ldrb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 223 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 224 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 225 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
| 226 | "ldrh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 227 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 228 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 229 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 230 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 231 | "ldrsb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 232 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 233 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 234 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 235 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 236 | "ldrsh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 237 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 238 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 239 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 240 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 241 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 242 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 243 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 244 | // Special instruction for restore. It cannot clobber condition register |
| 245 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 246 | let canFoldAsLoad = 1, mayLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 247 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 248 | "ldr", " $dst, $addr", []>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 249 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 250 | // Load tconstpool |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 251 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 252 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 253 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 254 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 255 | |
| 256 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 257 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 258 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 259 | "ldr", " $dst, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 261 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
| 262 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 263 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 264 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 265 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
| 266 | "strb", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 267 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 268 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 269 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
| 270 | "strh", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 271 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 273 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 274 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 275 | [(store tGPR:$src, t_addrmode_sp:$addr)]>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 276 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 277 | let mayStore = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 278 | // Special instruction for spill. It cannot clobber condition register |
| 279 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 280 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 281 | "str", " $src, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | } |
| 283 | |
| 284 | //===----------------------------------------------------------------------===// |
| 285 | // Load / store multiple Instructions. |
| 286 | // |
| 287 | |
| 288 | // TODO: A7-44: LDMIA - load multiple |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 289 | // TODO: Allow these to be predicated |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 291 | let mayLoad = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 292 | def tPOP : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 293 | "pop $dst1", []>; |
| 294 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 295 | let mayStore = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 296 | def tPUSH : T1I<(outs), (ins reglist:$src1, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 297 | "push $src1", []>; |
| 298 | |
| 299 | //===----------------------------------------------------------------------===// |
| 300 | // Arithmetic Instructions. |
| 301 | // |
| 302 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 303 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 304 | let isCommutable = 1, Uses = [CPSR] in |
| 305 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 306 | "adc", " $dst, $rhs", |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 307 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 308 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 309 | // Add immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 310 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 311 | "add", " $dst, $lhs, $rhs", |
| 312 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 313 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 314 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 315 | "add", " $dst, $rhs", |
| 316 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 317 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 318 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 319 | let isCommutable = 1 in |
| 320 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 321 | "add", " $dst, $lhs, $rhs", |
| 322 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 324 | let neverHasSideEffects = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 325 | def tADDhirr : T1pIt<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 326 | "add", " $dst, $rhs @ addhirr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 327 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 328 | // And register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 329 | let isCommutable = 1 in |
| 330 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 331 | "and", " $dst, $rhs", |
| 332 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 334 | // ASR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 335 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 336 | "asr", " $dst, $lhs, $rhs", |
| 337 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 338 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 339 | // ASR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 340 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 341 | "asr", " $dst, $rhs", |
| 342 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 344 | // BIC register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 345 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 346 | "bic", " $dst, $rhs", |
| 347 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 349 | // CMN register |
| 350 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 351 | def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 352 | "cmn", " $lhs, $rhs", |
| 353 | [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
| 354 | def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 355 | "cmn", " $lhs, $rhs", |
| 356 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 357 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 358 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 359 | // CMP immediate |
| 360 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 361 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 362 | "cmp", " $lhs, $rhs", |
| 363 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>; |
| 364 | def tCMPZi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 365 | "cmp", " $lhs, $rhs", |
| 366 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 367 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | // CMP register |
| 371 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 372 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 373 | "cmp", " $lhs, $rhs", |
| 374 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>; |
| 375 | def tCMPZr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 376 | "cmp", " $lhs, $rhs", |
| 377 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>; |
| 378 | |
| 379 | // TODO: Make use of the followings cmp hi regs |
| 380 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 381 | "cmp", " $lhs, $rhs", []>; |
| 382 | def tCMPZhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 383 | "cmp", " $lhs, $rhs", []>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 384 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 385 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 386 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 387 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 388 | let isCommutable = 1 in |
| 389 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 390 | "eor", " $dst, $rhs", |
| 391 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 392 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 393 | // LSL immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 394 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 395 | "lsl", " $dst, $lhs, $rhs", |
| 396 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 398 | // LSL register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 399 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 400 | "lsl", " $dst, $rhs", |
| 401 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 402 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 403 | // LSR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 404 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 405 | "lsr", " $dst, $lhs, $rhs", |
| 406 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 408 | // LSR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 409 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 410 | "lsr", " $dst, $rhs", |
| 411 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 412 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 413 | // move register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 414 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), |
| 415 | "mov", " $dst, $src", |
| 416 | [(set tGPR:$dst, imm0_255:$src)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | |
| 418 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 419 | |
| 420 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 421 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 422 | // FIXME: Make this predicable. |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 423 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 424 | "mov $dst, $src", []>; |
| 425 | let Defs = [CPSR] in |
| 426 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
| 427 | "movs $dst, $src", []>; |
| 428 | |
| 429 | // FIXME: Make these predicable. |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 430 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 431 | "mov $dst, $src\t@ hir2lor", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 432 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 433 | "mov $dst, $src\t@ lor2hir", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 434 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 435 | "mov $dst, $src\t@ hir2hir", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 436 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 437 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 438 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 439 | let isCommutable = 1 in |
| 440 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 441 | "mul", " $dst, $rhs", |
| 442 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 444 | // move inverse register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 445 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 446 | "mvn", " $dst, $src", |
| 447 | [(set tGPR:$dst, (not tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 449 | // bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 450 | let isCommutable = 1 in |
| 451 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 452 | "orr", " $dst, $rhs", |
| 453 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 455 | // swaps |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 456 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 457 | "rev", " $dst, $src", |
| 458 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 459 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 461 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 462 | "rev16", " $dst, $src", |
| 463 | [(set tGPR:$dst, |
| 464 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 465 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 466 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 467 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 468 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 469 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 470 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 471 | "revsh", " $dst, $src", |
| 472 | [(set tGPR:$dst, |
| 473 | (sext_inreg |
| 474 | (or (srl (and tGPR:$src, 0xFFFF), (i32 8)), |
| 475 | (shl tGPR:$src, (i32 8))), i16))]>, |
| 476 | Requires<[IsThumb1Only, HasV6]>; |
| 477 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 478 | // rotate right register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 479 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 480 | "ror", " $dst, $rhs", |
| 481 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>; |
| 482 | |
| 483 | // negate register |
| 484 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 485 | "rsb", " $dst, $src, #0", |
| 486 | [(set tGPR:$dst, (ineg tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 487 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 488 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 489 | let Uses = [CPSR] in |
| 490 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 491 | "sbc", " $dst, $rhs", |
| 492 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 493 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 494 | // Subtract immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 495 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 496 | "sub", " $dst, $lhs, $rhs", |
| 497 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 498 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 499 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 500 | "sub", " $dst, $rhs", |
| 501 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 502 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 503 | // subtract register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 504 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 505 | "sub", " $dst, $lhs, $rhs", |
| 506 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 507 | |
| 508 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 509 | |
Evan Cheng | a6e4322 | 2009-07-17 05:43:12 +0000 | [diff] [blame] | 510 | def tSUBspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
Evan Cheng | 3fdadfc | 2007-01-26 21:33:19 +0000 | [diff] [blame] | 511 | "sub $dst, $rhs * 4", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 512 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 513 | // sign-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 514 | def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 515 | "sxtb", " $dst, $src", |
| 516 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
| 517 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 518 | |
| 519 | // sign-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 520 | def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 521 | "sxth", " $dst, $src", |
| 522 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
| 523 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 524 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 525 | // test |
Evan Cheng | e864b74 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 526 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 527 | def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 528 | "tst", " $lhs, $rhs", |
| 529 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 531 | // zero-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 532 | def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 533 | "uxtb", " $dst, $src", |
| 534 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
| 535 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 536 | |
| 537 | // zero-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 538 | def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 539 | "uxth", " $dst, $src", |
| 540 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
| 541 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 542 | |
| 543 | |
| 544 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation. |
| 545 | // Expanded by the scheduler into a branch sequence. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 546 | // FIXME: Add actual movcc in IT blocks for Thumb2. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 547 | let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler. |
| 548 | def tMOVCCr : |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 549 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 550 | "@ tMOVCCr $cc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 551 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 552 | |
| 553 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 554 | // assembler. |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 555 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label), |
| 556 | "adr $dst, #$label", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 557 | |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 558 | def tLEApcrelJT : T1I<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id), |
| 559 | "adr $dst, #${label}_${id:no_hash}", []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 560 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 562 | // TLS Instructions |
| 563 | // |
| 564 | |
| 565 | // __aeabi_read_tp preserves the registers r1-r3. |
| 566 | let isCall = 1, |
| 567 | Defs = [R0, LR] in { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 568 | def tTPsoft : T1Ix2<(outs), (ins), |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 569 | "bl __aeabi_read_tp", |
| 570 | [(set R0, ARMthread_pointer)]>; |
| 571 | } |
| 572 | |
| 573 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 574 | // Non-Instruction Patterns |
| 575 | // |
| 576 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 577 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 578 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 579 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 580 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
| 581 | (tADDi3 tGPR:$lhs, imm8_255:$rhs)>; |
| 582 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 583 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 584 | |
| 585 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 586 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 587 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 588 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 589 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 590 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 591 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 594 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 595 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 596 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 597 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 598 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 599 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 600 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 601 | // Direct calls |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 602 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>; |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 603 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 604 | |
| 605 | // Indirect calls to ARM routines |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 606 | def : Tv5Pat<(ARMcall tGPR:$dst), (tBLXr tGPR:$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 607 | |
| 608 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 609 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 610 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 611 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 612 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 613 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 614 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 615 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 616 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 617 | // If it's possible to use [r,r] address mode for sextload, select to |
| 618 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 619 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 620 | (tSXTB (tLDRB t_addrmode_s1:$addr))>; |
| 621 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
| 622 | (tSXTH (tLDRH t_addrmode_s2:$addr))>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 623 | |
| 624 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 625 | // Large immediate handling. |
| 626 | |
| 627 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 628 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 629 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 630 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 631 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 632 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 633 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |