blob: cea0de2b9ee2aa271e1f36cd2412c789d3cfb820 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwinc0309b42009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000080
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +000096def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000097def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
98def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
99def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
100def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000101def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000102def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000103def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000104def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000105def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
106def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000107def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000108def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000111// ARM Flag Definitions.
112
113class RegConstraint<string C> {
114 string Constraints = C;
115}
116
117//===----------------------------------------------------------------------===//
118// ARM specific transformation functions and pattern fragments.
119//
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
122// so_imm_neg def below.
123def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +0000124 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000125}]>;
126
127// so_imm_not_XFORM - Return a so_imm value packed into the format described for
128// so_imm_not def below.
129def so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +0000130 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000131}]>;
132
133// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
134def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000135 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000136 return v == 8 || v == 16 || v == 24;
137}]>;
138
139/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
140def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000141 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000142}]>;
143
144/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
145def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000147}]>;
148
149def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 PatLeaf<(imm), [{
151 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
152 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000153
Evan Chenga2515702007-03-19 07:09:02 +0000154def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 PatLeaf<(imm), [{
156 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
157 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
159// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
160def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000161 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000162}]>;
163
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000164/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
165/// e.g., 0xf000ffff
166def bf_inv_mask_imm : Operand<i32>,
167 PatLeaf<(imm), [{
168 uint32_t v = (uint32_t)N->getZExtValue();
169 if (v == 0xffffffff)
170 return 0;
171 // naive checker. should do better, but simple is best for now since it's
172 // more likely to be correct.
173 while (v & 1) v >>= 1; // shift off the leading 1's
174 if (v)
175 {
176 while (!(v & 1)) v >>=1; // shift off the mask
177 while (v & 1) v >>= 1; // shift off the trailing 1's
178 }
179 // if this is a mask for clearing a bitfield, what's left should be zero.
180 return (v == 0);
181}] > {
182 let PrintMethod = "printBitfieldInvMaskImmOperand";
183}
184
Evan Cheng37f25d92008-08-28 23:39:26 +0000185class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
186class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000187
188//===----------------------------------------------------------------------===//
189// Operand Definitions.
190//
191
192// Branch target.
193def brtarget : Operand<OtherVT>;
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// A list of registers separated by comma. Used by load/store multiple.
196def reglist : Operand<i32> {
197 let PrintMethod = "printRegisterList";
198}
199
200// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
201def cpinst_operand : Operand<i32> {
202 let PrintMethod = "printCPInstOperand";
203}
204
205def jtblock_operand : Operand<i32> {
206 let PrintMethod = "printJTBlockOperand";
207}
208
209// Local PC labels.
210def pclabel : Operand<i32> {
211 let PrintMethod = "printPCLabel";
212}
213
214// shifter_operand operands: so_reg and so_imm.
215def so_reg : Operand<i32>, // reg reg imm
216 ComplexPattern<i32, 3, "SelectShifterOperandReg",
217 [shl,srl,sra,rotr]> {
218 let PrintMethod = "printSORegOperand";
219 let MIOperandInfo = (ops GPR, GPR, i32imm);
220}
221
222// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
223// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
224// represented in the imm field in the same 12-bit form that they are encoded
225// into so_imm instructions: the 8-bit immediate is the least significant bits
226// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
227def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000228 PatLeaf<(imm), [{
229 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
230 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000231 let PrintMethod = "printSOImmOperand";
232}
233
Evan Chengc70d1842007-03-20 08:11:30 +0000234// Break so_imm's up into two pieces. This handles immediates with up to 16
235// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
236// get the first/second pieces.
237def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000238 PatLeaf<(imm), [{
239 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
240 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000241 let PrintMethod = "printSOImm2PartOperand";
242}
243
244def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000245 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chenge7cbe412009-07-08 21:03:57 +0000246 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000247}]>;
248
249def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chenge7cbe412009-07-08 21:03:57 +0000251 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000252}]>;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254
255// Define ARM specific addressing modes.
256
257// addrmode2 := reg +/- reg shop imm
258// addrmode2 := reg +/- imm12
259//
260def addrmode2 : Operand<i32>,
261 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
262 let PrintMethod = "printAddrMode2Operand";
263 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
264}
265
266def am2offset : Operand<i32>,
267 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
268 let PrintMethod = "printAddrMode2OffsetOperand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmode3 := reg +/- reg
273// addrmode3 := reg +/- imm8
274//
275def addrmode3 : Operand<i32>,
276 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
277 let PrintMethod = "printAddrMode3Operand";
278 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
279}
280
281def am3offset : Operand<i32>,
282 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
283 let PrintMethod = "printAddrMode3OffsetOperand";
284 let MIOperandInfo = (ops GPR, i32imm);
285}
286
287// addrmode4 := reg, <mode|W>
288//
289def addrmode4 : Operand<i32>,
290 ComplexPattern<i32, 2, "", []> {
291 let PrintMethod = "printAddrMode4Operand";
292 let MIOperandInfo = (ops GPR, i32imm);
293}
294
295// addrmode5 := reg +/- imm8*4
296//
297def addrmode5 : Operand<i32>,
298 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
299 let PrintMethod = "printAddrMode5Operand";
300 let MIOperandInfo = (ops GPR, i32imm);
301}
302
Bob Wilson8b024a52009-07-01 23:16:05 +0000303// addrmode6 := reg with optional writeback
304//
305def addrmode6 : Operand<i32>,
306 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
307 let PrintMethod = "printAddrMode6Operand";
308 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
309}
310
Evan Chenga8e29892007-01-19 07:51:42 +0000311// addrmodepc := pc + reg
312//
313def addrmodepc : Operand<i32>,
314 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
315 let PrintMethod = "printAddrModePCOperand";
316 let MIOperandInfo = (ops GPR, i32imm);
317}
318
Evan Chengc85e8322007-07-05 07:13:32 +0000319// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
320// register whose default is 0 (no register).
321def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
322 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000323 let PrintMethod = "printPredicateOperand";
324}
325
Evan Cheng04c813d2007-07-06 01:00:49 +0000326// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000327//
Evan Cheng04c813d2007-07-06 01:00:49 +0000328def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
329 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000330}
331
Evan Chenga8e29892007-01-19 07:51:42 +0000332//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000333
Evan Cheng37f25d92008-08-28 23:39:26 +0000334include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000335
336//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000337// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000338//
339
Evan Cheng3924f782008-08-29 07:36:24 +0000340/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000341/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000342multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
343 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000344 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000345 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000346 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
347 let Inst{25} = 1;
348 }
Evan Chengedda31c2008-11-05 18:35:52 +0000349 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000350 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000351 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000352 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000353 let isCommutable = Commutable;
354 }
Evan Chengedda31c2008-11-05 18:35:52 +0000355 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000356 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000357 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
358 let Inst{25} = 0;
359 }
Evan Chenga8e29892007-01-19 07:51:42 +0000360}
361
Evan Cheng1e249e32009-06-25 20:59:23 +0000362/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000363/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000364let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000365multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
366 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000367 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000368 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000369 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
370 let Inst{25} = 1;
371 }
Evan Chengedda31c2008-11-05 18:35:52 +0000372 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000373 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000374 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
375 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000376 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000377 }
Evan Chengedda31c2008-11-05 18:35:52 +0000378 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000379 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000380 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
381 let Inst{25} = 0;
382 }
Evan Cheng071a2792007-09-11 19:55:27 +0000383}
Evan Chengc85e8322007-07-05 07:13:32 +0000384}
385
386/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000387/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000388/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000389let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000390multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
391 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000392 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000393 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000394 [(opnode GPR:$a, so_imm:$b)]> {
395 let Inst{25} = 1;
396 }
Evan Chengedda31c2008-11-05 18:35:52 +0000397 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000398 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000399 [(opnode GPR:$a, GPR:$b)]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000400 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000401 let isCommutable = Commutable;
402 }
Evan Chengedda31c2008-11-05 18:35:52 +0000403 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000404 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000405 [(opnode GPR:$a, so_reg:$b)]> {
406 let Inst{25} = 0;
407 }
Evan Cheng071a2792007-09-11 19:55:27 +0000408}
Evan Chenga8e29892007-01-19 07:51:42 +0000409}
410
Evan Chenga8e29892007-01-19 07:51:42 +0000411/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
412/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000413/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
414multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
415 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000416 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000417 [(set GPR:$dst, (opnode GPR:$Src))]>,
418 Requires<[IsARM, HasV6]> {
419 let Inst{19-16} = 0b1111;
420 }
421 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000422 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000423 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000424 Requires<[IsARM, HasV6]> {
425 let Inst{19-16} = 0b1111;
426 }
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
428
429/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
430/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000431multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
432 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
433 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000434 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
435 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000436 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
437 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000438 [(set GPR:$dst, (opnode GPR:$LHS,
439 (rotr GPR:$RHS, rot_imm:$rot)))]>,
440 Requires<[IsARM, HasV6]>;
441}
442
Evan Cheng62674222009-06-25 23:34:10 +0000443/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
444let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000445multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
446 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000447 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
448 DPFrm, opc, " $dst, $a, $b",
449 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 Requires<[IsARM, CarryDefIsUnused]> {
451 let Inst{25} = 1;
452 }
Evan Cheng62674222009-06-25 23:34:10 +0000453 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
454 DPFrm, opc, " $dst, $a, $b",
455 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 Requires<[IsARM, CarryDefIsUnused]> {
457 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Cheng62674222009-06-25 23:34:10 +0000460 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
461 DPSoRegFrm, opc, " $dst, $a, $b",
462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 Requires<[IsARM, CarryDefIsUnused]> {
464 let Inst{25} = 0;
465 }
Evan Cheng62674222009-06-25 23:34:10 +0000466 // Carry setting variants
467 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000468 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000469 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
470 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000471 let Defs = [CPSR];
472 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000473 }
Evan Cheng62674222009-06-25 23:34:10 +0000474 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000475 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000476 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
477 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000478 let Defs = [CPSR];
479 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000480 }
Evan Cheng62674222009-06-25 23:34:10 +0000481 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000482 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000483 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
484 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 let Defs = [CPSR];
486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 }
Evan Cheng071a2792007-09-11 19:55:27 +0000488}
Evan Chengc85e8322007-07-05 07:13:32 +0000489}
490
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000491//===----------------------------------------------------------------------===//
492// Instructions
493//===----------------------------------------------------------------------===//
494
Evan Chenga8e29892007-01-19 07:51:42 +0000495//===----------------------------------------------------------------------===//
496// Miscellaneous Instructions.
497//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000498
Evan Chenga8e29892007-01-19 07:51:42 +0000499/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
500/// the function. The first operand is the ID# for this instruction, the second
501/// is the index into the MachineConstantPool that this is, the third is the
502/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000503let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000504def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000505PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000506 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000507 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000508
Evan Cheng071a2792007-09-11 19:55:27 +0000509let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000510def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000511PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
512 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000513 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000514
Evan Chenga8e29892007-01-19 07:51:42 +0000515def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000516PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000517 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000518 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000519}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000520
Evan Chenga8e29892007-01-19 07:51:42 +0000521def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000522PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000523 ".loc $file, $line, $col",
524 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000525
Evan Cheng12c3a532008-11-06 17:48:05 +0000526
527// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000528let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000529def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000530 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000531 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000532
Evan Cheng325474e2008-01-07 23:56:57 +0000533let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000534let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000535def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000536 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000537 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000538
Evan Chengd87293c2008-11-06 08:47:38 +0000539def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000540 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000541 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
542
Evan Chengd87293c2008-11-06 08:47:38 +0000543def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000544 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000545 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
546
Evan Chengd87293c2008-11-06 08:47:38 +0000547def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000548 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000549 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
550
Evan Chengd87293c2008-11-06 08:47:38 +0000551def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000552 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000553 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
554}
Chris Lattner13c63102008-01-06 05:55:01 +0000555let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000556def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000557 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000558 [(store GPR:$src, addrmodepc:$addr)]>;
559
Evan Chengd87293c2008-11-06 08:47:38 +0000560def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000561 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000562 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
563
Evan Chengd87293c2008-11-06 08:47:38 +0000564def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000566 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
567}
Evan Cheng12c3a532008-11-06 17:48:05 +0000568} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000569
Evan Chenge07715c2009-06-23 05:25:29 +0000570
571// LEApcrel - Load a pc-relative address into a register without offending the
572// assembler.
573def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
574 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
575 "${:private}PCRELL${:uid}+8))\n"),
576 !strconcat("${:private}PCRELL${:uid}:\n\t",
577 "add$p $dst, pc, #PCRELV${:uid}")),
578 []>;
579
Evan Cheng023dd3f2009-06-24 23:14:45 +0000580def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
581 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000582 Pseudo,
583 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
584 "${:private}PCRELL${:uid}+8))\n"),
585 !strconcat("${:private}PCRELL${:uid}:\n\t",
586 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 []> {
588 let Inst{25} = 1;
589}
Evan Chenge07715c2009-06-23 05:25:29 +0000590
Evan Chenga8e29892007-01-19 07:51:42 +0000591//===----------------------------------------------------------------------===//
592// Control Flow Instructions.
593//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000594
Evan Chenga8e29892007-01-19 07:51:42 +0000595let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000596 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000597 let Inst{7-4} = 0b0001;
598 let Inst{19-8} = 0b111111111111;
599 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000600}
Rafael Espindola27185192006-09-29 21:20:16 +0000601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000603// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
604// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000605// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000606let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000607 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000608 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000609 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000610 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000611
Bob Wilson54fc1242009-06-22 21:01:46 +0000612// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000613let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000614 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000615 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000616 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000617 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000618 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000619
Evan Cheng12c3a532008-11-06 17:48:05 +0000620 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000621 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000622 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000623
Evan Chenga8e29892007-01-19 07:51:42 +0000624 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000625 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000626 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000627 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000628 let Inst{7-4} = 0b0011;
629 let Inst{19-8} = 0b111111111111;
630 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000631 }
632
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000633 let Uses = [LR] in {
634 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000635 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
636 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000637 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]> {
638 let Inst{7-4} = 0b0001;
639 let Inst{19-8} = 0b111111111111;
640 let Inst{27-20} = 0b00010010;
641 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000642 }
643}
644
645// On Darwin R9 is call-clobbered.
646let isCall = 1, Itinerary = IIC_Br,
647 Defs = [R0, R1, R2, R3, R9, R12, LR,
648 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
649 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
650 "bl ${func:call}",
651 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
652
653 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
654 "bl", " ${func:call}",
655 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
656
657 // ARMv5T and above
658 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
659 "blx $func",
660 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
661 let Inst{7-4} = 0b0011;
662 let Inst{19-8} = 0b111111111111;
663 let Inst{27-20} = 0b00010010;
664 }
665
666 let Uses = [LR] in {
667 // ARMv4T
668 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
669 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000670 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]> {
671 let Inst{7-4} = 0b0001;
672 let Inst{19-8} = 0b111111111111;
673 let Inst{27-20} = 0b00010010;
674 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000675 }
Rafael Espindola35574632006-07-18 17:00:30 +0000676}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000677
Evan Cheng8557c2b2009-06-19 01:51:50 +0000678let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000679 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000680 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000681 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000682 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000683 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000684
Owen Anderson20ab2902007-11-12 07:39:39 +0000685 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000686 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000687 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000688 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
689 let Inst{20} = 0; // S Bit
690 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000691 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000692 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000693 def BR_JTm : JTI<(outs),
694 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
695 "ldr pc, $target \n$jt",
696 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
697 imm:$id)]> {
698 let Inst{20} = 1; // L bit
699 let Inst{21} = 0; // W bit
700 let Inst{22} = 0; // B bit
701 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000702 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000703 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000704 def BR_JTadd : JTI<(outs),
705 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
706 "add pc, $target, $idx \n$jt",
707 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
708 imm:$id)]> {
709 let Inst{20} = 0; // S bit
710 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000711 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000712 }
713 } // isNotDuplicable = 1, isIndirectBranch = 1
714 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000715
Evan Chengc85e8322007-07-05 07:13:32 +0000716 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
717 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000718 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000719 "b", " $target",
720 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000721}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000722
Evan Chenga8e29892007-01-19 07:51:42 +0000723//===----------------------------------------------------------------------===//
724// Load / store Instructions.
725//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000726
Evan Chenga8e29892007-01-19 07:51:42 +0000727// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000728let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000729def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000730 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000731 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000732
Evan Chengfa775d02007-03-19 07:20:03 +0000733// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000734let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000735def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000736 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000737
Evan Chenga8e29892007-01-19 07:51:42 +0000738// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000739def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000740 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000741 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000742
Evan Cheng148cad82008-11-13 07:34:59 +0000743def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000744 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000745 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000746
Evan Chenga8e29892007-01-19 07:51:42 +0000747// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000748def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000749 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000750 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000751
Evan Cheng148cad82008-11-13 07:34:59 +0000752def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000753 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000754 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000755
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000756let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000757// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000758def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
759 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000760
Evan Chenga8e29892007-01-19 07:51:42 +0000761// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000762def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000763 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000764 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000765
Evan Chengd87293c2008-11-06 08:47:38 +0000766def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000767 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000768 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000769
Evan Chengd87293c2008-11-06 08:47:38 +0000770def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000771 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000772 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000773
Evan Chengd87293c2008-11-06 08:47:38 +0000774def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000775 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000776 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000777
Evan Chengd87293c2008-11-06 08:47:38 +0000778def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000779 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000780 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000781
Evan Chengd87293c2008-11-06 08:47:38 +0000782def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000783 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000784 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000785
Evan Chengd87293c2008-11-06 08:47:38 +0000786def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000787 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000788 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000789
Evan Chengd87293c2008-11-06 08:47:38 +0000790def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000791 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
792 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000793
Evan Chengd87293c2008-11-06 08:47:38 +0000794def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000795 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000796 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000797
Evan Chengd87293c2008-11-06 08:47:38 +0000798def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000799 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Cheng31926a72009-07-02 01:30:04 +0000800 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000801}
Evan Chenga8e29892007-01-19 07:51:42 +0000802
803// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000804def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000805 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000806 [(store GPR:$src, addrmode2:$addr)]>;
807
808// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000809def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000810 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000811 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
812
Evan Cheng148cad82008-11-13 07:34:59 +0000813def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000814 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
816
817// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000818let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000819def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
820 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000821
822// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000823def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000824 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000825 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000826 [(set GPR:$base_wb,
827 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000830 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000831 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000832 [(set GPR:$base_wb,
833 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
834
Evan Chengd87293c2008-11-06 08:47:38 +0000835def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000836 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000837 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000838 [(set GPR:$base_wb,
839 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000842 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000843 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000844 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
845 GPR:$base, am3offset:$offset))]>;
846
Evan Chengd87293c2008-11-06 08:47:38 +0000847def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000848 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000849 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000850 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
851 GPR:$base, am2offset:$offset))]>;
852
Evan Chengd87293c2008-11-06 08:47:38 +0000853def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000854 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000855 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000856 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
857 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000858
859//===----------------------------------------------------------------------===//
860// Load / store multiple Instructions.
861//
862
Evan Cheng64d80e32007-07-19 01:14:50 +0000863// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000864let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000865def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000866 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000867 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000868 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000869
Chris Lattner2e48a702008-01-06 08:36:04 +0000870let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000871def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000872 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000873 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000874 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000875
876//===----------------------------------------------------------------------===//
877// Move Instructions.
878//
879
Evan Chengcd799b92009-06-12 20:46:18 +0000880let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000881def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
882 "mov", " $dst, $src", []>, UnaryDP;
883def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
884 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000885
Evan Chengb3379fb2009-02-05 08:42:55 +0000886let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000887def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
888 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000889
Evan Chenga9562552008-11-14 20:09:11 +0000890def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000891 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000892 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000893
894// These aren't really mov instructions, but we have to define them this way
895// due to flag operands.
896
Evan Cheng071a2792007-09-11 19:55:27 +0000897let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000898def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000899 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000900 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000901def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000902 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000903 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000904}
Evan Chenga8e29892007-01-19 07:51:42 +0000905
Evan Chenga8e29892007-01-19 07:51:42 +0000906//===----------------------------------------------------------------------===//
907// Extend Instructions.
908//
909
910// Sign extenders
911
Evan Cheng97f48c32008-11-06 22:15:19 +0000912defm SXTB : AI_unary_rrot<0b01101010,
913 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
914defm SXTH : AI_unary_rrot<0b01101011,
915 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Evan Cheng97f48c32008-11-06 22:15:19 +0000917defm SXTAB : AI_bin_rrot<0b01101010,
918 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
919defm SXTAH : AI_bin_rrot<0b01101011,
920 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
922// TODO: SXT(A){B|H}16
923
924// Zero extenders
925
926let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000927defm UXTB : AI_unary_rrot<0b01101110,
928 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
929defm UXTH : AI_unary_rrot<0b01101111,
930 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
931defm UXTB16 : AI_unary_rrot<0b01101100,
932 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000933
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000934def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000935 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000936def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000937 (UXTB16r_rot GPR:$Src, 8)>;
938
Evan Cheng97f48c32008-11-06 22:15:19 +0000939defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000940 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000941defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000942 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000943}
944
Evan Chenga8e29892007-01-19 07:51:42 +0000945// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
946//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000947
Evan Chenga8e29892007-01-19 07:51:42 +0000948// TODO: UXT(A){B|H}16
949
950//===----------------------------------------------------------------------===//
951// Arithmetic Instructions.
952//
953
Jim Grosbach26421962008-10-14 20:36:24 +0000954defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000955 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000956defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000957 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Evan Chengc85e8322007-07-05 07:13:32 +0000959// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000960defm ADDS : AI1_bin_s_irs<0b0100, "add",
961 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
962defm SUBS : AI1_bin_s_irs<0b0010, "sub",
963 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000964
Evan Cheng62674222009-06-25 23:34:10 +0000965defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000966 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000967defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
968 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000969
Evan Chengc85e8322007-07-05 07:13:32 +0000970// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000971def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000972 "rsb", " $dst, $a, $b",
973 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
974
Evan Chengedda31c2008-11-05 18:35:52 +0000975def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000976 "rsb", " $dst, $a, $b",
977 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000978
979// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000980let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000981def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000982 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000983 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000984def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000985 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000986 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
987}
Evan Chengc85e8322007-07-05 07:13:32 +0000988
Evan Cheng62674222009-06-25 23:34:10 +0000989let Uses = [CPSR] in {
990def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
991 DPFrm, "rsc", " $dst, $a, $b",
992 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
993 Requires<[IsARM, CarryDefIsUnused]>;
994def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
995 DPSoRegFrm, "rsc", " $dst, $a, $b",
996 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
997 Requires<[IsARM, CarryDefIsUnused]>;
998}
999
1000// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001001let Defs = [CPSR], Uses = [CPSR] in {
1002def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
1003 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001004 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1005 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +00001006def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
1007 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001008 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1009 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001010}
Evan Cheng2c614c52007-06-06 10:17:05 +00001011
Evan Chenga8e29892007-01-19 07:51:42 +00001012// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1013def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1014 (SUBri GPR:$src, so_imm_neg:$imm)>;
1015
1016//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1017// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1018//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1019// (SBCri GPR:$src, so_imm_neg:$imm)>;
1020
1021// Note: These are implemented in C++ code, because they have to generate
1022// ADD/SUBrs instructions, which use a complex pattern that a xform function
1023// cannot produce.
1024// (mul X, 2^n+1) -> (add (X << n), X)
1025// (mul X, 2^n-1) -> (rsb X, (X << n))
1026
1027
1028//===----------------------------------------------------------------------===//
1029// Bitwise Instructions.
1030//
1031
Jim Grosbach26421962008-10-14 20:36:24 +00001032defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001033 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001034defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001035 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001036defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001037 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001038defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001039 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001041def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1042 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1043 "bfc", " $dst, $imm", "$src = $dst",
1044 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1045 Requires<[IsARM, HasV6T2]> {
1046 let Inst{27-21} = 0b0111110;
1047 let Inst{6-0} = 0b0011111;
1048}
1049
Evan Chengedda31c2008-11-05 18:35:52 +00001050def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1051 "mvn", " $dst, $src",
1052 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1053def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1054 "mvn", " $dst, $src",
1055 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001056let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +00001057def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1058 "mvn", " $dst, $imm",
1059 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001060
1061def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1062 (BICri GPR:$src, so_imm_not:$imm)>;
1063
1064//===----------------------------------------------------------------------===//
1065// Multiply Instructions.
1066//
1067
Evan Cheng8de898a2009-06-26 00:19:44 +00001068let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001069def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001070 "mul", " $dst, $a, $b",
1071 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001072
Evan Chengfbc9d412008-11-06 01:21:28 +00001073def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001074 "mla", " $dst, $a, $b, $c",
1075 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001076
Evan Chengedcbada2009-07-06 22:05:45 +00001077def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1078 "mls", " $dst, $a, $b, $c",
1079 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1080 Requires<[IsARM, HasV6T2]>;
1081
Evan Chenga8e29892007-01-19 07:51:42 +00001082// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001083let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001084let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001085def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1086 (ins GPR:$a, GPR:$b),
1087 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001088
Evan Chengfbc9d412008-11-06 01:21:28 +00001089def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1090 (ins GPR:$a, GPR:$b),
1091 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001092}
Evan Chenga8e29892007-01-19 07:51:42 +00001093
1094// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001095def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1096 (ins GPR:$a, GPR:$b),
1097 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001098
Evan Chengfbc9d412008-11-06 01:21:28 +00001099def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1100 (ins GPR:$a, GPR:$b),
1101 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001102
Evan Chengfbc9d412008-11-06 01:21:28 +00001103def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1104 (ins GPR:$a, GPR:$b),
1105 "umaal", " $ldst, $hdst, $a, $b", []>,
1106 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001107} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001108
1109// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001110def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001111 "smmul", " $dst, $a, $b",
1112 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001113 Requires<[IsARM, HasV6]> {
1114 let Inst{7-4} = 0b0001;
1115 let Inst{15-12} = 0b1111;
1116}
Evan Cheng13ab0202007-07-10 18:08:01 +00001117
Evan Chengfbc9d412008-11-06 01:21:28 +00001118def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001119 "smmla", " $dst, $a, $b, $c",
1120 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001121 Requires<[IsARM, HasV6]> {
1122 let Inst{7-4} = 0b0001;
1123}
Evan Chenga8e29892007-01-19 07:51:42 +00001124
1125
Evan Chengfbc9d412008-11-06 01:21:28 +00001126def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001127 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001128 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001129 Requires<[IsARM, HasV6]> {
1130 let Inst{7-4} = 0b1101;
1131}
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Raul Herbster37fb5b12007-08-30 23:25:47 +00001133multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001134 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001135 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001136 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1137 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001138 Requires<[IsARM, HasV5TE]> {
1139 let Inst{5} = 0;
1140 let Inst{6} = 0;
1141 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001142
Evan Chengeb4f52e2008-11-06 03:35:07 +00001143 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001144 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001145 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001146 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001147 Requires<[IsARM, HasV5TE]> {
1148 let Inst{5} = 0;
1149 let Inst{6} = 1;
1150 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001151
Evan Chengeb4f52e2008-11-06 03:35:07 +00001152 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001153 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001154 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001155 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001156 Requires<[IsARM, HasV5TE]> {
1157 let Inst{5} = 1;
1158 let Inst{6} = 0;
1159 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001160
Evan Chengeb4f52e2008-11-06 03:35:07 +00001161 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001162 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001163 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1164 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001165 Requires<[IsARM, HasV5TE]> {
1166 let Inst{5} = 1;
1167 let Inst{6} = 1;
1168 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001169
Evan Chengeb4f52e2008-11-06 03:35:07 +00001170 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001171 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001172 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001173 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001174 Requires<[IsARM, HasV5TE]> {
1175 let Inst{5} = 1;
1176 let Inst{6} = 0;
1177 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001178
Evan Chengeb4f52e2008-11-06 03:35:07 +00001179 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001180 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001181 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001182 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001183 Requires<[IsARM, HasV5TE]> {
1184 let Inst{5} = 1;
1185 let Inst{6} = 1;
1186 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001187}
1188
Raul Herbster37fb5b12007-08-30 23:25:47 +00001189
1190multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001191 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001192 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001193 [(set GPR:$dst, (add GPR:$acc,
1194 (opnode (sext_inreg GPR:$a, i16),
1195 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001196 Requires<[IsARM, HasV5TE]> {
1197 let Inst{5} = 0;
1198 let Inst{6} = 0;
1199 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001200
Evan Chengeb4f52e2008-11-06 03:35:07 +00001201 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001202 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001203 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001204 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001205 Requires<[IsARM, HasV5TE]> {
1206 let Inst{5} = 0;
1207 let Inst{6} = 1;
1208 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001209
Evan Chengeb4f52e2008-11-06 03:35:07 +00001210 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001211 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001212 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001213 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001214 Requires<[IsARM, HasV5TE]> {
1215 let Inst{5} = 1;
1216 let Inst{6} = 0;
1217 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001218
Evan Chengeb4f52e2008-11-06 03:35:07 +00001219 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001220 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001221 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1222 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001223 Requires<[IsARM, HasV5TE]> {
1224 let Inst{5} = 1;
1225 let Inst{6} = 1;
1226 }
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Evan Chengeb4f52e2008-11-06 03:35:07 +00001228 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001229 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001230 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001231 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001232 Requires<[IsARM, HasV5TE]> {
1233 let Inst{5} = 0;
1234 let Inst{6} = 0;
1235 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001236
Evan Chengeb4f52e2008-11-06 03:35:07 +00001237 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001238 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001239 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001240 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001241 Requires<[IsARM, HasV5TE]> {
1242 let Inst{5} = 0;
1243 let Inst{6} = 1;
1244 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001245}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001246
Raul Herbster37fb5b12007-08-30 23:25:47 +00001247defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1248defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001249
Evan Chenga8e29892007-01-19 07:51:42 +00001250// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1251// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001252
Evan Chenga8e29892007-01-19 07:51:42 +00001253//===----------------------------------------------------------------------===//
1254// Misc. Arithmetic Instructions.
1255//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001256
Evan Cheng8b59db32008-11-07 01:41:35 +00001257def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001258 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001259 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1260 let Inst{7-4} = 0b0001;
1261 let Inst{11-8} = 0b1111;
1262 let Inst{19-16} = 0b1111;
1263}
Rafael Espindola199dd672006-10-17 13:13:23 +00001264
Evan Cheng8b59db32008-11-07 01:41:35 +00001265def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001266 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001267 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1268 let Inst{7-4} = 0b0011;
1269 let Inst{11-8} = 0b1111;
1270 let Inst{19-16} = 0b1111;
1271}
Rafael Espindola199dd672006-10-17 13:13:23 +00001272
Evan Cheng8b59db32008-11-07 01:41:35 +00001273def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001274 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001275 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001276 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1277 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1278 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1279 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001280 Requires<[IsARM, HasV6]> {
1281 let Inst{7-4} = 0b1011;
1282 let Inst{11-8} = 0b1111;
1283 let Inst{19-16} = 0b1111;
1284}
Rafael Espindola27185192006-09-29 21:20:16 +00001285
Evan Cheng8b59db32008-11-07 01:41:35 +00001286def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001287 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001288 [(set GPR:$dst,
1289 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001290 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1291 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001292 Requires<[IsARM, HasV6]> {
1293 let Inst{7-4} = 0b1011;
1294 let Inst{11-8} = 0b1111;
1295 let Inst{19-16} = 0b1111;
1296}
Rafael Espindola27185192006-09-29 21:20:16 +00001297
Evan Cheng8b59db32008-11-07 01:41:35 +00001298def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1299 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1300 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001301 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1302 (and (shl GPR:$src2, (i32 imm:$shamt)),
1303 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001304 Requires<[IsARM, HasV6]> {
1305 let Inst{6-4} = 0b001;
1306}
Rafael Espindola27185192006-09-29 21:20:16 +00001307
Evan Chenga8e29892007-01-19 07:51:42 +00001308// Alternate cases for PKHBT where identities eliminate some nodes.
1309def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1310 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1311def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1312 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001313
Rafael Espindolaa2845842006-10-05 16:48:49 +00001314
Evan Cheng8b59db32008-11-07 01:41:35 +00001315def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1316 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1317 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001318 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1319 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001320 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1321 let Inst{6-4} = 0b101;
1322}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001323
Evan Chenga8e29892007-01-19 07:51:42 +00001324// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1325// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001326def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001327 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1328def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1329 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1330 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001331
Evan Chenga8e29892007-01-19 07:51:42 +00001332//===----------------------------------------------------------------------===//
1333// Comparison Instructions...
1334//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001335
Jim Grosbach26421962008-10-14 20:36:24 +00001336defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001337 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001338defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001339 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001340
Evan Chenga8e29892007-01-19 07:51:42 +00001341// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001342defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001343 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001344defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001345 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001346
David Goodwinc0309b42009-06-29 15:33:01 +00001347defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1348 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1349defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1350 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001351
1352def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1353 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001354
David Goodwinc0309b42009-06-29 15:33:01 +00001355def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001356 (CMNri GPR:$src, so_imm_neg:$imm)>;
1357
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001360// FIXME: should be able to write a pattern for ARMcmov, but can't use
1361// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001362def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001363 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001364 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001365 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001366
Evan Chengd87293c2008-11-06 08:47:38 +00001367def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1368 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001369 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001370 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001371 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001372
Evan Chengd87293c2008-11-06 08:47:38 +00001373def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1374 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001375 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001376 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001377 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001378
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001379
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001380//===----------------------------------------------------------------------===//
1381// TLS Instructions
1382//
1383
1384// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001385let isCall = 1,
1386 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001387 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001388 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001389 [(set R0, ARMthread_pointer)]>;
1390}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001391
Evan Chenga8e29892007-01-19 07:51:42 +00001392//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001393// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001394// eh_sjlj_setjmp() is a three instruction sequence to store the return
1395// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001396// Since by its nature we may be coming from some other function to get
1397// here, and we're using the stack frame for the containing function to
1398// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001399// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001400// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001401// except for our own input by listing the relevant registers in Defs. By
1402// doing so, we also cause the prologue/epilogue code to actively preserve
1403// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001404let Defs =
1405 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1406 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001407 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001408 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1409 "add r0, pc, #4\n\t"
1410 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001411 "mov r0, #0 @ eh_setjmp", "",
1412 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001413}
1414
1415//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001416// Non-Instruction Patterns
1417//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001418
Evan Chenga8e29892007-01-19 07:51:42 +00001419// ConstantPool, GlobalAddress, and JumpTable
1420def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1421def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1422def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001423 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001424
Evan Chenga8e29892007-01-19 07:51:42 +00001425// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001426
Evan Chenga8e29892007-01-19 07:51:42 +00001427// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001428let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001429def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001430 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001431 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001432
Evan Chenga8e29892007-01-19 07:51:42 +00001433def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001434 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1435 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001436def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001437 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1438 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001439
Evan Chenga8e29892007-01-19 07:51:42 +00001440// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001441
Rafael Espindola24357862006-10-19 17:05:03 +00001442
Evan Chenga8e29892007-01-19 07:51:42 +00001443// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001444def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1445 Requires<[IsNotDarwin]>;
1446def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1447 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001448
Evan Chenga8e29892007-01-19 07:51:42 +00001449// zextload i1 -> zextload i8
1450def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001451
Evan Chenga8e29892007-01-19 07:51:42 +00001452// extload -> zextload
1453def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1454def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1455def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001456
Evan Cheng83b5cf02008-11-05 23:22:34 +00001457def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1458def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1459
Evan Cheng34b12d22007-01-19 20:27:35 +00001460// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001461def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1462 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001463 (SMULBB GPR:$a, GPR:$b)>;
1464def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1465 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001466def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1467 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001468 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001469def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001470 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001471def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1472 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001473 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001474def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001475 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001476def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1477 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001478 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001479def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001480 (SMULWB GPR:$a, GPR:$b)>;
1481
1482def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001483 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1484 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001485 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1486def : ARMV5TEPat<(add GPR:$acc,
1487 (mul sext_16_node:$a, sext_16_node:$b)),
1488 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1489def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001490 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1491 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001492 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1493def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001494 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001495 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1496def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001497 (mul (sra GPR:$a, (i32 16)),
1498 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001499 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1500def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001501 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001502 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1503def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001504 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1505 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001506 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1507def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001508 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001509 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1510
Evan Chenga8e29892007-01-19 07:51:42 +00001511//===----------------------------------------------------------------------===//
1512// Thumb Support
1513//
1514
1515include "ARMInstrThumb.td"
1516
1517//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001518// Thumb2 Support
1519//
1520
1521include "ARMInstrThumb2.td"
1522
1523//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001524// Floating Point Support
1525//
1526
1527include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001528
1529//===----------------------------------------------------------------------===//
1530// Advanced SIMD (NEON) Support
1531//
1532
1533include "ARMInstrNEON.td"