blob: aa7f9105f1dccf45446e2a4473346fa416cd0c66 [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersonac9de032009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000044 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000045 EVT valtype;
46 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000047 };
Scott Michel4ec722e2008-07-16 17:17:29 +000048
Scott Michel8efdca42007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersonac9de032009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel8efdca42007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Edwin Török4d9756a2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
Owen Andersonac9de032009-08-10 22:56:29 +000077 << VT.getEVTString();
Edwin Török4d9756a2009-07-08 20:53:28 +000078 llvm_report_error(Msg.str());
Scott Michel8efdca42007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel750b93f2009-01-15 04:41:47 +000084
pingbak2f387e82009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000103 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000104 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000119 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000120 /*isReturnValueUsed=*/true,
Bill Wendlingaa181762009-12-22 02:10:19 +0000121 Callee, Args, DAG, Op.getDebugLoc(),
122 DAG.GetOrdering(InChain.getNode()));
pingbak2f387e82009-01-26 03:31:40 +0000123
124 return CallInfo.first;
125 }
Scott Michel8efdca42007-12-04 22:23:35 +0000126}
127
128SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000129 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
130 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000131 // Fold away setcc operations if possible.
132 setPow2DivIsCheap();
133
134 // Use _setjmp/_longjmp instead of setjmp/longjmp.
135 setUseUnderscoreSetJmp(true);
136 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000137
Scott Michel8c67fa42009-01-21 04:58:48 +0000138 // Set RTLIB libcall names as used by SPU:
139 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
140
Scott Michel8efdca42007-12-04 22:23:35 +0000141 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000142 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
143 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
144 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
145 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
146 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
147 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
148 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000149
Scott Michel8efdca42007-12-04 22:23:35 +0000150 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
153 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000154
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
156 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000157
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000158 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
161 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000162
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000164
Scott Michel8efdca42007-12-04 22:23:35 +0000165 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
167 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000168
169 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000170 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000171 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000172 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000173
Scott Michel06eabde2008-12-27 04:51:36 +0000174 setOperationAction(ISD::LOAD, VT, Custom);
175 setOperationAction(ISD::STORE, VT, Custom);
176 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
178 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
179
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000180 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
181 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000182 setTruncStoreAction(VT, StoreVT, Expand);
183 }
Scott Michel8efdca42007-12-04 22:23:35 +0000184 }
185
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000186 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000187 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000188 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000189
190 setOperationAction(ISD::LOAD, VT, Custom);
191 setOperationAction(ISD::STORE, VT, Custom);
192
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000193 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
194 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000195 setTruncStoreAction(VT, StoreVT, Expand);
196 }
197 }
198
Scott Michel8efdca42007-12-04 22:23:35 +0000199 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000200 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
201 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000202
203 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000204 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
205 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000209
210 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000212
Eli Friedman9880b6b2009-07-17 06:36:24 +0000213 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SREM, MVT::i8, Expand);
215 setOperationAction(ISD::UREM, MVT::i8, Expand);
216 setOperationAction(ISD::SDIV, MVT::i8, Expand);
217 setOperationAction(ISD::UDIV, MVT::i8, Expand);
218 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
220 setOperationAction(ISD::SREM, MVT::i16, Expand);
221 setOperationAction(ISD::UREM, MVT::i16, Expand);
222 setOperationAction(ISD::SDIV, MVT::i16, Expand);
223 setOperationAction(ISD::UDIV, MVT::i16, Expand);
224 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
226 setOperationAction(ISD::SREM, MVT::i32, Expand);
227 setOperationAction(ISD::UREM, MVT::i32, Expand);
228 setOperationAction(ISD::SDIV, MVT::i32, Expand);
229 setOperationAction(ISD::UDIV, MVT::i32, Expand);
230 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
232 setOperationAction(ISD::SREM, MVT::i64, Expand);
233 setOperationAction(ISD::UREM, MVT::i64, Expand);
234 setOperationAction(ISD::SDIV, MVT::i64, Expand);
235 setOperationAction(ISD::UDIV, MVT::i64, Expand);
236 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
238 setOperationAction(ISD::SREM, MVT::i128, Expand);
239 setOperationAction(ISD::UREM, MVT::i128, Expand);
240 setOperationAction(ISD::SDIV, MVT::i128, Expand);
241 setOperationAction(ISD::UDIV, MVT::i128, Expand);
242 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
243 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000244
Scott Michel8efdca42007-12-04 22:23:35 +0000245 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000246 setOperationAction(ISD::FSIN , MVT::f64, Expand);
247 setOperationAction(ISD::FCOS , MVT::f64, Expand);
248 setOperationAction(ISD::FREM , MVT::f64, Expand);
249 setOperationAction(ISD::FSIN , MVT::f32, Expand);
250 setOperationAction(ISD::FCOS , MVT::f32, Expand);
251 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000252
pingbak2f387e82009-01-26 03:31:40 +0000253 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
254 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
256 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000257
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
259 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000260
261 // SPU can do rotate right and left, so legalize it... but customize for i8
262 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000263
264 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
265 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
268 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000269
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ROTL, MVT::i32, Legal);
271 setOperationAction(ISD::ROTL, MVT::i16, Legal);
272 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000273
Scott Michel8efdca42007-12-04 22:23:35 +0000274 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL, MVT::i8, Custom);
276 setOperationAction(ISD::SRL, MVT::i8, Custom);
277 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000278
Scott Michel4d07fb72008-12-30 23:28:25 +0000279 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL, MVT::i64, Legal);
281 setOperationAction(ISD::SRL, MVT::i64, Legal);
282 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000283
Scott Michel4ec722e2008-07-16 17:17:29 +0000284 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000285 setOperationAction(ISD::MUL, MVT::i8, Custom);
286 setOperationAction(ISD::MUL, MVT::i32, Legal);
287 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000288
Eli Friedman35be0012009-06-16 06:40:59 +0000289 // Expand double-width multiplication
290 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
293 setOperationAction(ISD::MULHU, MVT::i8, Expand);
294 setOperationAction(ISD::MULHS, MVT::i8, Expand);
295 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
297 setOperationAction(ISD::MULHU, MVT::i16, Expand);
298 setOperationAction(ISD::MULHS, MVT::i16, Expand);
299 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
301 setOperationAction(ISD::MULHU, MVT::i32, Expand);
302 setOperationAction(ISD::MULHS, MVT::i32, Expand);
303 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
305 setOperationAction(ISD::MULHU, MVT::i64, Expand);
306 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000307
Scott Michel67224b22008-06-02 22:18:03 +0000308 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 setOperationAction(ISD::ADD, MVT::i8, Custom);
310 setOperationAction(ISD::ADD, MVT::i64, Legal);
311 setOperationAction(ISD::SUB, MVT::i8, Custom);
312 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000313
Scott Michel8efdca42007-12-04 22:23:35 +0000314 // SPU does not have BSWAP. It does have i32 support CTLZ.
315 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000316 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
317 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000318
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000319 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
322 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
323 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000324
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000325 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
328 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
329 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000330
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000331 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
332 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
333 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
334 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
335 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000336
Scott Michel67224b22008-06-02 22:18:03 +0000337 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000338 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SELECT, MVT::i8, Legal);
340 setOperationAction(ISD::SELECT, MVT::i16, Legal);
341 setOperationAction(ISD::SELECT, MVT::i32, Legal);
342 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000343
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SETCC, MVT::i8, Legal);
345 setOperationAction(ISD::SETCC, MVT::i16, Legal);
346 setOperationAction(ISD::SETCC, MVT::i32, Legal);
347 setOperationAction(ISD::SETCC, MVT::i64, Legal);
348 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000349
Scott Michel06eabde2008-12-27 04:51:36 +0000350 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000351 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000352
Scott Michel58d95372009-08-25 22:37:34 +0000353 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000354 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
355
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
358 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000360 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
361 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
364 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
365 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
366 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000368
369 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000371
Scott Michelc899a122009-01-26 22:33:37 +0000372 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
378 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
379 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
380 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000381
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
384 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
385 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000386
387 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000389
Scott Michel4ec722e2008-07-16 17:17:29 +0000390 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000391 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000392 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000393 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000394 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000395
Scott Michelae5cbf52008-12-29 03:23:36 +0000396 setOperationAction(ISD::GlobalAddress, VT, Custom);
397 setOperationAction(ISD::ConstantPool, VT, Custom);
398 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000399 }
Scott Michel8efdca42007-12-04 22:23:35 +0000400
Scott Michel8efdca42007-12-04 22:23:35 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000403
Scott Michel8efdca42007-12-04 22:23:35 +0000404 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
407 setOperationAction(ISD::VAEND , MVT::Other, Expand);
408 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000412
413 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
415 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000416
Scott Michel8efdca42007-12-04 22:23:35 +0000417 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000419
420 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000421 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000422
423 // First set operation action for all vector types to expand. Then we
424 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000431
Scott Michel70741542009-01-06 23:10:38 +0000432 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000434
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000435 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
436 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
437 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000438
Duncan Sands92c43912008-06-06 12:08:01 +0000439 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000440 setOperationAction(ISD::ADD, VT, Legal);
441 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000442 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000443 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000444
pingbak2f387e82009-01-26 03:31:40 +0000445 setOperationAction(ISD::AND, VT, Legal);
446 setOperationAction(ISD::OR, VT, Legal);
447 setOperationAction(ISD::XOR, VT, Legal);
448 setOperationAction(ISD::LOAD, VT, Legal);
449 setOperationAction(ISD::SELECT, VT, Legal);
450 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000451
Scott Michel8efdca42007-12-04 22:23:35 +0000452 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000453 setOperationAction(ISD::SDIV, VT, Expand);
454 setOperationAction(ISD::SREM, VT, Expand);
455 setOperationAction(ISD::UDIV, VT, Expand);
456 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000457
458 // Custom lower build_vector, constant pool spills, insert and
459 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000460 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
461 setOperationAction(ISD::ConstantPool, VT, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
465 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000466 }
467
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000468 setOperationAction(ISD::AND, MVT::v16i8, Custom);
469 setOperationAction(ISD::OR, MVT::v16i8, Custom);
470 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
471 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000472
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000474
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000475 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000476 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000477
Scott Michel8efdca42007-12-04 22:23:35 +0000478 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000479
Scott Michel8efdca42007-12-04 22:23:35 +0000480 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000481 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000482 setTargetDAGCombine(ISD::ZERO_EXTEND);
483 setTargetDAGCombine(ISD::SIGN_EXTEND);
484 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000485
Scott Michel8efdca42007-12-04 22:23:35 +0000486 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000487
Scott Michel2c261072008-12-09 03:37:19 +0000488 // Set pre-RA register scheduler default to BURR, which produces slightly
489 // better code than the default (could also be TDRR, but TargetLowering.h
490 // needs a mod to support that model):
491 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000492}
493
494const char *
495SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
496{
497 if (node_names.empty()) {
498 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
499 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
500 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
501 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000502 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000503 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
505 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
506 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000507 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000509 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000510 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000511 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
512 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
514 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000515 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
516 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
517 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000518 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000519 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000520 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
521 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
522 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000523 }
524
525 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
526
527 return ((i != node_names.end()) ? i->second : 0);
528}
529
Bill Wendling045f2632009-07-01 18:50:55 +0000530/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000531unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
532 return 3;
533}
534
Scott Michel06eabde2008-12-27 04:51:36 +0000535//===----------------------------------------------------------------------===//
536// Return the Cell SPU's SETCC result type
537//===----------------------------------------------------------------------===//
538
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000539MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000540 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000541 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
542 VT.getSimpleVT().SimpleTy :
543 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000544}
545
Scott Michel8efdca42007-12-04 22:23:35 +0000546//===----------------------------------------------------------------------===//
547// Calling convention code:
548//===----------------------------------------------------------------------===//
549
550#include "SPUGenCallingConv.inc"
551
552//===----------------------------------------------------------------------===//
553// LowerOperation implementation
554//===----------------------------------------------------------------------===//
555
556/// Custom lower loads for CellSPU
557/*!
558 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
559 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000560
561 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000562 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000563
564\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000565%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000566%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000567%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000568%4 f32 = vec2perfslot %3
569%5 f64 = fp_extend %4
570\endverbatim
571*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000572static SDValue
573LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000574 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000575 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
577 EVT InVT = LN->getMemoryVT();
578 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000579 ISD::LoadExtType ExtType = LN->getExtensionType();
580 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000581 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000582 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000583
Scott Michel8efdca42007-12-04 22:23:35 +0000584 switch (LN->getAddressingMode()) {
585 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000586 SDValue result;
587 SDValue basePtr = LN->getBasePtr();
588 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000589
Scott Michel06eabde2008-12-27 04:51:36 +0000590 if (alignment == 16) {
591 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000592
Scott Michel06eabde2008-12-27 04:51:36 +0000593 // Special cases for a known aligned load to simplify the base pointer
594 // and the rotation amount:
595 if (basePtr.getOpcode() == ISD::ADD
596 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
597 // Known offset into basePtr
598 int64_t offset = CN->getSExtValue();
599 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000600
Scott Michel06eabde2008-12-27 04:51:36 +0000601 if (rotamt < 0)
602 rotamt += 16;
603
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000604 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000605
606 // Simplify the base pointer for this case:
607 basePtr = basePtr.getOperand(0);
608 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000609 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000610 basePtr,
611 DAG.getConstant((offset & ~0xf), PtrVT));
612 }
613 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
614 || (basePtr.getOpcode() == SPUISD::IndirectAddr
615 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
616 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
617 // Plain aligned a-form address: rotate into preferred slot
618 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
619 int64_t rotamt = -vtm->prefslot_byte;
620 if (rotamt < 0)
621 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000622 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000623 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000624 // Offset the rotate amount by the basePtr and the preferred slot
625 // byte offset
626 int64_t rotamt = -vtm->prefslot_byte;
627 if (rotamt < 0)
628 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000629 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000630 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000631 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000632 }
Scott Michel06eabde2008-12-27 04:51:36 +0000633 } else {
634 // Unaligned load: must be more pessimistic about addressing modes:
635 if (basePtr.getOpcode() == ISD::ADD) {
636 MachineFunction &MF = DAG.getMachineFunction();
637 MachineRegisterInfo &RegInfo = MF.getRegInfo();
638 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
639 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000640
Scott Michel06eabde2008-12-27 04:51:36 +0000641 SDValue Op0 = basePtr.getOperand(0);
642 SDValue Op1 = basePtr.getOperand(1);
643
644 if (isa<ConstantSDNode>(Op1)) {
645 // Convert the (add <ptr>, <const>) to an indirect address contained
646 // in a register. Note that this is done because we need to avoid
647 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000648 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000649 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
650 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000651 } else {
652 // Convert the (add <arg1>, <arg2>) to an indirect address, which
653 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000655 }
656 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000658 basePtr,
659 DAG.getConstant(0, PtrVT));
660 }
661
662 // Offset the rotate amount by the basePtr and the preferred slot
663 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000664 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000665 basePtr,
666 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000667 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000668
Scott Michel06eabde2008-12-27 04:51:36 +0000669 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000670 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000671 LN->getSrcValue(), LN->getSrcValueOffset(),
672 LN->isVolatile(), 16);
673
674 // Update the chain
675 the_chain = result.getValue(1);
676
677 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000678 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000679 result.getValue(0), rotate);
680
Scott Michel6ccefab2008-12-04 03:02:42 +0000681 // Convert the loaded v16i8 vector to the appropriate vector type
682 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000683 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
684 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000685 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
686 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000687
Scott Michel6ccefab2008-12-04 03:02:42 +0000688 // Handle extending loads by extending the scalar result:
689 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000690 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000691 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::EXTLOAD) {
694 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000695
Scott Michel6ccefab2008-12-04 03:02:42 +0000696 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000697 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000698
Dale Johannesenea996922009-02-04 20:06:27 +0000699 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000700 }
701
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000702 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000703 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000704 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000705 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000706 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000707
Dale Johannesenea996922009-02-04 20:06:27 +0000708 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000709 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000710 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000711 }
712 case ISD::PRE_INC:
713 case ISD::PRE_DEC:
714 case ISD::POST_INC:
715 case ISD::POST_DEC:
716 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000717 {
718 std::string msg;
719 raw_string_ostream Msg(msg);
720 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel8efdca42007-12-04 22:23:35 +0000721 "UNINDEXED\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000722 Msg << (unsigned) LN->getAddressingMode();
723 llvm_report_error(Msg.str());
724 /*NOTREACHED*/
725 }
Scott Michel8efdca42007-12-04 22:23:35 +0000726 }
727
Dan Gohman8181bd12008-07-27 21:46:04 +0000728 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000729}
730
731/// Custom lower stores for CellSPU
732/*!
733 All CellSPU stores are aligned to 16-byte boundaries, so for elements
734 within a 16-byte block, we have to generate a shuffle to insert the
735 requested element into its place, then store the resulting block.
736 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000737static SDValue
738LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000739 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000740 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000741 EVT VT = Value.getValueType();
742 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
743 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000744 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000745 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000746
747 switch (SN->getAddressingMode()) {
748 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000749 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000750 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000751 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000752
Scott Michel06eabde2008-12-27 04:51:36 +0000753 SDValue alignLoadVec;
754 SDValue basePtr = SN->getBasePtr();
755 SDValue the_chain = SN->getChain();
756 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000757
Scott Michel06eabde2008-12-27 04:51:36 +0000758 if (alignment == 16) {
759 ConstantSDNode *CN;
760
761 // Special cases for a known aligned load to simplify the base pointer
762 // and insertion byte:
763 if (basePtr.getOpcode() == ISD::ADD
764 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
765 // Known offset into basePtr
766 int64_t offset = CN->getSExtValue();
767
768 // Simplify the base pointer for this case:
769 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000770 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000771 basePtr,
772 DAG.getConstant((offset & 0xf), PtrVT));
773
774 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000775 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant((offset & ~0xf), PtrVT));
778 }
779 } else {
780 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000781 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000782 basePtr,
783 DAG.getConstant(0, PtrVT));
784 }
785 } else {
786 // Unaligned load: must be more pessimistic about addressing modes:
787 if (basePtr.getOpcode() == ISD::ADD) {
788 MachineFunction &MF = DAG.getMachineFunction();
789 MachineRegisterInfo &RegInfo = MF.getRegInfo();
790 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
791 SDValue Flag;
792
793 SDValue Op0 = basePtr.getOperand(0);
794 SDValue Op1 = basePtr.getOperand(1);
795
796 if (isa<ConstantSDNode>(Op1)) {
797 // Convert the (add <ptr>, <const>) to an indirect address contained
798 // in a register. Note that this is done because we need to avoid
799 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000801 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
802 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000803 } else {
804 // Convert the (add <arg1>, <arg2>) to an indirect address, which
805 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000807 }
808 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000809 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000815 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000816 basePtr,
817 DAG.getConstant(0, PtrVT));
818 }
819
820 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000821 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000822 SN->getSrcValue(), SN->getSrcValueOffset(),
823 SN->isVolatile(), 16);
824
825 // Update the chain
826 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000827
Scott Micheldbac4cf2008-01-11 02:53:15 +0000828 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000829 SDValue theValue = SN->getValue();
830 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000831
832 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000833 && (theValue.getOpcode() == ISD::AssertZext
834 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000835 // Drill down and get the value for zero- and sign-extended
836 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000837 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000838 }
839
Scott Micheldbac4cf2008-01-11 02:53:15 +0000840 // If the base pointer is already a D-form address, then just create
841 // a new D-form address with a slot offset and the orignal base pointer.
842 // Otherwise generate a D-form address with the slot offset relative
843 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000844#if !defined(NDEBUG)
845 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000846 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000847 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000848 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000849 }
850#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000851
Scott Michelf65c8f02008-11-19 15:24:16 +0000852 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000853 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000854 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000855 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000856
Dale Johannesenea996922009-02-04 20:06:27 +0000857 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000858 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000859 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000860 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000861
Dale Johannesenea996922009-02-04 20:06:27 +0000862 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000863 LN->getSrcValue(), LN->getSrcValueOffset(),
864 LN->isVolatile(), LN->getAlignment());
865
Scott Michel8c2746e2008-12-04 17:16:59 +0000866#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
868 const SDValue &currentRoot = DAG.getRoot();
869
870 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000871 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000872 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000873 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000874 DAG.setRoot(currentRoot);
875 }
876#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000877
Scott Michel8efdca42007-12-04 22:23:35 +0000878 return result;
879 /*UNREACHED*/
880 }
881 case ISD::PRE_INC:
882 case ISD::PRE_DEC:
883 case ISD::POST_INC:
884 case ISD::POST_DEC:
885 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000886 {
887 std::string msg;
888 raw_string_ostream Msg(msg);
889 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel8efdca42007-12-04 22:23:35 +0000890 "UNINDEXED\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000891 Msg << (unsigned) SN->getAddressingMode();
892 llvm_report_error(Msg.str());
893 /*NOTREACHED*/
894 }
Scott Michel8efdca42007-12-04 22:23:35 +0000895 }
896
Dan Gohman8181bd12008-07-27 21:46:04 +0000897 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000898}
899
Scott Michel750b93f2009-01-15 04:41:47 +0000900//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000901static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000902LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000903 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000904 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
905 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
907 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000908 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000909 // FIXME there is no actual debug info here
910 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000911
912 if (TM.getRelocationModel() == Reloc::Static) {
913 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000914 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000915 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000916 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000917 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
918 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
919 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000920 }
921 }
922
Edwin Törökbd448e32009-07-14 16:55:14 +0000923 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000924 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000925 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000926}
927
Scott Michel750b93f2009-01-15 04:41:47 +0000928//! Alternate entry point for generating the address of a constant pool entry
929SDValue
930SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
931 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
932}
933
Dan Gohman8181bd12008-07-27 21:46:04 +0000934static SDValue
935LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000936 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000937 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
939 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000940 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000941 // FIXME there is no actual debug info here
942 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000943
944 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000945 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000946 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000947 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000948 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
949 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
950 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000951 }
Scott Michel8efdca42007-12-04 22:23:35 +0000952 }
953
Edwin Törökbd448e32009-07-14 16:55:14 +0000954 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000955 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000956 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000957}
958
Dan Gohman8181bd12008-07-27 21:46:04 +0000959static SDValue
960LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000961 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000962 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
963 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000964 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000965 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000966 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000967 // FIXME there is no actual debug info here
968 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000969
Scott Michel8efdca42007-12-04 22:23:35 +0000970 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000971 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000972 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000973 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000974 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
975 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
976 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000977 }
Scott Michel8efdca42007-12-04 22:23:35 +0000978 } else {
Edwin Török4d9756a2009-07-08 20:53:28 +0000979 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
980 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000981 /*NOTREACHED*/
982 }
983
Dan Gohman8181bd12008-07-27 21:46:04 +0000984 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000985}
986
Nate Begeman78125042008-02-14 18:43:04 +0000987//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000988static SDValue
989LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000990 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000991 // FIXME there is no actual debug info here
992 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000993
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000994 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000995 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
996
997 assert((FP != 0) &&
998 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000999
Scott Michel11e88bb2007-12-19 20:15:47 +00001000 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001001 SDValue T = DAG.getConstant(dbits, MVT::i64);
1002 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001003 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +00001005 }
1006
Dan Gohman8181bd12008-07-27 21:46:04 +00001007 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001008}
1009
Dan Gohman9178de12009-08-05 01:29:28 +00001010SDValue
1011SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001012 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001013 const SmallVectorImpl<ISD::InputArg>
1014 &Ins,
1015 DebugLoc dl, SelectionDAG &DAG,
1016 SmallVectorImpl<SDValue> &InVals) {
1017
Scott Michel8efdca42007-12-04 22:23:35 +00001018 MachineFunction &MF = DAG.getMachineFunction();
1019 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001020 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00001021
1022 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1023 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001024
Scott Michel8efdca42007-12-04 22:23:35 +00001025 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1026 unsigned ArgRegIdx = 0;
1027 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001028
Owen Andersonac9de032009-08-10 22:56:29 +00001029 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001030
Scott Michel8efdca42007-12-04 22:23:35 +00001031 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001032 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001033 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001035 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001036
Scott Michela313fb02008-10-30 01:51:48 +00001037 if (ArgRegIdx < NumArgRegs) {
1038 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001039
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001040 switch (ObjectVT.getSimpleVT().SimpleTy) {
Scott Michela313fb02008-10-30 01:51:48 +00001041 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00001042 std::string msg;
1043 raw_string_ostream Msg(msg);
Dan Gohman9178de12009-08-05 01:29:28 +00001044 Msg << "LowerFormalArguments Unhandled argument type: "
Owen Andersonac9de032009-08-10 22:56:29 +00001045 << ObjectVT.getEVTString();
Edwin Török4d9756a2009-07-08 20:53:28 +00001046 llvm_report_error(Msg.str());
Scott Michela313fb02008-10-30 01:51:48 +00001047 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001048 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R8CRegClass;
1050 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001051 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001052 ArgRegClass = &SPU::R16CRegClass;
1053 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001054 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32CRegClass;
1056 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001057 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64CRegClass;
1059 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001060 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001061 ArgRegClass = &SPU::GPRCRegClass;
1062 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001063 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R32FPRegClass;
1065 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001066 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001067 ArgRegClass = &SPU::R64FPRegClass;
1068 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001069 case MVT::v2f64:
1070 case MVT::v4f32:
1071 case MVT::v2i64:
1072 case MVT::v4i32:
1073 case MVT::v8i16:
1074 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001075 ArgRegClass = &SPU::VECREGRegClass;
1076 break;
Scott Michela313fb02008-10-30 01:51:48 +00001077 }
1078
1079 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1080 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001082 ++ArgRegIdx;
1083 } else {
1084 // We need to load the argument to a virtual register if we determined
1085 // above that we ran out of physical registers of the appropriate type
1086 // or we're forced to do vararg
David Greene6424ab92009-11-12 20:49:22 +00001087 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001088 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001089 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001090 ArgOffset += StackSlotSize;
1091 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001092
Dan Gohman9178de12009-08-05 01:29:28 +00001093 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001094 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001095 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001096 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001097
Scott Michela313fb02008-10-30 01:51:48 +00001098 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001099 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001100 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1101 // We will spill (79-3)+1 registers to the stack
1102 SmallVector<SDValue, 79-3+1> MemOps;
1103
1104 // Create the frame slot
1105
Scott Michel8efdca42007-12-04 22:23:35 +00001106 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
David Greene6424ab92009-11-12 20:49:22 +00001107 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1108 true, false);
Scott Michela313fb02008-10-30 01:51:48 +00001109 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001110 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman9178de12009-08-05 01:29:28 +00001111 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1112 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001113 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001114
1115 // Increment address by stack slot size for the next stored argument
1116 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001117 }
1118 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001119 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001120 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001121 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001122
Dan Gohman9178de12009-08-05 01:29:28 +00001123 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001124}
1125
1126/// isLSAAddress - Return the immediate to use if the specified
1127/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001128static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001129 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001130 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001131
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001132 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001133 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1134 (Addr << 14 >> 14) != Addr)
1135 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001136
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001137 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001138}
1139
Dan Gohman9178de12009-08-05 01:29:28 +00001140SDValue
1141SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001142 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001143 bool isTailCall,
1144 const SmallVectorImpl<ISD::OutputArg> &Outs,
1145 const SmallVectorImpl<ISD::InputArg> &Ins,
1146 DebugLoc dl, SelectionDAG &DAG,
1147 SmallVectorImpl<SDValue> &InVals) {
1148
1149 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1150 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001151 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1152 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1153 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1154
1155 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001156 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001157
Scott Michel8efdca42007-12-04 22:23:35 +00001158 // Set up a copy of the stack pointer for use loading and storing any
1159 // arguments that may not fit in the registers available for argument
1160 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001161 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001162
Scott Michel8efdca42007-12-04 22:23:35 +00001163 // Figure out which arguments are going to go in registers, and which in
1164 // memory.
1165 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1166 unsigned ArgRegIdx = 0;
1167
1168 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001169 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001170 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001171 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001172
1173 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00001174 SDValue Arg = Outs[i].Val;
Scott Michel4ec722e2008-07-16 17:17:29 +00001175
Scott Michel8efdca42007-12-04 22:23:35 +00001176 // PtrOff will be used to store the current argument to the stack if a
1177 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001178 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001179 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001180
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001181 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001182 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001183 case MVT::i8:
1184 case MVT::i16:
1185 case MVT::i32:
1186 case MVT::i64:
1187 case MVT::i128:
Scott Michel8efdca42007-12-04 22:23:35 +00001188 if (ArgRegIdx != NumArgRegs) {
1189 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1190 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001191 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001192 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001193 }
1194 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001195 case MVT::f32:
1196 case MVT::f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001197 if (ArgRegIdx != NumArgRegs) {
1198 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1199 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001200 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001201 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001202 }
1203 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001204 case MVT::v2i64:
1205 case MVT::v2f64:
1206 case MVT::v4f32:
1207 case MVT::v4i32:
1208 case MVT::v8i16:
1209 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001210 if (ArgRegIdx != NumArgRegs) {
1211 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1212 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001213 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001214 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001215 }
1216 break;
1217 }
1218 }
1219
Bill Wendling274b4172009-12-28 01:31:11 +00001220 // Accumulate how many bytes are to be pushed on the stack, including the
1221 // linkage area, and parameter passing area. According to the SPU ABI,
1222 // we minimally need space for [LR] and [SP].
1223 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1224
1225 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001226 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1227 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001228
1229 if (!MemOpChains.empty()) {
1230 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001231 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001232 &MemOpChains[0], MemOpChains.size());
1233 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001234
Scott Michel8efdca42007-12-04 22:23:35 +00001235 // Build a sequence of copy-to-reg nodes chained together with token chain
1236 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001237 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001240 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001241 InFlag = Chain.getValue(1);
1242 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001243
Dan Gohman8181bd12008-07-27 21:46:04 +00001244 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001245 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001246
Bill Wendlingfef06052008-09-16 21:48:12 +00001247 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1248 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1249 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001250 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001251 GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001252 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001253 SDValue Zero = DAG.getConstant(0, PtrVT);
1254 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001255
Scott Micheldbac4cf2008-01-11 02:53:15 +00001256 if (!ST->usingLargeMem()) {
1257 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1258 // style calls, otherwise, external symbols are BRASL calls. This assumes
1259 // that declared/defined symbols are in the same compilation unit and can
1260 // be reached through PC-relative jumps.
1261 //
1262 // NOTE:
1263 // This may be an unsafe assumption for JIT and really large compilation
1264 // units.
1265 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001267 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001268 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001269 }
Scott Michel8efdca42007-12-04 22:23:35 +00001270 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001271 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1272 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001273 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001274 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001275 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001276 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001277 SDValue Zero = DAG.getConstant(0, PtrVT);
1278 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1279 Callee.getValueType());
1280
1281 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001283 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001284 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001285 }
1286 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001287 // If this is an absolute destination address that appears to be a legal
1288 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001290 }
Scott Michel8efdca42007-12-04 22:23:35 +00001291
1292 Ops.push_back(Chain);
1293 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001294
Scott Michel8efdca42007-12-04 22:23:35 +00001295 // Add argument registers to the end of the list so that they are known live
1296 // into the call.
1297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001298 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001299 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001300
Gabor Greif1c80d112008-08-28 21:40:38 +00001301 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001302 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001303 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001304 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001305 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001306 InFlag = Chain.getValue(1);
1307
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001308 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1309 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001310 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001311 InFlag = Chain.getValue(1);
1312
Dan Gohman9178de12009-08-05 01:29:28 +00001313 // If the function returns void, just return the chain.
1314 if (Ins.empty())
1315 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001316
Scott Michel8efdca42007-12-04 22:23:35 +00001317 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001318 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001319 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001320 case MVT::Other: break;
1321 case MVT::i32:
1322 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001323 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001324 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001325 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001326 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001327 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001328 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001329 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001330 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001331 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001332 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001333 }
Scott Michel8efdca42007-12-04 22:23:35 +00001334 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001335 case MVT::i64:
1336 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesenea996922009-02-04 20:06:27 +00001337 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001338 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001339 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001340 case MVT::i128:
1341 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesenea996922009-02-04 20:06:27 +00001342 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001343 InVals.push_back(Chain.getValue(0));
Scott Michel2ef773a2009-01-06 03:36:14 +00001344 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001345 case MVT::f32:
1346 case MVT::f64:
Dan Gohman9178de12009-08-05 01:29:28 +00001347 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001348 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001349 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001350 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001351 case MVT::v2f64:
1352 case MVT::v2i64:
1353 case MVT::v4f32:
1354 case MVT::v4i32:
1355 case MVT::v8i16:
1356 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001357 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001358 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001359 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001360 break;
1361 }
Duncan Sands698842f2008-07-02 17:40:58 +00001362
Dan Gohman9178de12009-08-05 01:29:28 +00001363 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001364}
1365
Dan Gohman9178de12009-08-05 01:29:28 +00001366SDValue
1367SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001368 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001369 const SmallVectorImpl<ISD::OutputArg> &Outs,
1370 DebugLoc dl, SelectionDAG &DAG) {
1371
Scott Michel8efdca42007-12-04 22:23:35 +00001372 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001373 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1374 RVLocs, *DAG.getContext());
1375 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001376
Scott Michel8efdca42007-12-04 22:23:35 +00001377 // If this is the first return lowered for this function, add the regs to the
1378 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001379 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001380 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001381 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001382 }
1383
Dan Gohman8181bd12008-07-27 21:46:04 +00001384 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001385
Scott Michel8efdca42007-12-04 22:23:35 +00001386 // Copy the result values into the output registers.
1387 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1388 CCValAssign &VA = RVLocs[i];
1389 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001390 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00001391 Outs[i].Val, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001392 Flag = Chain.getValue(1);
1393 }
1394
Gabor Greif1c80d112008-08-28 21:40:38 +00001395 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001396 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001397 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001398 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001399}
1400
1401
1402//===----------------------------------------------------------------------===//
1403// Vector related lowering:
1404//===----------------------------------------------------------------------===//
1405
1406static ConstantSDNode *
1407getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001408 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001409
Scott Michel8efdca42007-12-04 22:23:35 +00001410 // Check to see if this buildvec has a single non-undef value in its elements.
1411 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1412 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001413 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001414 OpVal = N->getOperand(i);
1415 else if (OpVal != N->getOperand(i))
1416 return 0;
1417 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001418
Gabor Greif1c80d112008-08-28 21:40:38 +00001419 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001420 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001421 return CN;
1422 }
1423 }
1424
Scott Michel0d5eae02009-03-17 01:15:45 +00001425 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001426}
1427
1428/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1429/// and the value fits into an unsigned 18-bit constant, and if so, return the
1430/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001431SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001432 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001433 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001434 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001435 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001436 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001437 uint32_t upper = uint32_t(UValue >> 32);
1438 uint32_t lower = uint32_t(UValue);
1439 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001440 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001441 Value = Value >> 32;
1442 }
Scott Michel8efdca42007-12-04 22:23:35 +00001443 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001444 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001445 }
1446
Dan Gohman8181bd12008-07-27 21:46:04 +00001447 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001448}
1449
1450/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1451/// and the value fits into a signed 16-bit constant, and if so, return the
1452/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001453SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001454 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001455 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001456 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001457 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001458 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001459 uint32_t upper = uint32_t(UValue >> 32);
1460 uint32_t lower = uint32_t(UValue);
1461 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001462 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001463 Value = Value >> 32;
1464 }
Scott Michel6baba072008-03-05 23:02:02 +00001465 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001466 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001467 }
1468 }
1469
Dan Gohman8181bd12008-07-27 21:46:04 +00001470 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001471}
1472
1473/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1474/// and the value fits into a signed 10-bit constant, and if so, return the
1475/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001476SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001477 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001478 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001479 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001480 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001481 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001482 uint32_t upper = uint32_t(UValue >> 32);
1483 uint32_t lower = uint32_t(UValue);
1484 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001485 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001486 Value = Value >> 32;
1487 }
Scott Michel6baba072008-03-05 23:02:02 +00001488 if (isS10Constant(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001489 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001490 }
1491
Dan Gohman8181bd12008-07-27 21:46:04 +00001492 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001493}
1494
1495/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1496/// and the value fits into a signed 8-bit constant, and if so, return the
1497/// constant.
1498///
1499/// @note: The incoming vector is v16i8 because that's the only way we can load
1500/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1501/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001502SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001503 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001504 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001505 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001506 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001507 && Value <= 0xffff /* truncated from uint64_t */
1508 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001509 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001510 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001511 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001512 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001513 }
1514
Dan Gohman8181bd12008-07-27 21:46:04 +00001515 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001516}
1517
1518/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1519/// and the value fits into a signed 16-bit constant, and if so, return the
1520/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001521SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001522 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001523 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001524 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001525 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001526 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001527 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001528 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001529 }
1530
Dan Gohman8181bd12008-07-27 21:46:04 +00001531 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001532}
1533
1534/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001535SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001536 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001537 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001538 }
1539
Dan Gohman8181bd12008-07-27 21:46:04 +00001540 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001541}
1542
1543/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001544SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001545 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001546 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001547 }
1548
Dan Gohman8181bd12008-07-27 21:46:04 +00001549 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001550}
1551
Scott Michel8c67fa42009-01-21 04:58:48 +00001552//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001553static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001554LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001555 EVT VT = Op.getValueType();
1556 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001557 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001558 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1559 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1560 unsigned minSplatBits = EltVT.getSizeInBits();
1561
1562 if (minSplatBits < 16)
1563 minSplatBits = 16;
1564
1565 APInt APSplatBits, APSplatUndef;
1566 unsigned SplatBitSize;
1567 bool HasAnyUndefs;
1568
1569 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1570 HasAnyUndefs, minSplatBits)
1571 || minSplatBits < SplatBitSize)
1572 return SDValue(); // Wasn't a constant vector or splat exceeded min
1573
1574 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001575
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001576 switch (VT.getSimpleVT().SimpleTy) {
Edwin Török4d9756a2009-07-08 20:53:28 +00001577 default: {
1578 std::string msg;
1579 raw_string_ostream Msg(msg);
1580 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
Owen Andersonac9de032009-08-10 22:56:29 +00001581 << VT.getEVTString();
Edwin Török4d9756a2009-07-08 20:53:28 +00001582 llvm_report_error(Msg.str());
Scott Michel8c67fa42009-01-21 04:58:48 +00001583 /*NOTREACHED*/
Edwin Török4d9756a2009-07-08 20:53:28 +00001584 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001585 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001586 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001587 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001588 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001589 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001590 SDValue T = DAG.getConstant(Value32, MVT::i32);
1591 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1592 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001593 break;
1594 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001595 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001596 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001597 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001598 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001599 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001600 SDValue T = DAG.getConstant(f64val, MVT::i64);
1601 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1602 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001603 break;
1604 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001605 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001606 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001607 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1608 SmallVector<SDValue, 8> Ops;
1609
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001610 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001611 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001612 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001613 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001614 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001615 unsigned short Value16 = SplatBits;
1616 SDValue T = DAG.getConstant(Value16, EltVT);
1617 SmallVector<SDValue, 8> Ops;
1618
1619 Ops.assign(8, T);
1620 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001621 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001622 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001623 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001624 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001625 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001626 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001627 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001628 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001629 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001630 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001631 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001632 }
1633 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001634
Dan Gohman8181bd12008-07-27 21:46:04 +00001635 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001636}
1637
Scott Michel0d5eae02009-03-17 01:15:45 +00001638/*!
1639 */
pingbak2f387e82009-01-26 03:31:40 +00001640SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001641SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001642 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001643 uint32_t upper = uint32_t(SplatVal >> 32);
1644 uint32_t lower = uint32_t(SplatVal);
1645
1646 if (upper == lower) {
1647 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001648 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001649 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001650 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001651 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001652 } else {
pingbak2f387e82009-01-26 03:31:40 +00001653 bool upper_special, lower_special;
1654
1655 // NOTE: This code creates common-case shuffle masks that can be easily
1656 // detected as common expressions. It is not attempting to create highly
1657 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1658
1659 // Detect if the upper or lower half is a special shuffle mask pattern:
1660 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1661 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1662
Scott Michel0d5eae02009-03-17 01:15:45 +00001663 // Both upper and lower are special, lower to a constant pool load:
1664 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001665 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1666 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001667 SplatValCN, SplatValCN);
1668 }
1669
1670 SDValue LO32;
1671 SDValue HI32;
1672 SmallVector<SDValue, 16> ShufBytes;
1673 SDValue Result;
1674
pingbak2f387e82009-01-26 03:31:40 +00001675 // Create lower vector if not a special pattern
1676 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001677 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001678 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001679 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001680 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001681 }
1682
1683 // Create upper vector if not a special pattern
1684 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001685 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001686 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001687 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001688 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001689 }
1690
1691 // If either upper or lower are special, then the two input operands are
1692 // the same (basically, one of them is a "don't care")
1693 if (lower_special)
1694 LO32 = HI32;
1695 if (upper_special)
1696 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001697
1698 for (int i = 0; i < 4; ++i) {
1699 uint64_t val = 0;
1700 for (int j = 0; j < 4; ++j) {
1701 SDValue V;
1702 bool process_upper, process_lower;
1703 val <<= 8;
1704 process_upper = (upper_special && (i & 1) == 0);
1705 process_lower = (lower_special && (i & 1) == 1);
1706
1707 if (process_upper || process_lower) {
1708 if ((process_upper && upper == 0)
1709 || (process_lower && lower == 0))
1710 val |= 0x80;
1711 else if ((process_upper && upper == 0xffffffff)
1712 || (process_lower && lower == 0xffffffff))
1713 val |= 0xc0;
1714 else if ((process_upper && upper == 0x80000000)
1715 || (process_lower && lower == 0x80000000))
1716 val |= (j == 0 ? 0xe0 : 0x80);
1717 } else
1718 val |= i * 4 + j + ((i & 1) * 16);
1719 }
1720
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001721 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001722 }
1723
Dale Johannesen913ba762009-02-06 01:31:28 +00001724 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001725 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001726 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001727 }
1728}
1729
Scott Michel8efdca42007-12-04 22:23:35 +00001730/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1731/// which the Cell can operate. The code inspects V3 to ascertain whether the
1732/// permutation vector, V3, is monotonically increasing with one "exception"
1733/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001734/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001735/// In either case, the net result is going to eventually invoke SHUFB to
1736/// permute/shuffle the bytes from V1 and V2.
1737/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001738/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001739/// control word for byte/halfword/word insertion. This takes care of a single
1740/// element move from V2 into V1.
1741/// \note
1742/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001743static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001744 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001745 SDValue V1 = Op.getOperand(0);
1746 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001747 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001748
Scott Michel8efdca42007-12-04 22:23:35 +00001749 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001750
Scott Michel8efdca42007-12-04 22:23:35 +00001751 // If we have a single element being moved from V1 to V2, this can be handled
1752 // using the C*[DX] compute mask instructions, but the vector elements have
1753 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001754 EVT VecVT = V1.getValueType();
1755 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001756 unsigned EltsFromV2 = 0;
1757 unsigned V2Elt = 0;
1758 unsigned V2EltIdx0 = 0;
1759 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001760 unsigned MaxElts = VecVT.getVectorNumElements();
1761 unsigned PrevElt = 0;
1762 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001763 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001764 bool rotate = true;
1765
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001766 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001767 V2EltIdx0 = 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001768 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001769 V2EltIdx0 = 8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001770 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001771 V2EltIdx0 = 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001772 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001773 V2EltIdx0 = 2;
1774 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001775 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001776
Nate Begeman543d2142009-04-27 18:41:29 +00001777 for (unsigned i = 0; i != MaxElts; ++i) {
1778 if (SVN->getMaskElt(i) < 0)
1779 continue;
1780
1781 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001782
Nate Begeman543d2142009-04-27 18:41:29 +00001783 if (monotonic) {
1784 if (SrcElt >= V2EltIdx0) {
1785 if (1 >= (++EltsFromV2)) {
1786 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001787 }
Nate Begeman543d2142009-04-27 18:41:29 +00001788 } else if (CurrElt != SrcElt) {
1789 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001790 }
1791
Nate Begeman543d2142009-04-27 18:41:29 +00001792 ++CurrElt;
1793 }
1794
1795 if (rotate) {
1796 if (PrevElt > 0 && SrcElt < MaxElts) {
1797 if ((PrevElt == SrcElt - 1)
1798 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001799 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001800 if (SrcElt == 0)
1801 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001802 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001803 rotate = false;
1804 }
Nate Begeman543d2142009-04-27 18:41:29 +00001805 } else if (PrevElt == 0) {
1806 // First time through, need to keep track of previous element
1807 PrevElt = SrcElt;
1808 } else {
1809 // This isn't a rotation, takes elements from vector 2
1810 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001811 }
Scott Michel8efdca42007-12-04 22:23:35 +00001812 }
Scott Michel8efdca42007-12-04 22:23:35 +00001813 }
1814
1815 if (EltsFromV2 == 1 && monotonic) {
1816 // Compute mask and shuffle
1817 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001818 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1819 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersonac9de032009-08-10 22:56:29 +00001820 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel8efdca42007-12-04 22:23:35 +00001821 // Initialize temporary register to 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001822 SDValue InitTempReg =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001823 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel56a125e2008-11-22 23:50:42 +00001824 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman8181bd12008-07-27 21:46:04 +00001825 SDValue ShufMaskOp =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001826 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1827 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001828 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +00001829 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001830 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001831 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001832 } else if (rotate) {
1833 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001834
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001835 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001836 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001837 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001838 // Convert the SHUFFLE_VECTOR mask's input element units to the
1839 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001840 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001841
Dan Gohman8181bd12008-07-27 21:46:04 +00001842 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001843 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1844 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001845
Nate Begeman543d2142009-04-27 18:41:29 +00001846 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001847 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001848 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001849
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001850 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001851 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001852 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001853 }
1854}
1855
Dan Gohman8181bd12008-07-27 21:46:04 +00001856static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1857 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001858 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001859
Gabor Greif1c80d112008-08-28 21:40:38 +00001860 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001861 // For a constant, build the appropriate constant vector, which will
1862 // eventually simplify to a vector register load.
1863
Gabor Greif1c80d112008-08-28 21:40:38 +00001864 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001865 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001866 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001867 size_t n_copies;
1868
1869 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001870 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001871 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001872 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001873 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1874 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1875 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1876 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1877 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1878 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001879 }
1880
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001881 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001882 for (size_t j = 0; j < n_copies; ++j)
1883 ConstVecValues.push_back(CValue);
1884
Evan Cheng907a2d22009-02-25 22:49:59 +00001885 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1886 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001887 } else {
1888 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001889 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001890 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001891 case MVT::i8:
1892 case MVT::i16:
1893 case MVT::i32:
1894 case MVT::i64:
1895 case MVT::f32:
1896 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001897 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001898 }
1899 }
1900
Dan Gohman8181bd12008-07-27 21:46:04 +00001901 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001902}
1903
Dan Gohman8181bd12008-07-27 21:46:04 +00001904static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001905 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001906 SDValue N = Op.getOperand(0);
1907 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001908 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001909 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001910
Scott Michel56a125e2008-11-22 23:50:42 +00001911 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1912 // Constant argument:
1913 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001914
Scott Michel56a125e2008-11-22 23:50:42 +00001915 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001916 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001917 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001918 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001919 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001920 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001921 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001922 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001924
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001925 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001926 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001927 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001928 }
Scott Michel8efdca42007-12-04 22:23:35 +00001929
Scott Michel56a125e2008-11-22 23:50:42 +00001930 // Need to generate shuffle mask and extract:
1931 int prefslot_begin = -1, prefslot_end = -1;
1932 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1933
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001934 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001935 default:
1936 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001937 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001938 prefslot_begin = prefslot_end = 3;
1939 break;
1940 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001941 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001942 prefslot_begin = 2; prefslot_end = 3;
1943 break;
1944 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001945 case MVT::i32:
1946 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001947 prefslot_begin = 0; prefslot_end = 3;
1948 break;
1949 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001950 case MVT::i64:
1951 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001952 prefslot_begin = 0; prefslot_end = 7;
1953 break;
1954 }
1955 }
1956
1957 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1958 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1959
Scott Michel73ab8172009-08-24 21:53:27 +00001960 unsigned int ShufBytes[16] = {
1961 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1962 };
Scott Michel56a125e2008-11-22 23:50:42 +00001963 for (int i = 0; i < 16; ++i) {
1964 // zero fill uppper part of preferred slot, don't care about the
1965 // other slots:
1966 unsigned int mask_val;
1967 if (i <= prefslot_end) {
1968 mask_val =
1969 ((i < prefslot_begin)
1970 ? 0x80
1971 : elt_byte + (i - prefslot_begin));
1972
1973 ShufBytes[i] = mask_val;
1974 } else
1975 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1976 }
1977
1978 SDValue ShufMask[4];
1979 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001980 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001981 unsigned int bits = ((ShufBytes[bidx] << 24) |
1982 (ShufBytes[bidx+1] << 16) |
1983 (ShufBytes[bidx+2] << 8) |
1984 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001985 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001986 }
1987
Scott Michel0d5eae02009-03-17 01:15:45 +00001988 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001989 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001990 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001991
Dale Johannesen913ba762009-02-06 01:31:28 +00001992 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1993 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001994 N, N, ShufMaskVec));
1995 } else {
1996 // Variable index: Rotate the requested element into slot 0, then replicate
1997 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00001998 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00001999 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Edwin Török4d9756a2009-07-08 20:53:28 +00002000 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2001 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00002002 }
2003
2004 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002005 if (Elt.getValueType() != MVT::i32)
2006 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00002007
2008 // Scale the index to a bit/byte shift quantity
2009 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00002010 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2011 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00002012 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00002013
Scott Michelc630c412008-11-24 17:11:17 +00002014 if (scaleShift > 0) {
2015 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002016 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2017 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00002018 }
2019
Dale Johannesen913ba762009-02-06 01:31:28 +00002020 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00002021
2022 // Replicate the bytes starting at byte 0 across the entire vector (for
2023 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00002024 SDValue replicate;
2025
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002026 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002027 default:
Edwin Török4d9756a2009-07-08 20:53:28 +00002028 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2029 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002030 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002031 case MVT::i8: {
2032 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2033 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002034 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002035 break;
2036 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002037 case MVT::i16: {
2038 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002040 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002041 break;
2042 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002043 case MVT::i32:
2044 case MVT::f32: {
2045 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2046 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002047 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002048 break;
2049 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002050 case MVT::i64:
2051 case MVT::f64: {
2052 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2053 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2054 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002055 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002056 break;
2057 }
2058 }
2059
Dale Johannesen913ba762009-02-06 01:31:28 +00002060 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2061 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002062 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002063 }
2064
Scott Michel56a125e2008-11-22 23:50:42 +00002065 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002066}
2067
Dan Gohman8181bd12008-07-27 21:46:04 +00002068static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2069 SDValue VecOp = Op.getOperand(0);
2070 SDValue ValOp = Op.getOperand(1);
2071 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002072 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002073 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002074
2075 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2076 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2077
Owen Andersonac9de032009-08-10 22:56:29 +00002078 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002079 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002080 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002081 DAG.getRegister(SPU::R1, PtrVT),
2082 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002083 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002084
Dan Gohman8181bd12008-07-27 21:46:04 +00002085 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002086 DAG.getNode(SPUISD::SHUFB, dl, VT,
2087 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002088 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002089 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002090
2091 return result;
2092}
2093
Scott Michel06eabde2008-12-27 04:51:36 +00002094static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2095 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002096{
Dan Gohman8181bd12008-07-27 21:46:04 +00002097 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002098 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002099 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002100
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002101 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002102 switch (Opc) {
2103 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002104 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002105 /*NOTREACHED*/
2106 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002107 case ISD::ADD: {
2108 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2109 // the result:
2110 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002111 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2112 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2113 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2114 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002115
2116 }
2117
Scott Michel8efdca42007-12-04 22:23:35 +00002118 case ISD::SUB: {
2119 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2120 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002121 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002122 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2123 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2124 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2125 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002126 }
Scott Michel8efdca42007-12-04 22:23:35 +00002127 case ISD::ROTR:
2128 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002129 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002130 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002131
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002132 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002133 if (!N1VT.bitsEq(ShiftVT)) {
2134 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2135 ? ISD::ZERO_EXTEND
2136 : ISD::TRUNCATE;
2137 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2138 }
2139
2140 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002141 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002142 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2143 DAG.getNode(ISD::SHL, dl, MVT::i16,
2144 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002145
2146 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002147 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2148 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002149 }
2150 case ISD::SRL:
2151 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002152 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002153 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002154
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002155 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002156 if (!N1VT.bitsEq(ShiftVT)) {
2157 unsigned N1Opc = ISD::ZERO_EXTEND;
2158
2159 if (N1.getValueType().bitsGT(ShiftVT))
2160 N1Opc = ISD::TRUNCATE;
2161
2162 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2163 }
2164
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002165 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2166 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002167 }
2168 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002169 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002170 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002171
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002172 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002173 if (!N1VT.bitsEq(ShiftVT)) {
2174 unsigned N1Opc = ISD::SIGN_EXTEND;
2175
2176 if (N1VT.bitsGT(ShiftVT))
2177 N1Opc = ISD::TRUNCATE;
2178 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2179 }
2180
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002181 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2182 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002183 }
2184 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002185 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002186
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002187 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2188 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2189 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2190 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002191 break;
2192 }
2193 }
2194
Dan Gohman8181bd12008-07-27 21:46:04 +00002195 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002196}
2197
2198//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002199static SDValue
2200LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2201 SDValue ConstVec;
2202 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002203 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002204 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002205
2206 ConstVec = Op.getOperand(0);
2207 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002208 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2209 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002210 ConstVec = ConstVec.getOperand(0);
2211 } else {
2212 ConstVec = Op.getOperand(1);
2213 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002214 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002215 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002216 }
2217 }
2218 }
2219
Gabor Greif1c80d112008-08-28 21:40:38 +00002220 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002221 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2222 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002223
Scott Michel0d5eae02009-03-17 01:15:45 +00002224 APInt APSplatBits, APSplatUndef;
2225 unsigned SplatBitSize;
2226 bool HasAnyUndefs;
2227 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2228
2229 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2230 HasAnyUndefs, minSplatBits)
2231 && minSplatBits <= SplatBitSize) {
2232 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002233 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002234
Scott Michel0d5eae02009-03-17 01:15:45 +00002235 SmallVector<SDValue, 16> tcVec;
2236 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002237 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002238 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002239 }
2240 }
Scott Michelc899a122009-01-26 22:33:37 +00002241
Nate Begeman7569e762008-07-29 19:07:27 +00002242 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2243 // lowered. Return the operation, rather than a null SDValue.
2244 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002245}
2246
Scott Michel8efdca42007-12-04 22:23:35 +00002247//! Custom lowering for CTPOP (count population)
2248/*!
2249 Custom lowering code that counts the number ones in the input
2250 operand. SPU has such an instruction, but it counts the number of
2251 ones per byte, which then have to be accumulated.
2252*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002253static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002254 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002255 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2256 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002257 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002258
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002259 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002260 default:
2261 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002262 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002263 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002264 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002265
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002266 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2267 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002268
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002269 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002270 }
2271
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002272 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002273 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002274 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002275
Chris Lattner1b989192007-12-31 04:13:23 +00002276 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002277
Dan Gohman8181bd12008-07-27 21:46:04 +00002278 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002279 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2280 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2281 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002282
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002283 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2284 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002285
2286 // CNTB_result becomes the chain to which all of the virtual registers
2287 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002288 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002289 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002290
Dan Gohman8181bd12008-07-27 21:46:04 +00002291 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002292 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002293
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002294 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002295
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002296 return DAG.getNode(ISD::AND, dl, MVT::i16,
2297 DAG.getNode(ISD::ADD, dl, MVT::i16,
2298 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002299 Tmp1, Shift1),
2300 Tmp1),
2301 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002302 }
2303
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002304 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002305 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002306 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002307
Chris Lattner1b989192007-12-31 04:13:23 +00002308 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2309 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002310
Dan Gohman8181bd12008-07-27 21:46:04 +00002311 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002312 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2313 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2314 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2315 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002316
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002317 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2318 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002319
2320 // CNTB_result becomes the chain to which all of the virtual registers
2321 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002322 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002323 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002324
Dan Gohman8181bd12008-07-27 21:46:04 +00002325 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002326 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002327
Dan Gohman8181bd12008-07-27 21:46:04 +00002328 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002329 DAG.getNode(ISD::SRL, dl, MVT::i32,
2330 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002331 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002332
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002334 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2335 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002336
Dan Gohman8181bd12008-07-27 21:46:04 +00002337 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002338 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002339
Dan Gohman8181bd12008-07-27 21:46:04 +00002340 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002341 DAG.getNode(ISD::SRL, dl, MVT::i32,
2342 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002343 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002344 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002345 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2346 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002347
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002348 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002349 }
2350
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002351 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002352 break;
2353 }
2354
Dan Gohman8181bd12008-07-27 21:46:04 +00002355 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002356}
2357
pingbak2f387e82009-01-26 03:31:40 +00002358//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002359/*!
pingbak2f387e82009-01-26 03:31:40 +00002360 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2361 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002362 */
pingbak2f387e82009-01-26 03:31:40 +00002363static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2364 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002365 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002366 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002367 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002368
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002369 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2370 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002371 // Convert f32 / f64 to i32 / i64 via libcall.
2372 RTLIB::Libcall LC =
2373 (Op.getOpcode() == ISD::FP_TO_SINT)
2374 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2375 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2376 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2377 SDValue Dummy;
2378 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2379 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002380
Eli Friedman9d77ac32009-05-27 00:47:34 +00002381 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002382}
Scott Michel8c67fa42009-01-21 04:58:48 +00002383
pingbak2f387e82009-01-26 03:31:40 +00002384//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2385/*!
2386 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2387 All conversions from i64 are expanded to a libcall.
2388 */
2389static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2390 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002391 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002392 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002393 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002394
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002395 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2396 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002397 // Convert i32, i64 to f64 via libcall:
2398 RTLIB::Libcall LC =
2399 (Op.getOpcode() == ISD::SINT_TO_FP)
2400 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2401 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2402 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2403 SDValue Dummy;
2404 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2405 }
2406
Eli Friedman9d77ac32009-05-27 00:47:34 +00002407 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002408}
2409
2410//! Lower ISD::SETCC
2411/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002412 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002413 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002414static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2415 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002416 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002417 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002418 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2419
Scott Michel8c67fa42009-01-21 04:58:48 +00002420 SDValue lhs = Op.getOperand(0);
2421 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002422 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002423 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002424
Owen Andersonac9de032009-08-10 22:56:29 +00002425 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002426 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002427 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002428
2429 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2430 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002431 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002432 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002433 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002434 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002435 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002436 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002437 DAG.getNode(ISD::AND, dl, MVT::i32,
2438 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002439 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002441
2442 // SETO and SETUO only use the lhs operand:
2443 if (CC->get() == ISD::SETO) {
2444 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2445 // SETUO
2446 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002447 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2448 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002449 lhs, DAG.getConstantFP(0.0, lhsVT),
2450 ISD::SETUO),
2451 DAG.getConstant(ccResultAllOnes, ccResultVT));
2452 } else if (CC->get() == ISD::SETUO) {
2453 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002454 return DAG.getNode(ISD::AND, dl, ccResultVT,
2455 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002456 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002457 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002458 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002459 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002460 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002461 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002462 ISD::SETGT));
2463 }
2464
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002465 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002466 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002467 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002468 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002469 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002470
2471 // If a value is negative, subtract from the sign magnitude constant:
2472 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2473
2474 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002475 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002476 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002477 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002478 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002479 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002480 lhsSelectMask, lhsSignMag2TC, i64lhs);
2481
Dale Johannesen85fc0932009-02-04 01:48:28 +00002482 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002483 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002484 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002485 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002486 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002487 rhsSelectMask, rhsSignMag2TC, i64rhs);
2488
2489 unsigned compareOp;
2490
Scott Michel8c67fa42009-01-21 04:58:48 +00002491 switch (CC->get()) {
2492 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002493 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002494 compareOp = ISD::SETEQ; break;
2495 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002496 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002497 compareOp = ISD::SETGT; break;
2498 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002499 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002500 compareOp = ISD::SETGE; break;
2501 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002502 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002503 compareOp = ISD::SETLT; break;
2504 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002505 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002506 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002507 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002508 case ISD::SETONE:
2509 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002510 default:
Edwin Török4d9756a2009-07-08 20:53:28 +00002511 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002512 }
2513
pingbak2f387e82009-01-26 03:31:40 +00002514 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002515 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002516 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002517
2518 if ((CC->get() & 0x8) == 0) {
2519 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002520 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002521 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002522 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002523 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002524 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002525 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002526 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002527
Dale Johannesen85fc0932009-02-04 01:48:28 +00002528 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002529 }
2530
2531 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002532}
2533
Scott Michel56a125e2008-11-22 23:50:42 +00002534//! Lower ISD::SELECT_CC
2535/*!
2536 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2537 SELB instruction.
2538
2539 \note Need to revisit this in the future: if the code path through the true
2540 and false value computations is longer than the latency of a branch (6
2541 cycles), then it would be more advantageous to branch and insert a new basic
2542 block and branch on the condition. However, this code does not make that
2543 assumption, given the simplisitc uses so far.
2544 */
2545
Scott Michel06eabde2008-12-27 04:51:36 +00002546static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2547 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002548 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002549 SDValue lhs = Op.getOperand(0);
2550 SDValue rhs = Op.getOperand(1);
2551 SDValue trueval = Op.getOperand(2);
2552 SDValue falseval = Op.getOperand(3);
2553 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002554 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002555
Scott Michel06eabde2008-12-27 04:51:36 +00002556 // NOTE: SELB's arguments: $rA, $rB, $mask
2557 //
2558 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2559 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2560 // condition was true and 0s where the condition was false. Hence, the
2561 // arguments to SELB get reversed.
2562
Scott Michel56a125e2008-11-22 23:50:42 +00002563 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2564 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2565 // with another "cannot select select_cc" assert:
2566
Dale Johannesen175fdef2009-02-06 21:50:26 +00002567 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002568 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002569 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002570 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002571}
2572
Scott Michelec8c82e2008-12-02 19:53:53 +00002573//! Custom lower ISD::TRUNCATE
2574static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2575{
Scott Michel34712c32009-03-16 18:47:25 +00002576 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002577 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002578 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002579 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2580 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002581 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002582
Scott Michel34712c32009-03-16 18:47:25 +00002583 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002584 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002585 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002586
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002587 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002588 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002589 unsigned maskHigh = 0x08090a0b;
2590 unsigned maskLow = 0x0c0d0e0f;
2591 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002592 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2593 DAG.getConstant(maskHigh, MVT::i32),
2594 DAG.getConstant(maskLow, MVT::i32),
2595 DAG.getConstant(maskHigh, MVT::i32),
2596 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002597
Scott Michel34712c32009-03-16 18:47:25 +00002598 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2599 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002600
Scott Michel34712c32009-03-16 18:47:25 +00002601 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002602 }
2603
Scott Michel06eabde2008-12-27 04:51:36 +00002604 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002605}
2606
Scott Michel58d95372009-08-25 22:37:34 +00002607/*!
2608 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2609 * algorithm is to duplicate the sign bit using rotmai to generate at
2610 * least one byte full of sign bits. Then propagate the "sign-byte" into
2611 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2612 *
2613 * @param Op The sext operand
2614 * @param DAG The current DAG
2615 * @return The SDValue with the entire instruction sequence
2616 */
Scott Michel36173e22009-08-24 22:28:53 +00002617static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2618{
Scott Michel36173e22009-08-24 22:28:53 +00002619 DebugLoc dl = Op.getDebugLoc();
2620
Scott Michel58d95372009-08-25 22:37:34 +00002621 // Type to extend to
2622 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002623
Scott Michel36173e22009-08-24 22:28:53 +00002624 // Type to extend from
2625 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002626 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002627
Scott Michel58d95372009-08-25 22:37:34 +00002628 // The type to extend to needs to be a i128 and
2629 // the type to extend from needs to be i64 or i32.
2630 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002631 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2632
2633 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002634 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2635 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2636 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002637 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2638 DAG.getConstant(mask1, MVT::i32),
2639 DAG.getConstant(mask1, MVT::i32),
2640 DAG.getConstant(mask2, MVT::i32),
2641 DAG.getConstant(mask3, MVT::i32));
2642
Scott Michel58d95372009-08-25 22:37:34 +00002643 // Word wise arithmetic right shift to generate at least one byte
2644 // that contains sign bits.
2645 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002646 SDValue sraVal = DAG.getNode(ISD::SRA,
2647 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002648 mvt,
2649 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002650 DAG.getConstant(31, MVT::i32));
2651
Scott Michel58d95372009-08-25 22:37:34 +00002652 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2653 // and the input value into the lower 64 bits.
2654 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2655 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002656
2657 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2658}
2659
Scott Michel56a125e2008-11-22 23:50:42 +00002660//! Custom (target-specific) lowering entry point
2661/*!
2662 This is where LLVM's DAG selection process calls to do target-specific
2663 lowering of nodes.
2664 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002665SDValue
2666SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel8efdca42007-12-04 22:23:35 +00002667{
Scott Michel97872d32008-02-23 18:41:37 +00002668 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002669 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002670
2671 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002672 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002673#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002674 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2675 errs() << "Op.getOpcode() = " << Opc << "\n";
2676 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002677 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002678#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002679 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002680 }
2681 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002682 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002683 case ISD::SEXTLOAD:
2684 case ISD::ZEXTLOAD:
2685 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2686 case ISD::STORE:
2687 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2688 case ISD::ConstantPool:
2689 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2690 case ISD::GlobalAddress:
2691 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2692 case ISD::JumpTable:
2693 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002694 case ISD::ConstantFP:
2695 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002696
Scott Michel4d07fb72008-12-30 23:28:25 +00002697 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002698 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002699 case ISD::SUB:
2700 case ISD::ROTR:
2701 case ISD::ROTL:
2702 case ISD::SRL:
2703 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002704 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002705 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002706 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002707 break;
Scott Michel67224b22008-06-02 22:18:03 +00002708 }
Scott Michel8efdca42007-12-04 22:23:35 +00002709
pingbak2f387e82009-01-26 03:31:40 +00002710 case ISD::FP_TO_SINT:
2711 case ISD::FP_TO_UINT:
2712 return LowerFP_TO_INT(Op, DAG, *this);
2713
2714 case ISD::SINT_TO_FP:
2715 case ISD::UINT_TO_FP:
2716 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002717
Scott Michel8efdca42007-12-04 22:23:35 +00002718 // Vector-related lowering.
2719 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002720 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002721 case ISD::SCALAR_TO_VECTOR:
2722 return LowerSCALAR_TO_VECTOR(Op, DAG);
2723 case ISD::VECTOR_SHUFFLE:
2724 return LowerVECTOR_SHUFFLE(Op, DAG);
2725 case ISD::EXTRACT_VECTOR_ELT:
2726 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2727 case ISD::INSERT_VECTOR_ELT:
2728 return LowerINSERT_VECTOR_ELT(Op, DAG);
2729
2730 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2731 case ISD::AND:
2732 case ISD::OR:
2733 case ISD::XOR:
2734 return LowerByteImmed(Op, DAG);
2735
2736 // Vector and i8 multiply:
2737 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002738 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002739 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002740
Scott Michel8efdca42007-12-04 22:23:35 +00002741 case ISD::CTPOP:
2742 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002743
2744 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002745 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002746
Scott Michel8c67fa42009-01-21 04:58:48 +00002747 case ISD::SETCC:
2748 return LowerSETCC(Op, DAG, *this);
2749
Scott Michelec8c82e2008-12-02 19:53:53 +00002750 case ISD::TRUNCATE:
2751 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002752
2753 case ISD::SIGN_EXTEND:
2754 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002755 }
2756
Dan Gohman8181bd12008-07-27 21:46:04 +00002757 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002758}
2759
Duncan Sands7d9834b2008-12-01 11:39:25 +00002760void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2761 SmallVectorImpl<SDValue>&Results,
2762 SelectionDAG &DAG)
Scott Michel6e2d68b2008-11-10 23:43:06 +00002763{
2764#if 0
2765 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002766 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002767
2768 switch (Opc) {
2769 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002770 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2771 errs() << "Op.getOpcode() = " << Opc << "\n";
2772 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002773 N->dump();
2774 abort();
2775 /*NOTREACHED*/
2776 }
2777 }
2778#endif
2779
2780 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002781}
2782
Scott Michel8efdca42007-12-04 22:23:35 +00002783//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002784// Target Optimization Hooks
2785//===----------------------------------------------------------------------===//
2786
Dan Gohman8181bd12008-07-27 21:46:04 +00002787SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002788SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2789{
2790#if 0
2791 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002792#endif
2793 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002794 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002795 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002796 EVT NodeVT = N->getValueType(0); // The node's value type
2797 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002798 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002799 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002800
2801 switch (N->getOpcode()) {
2802 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002803 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002804 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002805
Scott Michel06eabde2008-12-27 04:51:36 +00002806 if (Op0.getOpcode() == SPUISD::IndirectAddr
2807 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2808 // Normalize the operands to reduce repeated code
2809 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002810
Scott Michel06eabde2008-12-27 04:51:36 +00002811 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2812 IndirectArg = Op1;
2813 AddArg = Op0;
2814 }
2815
2816 if (isa<ConstantSDNode>(AddArg)) {
2817 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2818 SDValue IndOp1 = IndirectArg.getOperand(1);
2819
2820 if (CN0->isNullValue()) {
2821 // (add (SPUindirect <arg>, <arg>), 0) ->
2822 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002823
Scott Michel8c2746e2008-12-04 17:16:59 +00002824#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002825 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002826 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002827 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2828 << "With: (SPUindirect <arg>, <arg>)\n";
2829 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002830#endif
2831
Scott Michel06eabde2008-12-27 04:51:36 +00002832 return IndirectArg;
2833 } else if (isa<ConstantSDNode>(IndOp1)) {
2834 // (add (SPUindirect <arg>, <const>), <const>) ->
2835 // (SPUindirect <arg>, <const + const>)
2836 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2837 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2838 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002839
Scott Michel06eabde2008-12-27 04:51:36 +00002840#if !defined(NDEBUG)
2841 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002842 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002843 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2844 << "), " << CN0->getSExtValue() << ")\n"
2845 << "With: (SPUindirect <arg>, "
2846 << combinedConst << ")\n";
2847 }
2848#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002849
Dale Johannesen175fdef2009-02-06 21:50:26 +00002850 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002851 IndirectArg, combinedValue);
2852 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002853 }
2854 }
Scott Michel97872d32008-02-23 18:41:37 +00002855 break;
2856 }
2857 case ISD::SIGN_EXTEND:
2858 case ISD::ZERO_EXTEND:
2859 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002860 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002861 // (any_extend (SPUextract_elt0 <arg>)) ->
2862 // (SPUextract_elt0 <arg>)
2863 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002864#if !defined(NDEBUG)
2865 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002866 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002867 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002868 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002869 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002870 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002871 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002872#endif
Scott Michel97872d32008-02-23 18:41:37 +00002873
2874 return Op0;
2875 }
2876 break;
2877 }
2878 case SPUISD::IndirectAddr: {
2879 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002880 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2881 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michel97872d32008-02-23 18:41:37 +00002882 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2883 // (SPUaform <addr>, 0)
2884
Chris Lattner36eef822009-08-23 07:05:07 +00002885 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002886 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002887 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002888 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002889 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002890
2891 return Op0;
2892 }
Scott Michel06eabde2008-12-27 04:51:36 +00002893 } else if (Op0.getOpcode() == ISD::ADD) {
2894 SDValue Op1 = N->getOperand(1);
2895 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2896 // (SPUindirect (add <arg>, <arg>), 0) ->
2897 // (SPUindirect <arg>, <arg>)
2898 if (CN1->isNullValue()) {
2899
2900#if !defined(NDEBUG)
2901 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002902 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002903 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2904 << "With: (SPUindirect <arg>, <arg>)\n";
2905 }
2906#endif
2907
Dale Johannesen175fdef2009-02-06 21:50:26 +00002908 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002909 Op0.getOperand(0), Op0.getOperand(1));
2910 }
2911 }
Scott Michel97872d32008-02-23 18:41:37 +00002912 }
2913 break;
2914 }
2915 case SPUISD::SHLQUAD_L_BITS:
2916 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002917 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002919
Scott Michel06eabde2008-12-27 04:51:36 +00002920 // Kill degenerate vector shifts:
2921 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2922 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002923 Result = Op0;
2924 }
2925 }
2926 break;
2927 }
Scott Michel06eabde2008-12-27 04:51:36 +00002928 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002929 switch (Op0.getOpcode()) {
2930 default:
2931 break;
2932 case ISD::ANY_EXTEND:
2933 case ISD::ZERO_EXTEND:
2934 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002935 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002936 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002937 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002938 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002939 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002940 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002941 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002942 Result = Op000;
2943 }
2944 }
2945 break;
2946 }
Scott Michelc630c412008-11-24 17:11:17 +00002947 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002948 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002949 // <arg>
2950 Result = Op0.getOperand(0);
2951 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002952 }
Scott Michel97872d32008-02-23 18:41:37 +00002953 }
2954 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002955 }
2956 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002957
Scott Michel394e26d2008-01-17 20:38:41 +00002958 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002959#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002960 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002961 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002962 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002963 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002964 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002965 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002966 }
2967#endif
2968
2969 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002970}
2971
2972//===----------------------------------------------------------------------===//
2973// Inline Assembly Support
2974//===----------------------------------------------------------------------===//
2975
2976/// getConstraintType - Given a constraint letter, return the type of
2977/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002978SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002979SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2980 if (ConstraintLetter.size() == 1) {
2981 switch (ConstraintLetter[0]) {
2982 default: break;
2983 case 'b':
2984 case 'r':
2985 case 'f':
2986 case 'v':
2987 case 'y':
2988 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002989 }
Scott Michel8efdca42007-12-04 22:23:35 +00002990 }
2991 return TargetLowering::getConstraintType(ConstraintLetter);
2992}
2993
Scott Michel4ec722e2008-07-16 17:17:29 +00002994std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002995SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002996 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002997{
2998 if (Constraint.size() == 1) {
2999 // GCC RS6000 Constraint Letters
3000 switch (Constraint[0]) {
3001 case 'b': // R1-R31
3002 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003003 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00003004 return std::make_pair(0U, SPU::R64CRegisterClass);
3005 return std::make_pair(0U, SPU::R32CRegisterClass);
3006 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003007 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00003008 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003009 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00003010 return std::make_pair(0U, SPU::R64FPRegisterClass);
3011 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00003012 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00003013 return std::make_pair(0U, SPU::GPRCRegisterClass);
3014 }
3015 }
Scott Michel4ec722e2008-07-16 17:17:29 +00003016
Scott Michel8efdca42007-12-04 22:23:35 +00003017 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3018}
3019
Scott Michel97872d32008-02-23 18:41:37 +00003020//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00003021void
Dan Gohman8181bd12008-07-27 21:46:04 +00003022SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003023 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003024 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003025 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003026 const SelectionDAG &DAG,
3027 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003028#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003029 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003030
3031 switch (Op.getOpcode()) {
3032 default:
3033 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3034 break;
Scott Michel97872d32008-02-23 18:41:37 +00003035 case CALL:
3036 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003037 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003038 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003039 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003040 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003041 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003042 case SPUISD::SHLQUAD_L_BITS:
3043 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003044 case SPUISD::VEC_ROTL:
3045 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003046 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003047 case SPUISD::SELECT_MASK:
3048 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003049 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003050#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003051}
Scott Michel4d07fb72008-12-30 23:28:25 +00003052
Scott Michel06eabde2008-12-27 04:51:36 +00003053unsigned
3054SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3055 unsigned Depth) const {
3056 switch (Op.getOpcode()) {
3057 default:
3058 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003059
Scott Michel06eabde2008-12-27 04:51:36 +00003060 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003061 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003062
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003063 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3064 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003065 }
3066 return VT.getSizeInBits();
3067 }
3068 }
3069}
Scott Michelae5cbf52008-12-29 03:23:36 +00003070
Scott Michelbc5fbc12008-04-30 00:30:08 +00003071// LowerAsmOperandForConstraint
3072void
Dan Gohman8181bd12008-07-27 21:46:04 +00003073SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003074 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00003075 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00003076 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003077 SelectionDAG &DAG) const {
3078 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00003079 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3080 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003081}
3082
Scott Michel8efdca42007-12-04 22:23:35 +00003083/// isLegalAddressImmediate - Return true if the integer value can be used
3084/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003085bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3086 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003087 // SPU's addresses are 256K:
3088 return (V > -(1 << 18) && V < (1 << 18) - 1);
3089}
3090
3091bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003092 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003093}
Dan Gohman36322c72008-10-18 02:06:02 +00003094
3095bool
3096SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3097 // The SPU target isn't yet aware of offsets.
3098 return false;
3099}