blob: 95b9ff46bf9b5fb32070a4ce397cc9ba8f2a78d7 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- LiveIntervals.cpp - Live Interval Analysis ------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Alkis Evlogimenos98e17cf2004-02-23 01:01:21 +000019#include "LiveIntervals.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000021#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/MRegisterInfo.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000030#include "Support/CommandLine.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "Support/Debug.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "Support/Statistic.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000033#include "Support/STLExtras.h"
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000034#include "VirtRegMap.h"
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +000035#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000036
37using namespace llvm;
38
39namespace {
40 RegisterAnalysis<LiveIntervals> X("liveintervals",
41 "Live Interval Analysis");
42
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000043 Statistic<> numIntervals
44 ("liveintervals", "Number of original intervals");
45
46 Statistic<> numIntervalsAfter
47 ("liveintervals", "Number of intervals after coalescing");
48
49 Statistic<> numJoins
50 ("liveintervals", "Number of interval joins performed");
51
52 Statistic<> numPeep
53 ("liveintervals", "Number of identity moves eliminated after coalescing");
54
55 Statistic<> numFolded
Alkis Evlogimenosd6f6d1a2004-02-21 18:07:33 +000056 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000057
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000058 cl::opt<bool>
Chris Lattnere1b95362004-07-17 21:51:25 +000059 EnableJoining("join-liveintervals",
60 cl::desc("Join compatible live intervals"),
61 cl::init(true));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062};
63
64void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const
65{
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000066 AU.addPreserved<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000067 AU.addRequired<LiveVariables>();
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000068 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000070 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000071 AU.addRequired<LoopInfo>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072 MachineFunctionPass::getAnalysisUsage(AU);
73}
74
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000075void LiveIntervals::releaseMemory()
76{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000077 mi2iMap_.clear();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000078 i2miMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000079 r2iMap_.clear();
80 r2rMap_.clear();
81 intervals_.clear();
82}
83
84
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000085/// runOnMachineFunction - Register allocate the whole function
86///
87bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000088 mf_ = &fn;
89 tm_ = &fn.getTarget();
90 mri_ = tm_->getRegisterInfo();
91 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000092
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000093 // number MachineInstrs
94 unsigned miIndex = 0;
95 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
Chris Lattner6097d132004-07-19 02:15:56 +000096 mbb != mbbEnd; ++mbb)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000097 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
98 mi != miEnd; ++mi) {
Chris Lattner6097d132004-07-19 02:15:56 +000099 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000100 assert(inserted && "multiple MachineInstr -> index mappings");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000101 i2miMap_.push_back(mi);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000102 miIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000103 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000104
105 computeIntervals();
106
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000107 numIntervals += intervals_.size();
Alkis Evlogimenos7a40eaa2003-12-24 15:44:53 +0000108
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000109 // join intervals if requested
Chris Lattnere1b95362004-07-17 21:51:25 +0000110 if (EnableJoining) joinIntervals();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000111
Alkis Evlogimenos007726c2004-02-20 20:53:26 +0000112 numIntervalsAfter += intervals_.size();
113
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000114 // perform a final pass over the instructions and compute spill
115 // weights, coalesce virtual registers and remove identity moves
116 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000117 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000118
119 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
120 mbbi != mbbe; ++mbbi) {
121 MachineBasicBlock* mbb = mbbi;
122 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
123
124 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
125 mii != mie; ) {
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000126 // if the move will be an identity move delete it
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000127 unsigned srcReg, dstReg;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000128 if (tii.isMoveInstr(*mii, srcReg, dstReg) &&
129 rep(srcReg) == rep(dstReg)) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000130 // remove from def list
Chris Lattner418da552004-06-21 13:10:56 +0000131 LiveInterval& interval = getOrCreateInterval(rep(dstReg));
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000132 // remove index -> MachineInstr and
133 // MachineInstr -> index mappings
134 Mi2IndexMap::iterator mi2i = mi2iMap_.find(mii);
135 if (mi2i != mi2iMap_.end()) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000136 i2miMap_[mi2i->second/InstrSlots::NUM] = 0;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000137 mi2iMap_.erase(mi2i);
138 }
139 mii = mbbi->erase(mii);
140 ++numPeep;
141 }
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000142 else {
143 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
144 const MachineOperand& mop = mii->getOperand(i);
145 if (mop.isRegister() && mop.getReg() &&
146 MRegisterInfo::isVirtualRegister(mop.getReg())) {
147 // replace register with representative register
148 unsigned reg = rep(mop.getReg());
149 mii->SetMachineOperandReg(i, reg);
150
151 Reg2IntervalMap::iterator r2iit = r2iMap_.find(reg);
152 assert(r2iit != r2iMap_.end());
153 r2iit->second->weight +=
154 (mop.isUse() + mop.isDef()) * pow(10.0F, loopDepth);
155 }
156 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000157 ++mii;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000158 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000159 }
160 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000161
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000162 DEBUG(std::cerr << "********** INTERVALS **********\n");
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000163 DEBUG(std::copy(intervals_.begin(), intervals_.end(),
Chris Lattner418da552004-06-21 13:10:56 +0000164 std::ostream_iterator<LiveInterval>(std::cerr, "\n")));
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000165 DEBUG(std::cerr << "********** MACHINEINSTRS **********\n");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000166 DEBUG(
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000167 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
168 mbbi != mbbe; ++mbbi) {
Chris Lattner015959e2004-05-01 21:24:39 +0000169 std::cerr << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000170 for (MachineBasicBlock::iterator mii = mbbi->begin(),
171 mie = mbbi->end(); mii != mie; ++mii) {
172 std::cerr << getInstructionIndex(mii) << '\t';
Tanya Lattnerb1407622004-06-25 00:13:11 +0000173 mii->print(std::cerr, tm_);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000174 }
175 });
176
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000177 return true;
178}
179
Chris Lattner418da552004-06-21 13:10:56 +0000180std::vector<LiveInterval*> LiveIntervals::addIntervalsForSpills(
181 const LiveInterval& li,
182 VirtRegMap& vrm,
183 int slot)
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000184{
Chris Lattner418da552004-06-21 13:10:56 +0000185 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000186
Chris Lattnera19eede2004-05-06 16:25:59 +0000187 assert(li.weight != HUGE_VAL &&
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000188 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000189
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000190 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: "
191 << li << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000192
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000193 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
194
Chris Lattner418da552004-06-21 13:10:56 +0000195 for (LiveInterval::Ranges::const_iterator
Chris Lattner8640f4e2004-07-19 15:16:53 +0000196 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000197 unsigned index = getBaseIndex(i->first);
198 unsigned end = getBaseIndex(i->second-1) + InstrSlots::NUM;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000199 for (; index != end; index += InstrSlots::NUM) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000200 // skip deleted instructions
Chris Lattner8640f4e2004-07-19 15:16:53 +0000201 while (index != end && !getInstructionFromIndex(index))
202 index += InstrSlots::NUM;
203 if (index == end) break;
204
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000205 MachineBasicBlock::iterator mi = getInstructionFromIndex(index);
206
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000207 for_operand:
Chris Lattner57eb15e2004-07-19 05:15:10 +0000208 for (unsigned i = 0; i != mi->getNumOperands(); ++i) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000209 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000210 if (mop.isRegister() && mop.getReg() == li.reg) {
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000211 if (MachineInstr* fmi =
212 mri_->foldMemoryOperand(mi, i, slot)) {
213 lv_->instructionChanged(mi, fmi);
214 vrm.virtFolded(li.reg, mi, fmi);
215 mi2iMap_.erase(mi);
216 i2miMap_[index/InstrSlots::NUM] = fmi;
217 mi2iMap_[fmi] = index;
218 MachineBasicBlock& mbb = *mi->getParent();
219 mi = mbb.insert(mbb.erase(mi), fmi);
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000220 ++numFolded;
221 goto for_operand;
222 }
223 else {
224 // This is tricky. We need to add information in
225 // the interval about the spill code so we have to
226 // use our extra load/store slots.
227 //
228 // If we have a use we are going to have a load so
229 // we start the interval from the load slot
230 // onwards. Otherwise we start from the def slot.
231 unsigned start = (mop.isUse() ?
232 getLoadIndex(index) :
233 getDefIndex(index));
234 // If we have a def we are going to have a store
235 // right after it so we end the interval after the
236 // use of the next instruction. Otherwise we end
237 // after the use of this instruction.
238 unsigned end = 1 + (mop.isDef() ?
Chris Lattner8ea13c62004-07-19 05:55:50 +0000239 getStoreIndex(index) :
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000240 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000241
242 // create a new register for this spill
243 unsigned nReg =
244 mf_->getSSARegMap()->createVirtualRegister(rc);
245 mi->SetMachineOperandReg(i, nReg);
246 vrm.grow();
247 vrm.assignVirt2StackSlot(nReg, slot);
Chris Lattner418da552004-06-21 13:10:56 +0000248 LiveInterval& nI = getOrCreateInterval(nReg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000249 assert(nI.empty());
250 // the spill weight is now infinity as it
251 // cannot be spilled again
252 nI.weight = HUGE_VAL;
253 nI.addRange(start, end);
254 added.push_back(&nI);
255 // update live variables
Chris Lattner472405e2004-07-19 06:55:21 +0000256 lv_->addVirtualRegisterKilled(nReg, mi);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000257 DEBUG(std::cerr << "\t\t\t\tadded new interval: "
258 << nI << '\n');
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000259 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000260 }
261 }
262 }
263 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000264
265 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000266}
267
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000268void LiveIntervals::printRegName(unsigned reg) const
269{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000270 if (MRegisterInfo::isPhysicalRegister(reg))
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000271 std::cerr << mri_->getName(reg);
272 else
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000273 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000274}
275
276void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb,
277 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000278 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000279{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000280 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
281 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000282
Chris Lattner6097d132004-07-19 02:15:56 +0000283 // Virtual registers may be defined multiple times (due to phi
Chris Lattner6beef3e2004-07-22 00:04:14 +0000284 // elimination and 2-addr elimination). Much of what we do only has to be
285 // done once for the vreg. We use an empty interval to detect the first
286 // time we see a vreg.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000287 if (interval.empty()) {
Chris Lattner6097d132004-07-19 02:15:56 +0000288 // Get the Idx of the defining instructions.
289 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
290
291 // Loop over all of the blocks that the vreg is defined in. There are
292 // two cases we have to handle here. The most common case is a vreg
293 // whose lifetime is contained within a basic block. In this case there
294 // will be a single kill, in MBB, which comes after the definition.
Chris Lattner74de8b12004-07-19 07:04:55 +0000295 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
Chris Lattner6097d132004-07-19 02:15:56 +0000296 // FIXME: what about dead vars?
297 unsigned killIdx;
Chris Lattner74de8b12004-07-19 07:04:55 +0000298 if (vi.Kills[0] != mi)
299 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000300 else
301 killIdx = defIndex+1;
302
303 // If the kill happens after the definition, we have an intra-block
304 // live range.
305 if (killIdx > defIndex) {
306 assert(vi.AliveBlocks.empty() &&
307 "Shouldn't be alive across any blocks!");
308 interval.addRange(defIndex, killIdx);
Chris Lattnere8850f42004-07-22 21:54:22 +0000309 DEBUG(std::cerr << "\n");
Chris Lattner6097d132004-07-19 02:15:56 +0000310 return;
311 }
312 }
313
314 // The other case we handle is when a virtual register lives to the end
315 // of the defining block, potentially live across some blocks, then is
316 // live into some number of blocks, but gets killed. Start by adding a
317 // range that goes from this definition to the end of the defining block.
318 interval.addRange(defIndex,
319 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
320
321 // Iterate over all of the blocks that the variable is completely
322 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
323 // live interval.
324 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
325 if (vi.AliveBlocks[i]) {
326 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
327 if (!mbb->empty()) {
328 interval.addRange(
329 getInstructionIndex(&mbb->front()),
330 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
331 }
332 }
333 }
334
335 // Finally, this virtual register is live from the start of any killing
336 // block to the 'use' slot of the killing instruction.
337 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000338 MachineInstr *Kill = vi.Kills[i];
339 interval.addRange(getInstructionIndex(Kill->getParent()->begin()),
340 getUseIndex(getInstructionIndex(Kill))+1);
Chris Lattner6097d132004-07-19 02:15:56 +0000341 }
342
343 } else {
344 // If this is the second time we see a virtual register definition, it
Chris Lattner6beef3e2004-07-22 00:04:14 +0000345 // must be due to phi elimination or two addr elimination. If this is
346 // the result of two address elimination, then the vreg is the first
347 // operand, and is a def-and-use.
348 if (mi->getOperand(0).isRegister() &&
349 mi->getOperand(0).getReg() == interval.reg &&
350 mi->getOperand(0).isDef() && mi->getOperand(0).isUse()) {
351 // If this is a two-address definition, just ignore it.
352 } else {
353 // Otherwise, this must be because of phi elimination. In this case,
354 // the defined value will be live until the end of the basic block it
355 // is defined in.
356 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
357 interval.addRange(defIndex,
358 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
359 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000360 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000361
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000362 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000363}
364
365void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock* mbb,
366 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000367 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000368{
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000369 // A physical register cannot be live across basic block, so its
370 // lifetime must end somewhere in its defining basic block.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000371 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000372 typedef LiveVariables::killed_iterator KillIter;
373
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000374 MachineBasicBlock::iterator e = mbb->end();
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000375 unsigned baseIndex = getInstructionIndex(mi);
376 unsigned start = getDefIndex(baseIndex);
377 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000378
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000379 // If it is not used after definition, it is considered dead at
380 // the instruction defining it. Hence its interval is:
381 // [defSlot(def), defSlot(def)+1)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000382 for (KillIter ki = lv_->dead_begin(mi), ke = lv_->dead_end(mi);
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000383 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000384 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000385 DEBUG(std::cerr << " dead");
386 end = getDefIndex(start) + 1;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000387 goto exit;
388 }
389 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000390
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000391 // If it is not dead on definition, it must be killed by a
392 // subsequent instruction. Hence its interval is:
Alkis Evlogimenos80b27ce2004-07-09 11:25:27 +0000393 // [defSlot(def), useSlot(kill)+1)
Chris Lattner230b4fb2004-07-02 05:52:23 +0000394 do {
395 ++mi;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000396 baseIndex += InstrSlots::NUM;
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000397 for (KillIter ki = lv_->killed_begin(mi), ke = lv_->killed_end(mi);
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000398 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000399 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000400 DEBUG(std::cerr << " killed");
401 end = getUseIndex(baseIndex) + 1;
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000402 goto exit;
403 }
404 }
Chris Lattner230b4fb2004-07-02 05:52:23 +0000405 } while (mi != e);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000406
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000407exit:
Chris Lattner230b4fb2004-07-02 05:52:23 +0000408 assert(start < end && "did not find end of interval?");
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000409 interval.addRange(start, end);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000410 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000411}
412
413void LiveIntervals::handleRegisterDef(MachineBasicBlock* mbb,
414 MachineBasicBlock::iterator mi,
415 unsigned reg)
416{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000417 if (MRegisterInfo::isPhysicalRegister(reg)) {
Alkis Evlogimenos1a119e22004-01-13 22:10:43 +0000418 if (lv_->getAllocatablePhysicalRegisters()[reg]) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000419 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000420 for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000421 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(*as));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000422 }
423 }
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000424 else
425 handleVirtualRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000426}
427
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000428unsigned LiveIntervals::getInstructionIndex(MachineInstr* instr) const
429{
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000430 Mi2IndexMap::const_iterator it = mi2iMap_.find(instr);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000431 return (it == mi2iMap_.end() ?
432 std::numeric_limits<unsigned>::max() :
433 it->second);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000434}
435
436MachineInstr* LiveIntervals::getInstructionFromIndex(unsigned index) const
437{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000438 index /= InstrSlots::NUM; // convert index to vector index
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000439 assert(index < i2miMap_.size() &&
440 "index does not correspond to an instruction");
441 return i2miMap_[index];
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000442}
443
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000444/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000445/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000446/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000447/// which a variable is live
448void LiveIntervals::computeIntervals()
449{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000450 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
451 DEBUG(std::cerr << "********** Function: "
Chris Lattner015959e2004-05-01 21:24:39 +0000452 << ((Value*)mf_->getFunction())->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000453
Chris Lattner6097d132004-07-19 02:15:56 +0000454 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
455 I != E; ++I) {
456 MachineBasicBlock* mbb = I;
Chris Lattner015959e2004-05-01 21:24:39 +0000457 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000458
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000459 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
460 mi != miEnd; ++mi) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000461 const TargetInstrDescriptor& tid =
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000462 tm_->getInstrInfo()->get(mi->getOpcode());
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000463 DEBUG(std::cerr << getInstructionIndex(mi) << "\t";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000464 mi->print(std::cerr, tm_));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000465
466 // handle implicit defs
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000467 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
468 handleRegisterDef(mbb, mi, *id);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000469
470 // handle explicit defs
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000471 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
472 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000473 // handle register defs - build intervals
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000474 if (mop.isRegister() && mop.getReg() && mop.isDef())
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000475 handleRegisterDef(mbb, mi, mop.getReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000476 }
477 }
478 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000479}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000480
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000481unsigned LiveIntervals::rep(unsigned reg)
482{
483 Reg2RegMap::iterator it = r2rMap_.find(reg);
484 if (it != r2rMap_.end())
485 return it->second = rep(it->second);
486 return reg;
487}
488
Chris Lattner1c5c0442004-07-19 14:08:10 +0000489void LiveIntervals::joinIntervalsInMachineBB(MachineBasicBlock *MBB) {
490 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000491 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000492
Chris Lattner1c5c0442004-07-19 14:08:10 +0000493 for (MachineBasicBlock::iterator mi = MBB->begin(), mie = MBB->end();
494 mi != mie; ++mi) {
495 const TargetInstrDescriptor& tid = tii.get(mi->getOpcode());
496 DEBUG(std::cerr << getInstructionIndex(mi) << '\t';
497 mi->print(std::cerr, tm_););
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000498
Chris Lattner1c5c0442004-07-19 14:08:10 +0000499 // we only join virtual registers with allocatable
500 // physical registers since we do not have liveness information
501 // on not allocatable physical registers
502 unsigned regA, regB;
503 if (tii.isMoveInstr(*mi, regA, regB) &&
504 (MRegisterInfo::isVirtualRegister(regA) ||
505 lv_->getAllocatablePhysicalRegisters()[regA]) &&
506 (MRegisterInfo::isVirtualRegister(regB) ||
507 lv_->getAllocatablePhysicalRegisters()[regB])) {
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000508
Chris Lattner1c5c0442004-07-19 14:08:10 +0000509 // get representative registers
510 regA = rep(regA);
511 regB = rep(regB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000512
Chris Lattner1c5c0442004-07-19 14:08:10 +0000513 // if they are already joined we continue
514 if (regA == regB)
515 continue;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000516
Chris Lattner1c5c0442004-07-19 14:08:10 +0000517 Reg2IntervalMap::iterator r2iA = r2iMap_.find(regA);
518 assert(r2iA != r2iMap_.end() &&
519 "Found unknown vreg in 'isMoveInstr' instruction");
520 Reg2IntervalMap::iterator r2iB = r2iMap_.find(regB);
521 assert(r2iB != r2iMap_.end() &&
522 "Found unknown vreg in 'isMoveInstr' instruction");
523
524 Intervals::iterator intA = r2iA->second;
525 Intervals::iterator intB = r2iB->second;
526
527 // both A and B are virtual registers
528 if (MRegisterInfo::isVirtualRegister(intA->reg) &&
529 MRegisterInfo::isVirtualRegister(intB->reg)) {
530
531 const TargetRegisterClass *rcA, *rcB;
532 rcA = mf_->getSSARegMap()->getRegClass(intA->reg);
533 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
534 // if they are not of the same register class we continue
535 if (rcA != rcB)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000536 continue;
537
Chris Lattner1c5c0442004-07-19 14:08:10 +0000538 // if their intervals do not overlap we join them
539 if (!intB->overlaps(*intA)) {
540 intA->join(*intB);
541 r2iB->second = r2iA->second;
542 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
543 intervals_.erase(intB);
544 }
545 } else if (MRegisterInfo::isPhysicalRegister(intA->reg) ^
546 MRegisterInfo::isPhysicalRegister(intB->reg)) {
547 if (MRegisterInfo::isPhysicalRegister(intB->reg)) {
548 std::swap(regA, regB);
549 std::swap(intA, intB);
550 std::swap(r2iA, r2iB);
551 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000552
Chris Lattner1c5c0442004-07-19 14:08:10 +0000553 assert(MRegisterInfo::isPhysicalRegister(intA->reg) &&
554 MRegisterInfo::isVirtualRegister(intB->reg) &&
555 "A must be physical and B must be virtual");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000556
Chris Lattner1c5c0442004-07-19 14:08:10 +0000557 const TargetRegisterClass *rcA, *rcB;
558 rcA = mri_->getRegClass(intA->reg);
559 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
560 // if they are not of the same register class we continue
561 if (rcA != rcB)
562 continue;
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000563
Chris Lattner1c5c0442004-07-19 14:08:10 +0000564 if (!intA->overlaps(*intB) &&
565 !overlapsAliases(*intA, *intB)) {
566 intA->join(*intB);
567 r2iB->second = r2iA->second;
568 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
569 intervals_.erase(intB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000570 }
571 }
572 }
573 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000574}
575
Chris Lattnercc0d1562004-07-19 14:40:29 +0000576namespace {
577 // DepthMBBCompare - Comparison predicate that sort first based on the loop
578 // depth of the basic block (the unsigned), and then on the MBB number.
579 struct DepthMBBCompare {
580 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
581 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
582 if (LHS.first > RHS.first) return true; // Deeper loops first
583 return LHS.first == RHS.first &&
584 LHS.second->getNumber() < RHS.second->getNumber();
585 }
586 };
587}
Chris Lattner1c5c0442004-07-19 14:08:10 +0000588
Chris Lattnercc0d1562004-07-19 14:40:29 +0000589void LiveIntervals::joinIntervals() {
590 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
591
592 const LoopInfo &LI = getAnalysis<LoopInfo>();
593 if (LI.begin() == LI.end()) {
594 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +0000595 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
596 I != E; ++I)
597 joinIntervalsInMachineBB(I);
Chris Lattnercc0d1562004-07-19 14:40:29 +0000598 } else {
599 // Otherwise, join intervals in inner loops before other intervals.
600 // Unfortunately we can't just iterate over loop hierarchy here because
601 // there may be more MBB's than BB's. Collect MBB's for sorting.
602 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
603 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
604 I != E; ++I)
605 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
606
607 // Sort by loop depth.
608 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
609
610 // Finally, join intervals in loop nest order.
611 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
612 joinIntervalsInMachineBB(MBBs[i].second);
613 }
Chris Lattner1c5c0442004-07-19 14:08:10 +0000614}
615
Chris Lattner418da552004-06-21 13:10:56 +0000616bool LiveIntervals::overlapsAliases(const LiveInterval& lhs,
617 const LiveInterval& rhs) const
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000618{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000619 assert(MRegisterInfo::isPhysicalRegister(lhs.reg) &&
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000620 "first interval must describe a physical register");
621
622 for (const unsigned* as = mri_->getAliasSet(lhs.reg); *as; ++as) {
623 Reg2IntervalMap::const_iterator r2i = r2iMap_.find(*as);
624 assert(r2i != r2iMap_.end() && "alias does not have interval?");
625 if (rhs.overlaps(*r2i->second))
626 return true;
627 }
628
629 return false;
630}
631
Chris Lattner418da552004-06-21 13:10:56 +0000632LiveInterval& LiveIntervals::getOrCreateInterval(unsigned reg)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000633{
634 Reg2IntervalMap::iterator r2iit = r2iMap_.lower_bound(reg);
635 if (r2iit == r2iMap_.end() || r2iit->first != reg) {
Chris Lattner418da552004-06-21 13:10:56 +0000636 intervals_.push_back(LiveInterval(reg));
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000637 r2iit = r2iMap_.insert(r2iit, std::make_pair(reg, --intervals_.end()));
638 }
639
640 return *r2iit->second;
641}
642
Chris Lattner418da552004-06-21 13:10:56 +0000643LiveInterval::LiveInterval(unsigned r)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000644 : reg(r),
Chris Lattnera19eede2004-05-06 16:25:59 +0000645 weight((MRegisterInfo::isPhysicalRegister(r) ? HUGE_VAL : 0.0F))
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000646{
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000647}
648
Chris Lattner418da552004-06-21 13:10:56 +0000649bool LiveInterval::spilled() const
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000650{
Chris Lattnera19eede2004-05-06 16:25:59 +0000651 return (weight == HUGE_VAL &&
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000652 MRegisterInfo::isVirtualRegister(reg));
653}
654
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000655// An example for liveAt():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000656//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000657// this = [1,4), liveAt(0) will return false. The instruction defining
658// this spans slots [0,3]. The interval belongs to an spilled
659// definition of the variable it represents. This is because slot 1 is
660// used (def slot) and spans up to slot 3 (store slot).
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000661//
Chris Lattner418da552004-06-21 13:10:56 +0000662bool LiveInterval::liveAt(unsigned index) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000663{
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000664 Range dummy(index, index+1);
665 Ranges::const_iterator r = std::upper_bound(ranges.begin(),
666 ranges.end(),
667 dummy);
668 if (r == ranges.begin())
669 return false;
670
671 --r;
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000672 return index >= r->first && index < r->second;
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000673}
674
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000675// An example for overlaps():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000676//
677// 0: A = ...
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000678// 4: B = ...
679// 8: C = A + B ;; last use of A
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000680//
681// The live intervals should look like:
682//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000683// A = [3, 11)
684// B = [7, x)
685// C = [11, y)
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000686//
687// A->overlaps(C) should return false since we want to be able to join
688// A and C.
Chris Lattner418da552004-06-21 13:10:56 +0000689bool LiveInterval::overlaps(const LiveInterval& other) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000690{
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000691 Ranges::const_iterator i = ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000692 Ranges::const_iterator ie = ranges.end();
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000693 Ranges::const_iterator j = other.ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000694 Ranges::const_iterator je = other.ranges.end();
695 if (i->first < j->first) {
696 i = std::upper_bound(i, ie, *j);
697 if (i != ranges.begin()) --i;
698 }
699 else if (j->first < i->first) {
700 j = std::upper_bound(j, je, *i);
701 if (j != other.ranges.begin()) --j;
702 }
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000703
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000704 while (i != ie && j != je) {
705 if (i->first == j->first) {
706 return true;
707 }
708 else {
709 if (i->first > j->first) {
710 swap(i, j);
711 swap(ie, je);
712 }
713 assert(i->first < j->first);
714
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000715 if (i->second > j->first) {
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000716 return true;
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000717 }
718 else {
719 ++i;
720 }
721 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000722 }
723
724 return false;
725}
726
Chris Lattner418da552004-06-21 13:10:56 +0000727void LiveInterval::addRange(unsigned start, unsigned end)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000728{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000729 assert(start < end && "Invalid range to add!");
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000730 DEBUG(std::cerr << " +[" << start << ',' << end << ")");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000731 //assert(start < end && "invalid range?");
732 Range range = std::make_pair(start, end);
733 Ranges::iterator it =
734 ranges.insert(std::upper_bound(ranges.begin(), ranges.end(), range),
735 range);
736
737 it = mergeRangesForward(it);
738 it = mergeRangesBackward(it);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000739}
740
Chris Lattner418da552004-06-21 13:10:56 +0000741void LiveInterval::join(const LiveInterval& other)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000742{
Chris Lattner6097d132004-07-19 02:15:56 +0000743 DEBUG(std::cerr << "\t\tjoining " << *this << " with " << other);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000744 Ranges::iterator cur = ranges.begin();
745
746 for (Ranges::const_iterator i = other.ranges.begin(),
747 e = other.ranges.end(); i != e; ++i) {
748 cur = ranges.insert(std::upper_bound(cur, ranges.end(), *i), *i);
749 cur = mergeRangesForward(cur);
750 cur = mergeRangesBackward(cur);
751 }
Alkis Evlogimenoscea44712004-02-20 20:43:08 +0000752 weight += other.weight;
753 ++numJoins;
Chris Lattner6097d132004-07-19 02:15:56 +0000754 DEBUG(std::cerr << ". Result = " << *this << "\n");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000755}
756
Chris Lattner418da552004-06-21 13:10:56 +0000757LiveInterval::Ranges::iterator LiveInterval::
758mergeRangesForward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000759{
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000760 Ranges::iterator n;
761 while ((n = next(it)) != ranges.end()) {
762 if (n->first > it->second)
763 break;
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000764 it->second = std::max(it->second, n->second);
765 n = ranges.erase(n);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000766 }
767 return it;
768}
769
Chris Lattner418da552004-06-21 13:10:56 +0000770LiveInterval::Ranges::iterator LiveInterval::
771mergeRangesBackward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000772{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000773 while (it != ranges.begin()) {
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000774 Ranges::iterator p = prior(it);
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000775 if (it->first > p->second)
776 break;
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000777
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000778 it->first = std::min(it->first, p->first);
779 it->second = std::max(it->second, p->second);
780 it = ranges.erase(p);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000781 }
782
783 return it;
784}
785
Chris Lattner418da552004-06-21 13:10:56 +0000786std::ostream& llvm::operator<<(std::ostream& os, const LiveInterval& li)
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000787{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000788 os << "%reg" << li.reg << ',' << li.weight;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000789 if (li.empty())
790 return os << "EMPTY";
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000791
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000792 os << " = ";
Chris Lattner418da552004-06-21 13:10:56 +0000793 for (LiveInterval::Ranges::const_iterator
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000794 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos63841bc2004-01-13 21:17:47 +0000795 os << "[" << i->first << "," << i->second << ")";
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000796 }
797 return os;
798}