blob: 51e3b698a2cdbc03a85f20888ad08103a891c1a5 [file] [log] [blame]
Bill Wendling5567bb02010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000026#include "llvm/Function.h"
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +000027#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000028#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesene8f08232010-11-01 19:49:52 +000029#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000030#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesena6b677d2009-08-13 16:19:51 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohman2dbc4c82009-10-07 17:36:00 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/Passes.h"
35#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetRegisterInfo.h"
37#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnercf143a42009-08-23 03:13:20 +000038#include "llvm/ADT/DenseSet.h"
39#include "llvm/ADT/SetOperations.h"
40#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000041#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000044using namespace llvm;
45
46namespace {
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000047 struct MachineVerifier {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000048
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +000049 MachineVerifier(Pass *pass) :
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000050 PASS(pass),
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000051 OutFileName(getenv("LLVM_VERIFY_MACHINEINSTRS"))
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000052 {}
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000053
54 bool runOnMachineFunction(MachineFunction &MF);
55
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +000056 Pass *const PASS;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000057 const char *const OutFileName;
Chris Lattner17e9edc2009-08-23 02:51:22 +000058 raw_ostream *OS;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000059 const MachineFunction *MF;
60 const TargetMachine *TM;
61 const TargetRegisterInfo *TRI;
62 const MachineRegisterInfo *MRI;
63
64 unsigned foundErrors;
65
66 typedef SmallVector<unsigned, 16> RegVector;
67 typedef DenseSet<unsigned> RegSet;
68 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
69
70 BitVector regsReserved;
71 RegSet regsLive;
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +000072 RegVector regsDefined, regsDead, regsKilled;
73 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000074
75 // Add Reg and any sub-registers to RV
76 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
77 RV.push_back(Reg);
78 if (TargetRegisterInfo::isPhysicalRegister(Reg))
79 for (const unsigned *R = TRI->getSubRegisters(Reg); *R; R++)
80 RV.push_back(*R);
81 }
82
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000083 struct BBInfo {
84 // Is this MBB reachable from the MF entry point?
85 bool reachable;
86
87 // Vregs that must be live in because they are used without being
88 // defined. Map value is the user.
89 RegMap vregsLiveIn;
90
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000091 // Regs killed in MBB. They may be defined again, and will then be in both
92 // regsKilled and regsLiveOut.
93 RegSet regsKilled;
94
95 // Regs defined in MBB and live out. Note that vregs passing through may
96 // be live out without being mentioned here.
97 RegSet regsLiveOut;
98
99 // Vregs that pass through MBB untouched. This set is disjoint from
100 // regsKilled and regsLiveOut.
101 RegSet vregsPassed;
102
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000103 // Vregs that must pass through MBB because they are needed by a successor
104 // block. This set is disjoint from regsLiveOut.
105 RegSet vregsRequired;
106
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000107 BBInfo() : reachable(false) {}
108
109 // Add register to vregsPassed if it belongs there. Return true if
110 // anything changed.
111 bool addPassed(unsigned Reg) {
112 if (!TargetRegisterInfo::isVirtualRegister(Reg))
113 return false;
114 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
115 return false;
116 return vregsPassed.insert(Reg).second;
117 }
118
119 // Same for a full set.
120 bool addPassed(const RegSet &RS) {
121 bool changed = false;
122 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
123 if (addPassed(*I))
124 changed = true;
125 return changed;
126 }
127
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000128 // Add register to vregsRequired if it belongs there. Return true if
129 // anything changed.
130 bool addRequired(unsigned Reg) {
131 if (!TargetRegisterInfo::isVirtualRegister(Reg))
132 return false;
133 if (regsLiveOut.count(Reg))
134 return false;
135 return vregsRequired.insert(Reg).second;
136 }
137
138 // Same for a full set.
139 bool addRequired(const RegSet &RS) {
140 bool changed = false;
141 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
142 if (addRequired(*I))
143 changed = true;
144 return changed;
145 }
146
147 // Same for a full map.
148 bool addRequired(const RegMap &RM) {
149 bool changed = false;
150 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
151 if (addRequired(I->first))
152 changed = true;
153 return changed;
154 }
155
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000156 // Live-out registers are either in regsLiveOut or vregsPassed.
157 bool isLiveOut(unsigned Reg) const {
158 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
159 }
160 };
161
162 // Extra register info per MBB.
163 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
164
165 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesend37bc5a2009-08-04 19:18:01 +0000166 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000167 }
168
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000169 // Analysis information if available
170 LiveVariables *LiveVars;
Jakob Stoklund Olesen501dc422010-10-26 22:36:07 +0000171 LiveIntervals *LiveInts;
Jakob Stoklund Olesene8f08232010-11-01 19:49:52 +0000172 LiveStacks *LiveStks;
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000173 SlotIndexes *Indexes;
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000174
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000175 void visitMachineFunctionBefore();
176 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
177 void visitMachineInstrBefore(const MachineInstr *MI);
178 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
179 void visitMachineInstrAfter(const MachineInstr *MI);
180 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
181 void visitMachineFunctionAfter();
182
183 void report(const char *msg, const MachineFunction *MF);
184 void report(const char *msg, const MachineBasicBlock *MBB);
185 void report(const char *msg, const MachineInstr *MI);
186 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
187
188 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000189 void calcRegsPassed();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000190 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000191
192 void calcRegsRequired();
193 void verifyLiveVariables();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000194 void verifyLiveIntervals();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000195 };
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000196
197 struct MachineVerifierPass : public MachineFunctionPass {
198 static char ID; // Pass ID, replacement for typeid
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000199
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000200 MachineVerifierPass()
Owen Anderson081c34b2010-10-19 17:21:58 +0000201 : MachineFunctionPass(ID) {
202 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
203 }
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000204
205 void getAnalysisUsage(AnalysisUsage &AU) const {
206 AU.setPreservesAll();
207 MachineFunctionPass::getAnalysisUsage(AU);
208 }
209
210 bool runOnMachineFunction(MachineFunction &MF) {
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000211 MF.verify(this);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000212 return false;
213 }
214 };
215
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000216}
217
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000218char MachineVerifierPass::ID = 0;
Owen Anderson02dd53e2010-08-23 17:52:01 +0000219INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersonce665bd2010-10-07 22:25:06 +0000220 "Verify generated machine code", false, false)
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000221
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000222FunctionPass *llvm::createMachineVerifierPass() {
223 return new MachineVerifierPass();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000224}
225
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000226void MachineFunction::verify(Pass *p) const {
227 MachineVerifier(p).runOnMachineFunction(const_cast<MachineFunction&>(*this));
Jakob Stoklund Olesence727d02009-11-13 21:56:09 +0000228}
229
Chris Lattner17e9edc2009-08-23 02:51:22 +0000230bool MachineVerifier::runOnMachineFunction(MachineFunction &MF) {
231 raw_ostream *OutFile = 0;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000232 if (OutFileName) {
Chris Lattner17e9edc2009-08-23 02:51:22 +0000233 std::string ErrorInfo;
234 OutFile = new raw_fd_ostream(OutFileName, ErrorInfo,
235 raw_fd_ostream::F_Append);
236 if (!ErrorInfo.empty()) {
237 errs() << "Error opening '" << OutFileName << "': " << ErrorInfo << '\n';
238 exit(1);
239 }
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000240
Chris Lattner17e9edc2009-08-23 02:51:22 +0000241 OS = OutFile;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000242 } else {
Chris Lattner17e9edc2009-08-23 02:51:22 +0000243 OS = &errs();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000244 }
245
246 foundErrors = 0;
247
248 this->MF = &MF;
249 TM = &MF.getTarget();
250 TRI = TM->getRegisterInfo();
251 MRI = &MF.getRegInfo();
252
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000253 LiveVars = NULL;
254 LiveInts = NULL;
Jakob Stoklund Olesene8f08232010-11-01 19:49:52 +0000255 LiveStks = NULL;
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000256 Indexes = NULL;
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000257 if (PASS) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000258 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000259 // We don't want to verify LiveVariables if LiveIntervals is available.
260 if (!LiveInts)
261 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesene8f08232010-11-01 19:49:52 +0000262 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000263 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000264 }
265
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000266 visitMachineFunctionBefore();
267 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
268 MFI!=MFE; ++MFI) {
269 visitMachineBasicBlockBefore(MFI);
270 for (MachineBasicBlock::const_iterator MBBI = MFI->begin(),
271 MBBE = MFI->end(); MBBI != MBBE; ++MBBI) {
272 visitMachineInstrBefore(MBBI);
273 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I)
274 visitMachineOperand(&MBBI->getOperand(I), I);
275 visitMachineInstrAfter(MBBI);
276 }
277 visitMachineBasicBlockAfter(MFI);
278 }
279 visitMachineFunctionAfter();
280
Chris Lattner17e9edc2009-08-23 02:51:22 +0000281 if (OutFile)
282 delete OutFile;
283 else if (foundErrors)
Chris Lattner75361b62010-04-07 22:58:41 +0000284 report_fatal_error("Found "+Twine(foundErrors)+" machine code errors.");
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000285
Jakob Stoklund Olesen63496682009-08-08 15:34:50 +0000286 // Clean up.
287 regsLive.clear();
288 regsDefined.clear();
289 regsDead.clear();
290 regsKilled.clear();
291 regsLiveInButUnused.clear();
292 MBBInfoMap.clear();
293
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000294 return false; // no changes
295}
296
Chris Lattner372fefe2009-08-23 01:03:30 +0000297void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000298 assert(MF);
Chris Lattner17e9edc2009-08-23 02:51:22 +0000299 *OS << '\n';
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000300 if (!foundErrors++)
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000301 MF->print(*OS, Indexes);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000302 *OS << "*** Bad machine code: " << msg << " ***\n"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000303 << "- function: " << MF->getFunction()->getNameStr() << "\n";
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000304}
305
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000306void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000307 assert(MBB);
308 report(msg, MBB->getParent());
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000309 *OS << "- basic block: " << MBB->getName()
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000310 << " " << (void*)MBB
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000311 << " (BB#" << MBB->getNumber() << ")";
312 if (Indexes)
313 *OS << " [" << Indexes->getMBBStartIdx(MBB)
314 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
315 *OS << '\n';
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000316}
317
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000318void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000319 assert(MI);
320 report(msg, MI->getParent());
321 *OS << "- instruction: ";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000322 if (Indexes && Indexes->hasIndex(MI))
323 *OS << Indexes->getInstructionIndex(MI) << '\t';
Chris Lattner705e07f2009-08-23 03:41:05 +0000324 MI->print(*OS, TM);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000325}
326
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000327void MachineVerifier::report(const char *msg,
328 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000329 assert(MO);
330 report(msg, MO->getParent());
331 *OS << "- operand " << MONum << ": ";
332 MO->print(*OS, TM);
333 *OS << "\n";
334}
335
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000336void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000337 BBInfo &MInfo = MBBInfoMap[MBB];
338 if (!MInfo.reachable) {
339 MInfo.reachable = true;
340 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
341 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
342 markReachable(*SuI);
343 }
344}
345
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000346void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000347 regsReserved = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesend37bc5a2009-08-04 19:18:01 +0000348
349 // A sub-register of a reserved register is also reserved
350 for (int Reg = regsReserved.find_first(); Reg>=0;
351 Reg = regsReserved.find_next(Reg)) {
352 for (const unsigned *Sub = TRI->getSubRegisters(Reg); *Sub; ++Sub) {
353 // FIXME: This should probably be:
354 // assert(regsReserved.test(*Sub) && "Non-reserved sub-register");
355 regsReserved.set(*Sub);
356 }
357 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000358 markReachable(&MF->front());
359}
360
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000361// Does iterator point to a and b as the first two elements?
Dan Gohmanb3579832010-04-15 17:08:50 +0000362static bool matchPair(MachineBasicBlock::const_succ_iterator i,
363 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000364 if (*i == a)
365 return *++i == b;
366 if (*i == b)
367 return *++i == a;
368 return false;
369}
370
371void
372MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Dan Gohman27920592009-08-27 02:43:49 +0000373 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
374
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000375 // Count the number of landing pad successors.
376 unsigned LandingPadSuccs = 0;
377 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
378 E = MBB->succ_end(); I != E; ++I)
379 LandingPadSuccs += (*I)->isLandingPad();
380 if (LandingPadSuccs > 1)
381 report("MBB has more than one landing pad successor", MBB);
382
Dan Gohman27920592009-08-27 02:43:49 +0000383 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
384 MachineBasicBlock *TBB = 0, *FBB = 0;
385 SmallVector<MachineOperand, 4> Cond;
386 if (!TII->AnalyzeBranch(*const_cast<MachineBasicBlock *>(MBB),
387 TBB, FBB, Cond)) {
388 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
389 // check whether its answers match up with reality.
390 if (!TBB && !FBB) {
391 // Block falls through to its successor.
392 MachineFunction::const_iterator MBBI = MBB;
393 ++MBBI;
394 if (MBBI == MF->end()) {
Dan Gohmana01a80f2009-08-27 18:14:26 +0000395 // It's possible that the block legitimately ends with a noreturn
396 // call or an unreachable, in which case it won't actually fall
397 // out the bottom of the function.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000398 } else if (MBB->succ_size() == LandingPadSuccs) {
Dan Gohmana01a80f2009-08-27 18:14:26 +0000399 // It's possible that the block legitimately ends with a noreturn
400 // call or an unreachable, in which case it won't actuall fall
401 // out of the block.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000402 } else if (MBB->succ_size() != 1+LandingPadSuccs) {
Dan Gohman27920592009-08-27 02:43:49 +0000403 report("MBB exits via unconditional fall-through but doesn't have "
404 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000405 } else if (!MBB->isSuccessor(MBBI)) {
Dan Gohman27920592009-08-27 02:43:49 +0000406 report("MBB exits via unconditional fall-through but its successor "
407 "differs from its CFG successor!", MBB);
408 }
Evan Cheng86050dc2010-06-18 23:09:54 +0000409 if (!MBB->empty() && MBB->back().getDesc().isBarrier() &&
410 !TII->isPredicated(&MBB->back())) {
Dan Gohman27920592009-08-27 02:43:49 +0000411 report("MBB exits via unconditional fall-through but ends with a "
412 "barrier instruction!", MBB);
413 }
414 if (!Cond.empty()) {
415 report("MBB exits via unconditional fall-through but has a condition!",
416 MBB);
417 }
418 } else if (TBB && !FBB && Cond.empty()) {
419 // Block unconditionally branches somewhere.
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000420 if (MBB->succ_size() != 1+LandingPadSuccs) {
Dan Gohman27920592009-08-27 02:43:49 +0000421 report("MBB exits via unconditional branch but doesn't have "
422 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen0a7bbcb2010-10-21 18:47:06 +0000423 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman27920592009-08-27 02:43:49 +0000424 report("MBB exits via unconditional branch but the CFG "
425 "successor doesn't match the actual successor!", MBB);
426 }
427 if (MBB->empty()) {
428 report("MBB exits via unconditional branch but doesn't contain "
429 "any instructions!", MBB);
430 } else if (!MBB->back().getDesc().isBarrier()) {
431 report("MBB exits via unconditional branch but doesn't end with a "
432 "barrier instruction!", MBB);
433 } else if (!MBB->back().getDesc().isTerminator()) {
434 report("MBB exits via unconditional branch but the branch isn't a "
435 "terminator instruction!", MBB);
436 }
437 } else if (TBB && !FBB && !Cond.empty()) {
438 // Block conditionally branches somewhere, otherwise falls through.
439 MachineFunction::const_iterator MBBI = MBB;
440 ++MBBI;
441 if (MBBI == MF->end()) {
442 report("MBB conditionally falls through out of function!", MBB);
443 } if (MBB->succ_size() != 2) {
444 report("MBB exits via conditional branch/fall-through but doesn't have "
445 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000446 } else if (!matchPair(MBB->succ_begin(), TBB, MBBI)) {
Dan Gohman27920592009-08-27 02:43:49 +0000447 report("MBB exits via conditional branch/fall-through but the CFG "
448 "successors don't match the actual successors!", MBB);
449 }
450 if (MBB->empty()) {
451 report("MBB exits via conditional branch/fall-through but doesn't "
452 "contain any instructions!", MBB);
453 } else if (MBB->back().getDesc().isBarrier()) {
454 report("MBB exits via conditional branch/fall-through but ends with a "
455 "barrier instruction!", MBB);
456 } else if (!MBB->back().getDesc().isTerminator()) {
457 report("MBB exits via conditional branch/fall-through but the branch "
458 "isn't a terminator instruction!", MBB);
459 }
460 } else if (TBB && FBB) {
461 // Block conditionally branches somewhere, otherwise branches
462 // somewhere else.
463 if (MBB->succ_size() != 2) {
464 report("MBB exits via conditional branch/branch but doesn't have "
465 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1dc0fcb2009-11-13 21:55:54 +0000466 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman27920592009-08-27 02:43:49 +0000467 report("MBB exits via conditional branch/branch but the CFG "
468 "successors don't match the actual successors!", MBB);
469 }
470 if (MBB->empty()) {
471 report("MBB exits via conditional branch/branch but doesn't "
472 "contain any instructions!", MBB);
473 } else if (!MBB->back().getDesc().isBarrier()) {
474 report("MBB exits via conditional branch/branch but doesn't end with a "
475 "barrier instruction!", MBB);
476 } else if (!MBB->back().getDesc().isTerminator()) {
477 report("MBB exits via conditional branch/branch but the branch "
478 "isn't a terminator instruction!", MBB);
479 }
480 if (Cond.empty()) {
481 report("MBB exits via conditinal branch/branch but there's no "
482 "condition!", MBB);
483 }
484 } else {
485 report("AnalyzeBranch returned invalid data!", MBB);
486 }
487 }
488
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000489 regsLive.clear();
Dan Gohman81bf03e2010-04-13 16:57:55 +0000490 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000491 E = MBB->livein_end(); I != E; ++I) {
492 if (!TargetRegisterInfo::isPhysicalRegister(*I)) {
493 report("MBB live-in list contains non-physical register", MBB);
494 continue;
495 }
496 regsLive.insert(*I);
497 for (const unsigned *R = TRI->getSubRegisters(*I); *R; R++)
498 regsLive.insert(*R);
499 }
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000500 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesena6b677d2009-08-13 16:19:51 +0000501
502 const MachineFrameInfo *MFI = MF->getFrameInfo();
503 assert(MFI && "Function has no frame info");
504 BitVector PR = MFI->getPristineRegs(MBB);
505 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
506 regsLive.insert(I);
507 for (const unsigned *R = TRI->getSubRegisters(I); *R; R++)
508 regsLive.insert(*R);
509 }
510
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000511 regsKilled.clear();
512 regsDefined.clear();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000513}
514
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000515void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000516 const TargetInstrDesc &TI = MI->getDesc();
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000517 if (MI->getNumOperands() < TI.getNumOperands()) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000518 report("Too few operands", MI);
519 *OS << TI.getNumOperands() << " operands expected, but "
520 << MI->getNumExplicitOperands() << " given.\n";
521 }
Dan Gohman2dbc4c82009-10-07 17:36:00 +0000522
523 // Check the MachineMemOperands for basic consistency.
524 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
525 E = MI->memoperands_end(); I != E; ++I) {
526 if ((*I)->isLoad() && !TI.mayLoad())
527 report("Missing mayLoad flag", MI);
528 if ((*I)->isStore() && !TI.mayStore())
529 report("Missing mayStore flag", MI);
530 }
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000531
532 // Debug values must not have a slot index.
533 // Other instructions must have one.
534 if (LiveInts) {
535 bool mapped = !LiveInts->isNotInMIMap(MI);
536 if (MI->isDebugValue()) {
537 if (mapped)
538 report("Debug instruction has a slot index", MI);
539 } else {
540 if (!mapped)
541 report("Missing slot index", MI);
542 }
543 }
544
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000545}
546
547void
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000548MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000549 const MachineInstr *MI = MO->getParent();
Jakob Stoklund Olesen44b27e52009-05-16 07:25:20 +0000550 const TargetInstrDesc &TI = MI->getDesc();
551
552 // The first TI.NumDefs operands must be explicit register defines
553 if (MONum < TI.getNumDefs()) {
554 if (!MO->isReg())
555 report("Explicit definition must be a register", MO, MONum);
556 else if (!MO->isDef())
557 report("Explicit definition marked as use", MO, MONum);
558 else if (MO->isImplicit())
559 report("Explicit definition marked as implicit", MO, MONum);
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000560 } else if (MONum < TI.getNumOperands()) {
561 if (MO->isReg()) {
562 if (MO->isDef())
563 report("Explicit operand marked as def", MO, MONum);
564 if (MO->isImplicit())
565 report("Explicit operand marked as implicit", MO, MONum);
566 }
567 } else {
Jakob Stoklund Olesen57115642009-12-22 21:48:20 +0000568 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
569 if (MO->isReg() && !MO->isImplicit() && !TI.isVariadic() && MO->getReg())
Jakob Stoklund Olesen39523e22009-09-23 20:57:55 +0000570 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesen44b27e52009-05-16 07:25:20 +0000571 }
572
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000573 switch (MO->getType()) {
574 case MachineOperand::MO_Register: {
575 const unsigned Reg = MO->getReg();
576 if (!Reg)
577 return;
578
579 // Check Live Variables.
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000580 if (MO->isUndef()) {
581 // An <undef> doesn't refer to any register, so just skip it.
582 } else if (MO->isUse()) {
583 regsLiveInButUnused.erase(Reg);
584
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000585 bool isKill = false;
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +0000586 unsigned defIdx;
587 if (MI->isRegTiedToDefOperand(MONum, &defIdx)) {
588 // A two-addr use counts as a kill if use and def are the same.
589 unsigned DefReg = MI->getOperand(defIdx).getReg();
590 if (Reg == DefReg) {
591 isKill = true;
592 // ANd in that case an explicit kill flag is not allowed.
593 if (MO->isKill())
Jakob Stoklund Olesenf7d3e692009-07-15 23:37:26 +0000594 report("Illegal kill flag on two-address instruction operand",
595 MO, MONum);
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +0000596 } else if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
597 report("Two-address instruction operands must be identical",
598 MO, MONum);
599 }
600 } else
601 isKill = MO->isKill();
602
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000603 if (isKill)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000604 addRegWithSubRegs(regsKilled, Reg);
605
Jakob Stoklund Olesenc910c8d2010-08-05 23:51:26 +0000606 // Check that LiveVars knows this kill.
607 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
608 MO->isKill()) {
609 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
610 if (std::find(VI.Kills.begin(),
611 VI.Kills.end(), MI) == VI.Kills.end())
612 report("Kill missing from LiveVariables", MO, MONum);
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000613 }
614
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000615 // Check LiveInts liveness and kill.
Jakob Stoklund Olesenab566472010-10-30 01:26:11 +0000616 if (TargetRegisterInfo::isVirtualRegister(Reg) &&
617 LiveInts && !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000618 SlotIndex UseIdx = LiveInts->getInstructionIndex(MI).getUseIndex();
619 if (LiveInts->hasInterval(Reg)) {
620 const LiveInterval &LI = LiveInts->getInterval(Reg);
621 if (!LI.liveAt(UseIdx)) {
622 report("No live range at use", MO, MONum);
623 *OS << UseIdx << " is not live in " << LI << '\n';
624 }
625 // TODO: Verify isKill == LI.killedAt.
Jakob Stoklund Olesenab566472010-10-30 01:26:11 +0000626 } else {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000627 report("Virtual register has no Live interval", MO, MONum);
628 }
629 }
630
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000631 // Use of a dead register.
632 if (!regsLive.count(Reg)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000633 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
634 // Reserved registers may be used even when 'dead'.
635 if (!isReserved(Reg))
636 report("Using an undefined physical register", MO, MONum);
637 } else {
638 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
639 // We don't know which virtual registers are live in, so only complain
640 // if vreg was killed in this MBB. Otherwise keep track of vregs that
641 // must be live in. PHI instructions are handled separately.
642 if (MInfo.regsKilled.count(Reg))
643 report("Using a killed virtual register", MO, MONum);
Chris Lattner518bb532010-02-09 19:54:29 +0000644 else if (!MI->isPHI())
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000645 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
646 }
Duncan Sandse5567202009-05-16 03:28:54 +0000647 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000648 } else {
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000649 assert(MO->isDef());
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000650 // Register defined.
651 // TODO: verify that earlyclobber ops are not used.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000652 if (MO->isDead())
653 addRegWithSubRegs(regsDead, Reg);
Jakob Stoklund Olesen710b13b2009-08-08 13:19:25 +0000654 else
655 addRegWithSubRegs(regsDefined, Reg);
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000656
Jakob Stoklund Olesen775aa222010-08-06 18:04:14 +0000657 // Check LiveInts for a live range, but only for virtual registers.
658 if (LiveInts && TargetRegisterInfo::isVirtualRegister(Reg) &&
659 !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000660 SlotIndex DefIdx = LiveInts->getInstructionIndex(MI).getDefIndex();
661 if (LiveInts->hasInterval(Reg)) {
662 const LiveInterval &LI = LiveInts->getInterval(Reg);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000663 if (const VNInfo *VNI = LI.getVNInfoAt(DefIdx)) {
664 assert(VNI && "NULL valno is not allowed");
665 if (VNI->def != DefIdx) {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000666 report("Inconsistent valno->def", MO, MONum);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000667 *OS << "Valno " << VNI->id << " is not defined at "
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000668 << DefIdx << " in " << LI << '\n';
669 }
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000670 } else {
671 report("No live range at def", MO, MONum);
672 *OS << DefIdx << " is not live in " << LI << '\n';
673 }
Jakob Stoklund Olesen775aa222010-08-06 18:04:14 +0000674 } else {
Jakob Stoklund Olesen1fe9c342010-08-05 22:32:21 +0000675 report("Virtual register has no Live interval", MO, MONum);
676 }
677 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000678 }
679
680 // Check register classes.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000681 if (MONum < TI.getNumOperands() && !MO->isImplicit()) {
682 const TargetOperandInfo &TOI = TI.OpInfo[MONum];
683 unsigned SubIdx = MO->getSubReg();
684
685 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
686 unsigned sr = Reg;
687 if (SubIdx) {
688 unsigned s = TRI->getSubReg(Reg, SubIdx);
689 if (!s) {
690 report("Invalid subregister index for physical register",
691 MO, MONum);
692 return;
693 }
694 sr = s;
695 }
Chris Lattnercb778a82009-07-29 21:10:12 +0000696 if (const TargetRegisterClass *DRC = TOI.getRegClass(TRI)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000697 if (!DRC->contains(sr)) {
698 report("Illegal physical register for instruction", MO, MONum);
699 *OS << TRI->getName(sr) << " is not a "
700 << DRC->getName() << " register.\n";
701 }
702 }
703 } else {
704 // Virtual register.
705 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
706 if (SubIdx) {
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000707 const TargetRegisterClass *SRC = RC->getSubRegisterRegClass(SubIdx);
708 if (!SRC) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000709 report("Invalid subregister index for virtual register", MO, MONum);
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000710 *OS << "Register class " << RC->getName()
711 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000712 return;
713 }
Jakob Stoklund Olesen6a8d2c62010-05-18 17:31:12 +0000714 RC = SRC;
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000715 }
Chris Lattnercb778a82009-07-29 21:10:12 +0000716 if (const TargetRegisterClass *DRC = TOI.getRegClass(TRI)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000717 if (RC != DRC && !RC->hasSuperClass(DRC)) {
718 report("Illegal virtual register for instruction", MO, MONum);
719 *OS << "Expected a " << DRC->getName() << " register, but got a "
720 << RC->getName() << " register\n";
721 }
722 }
723 }
724 }
725 break;
726 }
Jakob Stoklund Olesena5ba07c2009-09-21 07:19:08 +0000727
728 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner518bb532010-02-09 19:54:29 +0000729 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
730 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesena5ba07c2009-09-21 07:19:08 +0000731 break;
732
Jakob Stoklund Olesene8f08232010-11-01 19:49:52 +0000733 case MachineOperand::MO_FrameIndex:
734 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
735 LiveInts && !LiveInts->isNotInMIMap(MI)) {
736 LiveInterval &LI = LiveStks->getInterval(MO->getIndex());
737 SlotIndex Idx = LiveInts->getInstructionIndex(MI);
738 if (TI.mayLoad() && !LI.liveAt(Idx.getUseIndex())) {
739 report("Instruction loads from dead spill slot", MO, MONum);
740 *OS << "Live stack: " << LI << '\n';
741 }
742 if (TI.mayStore() && !LI.liveAt(Idx.getDefIndex())) {
743 report("Instruction stores to dead spill slot", MO, MONum);
744 *OS << "Live stack: " << LI << '\n';
745 }
746 }
747 break;
748
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000749 default:
750 break;
751 }
752}
753
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000754void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000755 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
756 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen73cf7092010-08-05 18:59:59 +0000757 set_subtract(regsLive, regsKilled); regsKilled.clear();
758 set_subtract(regsLive, regsDead); regsDead.clear();
759 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000760}
761
762void
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000763MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000764 MBBInfoMap[MBB].regsLiveOut = regsLive;
765 regsLive.clear();
766}
767
768// Calculate the largest possible vregsPassed sets. These are the registers that
769// can pass through an MBB live, but may not be live every time. It is assumed
770// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000771void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000772 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
773 // have any vregsPassed.
774 DenseSet<const MachineBasicBlock*> todo;
775 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
776 MFI != MFE; ++MFI) {
777 const MachineBasicBlock &MBB(*MFI);
778 BBInfo &MInfo = MBBInfoMap[&MBB];
779 if (!MInfo.reachable)
780 continue;
781 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
782 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
783 BBInfo &SInfo = MBBInfoMap[*SuI];
784 if (SInfo.addPassed(MInfo.regsLiveOut))
785 todo.insert(*SuI);
786 }
787 }
788
789 // Iteratively push vregsPassed to successors. This will converge to the same
790 // final state regardless of DenseSet iteration order.
791 while (!todo.empty()) {
792 const MachineBasicBlock *MBB = *todo.begin();
793 todo.erase(MBB);
794 BBInfo &MInfo = MBBInfoMap[MBB];
795 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
796 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
797 if (*SuI == MBB)
798 continue;
799 BBInfo &SInfo = MBBInfoMap[*SuI];
800 if (SInfo.addPassed(MInfo.vregsPassed))
801 todo.insert(*SuI);
802 }
803 }
804}
805
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000806// Calculate the set of virtual registers that must be passed through each basic
807// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000808// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000809void MachineVerifier::calcRegsRequired() {
810 // First push live-in regs to predecessors' vregsRequired.
811 DenseSet<const MachineBasicBlock*> todo;
812 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
813 MFI != MFE; ++MFI) {
814 const MachineBasicBlock &MBB(*MFI);
815 BBInfo &MInfo = MBBInfoMap[&MBB];
816 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
817 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
818 BBInfo &PInfo = MBBInfoMap[*PrI];
819 if (PInfo.addRequired(MInfo.vregsLiveIn))
820 todo.insert(*PrI);
821 }
822 }
823
824 // Iteratively push vregsRequired to predecessors. This will converge to the
825 // same final state regardless of DenseSet iteration order.
826 while (!todo.empty()) {
827 const MachineBasicBlock *MBB = *todo.begin();
828 todo.erase(MBB);
829 BBInfo &MInfo = MBBInfoMap[MBB];
830 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
831 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
832 if (*PrI == MBB)
833 continue;
834 BBInfo &SInfo = MBBInfoMap[*PrI];
835 if (SInfo.addRequired(MInfo.vregsRequired))
836 todo.insert(*PrI);
837 }
838 }
839}
840
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000841// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000842// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000843void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000844 for (MachineBasicBlock::const_iterator BBI = MBB->begin(), BBE = MBB->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000845 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000846 DenseSet<const MachineBasicBlock*> seen;
847
848 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
849 unsigned Reg = BBI->getOperand(i).getReg();
850 const MachineBasicBlock *Pre = BBI->getOperand(i + 1).getMBB();
851 if (!Pre->isSuccessor(MBB))
852 continue;
853 seen.insert(Pre);
854 BBInfo &PrInfo = MBBInfoMap[Pre];
855 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
856 report("PHI operand is not live-out from predecessor",
857 &BBI->getOperand(i), i);
858 }
859
860 // Did we see all predecessors?
861 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
862 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
863 if (!seen.count(*PrI)) {
864 report("Missing PHI operand", BBI);
Dan Gohman0ba90f32009-10-31 20:19:03 +0000865 *OS << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000866 << " is a predecessor according to the CFG.\n";
867 }
868 }
869 }
870}
871
Jakob Stoklund Olesenb44fad72009-10-04 18:18:39 +0000872void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesenb31defe2010-01-05 20:59:36 +0000873 calcRegsPassed();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000874
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000875 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
876 MFI != MFE; ++MFI) {
877 BBInfo &MInfo = MBBInfoMap[MFI];
878
879 // Skip unreachable MBBs.
880 if (!MInfo.reachable)
881 continue;
882
883 checkPHIOps(MFI);
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000884 }
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000885
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000886 // Now check liveness info if available
887 if (LiveVars || LiveInts)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000888 calcRegsRequired();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000889 if (LiveVars)
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000890 verifyLiveVariables();
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000891 if (LiveInts)
892 verifyLiveIntervals();
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000893}
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +0000894
895void MachineVerifier::verifyLiveVariables() {
896 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
897 for (unsigned Reg = TargetRegisterInfo::FirstVirtualRegister,
898 RegE = MRI->getLastVirtReg()-1; Reg != RegE; ++Reg) {
899 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
900 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
901 MFI != MFE; ++MFI) {
902 BBInfo &MInfo = MBBInfoMap[MFI];
903
904 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
905 if (MInfo.vregsRequired.count(Reg)) {
906 if (!VI.AliveBlocks.test(MFI->getNumber())) {
907 report("LiveVariables: Block missing from AliveBlocks", MFI);
908 *OS << "Virtual register %reg" << Reg
909 << " must be live through the block.\n";
910 }
911 } else {
912 if (VI.AliveBlocks.test(MFI->getNumber())) {
913 report("LiveVariables: Block should not be in AliveBlocks", MFI);
914 *OS << "Virtual register %reg" << Reg
915 << " is not needed live through the block.\n";
916 }
917 }
918 }
919 }
920}
921
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000922void MachineVerifier::verifyLiveIntervals() {
923 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
924 for (LiveIntervals::const_iterator LVI = LiveInts->begin(),
925 LVE = LiveInts->end(); LVI != LVE; ++LVI) {
926 const LiveInterval &LI = *LVI->second;
Jakob Stoklund Olesen893ab5d2010-10-06 23:54:35 +0000927
928 // Spilling and splitting may leave unused registers around. Skip them.
929 if (MRI->use_empty(LI.reg))
930 continue;
931
Jakob Stoklund Olesen8c456422010-10-28 20:44:22 +0000932 // Physical registers have much weirdness going on, mostly from coalescing.
933 // We should probably fix it, but for now just ignore them.
934 if (TargetRegisterInfo::isPhysicalRegister(LI.reg))
935 continue;
936
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000937 assert(LVI->first == LI.reg && "Invalid reg to interval mapping");
938
939 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
940 I!=E; ++I) {
941 VNInfo *VNI = *I;
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000942 const VNInfo *DefVNI = LI.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000943
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000944 if (!DefVNI) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000945 if (!VNI->isUnused()) {
946 report("Valno not live at def and not marked unused", MF);
947 *OS << "Valno #" << VNI->id << " in " << LI << '\n';
948 }
949 continue;
950 }
951
952 if (VNI->isUnused())
953 continue;
954
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000955 if (DefVNI != VNI) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000956 report("Live range at def has different valno", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000957 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesendbcc2e12010-10-26 20:21:43 +0000958 << " where valno #" << DefVNI->id << " is live in " << LI << '\n';
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000959 continue;
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000960 }
961
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000962 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
963 if (!MBB) {
964 report("Invalid definition index", MF);
Jakob Stoklund Olesendbcc2e12010-10-26 20:21:43 +0000965 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
966 << " in " << LI << '\n';
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000967 continue;
968 }
969
970 if (VNI->isPHIDef()) {
971 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
972 report("PHIDef value is not defined at MBB start", MF);
973 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesendbcc2e12010-10-26 20:21:43 +0000974 << ", not at the beginning of BB#" << MBB->getNumber()
975 << " in " << LI << '\n';
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000976 }
977 } else {
978 // Non-PHI def.
979 if (!VNI->def.isDef()) {
980 report("Non-PHI def must be at a DEF slot", MF);
Jakob Stoklund Olesendbcc2e12010-10-26 20:21:43 +0000981 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
982 << " in " << LI << '\n';
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000983 }
984 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
985 if (!MI) {
986 report("No instruction at def index", MF);
Jakob Stoklund Olesen78716872010-10-23 00:49:09 +0000987 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
988 << " in " << LI << '\n';
Jakob Stoklund Olesen3bf7cf92010-10-22 22:48:58 +0000989 } else if (!MI->modifiesRegister(LI.reg, TRI)) {
990 report("Defining instruction does not modify register", MI);
991 *OS << "Valno #" << VNI->id << " in " << LI << '\n';
992 }
993 }
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000994 }
995
996 for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I!=E; ++I) {
Jakob Stoklund Olesened826352010-10-02 05:24:46 +0000997 const VNInfo *VNI = I->valno;
998 assert(VNI && "Live range has no valno");
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +0000999
Jakob Stoklund Olesened826352010-10-02 05:24:46 +00001000 if (VNI->id >= LI.getNumValNums() || VNI != LI.getValNumInfo(VNI->id)) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001001 report("Foreign valno in live range", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +00001002 I->print(*OS);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001003 *OS << " has a valno not in " << LI << '\n';
1004 }
1005
Jakob Stoklund Olesened826352010-10-02 05:24:46 +00001006 if (VNI->isUnused()) {
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001007 report("Live range valno is marked unused", MF);
Jakob Stoklund Olesened826352010-10-02 05:24:46 +00001008 I->print(*OS);
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001009 *OS << " in " << LI << '\n';
1010 }
1011
Jakob Stoklund Olesen78716872010-10-23 00:49:09 +00001012 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(I->start);
1013 if (!MBB) {
1014 report("Bad start of live segment, no basic block", MF);
1015 I->print(*OS);
1016 *OS << " in " << LI << '\n';
1017 continue;
1018 }
1019 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
1020 if (I->start != MBBStartIdx && I->start != VNI->def) {
1021 report("Live segment must begin at MBB entry or valno def", MBB);
1022 I->print(*OS);
1023 *OS << " in " << LI << '\n' << "Basic block starts at "
1024 << MBBStartIdx << '\n';
1025 }
1026
1027 const MachineBasicBlock *EndMBB =
1028 LiveInts->getMBBFromIndex(I->end.getPrevSlot());
1029 if (!EndMBB) {
1030 report("Bad end of live segment, no basic block", MF);
1031 I->print(*OS);
1032 *OS << " in " << LI << '\n';
1033 continue;
1034 }
1035 if (I->end != LiveInts->getMBBEndIdx(EndMBB)) {
1036 // The live segment is ending inside EndMBB
1037 const MachineInstr *MI =
1038 LiveInts->getInstructionFromIndex(I->end.getPrevSlot());
1039 if (!MI) {
1040 report("Live segment doesn't end at a valid instruction", EndMBB);
1041 I->print(*OS);
1042 *OS << " in " << LI << '\n' << "Basic block starts at "
1043 << MBBStartIdx << '\n';
1044 } else if (TargetRegisterInfo::isVirtualRegister(LI.reg) &&
1045 !MI->readsVirtualRegister(LI.reg)) {
1046 // FIXME: Should we require a kill flag?
1047 report("Instruction killing live segment doesn't read register", MI);
1048 I->print(*OS);
1049 *OS << " in " << LI << '\n';
1050 }
1051 }
1052
1053 // Now check all the basic blocks in this live segment.
1054 MachineFunction::const_iterator MFI = MBB;
1055 // Is LI live-in to MBB and not a PHIDef?
1056 if (I->start == VNI->def) {
1057 // Not live-in to any blocks.
1058 if (MBB == EndMBB)
1059 continue;
1060 // Skip this block.
1061 ++MFI;
1062 }
1063 for (;;) {
1064 assert(LiveInts->isLiveInToMBB(LI, MFI));
Jakob Stoklund Olesene459d552010-10-26 16:49:23 +00001065 // We don't know how to track physregs into a landing pad.
1066 if (TargetRegisterInfo::isPhysicalRegister(LI.reg) &&
1067 MFI->isLandingPad()) {
1068 if (&*MFI == EndMBB)
1069 break;
1070 ++MFI;
1071 continue;
1072 }
Jakob Stoklund Olesen78716872010-10-23 00:49:09 +00001073 // Check that VNI is live-out of all predecessors.
1074 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1075 PE = MFI->pred_end(); PI != PE; ++PI) {
1076 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI).getPrevSlot();
1077 const VNInfo *PVNI = LI.getVNInfoAt(PEnd);
1078 if (!PVNI) {
1079 report("Register not marked live out of predecessor", *PI);
1080 *OS << "Valno #" << VNI->id << " live into BB#" << MFI->getNumber()
1081 << '@' << LiveInts->getMBBStartIdx(MFI) << ", not live at "
1082 << PEnd << " in " << LI << '\n';
1083 } else if (PVNI != VNI) {
1084 report("Different value live out of predecessor", *PI);
1085 *OS << "Valno #" << PVNI->id << " live out of BB#"
1086 << (*PI)->getNumber() << '@' << PEnd
1087 << "\nValno #" << VNI->id << " live into BB#" << MFI->getNumber()
1088 << '@' << LiveInts->getMBBStartIdx(MFI) << " in " << LI << '\n';
1089 }
1090 }
1091 if (&*MFI == EndMBB)
1092 break;
1093 ++MFI;
1094 }
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001095 }
Jakob Stoklund Olesen501dc422010-10-26 22:36:07 +00001096
1097 // Check the LI only has one connected component.
Jakob Stoklund Olesen8c593f92010-10-27 00:39:01 +00001098 if (TargetRegisterInfo::isVirtualRegister(LI.reg)) {
1099 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
1100 unsigned NumComp = ConEQ.Classify(&LI);
1101 if (NumComp > 1) {
1102 report("Multiple connected components in live interval", MF);
1103 *OS << NumComp << " components in " << LI << '\n';
Jakob Stoklund Olesencb367772010-10-29 00:40:57 +00001104 for (unsigned comp = 0; comp != NumComp; ++comp) {
1105 *OS << comp << ": valnos";
1106 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1107 E = LI.vni_end(); I!=E; ++I)
1108 if (comp == ConEQ.getEqClass(*I))
1109 *OS << ' ' << (*I)->id;
1110 *OS << '\n';
1111 }
Jakob Stoklund Olesen8c593f92010-10-27 00:39:01 +00001112 }
Jakob Stoklund Olesen501dc422010-10-26 22:36:07 +00001113 }
Jakob Stoklund Olesen58e12482010-08-06 18:04:19 +00001114 }
1115}
Jakob Stoklund Olesen8f16e022009-11-18 20:36:57 +00001116