blob: 310a4a6b0374846cf0120f0e8d6290602683764e [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Constants.h"
25#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000026#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000027#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000029#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000031using namespace llvm;
32
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000033/// AddLiveIn - This helper function adds the specified physical register to the
34/// MachineFunction as a live in value. It also creates a corresponding virtual
35/// register for it.
36static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
37 TargetRegisterClass *RC) {
38 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000039 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
40 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000041 return VReg;
42}
43
44AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
45 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000046 //I am having problems with shr n i8 1
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000048 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000049
Chris Lattner111c2fa2006-10-06 22:46:51 +000050 setUsesGlobalOffsetTable(true);
51
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000052 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000053 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
54 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000055
56 // We want to custom lower some of our intrinsics.
57 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
58
Evan Cheng03294662008-10-14 21:26:46 +000059 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
60 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000061
Evan Cheng03294662008-10-14 21:26:46 +000062 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
63 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000064
Evan Cheng03294662008-10-14 21:26:46 +000065 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
66 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
67 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068
Eli Friedman18d643a2009-07-17 05:23:03 +000069 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
70
Evan Chengc35497f2006-10-30 08:02:39 +000071 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
72 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000073 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000074 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000075
Andrew Lenharth7794bd32006-06-27 23:19:14 +000076 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
77
Chris Lattner3e2bafd2005-09-28 22:29:17 +000078 setOperationAction(ISD::FREM, MVT::f32, Expand);
79 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000080
81 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000082 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000083 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
84 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
85
Andrew Lenharth120ab482005-09-29 22:54:56 +000086 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000087 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
88 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
89 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
90 }
Nate Begemand88fc032006-01-14 03:14:10 +000091 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000092 setOperationAction(ISD::ROTL , MVT::i64, Expand);
93 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000094
Andrew Lenharth53d89702005-12-25 01:34:27 +000095 setOperationAction(ISD::SREM , MVT::i64, Custom);
96 setOperationAction(ISD::UREM , MVT::i64, Custom);
97 setOperationAction(ISD::SDIV , MVT::i64, Custom);
98 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000099
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000100 setOperationAction(ISD::ADDC , MVT::i64, Expand);
101 setOperationAction(ISD::ADDE , MVT::i64, Expand);
102 setOperationAction(ISD::SUBC , MVT::i64, Expand);
103 setOperationAction(ISD::SUBE , MVT::i64, Expand);
104
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000105 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000106 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000107
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000108
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000109 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000110 setOperationAction(ISD::FSIN , MVT::f64, Expand);
111 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000112 setOperationAction(ISD::FSIN , MVT::f32, Expand);
113 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000114
115 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000116 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000117
118 setOperationAction(ISD::FPOW , MVT::f32, Expand);
119 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000120
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000121 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000122
Andrew Lenharth3553d862007-01-24 21:09:16 +0000123 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
124
Chris Lattnerf73bae12005-11-29 06:16:21 +0000125 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000126 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000127 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000128 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
129 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000130
131 // Not implemented yet.
132 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
133 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000134 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
135
Bill Wendling056292f2008-09-16 21:48:12 +0000136 // We want to legalize GlobalAddress and ConstantPool and
137 // ExternalSymbols nodes into the appropriate instructions to
138 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000139 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
140 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000141 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000142 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000143
Andrew Lenharth0e538792006-01-25 21:54:38 +0000144 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000145 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000146 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000147 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000148 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000149
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000150 setOperationAction(ISD::RET, MVT::Other, Custom);
151
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000152 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000153 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000154
Andrew Lenharth739027e2006-01-16 21:22:38 +0000155 setStackPointerRegisterToSaveRestore(Alpha::R30);
156
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000157 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000158 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000159 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000160 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000161
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000162 setJumpBufSize(272);
163 setJumpBufAlignment(16);
164
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000165 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000166}
167
Duncan Sands5480c042009-01-01 15:52:00 +0000168MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000169 return MVT::i64;
170}
171
Andrew Lenharth84a06052006-01-16 19:53:25 +0000172const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
173 switch (Opcode) {
174 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000175 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
176 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
177 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
178 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
179 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
180 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000181 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000182 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000183 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000184 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000185 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
186 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000187 }
188}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000189
Bill Wendlingb4202b82009-07-01 18:50:55 +0000190/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000191unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
192 return 4;
193}
194
Dan Gohman475871a2008-07-27 21:46:04 +0000195static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000196 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000197 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000198 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
199 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000200 // FIXME there isn't really any debug info here
201 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000202
Dale Johannesende064702009-02-06 21:50:26 +0000203 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000204 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000205 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000206 return Lo;
207}
208
Chris Lattnere21492b2006-08-11 17:19:54 +0000209//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
210//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211
212//For now, just use variable size stack frame format
213
214//In a standard call, the first six items are passed in registers $16
215//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
216//of argument-to-register correspondence.) The remaining items are
217//collected in a memory argument list that is a naturally aligned
218//array of quadwords. In a standard call, this list, if present, must
219//be passed at 0(SP).
220//7 ... n 0(SP) ... (n-7)*8(SP)
221
222// //#define FP $15
223// //#define RA $26
224// //#define PV $27
225// //#define GP $29
226// //#define SP $30
227
Eli Friedman796492d2009-07-19 01:11:32 +0000228#include "AlphaGenCallingConv.inc"
229
230SDValue AlphaTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
231 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
232 SDValue Chain = TheCall->getChain();
233 SDValue Callee = TheCall->getCallee();
234 bool isVarArg = TheCall->isVarArg();
235 DebugLoc dl = Op.getDebugLoc();
236 MachineFunction &MF = DAG.getMachineFunction();
237 unsigned CC = MF.getFunction()->getCallingConv();
238
239 // Analyze operands of the call, assigning locations to each operand.
240 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000241 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000242
243 CCInfo.AnalyzeCallOperands(TheCall, CC_Alpha);
244
245 // Get a count of how many bytes are to be pushed on the stack.
246 unsigned NumBytes = CCInfo.getNextStackOffset();
247
248 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
249 getPointerTy(), true));
250
251 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
252 SmallVector<SDValue, 12> MemOpChains;
253 SDValue StackPtr;
254
255 // Walk the register/memloc assignments, inserting copies/loads.
256 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
257 CCValAssign &VA = ArgLocs[i];
258
259 // Arguments start after the 5 first operands of ISD::CALL
260 SDValue Arg = TheCall->getArg(i);
261
262 // Promote the value if needed.
263 switch (VA.getLocInfo()) {
264 default: assert(0 && "Unknown loc info!");
265 case CCValAssign::Full: break;
266 case CCValAssign::SExt:
267 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
268 break;
269 case CCValAssign::ZExt:
270 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
271 break;
272 case CCValAssign::AExt:
273 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
274 break;
275 }
276
277 // Arguments that can be passed on register must be kept at RegsToPass
278 // vector
279 if (VA.isRegLoc()) {
280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
281 } else {
282 assert(VA.isMemLoc());
283
284 if (StackPtr.getNode() == 0)
285 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
286
287 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
288 StackPtr,
289 DAG.getIntPtrConstant(VA.getLocMemOffset()));
290
291 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
292 PseudoSourceValue::getStack(), 0));
293 }
294 }
295
296 // Transform all store nodes into one single node because all store nodes are
297 // independent of each other.
298 if (!MemOpChains.empty())
299 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
300 &MemOpChains[0], MemOpChains.size());
301
302 // Build a sequence of copy-to-reg nodes chained together with token chain and
303 // flag operands which copy the outgoing args into registers. The InFlag in
304 // necessary since all emited instructions must be stuck together.
305 SDValue InFlag;
306 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
307 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
308 RegsToPass[i].second, InFlag);
309 InFlag = Chain.getValue(1);
310 }
311
312 // Returns a chain & a flag for retval copy to use.
313 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
314 SmallVector<SDValue, 8> Ops;
315 Ops.push_back(Chain);
316 Ops.push_back(Callee);
317
318 // Add argument registers to the end of the list so that they are
319 // known live into the call.
320 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
321 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
322 RegsToPass[i].second.getValueType()));
323
324 if (InFlag.getNode())
325 Ops.push_back(InFlag);
326
327 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
328 InFlag = Chain.getValue(1);
329
330 // Create the CALLSEQ_END node.
331 Chain = DAG.getCALLSEQ_END(Chain,
332 DAG.getConstant(NumBytes, getPointerTy(), true),
333 DAG.getConstant(0, getPointerTy(), true),
334 InFlag);
335 InFlag = Chain.getValue(1);
336
337 // Handle result values, copying them out of physregs into vregs that we
338 // return.
339 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
340 Op.getResNo());
341}
342
343/// LowerCallResult - Lower the result values of an ISD::CALL into the
344/// appropriate copies out of appropriate physical registers. This assumes that
345/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
346/// being lowered. Returns a SDNode with the same number of values as the
347/// ISD::CALL.
348SDNode*
349AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
350 CallSDNode *TheCall,
351 unsigned CallingConv,
352 SelectionDAG &DAG) {
353 bool isVarArg = TheCall->isVarArg();
354 DebugLoc dl = TheCall->getDebugLoc();
355
356 // Assign locations to each value returned by this call.
357 SmallVector<CCValAssign, 16> RVLocs;
358 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000359 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000360
361 CCInfo.AnalyzeCallResult(TheCall, RetCC_Alpha);
362 SmallVector<SDValue, 8> ResultVals;
363
364 // Copy all of the result registers out of their specified physreg.
365 for (unsigned i = 0; i != RVLocs.size(); ++i) {
366 CCValAssign &VA = RVLocs[i];
367
368 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
369 VA.getLocVT(), InFlag).getValue(1);
370 SDValue RetValue = Chain.getValue(0);
371 InFlag = Chain.getValue(2);
372
373 // If this is an 8/16/32-bit value, it is really passed promoted to 64
374 // bits. Insert an assert[sz]ext to capture this, then truncate to the
375 // right size.
376 if (VA.getLocInfo() == CCValAssign::SExt)
377 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
378 DAG.getValueType(VA.getValVT()));
379 else if (VA.getLocInfo() == CCValAssign::ZExt)
380 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
381 DAG.getValueType(VA.getValVT()));
382
383 if (VA.getLocInfo() != CCValAssign::Full)
384 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
385
386 ResultVals.push_back(RetValue);
387 }
388
389 ResultVals.push_back(Chain);
390
391 // Merge everything together with a MERGE_VALUES node.
392 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
393 &ResultVals[0], ResultVals.size()).getNode();
394}
395
Dan Gohman475871a2008-07-27 21:46:04 +0000396static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000397 int &VarArgsBase,
398 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000399 MachineFunction &MF = DAG.getMachineFunction();
400 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000401 std::vector<SDValue> ArgValues;
402 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000403 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000404
Andrew Lenharthf71df332005-09-04 06:12:19 +0000405 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000406 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000407 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000408 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000409
Gabor Greifba36cb52008-08-28 21:40:38 +0000410 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000411 SDValue argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000412 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000413 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000414
415 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000416 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000417 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000418 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000419 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000420 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000421 &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000422 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000423 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000424 case MVT::f32:
425 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000426 &Alpha::F4RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000427 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000428 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000429 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000430 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000431 &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000432 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000433 break;
434 }
435 } else { //more args
436 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000437 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000438
439 // Create the SelectionDAG nodes corresponding to a load
440 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000441 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000442 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000443 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000444 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000445 }
446
447 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000448 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000449 if (isVarArg) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000450 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000451 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000452 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000453 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000454 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000455 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000456 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
457 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000458 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000459 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000460
Dan Gohman6f0d0242008-02-10 18:45:23 +0000461 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000462 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000463 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000464 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
465 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000466 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000467 }
468
469 //Set up a token factor with all the stack traffic
Dale Johannesen33c960f2009-02-04 20:06:27 +0000470 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000471 }
472
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000473 ArgValues.push_back(Root);
474
475 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000476 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +0000477 &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000478}
479
Dan Gohman475871a2008-07-27 21:46:04 +0000480static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000481 DebugLoc dl = Op.getDebugLoc();
482 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000483 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000484 DebugLoc::getUnknownLoc(),
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000485 MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000486 SDValue());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000487 switch (Op.getNumOperands()) {
488 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000489 llvm_unreachable("Do not know how to return this many arguments!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000490 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000491 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000492 //return SDValue(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000493 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000494 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000495 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000496 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000497 ArgReg = Alpha::R0;
498 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000499 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000500 ArgReg = Alpha::F0;
501 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000502 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
503 Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000504 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
505 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000506 break;
507 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000508 case 5: {
509 MVT ArgVT = Op.getOperand(1).getValueType();
510 unsigned ArgReg1, ArgReg2;
511 if (ArgVT.isInteger()) {
512 ArgReg1 = Alpha::R0;
513 ArgReg2 = Alpha::R1;
514 } else {
515 assert(ArgVT.isFloatingPoint());
516 ArgReg1 = Alpha::F0;
517 ArgReg2 = Alpha::F1;
518 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000519 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
520 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000521 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
522 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
523 == DAG.getMachineFunction().getRegInfo().liveout_end())
524 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000525 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
526 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000527 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
528 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
529 == DAG.getMachineFunction().getRegInfo().liveout_end())
530 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
531 break;
532 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000533 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000534 return DAG.getNode(AlphaISD::RET_FLAG, dl,
535 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000536}
537
Dan Gohman475871a2008-07-27 21:46:04 +0000538void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
539 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000540 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000541 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000542 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000543 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000544
Dale Johannesenf5d97892009-02-04 01:48:28 +0000545 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
546 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000547 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000548 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000549 Tmp, NULL, 0, MVT::i32);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000550 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000551 if (N->getValueType(0).isFloatingPoint())
552 {
553 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesenf5d97892009-02-04 01:48:28 +0000554 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000555 DAG.getConstant(8*6, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000556 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000557 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000558 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000559 }
560
Dale Johannesenf5d97892009-02-04 01:48:28 +0000561 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000562 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000563 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sands126d9072008-07-04 11:47:58 +0000564 MVT::i32);
565}
566
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000567/// LowerOperation - Provide custom lowering hooks for some operations.
568///
Dan Gohman475871a2008-07-27 21:46:04 +0000569SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000570 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000571 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000572 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000573 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000574 VarArgsBase,
575 VarArgsOffset);
Eli Friedman796492d2009-07-19 01:11:32 +0000576 case ISD::CALL: return LowerCALL(Op, DAG);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000577 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000578 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
579
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000580 case ISD::INTRINSIC_WO_CHAIN: {
581 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
582 switch (IntNo) {
583 default: break; // Don't custom lower most intrinsics.
584 case Intrinsic::alpha_umulh:
Dale Johannesende064702009-02-06 21:50:26 +0000585 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
586 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000587 }
588 }
589
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000590 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000591 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000592 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000593 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000594 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesende064702009-02-06 21:50:26 +0000595 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
596 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000597 isDouble?MVT::f64:MVT::f32, LD);
598 return FP;
599 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000600 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000601 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000602 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000603
604 if (!isDouble) //Promote
Dale Johannesende064702009-02-06 21:50:26 +0000605 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000606
Dale Johannesende064702009-02-06 21:50:26 +0000607 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000608
Dale Johannesende064702009-02-06 21:50:26 +0000609 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000610 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000611 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000612 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000613 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000614 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000615 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000616
Dale Johannesende064702009-02-06 21:50:26 +0000617 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000618 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000619 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000620 return Lo;
621 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000622 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000623 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000624 case ISD::GlobalAddress: {
625 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
626 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000627 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000628 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000629
Reid Spencer5cbf9852007-01-30 20:08:39 +0000630 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000631 if (GV->hasLocalLinkage()) {
Dale Johannesende064702009-02-06 21:50:26 +0000632 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000633 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000634 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000635 return Lo;
636 } else
Dale Johannesende064702009-02-06 21:50:26 +0000637 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000638 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000639 }
Bill Wendling056292f2008-09-16 21:48:12 +0000640 case ISD::ExternalSymbol: {
Dale Johannesende064702009-02-06 21:50:26 +0000641 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000642 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
643 ->getSymbol(), MVT::i64),
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000644 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000645 }
Bill Wendling056292f2008-09-16 21:48:12 +0000646
Andrew Lenharth53d89702005-12-25 01:34:27 +0000647 case ISD::UREM:
648 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000649 //Expand only on constant case
650 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000651 MVT VT = Op.getNode()->getValueType(0);
652 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
653 BuildUDIV(Op.getNode(), DAG, NULL) :
654 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000655 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
656 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000657 return Tmp1;
658 }
659 //fall through
660 case ISD::SDIV:
661 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000662 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000663 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000664 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
665 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000666 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000667 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000668 case ISD::UREM: opstr = "__remqu"; break;
669 case ISD::SREM: opstr = "__remq"; break;
670 case ISD::UDIV: opstr = "__divqu"; break;
671 case ISD::SDIV: opstr = "__divq"; break;
672 }
Dan Gohman475871a2008-07-27 21:46:04 +0000673 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000674 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000675 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesende064702009-02-06 21:50:26 +0000676 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000677 }
678 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000679
Nate Begemanacc398c2006-01-25 18:21:52 +0000680 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000681 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000683
Dan Gohman475871a2008-07-27 21:46:04 +0000684 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000685 if (Op.getValueType() == MVT::i32)
Dale Johannesen39355f92009-02-04 02:34:38 +0000686 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000687 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000688 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000689 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000690 return Result;
691 }
692 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000693 SDValue Chain = Op.getOperand(0);
694 SDValue DestP = Op.getOperand(1);
695 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000696 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
697 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000698
Dale Johannesen39355f92009-02-04 02:34:38 +0000699 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
700 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
701 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000702 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000703 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
704 NP, NULL,0, MVT::i32);
705 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000706 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000707 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000708 }
709 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000710 SDValue Chain = Op.getOperand(0);
711 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000712 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000713
714 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000715 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000716 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
717 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000718 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000719 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000720 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000721 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000722 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000723 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
724 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000725 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000726 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000727 }
Jim Laskey62819f32007-02-21 22:54:50 +0000728
Dan Gohman475871a2008-07-27 21:46:04 +0000729 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000730}
Nate Begeman0aed7842006-01-28 03:14:31 +0000731
Duncan Sands1607f052008-12-01 11:39:25 +0000732void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
733 SmallVectorImpl<SDValue>&Results,
734 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000735 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000736 assert(N->getValueType(0) == MVT::i32 &&
737 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000738 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000739
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000741 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000742 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000743 Results.push_back(Res);
744 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000745}
Andrew Lenharth17255992006-06-21 13:37:27 +0000746
747
748//Inline Asm
749
750/// getConstraintType - Given a constraint letter, return the type of
751/// constraint it is for this target.
752AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000753AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
754 if (Constraint.size() == 1) {
755 switch (Constraint[0]) {
756 default: break;
757 case 'f':
758 case 'r':
759 return C_RegisterClass;
760 }
761 }
762 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000763}
764
765std::vector<unsigned> AlphaTargetLowering::
766getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000767 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000768 if (Constraint.size() == 1) {
769 switch (Constraint[0]) {
770 default: break; // Unknown constriant letter
771 case 'f':
772 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000773 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
774 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
775 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000776 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000777 Alpha::F15, Alpha::F16, Alpha::F17,
778 Alpha::F18, Alpha::F19, Alpha::F20,
779 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000780 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000781 Alpha::F27, Alpha::F28, Alpha::F29,
782 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000783 case 'r':
784 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000785 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
786 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
787 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000788 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000789 Alpha::R15, Alpha::R16, Alpha::R17,
790 Alpha::R18, Alpha::R19, Alpha::R20,
791 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000792 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000793 Alpha::R27, Alpha::R28, Alpha::R29,
794 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000795 }
796 }
797
798 return std::vector<unsigned>();
799}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000800//===----------------------------------------------------------------------===//
801// Other Lowering Code
802//===----------------------------------------------------------------------===//
803
804MachineBasicBlock *
805AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000806 MachineBasicBlock *BB) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000807 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
808 assert((MI->getOpcode() == Alpha::CAS32 ||
809 MI->getOpcode() == Alpha::CAS64 ||
810 MI->getOpcode() == Alpha::LAS32 ||
811 MI->getOpcode() == Alpha::LAS64 ||
812 MI->getOpcode() == Alpha::SWAP32 ||
813 MI->getOpcode() == Alpha::SWAP64) &&
814 "Unexpected instr type to insert");
815
816 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
817 MI->getOpcode() == Alpha::LAS32 ||
818 MI->getOpcode() == Alpha::SWAP32;
819
820 //Load locked store conditional for atomic ops take on the same form
821 //start:
822 //ll
823 //do stuff (maybe branch to exit)
824 //sc
825 //test sc and maybe branck to start
826 //exit:
827 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000828 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000829 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000830 ++It;
831
832 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000833 MachineFunction *F = BB->getParent();
834 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
835 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000836
Dan Gohman0011dc42008-06-21 20:21:19 +0000837 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000838
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000839 F->insert(It, llscMBB);
840 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000841
Dale Johannesen01b36e62009-02-13 02:30:42 +0000842 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000843
844 unsigned reg_res = MI->getOperand(0).getReg(),
845 reg_ptr = MI->getOperand(1).getReg(),
846 reg_v2 = MI->getOperand(2).getReg(),
847 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
848
Dale Johannesen01b36e62009-02-13 02:30:42 +0000849 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000850 reg_res).addImm(0).addReg(reg_ptr);
851 switch (MI->getOpcode()) {
852 case Alpha::CAS32:
853 case Alpha::CAS64: {
854 unsigned reg_cmp
855 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000856 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000857 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000858 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000859 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000860 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000861 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
862 break;
863 }
864 case Alpha::LAS32:
865 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000866 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000867 .addReg(reg_res).addReg(reg_v2);
868 break;
869 }
870 case Alpha::SWAP32:
871 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000872 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000873 .addReg(reg_v2).addReg(reg_v2);
874 break;
875 }
876 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000877 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000878 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000879 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000880 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000881 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000882
883 thisMBB->addSuccessor(llscMBB);
884 llscMBB->addSuccessor(llscMBB);
885 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000886 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000887
888 return sinkMBB;
889}
Dan Gohman6520e202008-10-18 02:06:02 +0000890
891bool
892AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
893 // The Alpha target isn't yet aware of offsets.
894 return false;
895}