blob: d5f5772cf040a517c1e3241464a9c35ce596abb9 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
27
Jim Grosbach460a9052011-10-07 23:56:00 +000028def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
29def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
30def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
31def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
32 return ((uint64_t)Imm) < 8;
33}]> {
34 let ParserMatchClass = VectorIndex8Operand;
35 let PrintMethod = "printVectorIndex";
36 let MIOperandInfo = (ops i32imm);
37}
38def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
39 return ((uint64_t)Imm) < 4;
40}]> {
41 let ParserMatchClass = VectorIndex16Operand;
42 let PrintMethod = "printVectorIndex";
43 let MIOperandInfo = (ops i32imm);
44}
45def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
46 return ((uint64_t)Imm) < 2;
47}]> {
48 let ParserMatchClass = VectorIndex32Operand;
49 let PrintMethod = "printVectorIndex";
50 let MIOperandInfo = (ops i32imm);
51}
52
Bob Wilson5bafff32009-06-22 23:27:02 +000053//===----------------------------------------------------------------------===//
54// NEON-specific DAG Nodes.
55//===----------------------------------------------------------------------===//
56
57def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000058def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000059
60def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000061def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000062def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000063def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
64def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000065def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
66def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000067def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
68def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000069def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
70def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
71
72// Types for vector shift by immediates. The "SHX" version is for long and
73// narrow operations where the source and destination vectors have different
74// types. The "SHINS" version is for shift and insert operations.
75def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
76 SDTCisVT<2, i32>]>;
77def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
78 SDTCisVT<2, i32>]>;
79def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
80 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
81
82def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
83def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
84def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
85def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
86def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
87def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
88def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
89
90def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
91def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
92def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
93
94def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
95def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
96def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
97def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
98def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
99def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
100
101def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
102def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
103def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
104
105def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
106def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
107
108def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
109 SDTCisVT<2, i32>]>;
110def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
111def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
112
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000113def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
114def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
115def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
116
Owen Andersond9668172010-11-03 22:44:51 +0000117def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
118 SDTCisVT<2, i32>]>;
119def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000120def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000121
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000122def NEONvbsl : SDNode<"ARMISD::VBSL",
123 SDTypeProfile<1, 3, [SDTCisVec<0>,
124 SDTCisSameAs<0, 1>,
125 SDTCisSameAs<0, 2>,
126 SDTCisSameAs<0, 3>]>>;
127
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000128def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
129
Bob Wilson0ce37102009-08-14 05:08:32 +0000130// VDUPLANE can produce a quad-register result from a double-register source,
131// so the result is not constrained to match the source.
132def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
133 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
134 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000135
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000136def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
137 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
138def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
139
Bob Wilsond8e17572009-08-12 22:31:50 +0000140def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
141def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
142def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
143def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
144
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000145def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000146 SDTCisSameAs<0, 2>,
147 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000148def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
149def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
150def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000151
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000152def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
153 SDTCisSameAs<1, 2>]>;
154def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
155def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
156
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000157def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
158 SDTCisSameAs<0, 2>]>;
159def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
160def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
161
Bob Wilsoncba270d2010-07-13 21:16:48 +0000162def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
163 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000164 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000165 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
166 return (EltBits == 32 && EltVal == 0);
167}]>;
168
169def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
170 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000171 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000172 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
173 return (EltBits == 8 && EltVal == 0xff);
174}]>;
175
Bob Wilson5bafff32009-06-22 23:27:02 +0000176//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000177// NEON load / store instructions
178//===----------------------------------------------------------------------===//
179
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000180// Use VLDM to load a Q register as a D register pair.
181// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182def VLDMQIA
183 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
184 IIC_fpLoad_m, "",
185 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000186
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000187// Use VSTM to store a Q register as a D register pair.
188// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000189def VSTMQIA
190 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
191 IIC_fpStore_m, "",
192 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000193
Bob Wilsonffde0802010-09-02 16:00:54 +0000194// Classes for VLD* pseudo-instructions with multi-register operands.
195// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000196class VLDQPseudo<InstrItinClass itin>
197 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
198class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000199 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000200 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000201 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000202class VLDQQPseudo<InstrItinClass itin>
203 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
204class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000205 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000206 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000207 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000208class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000209 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
210 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000211class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000212 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000213 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000214 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000215
Bob Wilson2a0e9742010-11-27 06:35:16 +0000216let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
217
Bob Wilson205a5ca2009-07-08 18:11:30 +0000218// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000219class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000220 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000221 (ins addrmode6:$Rn), IIC_VLD1,
222 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
223 let Rm = 0b1111;
224 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000226}
Bob Wilson621f1952010-03-23 05:25:43 +0000227class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000228 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000229 (ins addrmode6:$Rn), IIC_VLD1x2,
230 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
231 let Rm = 0b1111;
232 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000233 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000234}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000235
Owen Andersond9aa7d32010-11-02 00:05:05 +0000236def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
237def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
238def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
239def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000240
Owen Andersond9aa7d32010-11-02 00:05:05 +0000241def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
242def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
243def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
244def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000245
Evan Chengd2ca8132010-10-09 01:03:04 +0000246def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
247def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
248def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
249def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000250
Bob Wilson99493b22010-03-20 17:59:03 +0000251// ...with address register writeback:
252class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000253 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000254 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
255 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
256 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000257 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000259}
Bob Wilson99493b22010-03-20 17:59:03 +0000260class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000261 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000262 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
263 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
264 "$Rn.addr = $wb", []> {
265 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000266 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000267}
Bob Wilson99493b22010-03-20 17:59:03 +0000268
Owen Andersone85bd772010-11-02 00:24:52 +0000269def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
270def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
271def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
272def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000273
Owen Andersone85bd772010-11-02 00:24:52 +0000274def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
275def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
276def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
277def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000278
Evan Chengd2ca8132010-10-09 01:03:04 +0000279def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
280def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
281def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
282def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson052ba452010-03-22 18:22:06 +0000284// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000285class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000286 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
289 let Rm = 0b1111;
290 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000292}
Bob Wilson99493b22010-03-20 17:59:03 +0000293class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000294 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000295 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
296 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
297 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000299}
Bob Wilson052ba452010-03-22 18:22:06 +0000300
Owen Andersone85bd772010-11-02 00:24:52 +0000301def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
302def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
303def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
304def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000305
Owen Andersone85bd772010-11-02 00:24:52 +0000306def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
307def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
308def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
309def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000310
Evan Chengd2ca8132010-10-09 01:03:04 +0000311def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
312def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Bob Wilson052ba452010-03-22 18:22:06 +0000314// ...with 4 registers (some of these are only for the disassembler):
315class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000316 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
318 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000321 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000322}
Bob Wilson99493b22010-03-20 17:59:03 +0000323class VLD1D4WB<bits<4> op7_4, string Dt>
324 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000325 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000326 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000327 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000328 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000329 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000330 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000331}
Johnny Chend7283d92010-02-23 20:51:23 +0000332
Owen Andersone85bd772010-11-02 00:24:52 +0000333def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
334def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
335def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
336def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000337
Owen Andersone85bd772010-11-02 00:24:52 +0000338def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
339def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
340def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
341def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
344def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000345
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000346// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000347class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000348 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 (ins addrmode6:$Rn), IIC_VLD2,
350 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
351 let Rm = 0b1111;
352 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson95808322010-03-18 20:18:39 +0000355class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000356 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000357 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000358 (ins addrmode6:$Rn), IIC_VLD2x2,
359 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
360 let Rm = 0b1111;
361 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000362 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000363}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000364
Owen Andersoncf667be2010-11-02 01:24:55 +0000365def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
366def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
367def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000368
Owen Andersoncf667be2010-11-02 01:24:55 +0000369def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
370def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
371def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000372
Bob Wilson9d84fb32010-09-14 20:59:49 +0000373def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
374def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
375def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Evan Chengd2ca8132010-10-09 01:03:04 +0000377def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
378def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
379def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000380
Bob Wilson92cb9322010-03-20 20:10:51 +0000381// ...with address register writeback:
382class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000383 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000384 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
385 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
386 "$Rn.addr = $wb", []> {
387 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000389}
Bob Wilson92cb9322010-03-20 20:10:51 +0000390class VLD2QWB<bits<4> op7_4, string Dt>
391 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000392 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000393 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
394 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
395 "$Rn.addr = $wb", []> {
396 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000398}
Bob Wilson92cb9322010-03-20 20:10:51 +0000399
Owen Andersoncf667be2010-11-02 01:24:55 +0000400def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
401def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
402def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000403
Owen Andersoncf667be2010-11-02 01:24:55 +0000404def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
405def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
406def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000407
Evan Chengd2ca8132010-10-09 01:03:04 +0000408def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
409def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
410def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000411
Evan Chengd2ca8132010-10-09 01:03:04 +0000412def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
413def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
414def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000415
Bob Wilson00bf1d92010-03-20 18:14:26 +0000416// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000417def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
418def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
419def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
420def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
421def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
422def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000423
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000424// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000425class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000426 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000427 (ins addrmode6:$Rn), IIC_VLD3,
428 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
429 let Rm = 0b1111;
430 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000431 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000432}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000433
Owen Andersoncf667be2010-11-02 01:24:55 +0000434def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
435def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
436def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000437
Bob Wilson9d84fb32010-09-14 20:59:49 +0000438def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
439def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
440def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000441
Bob Wilson92cb9322010-03-20 20:10:51 +0000442// ...with address register writeback:
443class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
444 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000445 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000446 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
447 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
448 "$Rn.addr = $wb", []> {
449 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000451}
Bob Wilson92cb9322010-03-20 20:10:51 +0000452
Owen Andersoncf667be2010-11-02 01:24:55 +0000453def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
454def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
455def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000456
Evan Cheng84f69e82010-10-09 01:45:34 +0000457def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
458def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
459def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000460
Bob Wilson7de68142011-02-07 17:43:15 +0000461// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000462def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
463def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
464def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
465def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
466def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
467def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000468
Evan Cheng84f69e82010-10-09 01:45:34 +0000469def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
470def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
471def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000472
Bob Wilson92cb9322010-03-20 20:10:51 +0000473// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000474def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
475def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
476def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
477
Evan Cheng84f69e82010-10-09 01:45:34 +0000478def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
479def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
480def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000481
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000482// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000483class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
484 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000485 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000486 (ins addrmode6:$Rn), IIC_VLD4,
487 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
488 let Rm = 0b1111;
489 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000491}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000492
Owen Andersoncf667be2010-11-02 01:24:55 +0000493def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
494def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
495def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000496
Bob Wilson9d84fb32010-09-14 20:59:49 +0000497def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
498def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
499def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000500
Bob Wilson92cb9322010-03-20 20:10:51 +0000501// ...with address register writeback:
502class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
503 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000504 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000505 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
507 "$Rn.addr = $wb", []> {
508 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000509 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000510}
Bob Wilson92cb9322010-03-20 20:10:51 +0000511
Owen Andersoncf667be2010-11-02 01:24:55 +0000512def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
513def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
514def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000515
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000516def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
517def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
518def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000519
Bob Wilson7de68142011-02-07 17:43:15 +0000520// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000521def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
522def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
523def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
524def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
525def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
526def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000527
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000528def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
529def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
530def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000531
Bob Wilson92cb9322010-03-20 20:10:51 +0000532// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000533def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
534def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
535def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
536
537def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
538def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
539def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000540
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000541} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
542
Bob Wilson8466fa12010-09-13 23:01:35 +0000543// Classes for VLD*LN pseudo-instructions with multi-register operands.
544// These are expanded to real instructions after register allocation.
545class VLDQLNPseudo<InstrItinClass itin>
546 : PseudoNLdSt<(outs QPR:$dst),
547 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
548 itin, "$src = $dst">;
549class VLDQLNWBPseudo<InstrItinClass itin>
550 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
551 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
552 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
553class VLDQQLNPseudo<InstrItinClass itin>
554 : PseudoNLdSt<(outs QQPR:$dst),
555 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
556 itin, "$src = $dst">;
557class VLDQQLNWBPseudo<InstrItinClass itin>
558 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
559 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
560 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
561class VLDQQQQLNPseudo<InstrItinClass itin>
562 : PseudoNLdSt<(outs QQQQPR:$dst),
563 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
564 itin, "$src = $dst">;
565class VLDQQQQLNWBPseudo<InstrItinClass itin>
566 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
567 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
568 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
569
Bob Wilsonb07c1712009-10-07 21:53:04 +0000570// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
572 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000573 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000574 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
575 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000576 "$src = $Vd",
577 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000578 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000579 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000580 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000581 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000582}
Mon P Wang183c6272011-05-09 17:47:27 +0000583class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
584 PatFrag LoadOp>
585 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
586 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
587 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
588 "$src = $Vd",
589 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
590 (i32 (LoadOp addrmode6oneL32:$Rn)),
591 imm:$lane))]> {
592 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000593 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000594}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000595class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
596 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
597 (i32 (LoadOp addrmode6:$addr)),
598 imm:$lane))];
599}
600
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
602 let Inst{7-5} = lane{2-0};
603}
604def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
605 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000606 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000607}
Mon P Wang183c6272011-05-09 17:47:27 +0000608def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000609 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000610 let Inst{5} = Rn{4};
611 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000612}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000613
614def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
615def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
616def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
617
Bob Wilson746fa172010-12-10 22:13:32 +0000618def : Pat<(vector_insert (v2f32 DPR:$src),
619 (f32 (load addrmode6:$addr)), imm:$lane),
620 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
621def : Pat<(vector_insert (v4f32 QPR:$src),
622 (f32 (load addrmode6:$addr)), imm:$lane),
623 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
624
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000625let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
626
627// ...with address register writeback:
628class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000629 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000630 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000631 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000632 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000633 "$src = $Vd, $Rn.addr = $wb", []> {
634 let DecoderMethod = "DecodeVLD1LN";
635}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000636
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000637def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
638 let Inst{7-5} = lane{2-0};
639}
640def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
641 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000642 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000643}
644def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
645 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000646 let Inst{5} = Rn{4};
647 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000648}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000649
650def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
651def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
652def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000653
Bob Wilson243fcc52009-09-01 04:26:28 +0000654// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000655class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000656 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
658 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000659 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000660 let Rm = 0b1111;
661 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000662 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000663}
Bob Wilson243fcc52009-09-01 04:26:28 +0000664
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000665def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
666 let Inst{7-5} = lane{2-0};
667}
668def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
669 let Inst{7-6} = lane{1-0};
670}
671def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
672 let Inst{7} = lane{0};
673}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000674
Evan Chengd2ca8132010-10-09 01:03:04 +0000675def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
676def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
677def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000678
Bob Wilson41315282010-03-20 20:39:53 +0000679// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000680def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
681 let Inst{7-6} = lane{1-0};
682}
683def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
684 let Inst{7} = lane{0};
685}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000686
Evan Chengd2ca8132010-10-09 01:03:04 +0000687def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
688def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000689
Bob Wilsona1023642010-03-20 20:47:18 +0000690// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000691class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000692 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000694 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000695 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
696 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
697 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000698 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000701def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
702 let Inst{7-5} = lane{2-0};
703}
704def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
705 let Inst{7-6} = lane{1-0};
706}
707def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
708 let Inst{7} = lane{0};
709}
Bob Wilsona1023642010-03-20 20:47:18 +0000710
Evan Chengd2ca8132010-10-09 01:03:04 +0000711def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
712def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
713def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000715def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
716 let Inst{7-6} = lane{1-0};
717}
718def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
719 let Inst{7} = lane{0};
720}
Bob Wilsona1023642010-03-20 20:47:18 +0000721
Evan Chengd2ca8132010-10-09 01:03:04 +0000722def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
723def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000724
Bob Wilson243fcc52009-09-01 04:26:28 +0000725// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000726class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000727 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000729 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000731 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000732 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000733 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734}
Bob Wilson243fcc52009-09-01 04:26:28 +0000735
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
737 let Inst{7-5} = lane{2-0};
738}
739def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
740 let Inst{7-6} = lane{1-0};
741}
742def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
743 let Inst{7} = lane{0};
744}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000745
Evan Cheng84f69e82010-10-09 01:45:34 +0000746def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
747def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
748def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000749
Bob Wilson41315282010-03-20 20:39:53 +0000750// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
752 let Inst{7-6} = lane{1-0};
753}
754def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
755 let Inst{7} = lane{0};
756}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000757
Evan Cheng84f69e82010-10-09 01:45:34 +0000758def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
759def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000760
Bob Wilsona1023642010-03-20 20:47:18 +0000761// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000762class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000763 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000766 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000767 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000768 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
769 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000770 []> {
771 let DecoderMethod = "DecodeVLD3LN";
772}
Bob Wilsona1023642010-03-20 20:47:18 +0000773
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
775 let Inst{7-5} = lane{2-0};
776}
777def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
778 let Inst{7-6} = lane{1-0};
779}
780def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
781 let Inst{7} = lane{0};
782}
Bob Wilsona1023642010-03-20 20:47:18 +0000783
Evan Cheng84f69e82010-10-09 01:45:34 +0000784def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
785def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
786def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000787
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
789 let Inst{7-6} = lane{1-0};
790}
791def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
792 let Inst{7} = lane{0};
793}
Bob Wilsona1023642010-03-20 20:47:18 +0000794
Evan Cheng84f69e82010-10-09 01:45:34 +0000795def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
796def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000797
Bob Wilson243fcc52009-09-01 04:26:28 +0000798// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000799class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000800 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000801 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000802 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000803 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000805 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000806 let Rm = 0b1111;
807 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000808 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809}
Bob Wilson243fcc52009-09-01 04:26:28 +0000810
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000811def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
812 let Inst{7-5} = lane{2-0};
813}
814def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
815 let Inst{7-6} = lane{1-0};
816}
817def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
818 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000819 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000820}
Bob Wilson62e053e2009-10-08 22:53:57 +0000821
Evan Cheng10dc63f2010-10-09 04:07:58 +0000822def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
823def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
824def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000825
Bob Wilson41315282010-03-20 20:39:53 +0000826// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
828 let Inst{7-6} = lane{1-0};
829}
830def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
831 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000832 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833}
Bob Wilson62e053e2009-10-08 22:53:57 +0000834
Evan Cheng10dc63f2010-10-09 04:07:58 +0000835def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
836def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000837
Bob Wilsona1023642010-03-20 20:47:18 +0000838// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000839class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000840 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000841 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000842 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000843 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000844 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000845"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
846"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000849 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000850}
Bob Wilsona1023642010-03-20 20:47:18 +0000851
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
853 let Inst{7-5} = lane{2-0};
854}
855def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
856 let Inst{7-6} = lane{1-0};
857}
858def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
859 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000860 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000861}
Bob Wilsona1023642010-03-20 20:47:18 +0000862
Evan Cheng10dc63f2010-10-09 04:07:58 +0000863def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
864def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
865def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000866
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
868 let Inst{7-6} = lane{1-0};
869}
870def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
871 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000872 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000873}
Bob Wilsona1023642010-03-20 20:47:18 +0000874
Evan Cheng10dc63f2010-10-09 04:07:58 +0000875def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
876def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000877
Bob Wilson2a0e9742010-11-27 06:35:16 +0000878} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
879
Bob Wilsonb07c1712009-10-07 21:53:04 +0000880// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000881class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000882 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000883 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000884 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000885 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000886 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000887 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000888}
889class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
890 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000891 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000892}
893
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000894def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
895def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
896def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000897
898def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
899def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
900def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
901
Bob Wilson746fa172010-12-10 22:13:32 +0000902def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
903 (VLD1DUPd32 addrmode6:$addr)>;
904def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
905 (VLD1DUPq32Pseudo addrmode6:$addr)>;
906
Bob Wilson2a0e9742010-11-27 06:35:16 +0000907let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
908
Bob Wilson20d55152010-12-10 22:13:24 +0000909class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000910 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000911 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000912 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
913 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000914 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000915 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000916}
917
Bob Wilson20d55152010-12-10 22:13:24 +0000918def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
919def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
920def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000921
922// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000923class VLD1DUPWB<bits<4> op7_4, string Dt>
924 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000925 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000926 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
927 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000928 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000929}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000930class VLD1QDUPWB<bits<4> op7_4, string Dt>
931 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000932 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000933 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
934 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000935 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000936}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000937
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000938def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
939def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
940def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000941
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000942def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
943def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
944def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000945
946def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
947def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
948def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
949
Bob Wilsonb07c1712009-10-07 21:53:04 +0000950// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000951class VLD2DUP<bits<4> op7_4, string Dt>
952 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000953 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000954 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
955 let Rm = 0b1111;
956 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000957 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000958}
959
960def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
961def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
962def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
963
964def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
965def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
966def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
967
968// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000969def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
970def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
971def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000972
973// ...with address register writeback:
974class VLD2DUPWB<bits<4> op7_4, string Dt>
975 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000976 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000977 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
978 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000979 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000980}
981
982def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
983def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
984def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
985
Bob Wilson173fb142010-11-30 00:00:38 +0000986def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
987def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
988def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000989
990def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
991def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
992def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
993
Bob Wilsonb07c1712009-10-07 21:53:04 +0000994// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000995class VLD3DUP<bits<4> op7_4, string Dt>
996 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000997 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000998 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
999 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001000 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001002}
1003
1004def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1005def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1006def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1007
1008def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1009def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1010def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1011
1012// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001013def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1014def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1015def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001016
1017// ...with address register writeback:
1018class VLD3DUPWB<bits<4> op7_4, string Dt>
1019 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001020 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001021 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1022 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001023 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001024 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001025}
1026
1027def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1028def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1029def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1030
Bob Wilson173fb142010-11-30 00:00:38 +00001031def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1032def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1033def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001034
1035def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1036def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1037def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1038
Bob Wilsonb07c1712009-10-07 21:53:04 +00001039// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001040class VLD4DUP<bits<4> op7_4, string Dt>
1041 : NLdSt<1, 0b10, 0b1111, op7_4,
1042 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001043 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001044 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1045 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001046 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001047 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001048}
1049
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001050def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1051def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1052def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001053
1054def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1055def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1056def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1057
1058// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001059def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1060def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1061def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001062
1063// ...with address register writeback:
1064class VLD4DUPWB<bits<4> op7_4, string Dt>
1065 : NLdSt<1, 0b10, 0b1111, op7_4,
1066 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001067 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001068 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001069 "$Rn.addr = $wb", []> {
1070 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001072}
1073
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001074def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1075def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1076def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1077
1078def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1079def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1080def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001081
1082def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1083def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1084def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1085
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001086} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001087
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001088let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001089
Bob Wilson709d5922010-08-25 23:27:42 +00001090// Classes for VST* pseudo-instructions with multi-register operands.
1091// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001092class VSTQPseudo<InstrItinClass itin>
1093 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1094class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001095 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001096 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001097 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001098class VSTQQPseudo<InstrItinClass itin>
1099 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1100class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001101 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001102 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001103 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001104class VSTQQQQPseudo<InstrItinClass itin>
1105 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001106class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001107 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001108 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001109 "$addr.addr = $wb">;
1110
Bob Wilson11d98992010-03-23 06:20:33 +00001111// VST1 : Vector Store (multiple single elements)
1112class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001113 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1114 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1115 let Rm = 0b1111;
1116 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001117 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001118}
Bob Wilson11d98992010-03-23 06:20:33 +00001119class VST1Q<bits<4> op7_4, string Dt>
1120 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001121 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1122 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1123 let Rm = 0b1111;
1124 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001125 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001126}
Bob Wilson11d98992010-03-23 06:20:33 +00001127
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001128def VST1d8 : VST1D<{0,0,0,?}, "8">;
1129def VST1d16 : VST1D<{0,1,0,?}, "16">;
1130def VST1d32 : VST1D<{1,0,0,?}, "32">;
1131def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001132
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001133def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1134def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1135def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1136def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001137
Evan Cheng60ff8792010-10-11 22:03:18 +00001138def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1139def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1140def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1141def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001142
Bob Wilson25eb5012010-03-20 20:54:36 +00001143// ...with address register writeback:
1144class VST1DWB<bits<4> op7_4, string Dt>
1145 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001146 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1147 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1148 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001149 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001150}
Bob Wilson25eb5012010-03-20 20:54:36 +00001151class VST1QWB<bits<4> op7_4, string Dt>
1152 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001153 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1154 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1155 "$Rn.addr = $wb", []> {
1156 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001157 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001158}
Bob Wilson25eb5012010-03-20 20:54:36 +00001159
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001160def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1161def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1162def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1163def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001164
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001165def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1166def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1167def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1168def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001169
Evan Cheng60ff8792010-10-11 22:03:18 +00001170def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1171def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1172def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1173def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174
Bob Wilson052ba452010-03-22 18:22:06 +00001175// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001176class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001177 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1179 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1180 let Rm = 0b1111;
1181 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001182 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001183}
Bob Wilson25eb5012010-03-20 20:54:36 +00001184class VST1D3WB<bits<4> op7_4, string Dt>
1185 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001186 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001187 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001188 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1189 "$Rn.addr = $wb", []> {
1190 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001191 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001192}
Bob Wilson052ba452010-03-22 18:22:06 +00001193
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001194def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1195def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1196def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1197def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001198
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001199def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1200def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1201def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1202def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001203
Evan Cheng60ff8792010-10-11 22:03:18 +00001204def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1205def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001206
Bob Wilson052ba452010-03-22 18:22:06 +00001207// ...with 4 registers (some of these are only for the disassembler):
1208class VST1D4<bits<4> op7_4, string Dt>
1209 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001210 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1211 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001212 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001213 let Rm = 0b1111;
1214 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001215 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001216}
Bob Wilson25eb5012010-03-20 20:54:36 +00001217class VST1D4WB<bits<4> op7_4, string Dt>
1218 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001220 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001221 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1222 "$Rn.addr = $wb", []> {
1223 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001224 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001225}
Bob Wilson25eb5012010-03-20 20:54:36 +00001226
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001227def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1228def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1229def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1230def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001231
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001232def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1233def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1234def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1235def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001236
Evan Cheng60ff8792010-10-11 22:03:18 +00001237def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1238def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001239
Bob Wilsonb36ec862009-08-06 18:47:44 +00001240// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001241class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1242 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001243 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1244 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1245 let Rm = 0b1111;
1246 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001247 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001248}
Bob Wilson95808322010-03-18 20:18:39 +00001249class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001250 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001251 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1252 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001253 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001254 let Rm = 0b1111;
1255 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001256 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001257}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001258
Owen Andersond2f37942010-11-02 21:16:58 +00001259def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1260def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1261def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001262
Owen Andersond2f37942010-11-02 21:16:58 +00001263def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1264def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1265def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001266
Evan Cheng60ff8792010-10-11 22:03:18 +00001267def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1268def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1269def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001270
Evan Cheng60ff8792010-10-11 22:03:18 +00001271def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1272def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1273def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001274
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001275// ...with address register writeback:
1276class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1277 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001278 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1279 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1280 "$Rn.addr = $wb", []> {
1281 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001282 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001283}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001284class VST2QWB<bits<4> op7_4, string Dt>
1285 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001286 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001287 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001288 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1289 "$Rn.addr = $wb", []> {
1290 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001292}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001293
Owen Andersond2f37942010-11-02 21:16:58 +00001294def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1295def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1296def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001297
Owen Andersond2f37942010-11-02 21:16:58 +00001298def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1299def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1300def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001301
Evan Cheng60ff8792010-10-11 22:03:18 +00001302def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1303def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1304def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001305
Evan Cheng60ff8792010-10-11 22:03:18 +00001306def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1307def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1308def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001309
Bob Wilson068b18b2010-03-20 21:15:48 +00001310// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001311def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1312def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1313def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1314def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1315def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1316def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001317
Bob Wilsonb36ec862009-08-06 18:47:44 +00001318// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001319class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1320 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001321 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1322 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1323 let Rm = 0b1111;
1324 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001325 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001326}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001327
Owen Andersona1a45fd2010-11-02 21:47:03 +00001328def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1329def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1330def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001331
Evan Cheng60ff8792010-10-11 22:03:18 +00001332def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1333def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1334def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001335
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001336// ...with address register writeback:
1337class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1338 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001339 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001340 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001341 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1342 "$Rn.addr = $wb", []> {
1343 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001345}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001346
Owen Andersona1a45fd2010-11-02 21:47:03 +00001347def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1348def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1349def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001350
Evan Cheng60ff8792010-10-11 22:03:18 +00001351def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1352def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1353def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001354
Bob Wilson7de68142011-02-07 17:43:15 +00001355// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001356def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1357def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1358def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1359def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1360def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1361def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001362
Evan Cheng60ff8792010-10-11 22:03:18 +00001363def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1364def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1365def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001366
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001367// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001368def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1369def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1370def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1371
Evan Cheng60ff8792010-10-11 22:03:18 +00001372def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1373def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1374def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001375
Bob Wilsonb36ec862009-08-06 18:47:44 +00001376// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001377class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1378 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001379 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1380 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001381 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001382 let Rm = 0b1111;
1383 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001384 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001385}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001386
Owen Andersona1a45fd2010-11-02 21:47:03 +00001387def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1388def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1389def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001390
Evan Cheng60ff8792010-10-11 22:03:18 +00001391def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1392def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1393def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001394
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001395// ...with address register writeback:
1396class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1397 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001398 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001399 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1401 "$Rn.addr = $wb", []> {
1402 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001403 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001404}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001405
Owen Andersona1a45fd2010-11-02 21:47:03 +00001406def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1407def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1408def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001409
Evan Cheng60ff8792010-10-11 22:03:18 +00001410def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1411def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1412def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001413
Bob Wilson7de68142011-02-07 17:43:15 +00001414// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001415def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1416def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1417def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1418def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1419def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1420def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001421
Evan Cheng60ff8792010-10-11 22:03:18 +00001422def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1423def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1424def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001425
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001426// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001427def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1428def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1429def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1430
Evan Cheng60ff8792010-10-11 22:03:18 +00001431def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1432def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1433def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001434
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001435} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1436
Bob Wilson8466fa12010-09-13 23:01:35 +00001437// Classes for VST*LN pseudo-instructions with multi-register operands.
1438// These are expanded to real instructions after register allocation.
1439class VSTQLNPseudo<InstrItinClass itin>
1440 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1441 itin, "">;
1442class VSTQLNWBPseudo<InstrItinClass itin>
1443 : PseudoNLdSt<(outs GPR:$wb),
1444 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1445 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1446class VSTQQLNPseudo<InstrItinClass itin>
1447 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1448 itin, "">;
1449class VSTQQLNWBPseudo<InstrItinClass itin>
1450 : PseudoNLdSt<(outs GPR:$wb),
1451 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1452 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1453class VSTQQQQLNPseudo<InstrItinClass itin>
1454 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1455 itin, "">;
1456class VSTQQQQLNWBPseudo<InstrItinClass itin>
1457 : PseudoNLdSt<(outs GPR:$wb),
1458 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1459 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1460
Bob Wilsonb07c1712009-10-07 21:53:04 +00001461// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001462class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1463 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001464 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001465 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001466 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1467 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001468 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001469 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001470}
Mon P Wang183c6272011-05-09 17:47:27 +00001471class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1472 PatFrag StoreOp, SDNode ExtractOp>
1473 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1474 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1475 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001476 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001477 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001478 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001479}
Bob Wilsond168cef2010-11-03 16:24:53 +00001480class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1481 : VSTQLNPseudo<IIC_VST1ln> {
1482 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1483 addrmode6:$addr)];
1484}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001485
Bob Wilsond168cef2010-11-03 16:24:53 +00001486def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1487 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001488 let Inst{7-5} = lane{2-0};
1489}
Bob Wilsond168cef2010-11-03 16:24:53 +00001490def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1491 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001492 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001493 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001494}
Mon P Wang183c6272011-05-09 17:47:27 +00001495
1496def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001497 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001498 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001499}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001500
Bob Wilsond168cef2010-11-03 16:24:53 +00001501def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1502def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1503def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001504
Bob Wilson746fa172010-12-10 22:13:32 +00001505def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1506 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1507def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1508 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1509
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001510// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001511class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1512 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001513 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001515 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001517 "$Rn.addr = $wb",
1518 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001519 addrmode6:$Rn, am6offset:$Rm))]> {
1520 let DecoderMethod = "DecodeVST1LN";
1521}
Bob Wilsonda525062011-02-25 06:42:42 +00001522class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1523 : VSTQLNWBPseudo<IIC_VST1lnu> {
1524 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1525 addrmode6:$addr, am6offset:$offset))];
1526}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001527
Bob Wilsonda525062011-02-25 06:42:42 +00001528def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1529 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001530 let Inst{7-5} = lane{2-0};
1531}
Bob Wilsonda525062011-02-25 06:42:42 +00001532def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1533 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001534 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001535 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001536}
Bob Wilsonda525062011-02-25 06:42:42 +00001537def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1538 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001539 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001540 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001541}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001542
Bob Wilsonda525062011-02-25 06:42:42 +00001543def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1544def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1545def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1546
1547let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001548
Bob Wilson8a3198b2009-09-01 18:51:56 +00001549// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001550class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001551 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1553 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001554 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001555 let Rm = 0b1111;
1556 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001557 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001558}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001559
Owen Andersonb20594f2010-11-02 22:18:18 +00001560def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1561 let Inst{7-5} = lane{2-0};
1562}
1563def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1564 let Inst{7-6} = lane{1-0};
1565}
1566def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1567 let Inst{7} = lane{0};
1568}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001569
Evan Cheng60ff8792010-10-11 22:03:18 +00001570def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1571def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1572def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001573
Bob Wilson41315282010-03-20 20:39:53 +00001574// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001575def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1576 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001577 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001578}
1579def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1580 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001582}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001583
Evan Cheng60ff8792010-10-11 22:03:18 +00001584def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1585def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001586
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001587// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001588class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001589 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001590 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001591 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001592 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001593 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001594 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001595 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001596}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001597
Owen Andersonb20594f2010-11-02 22:18:18 +00001598def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1599 let Inst{7-5} = lane{2-0};
1600}
1601def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1602 let Inst{7-6} = lane{1-0};
1603}
1604def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1605 let Inst{7} = lane{0};
1606}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001607
Evan Cheng60ff8792010-10-11 22:03:18 +00001608def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1609def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1610def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001611
Owen Andersonb20594f2010-11-02 22:18:18 +00001612def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1613 let Inst{7-6} = lane{1-0};
1614}
1615def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1616 let Inst{7} = lane{0};
1617}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001618
Evan Cheng60ff8792010-10-11 22:03:18 +00001619def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1620def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001621
Bob Wilson8a3198b2009-09-01 18:51:56 +00001622// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001623class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001624 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001626 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001627 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1628 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001629 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001630}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001631
Owen Andersonb20594f2010-11-02 22:18:18 +00001632def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1633 let Inst{7-5} = lane{2-0};
1634}
1635def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1636 let Inst{7-6} = lane{1-0};
1637}
1638def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1639 let Inst{7} = lane{0};
1640}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001641
Evan Cheng60ff8792010-10-11 22:03:18 +00001642def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1643def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1644def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001645
Bob Wilson41315282010-03-20 20:39:53 +00001646// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001647def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1648 let Inst{7-6} = lane{1-0};
1649}
1650def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1651 let Inst{7} = lane{0};
1652}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001653
Evan Cheng60ff8792010-10-11 22:03:18 +00001654def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1655def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001656
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001657// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001658class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001659 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001660 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001661 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001662 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001663 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001664 "$Rn.addr = $wb", []> {
1665 let DecoderMethod = "DecodeVST3LN";
1666}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001667
Owen Andersonb20594f2010-11-02 22:18:18 +00001668def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1669 let Inst{7-5} = lane{2-0};
1670}
1671def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1672 let Inst{7-6} = lane{1-0};
1673}
1674def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1675 let Inst{7} = lane{0};
1676}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001677
Evan Cheng60ff8792010-10-11 22:03:18 +00001678def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1679def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1680def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001681
Owen Andersonb20594f2010-11-02 22:18:18 +00001682def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1683 let Inst{7-6} = lane{1-0};
1684}
1685def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1686 let Inst{7} = lane{0};
1687}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001688
Evan Cheng60ff8792010-10-11 22:03:18 +00001689def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1690def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001691
Bob Wilson8a3198b2009-09-01 18:51:56 +00001692// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001693class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001694 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001695 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001696 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001697 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001698 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001699 let Rm = 0b1111;
1700 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001701 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001702}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001703
Owen Andersonb20594f2010-11-02 22:18:18 +00001704def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1705 let Inst{7-5} = lane{2-0};
1706}
1707def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1708 let Inst{7-6} = lane{1-0};
1709}
1710def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1711 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001712 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001713}
Bob Wilson56311392009-10-09 00:01:36 +00001714
Evan Cheng60ff8792010-10-11 22:03:18 +00001715def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1716def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1717def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001718
Bob Wilson41315282010-03-20 20:39:53 +00001719// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001720def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1721 let Inst{7-6} = lane{1-0};
1722}
1723def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1724 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001725 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001726}
Bob Wilson56311392009-10-09 00:01:36 +00001727
Evan Cheng60ff8792010-10-11 22:03:18 +00001728def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1729def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001730
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001731// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001732class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001733 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001734 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001735 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001736 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001737 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1738 "$Rn.addr = $wb", []> {
1739 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001740 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001741}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001742
Owen Andersonb20594f2010-11-02 22:18:18 +00001743def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1744 let Inst{7-5} = lane{2-0};
1745}
1746def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1747 let Inst{7-6} = lane{1-0};
1748}
1749def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1750 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001751 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001752}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001753
Evan Cheng60ff8792010-10-11 22:03:18 +00001754def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1755def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1756def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001757
Owen Andersonb20594f2010-11-02 22:18:18 +00001758def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1759 let Inst{7-6} = lane{1-0};
1760}
1761def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1762 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001763 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001764}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001765
Evan Cheng60ff8792010-10-11 22:03:18 +00001766def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1767def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001768
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001769} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001770
Bob Wilson205a5ca2009-07-08 18:11:30 +00001771
Bob Wilson5bafff32009-06-22 23:27:02 +00001772//===----------------------------------------------------------------------===//
1773// NEON pattern fragments
1774//===----------------------------------------------------------------------===//
1775
1776// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001777def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001778 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1779 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001780}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001781def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001782 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1783 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001784}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001785def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001786 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1787 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001788}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001789def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001790 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1791 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001792}]>;
1793
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001794// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001795def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001796 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1797 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001798}]>;
1799
Bob Wilson5bafff32009-06-22 23:27:02 +00001800// Translate lane numbers from Q registers to D subregs.
1801def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001803}]>;
1804def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001806}]>;
1807def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001809}]>;
1810
1811//===----------------------------------------------------------------------===//
1812// Instruction Classes
1813//===----------------------------------------------------------------------===//
1814
Bob Wilson4711d5c2010-12-13 23:02:37 +00001815// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001816class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001817 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1818 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001819 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1820 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1821 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001822class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001823 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1824 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001825 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1826 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1827 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001828
Bob Wilson69bfbd62010-02-17 22:42:54 +00001829// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001830class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001831 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001833 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001834 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1835 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1836 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001837class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001838 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001839 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001841 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1842 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1843 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001844
Bob Wilson973a0742010-08-30 20:02:30 +00001845// Narrow 2-register operations.
1846class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1847 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1848 InstrItinClass itin, string OpcodeStr, string Dt,
1849 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001850 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1851 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1852 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001853
Bob Wilson5bafff32009-06-22 23:27:02 +00001854// Narrow 2-register intrinsics.
1855class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1856 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001858 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001859 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1860 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1861 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001862
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001863// Long 2-register operations (currently only used for VMOVL).
1864class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1865 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1866 InstrItinClass itin, string OpcodeStr, string Dt,
1867 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001868 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1869 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1870 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001871
Bob Wilson04063562010-12-15 22:14:12 +00001872// Long 2-register intrinsics.
1873class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1874 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1875 InstrItinClass itin, string OpcodeStr, string Dt,
1876 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1877 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1878 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1879 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1880
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001881// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001882class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001883 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001884 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001885 OpcodeStr, Dt, "$Vd, $Vm",
1886 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001887class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001889 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1890 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1891 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001892
Bob Wilson4711d5c2010-12-13 23:02:37 +00001893// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001894class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001896 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001897 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001898 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1899 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1900 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001901 let isCommutable = Commutable;
1902}
1903// Same as N3VD but no data type.
1904class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1905 InstrItinClass itin, string OpcodeStr,
1906 ValueType ResTy, ValueType OpTy,
1907 SDNode OpNode, bit Commutable>
1908 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001909 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1910 OpcodeStr, "$Vd, $Vn, $Vm", "",
1911 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 let isCommutable = Commutable;
1913}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001914
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001915class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 InstrItinClass itin, string OpcodeStr, string Dt,
1917 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001918 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001919 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1920 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1921 [(set (Ty DPR:$Vd),
1922 (Ty (ShOp (Ty DPR:$Vn),
1923 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001924 let isCommutable = 0;
1925}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001926class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001928 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1930 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1931 [(set (Ty DPR:$Vd),
1932 (Ty (ShOp (Ty DPR:$Vn),
1933 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001934 let isCommutable = 0;
1935}
1936
Bob Wilson5bafff32009-06-22 23:27:02 +00001937class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001939 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001940 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001941 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1942 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1943 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001944 let isCommutable = Commutable;
1945}
1946class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1947 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001948 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001949 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001950 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1951 OpcodeStr, "$Vd, $Vn, $Vm", "",
1952 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001953 let isCommutable = Commutable;
1954}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001955class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001957 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001958 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001959 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1960 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1961 [(set (ResTy QPR:$Vd),
1962 (ResTy (ShOp (ResTy QPR:$Vn),
1963 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001964 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001965 let isCommutable = 0;
1966}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001967class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001969 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001970 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1971 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1972 [(set (ResTy QPR:$Vd),
1973 (ResTy (ShOp (ResTy QPR:$Vn),
1974 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001975 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001976 let isCommutable = 0;
1977}
Bob Wilson5bafff32009-06-22 23:27:02 +00001978
1979// Basic 3-register intrinsics, both double- and quad-register.
1980class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001981 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001982 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001983 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001984 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1985 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1986 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 let isCommutable = Commutable;
1988}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001989class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001991 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001992 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1993 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1994 [(set (Ty DPR:$Vd),
1995 (Ty (IntOp (Ty DPR:$Vn),
1996 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001997 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001998 let isCommutable = 0;
1999}
David Goodwin658ea602009-09-25 18:38:29 +00002000class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002002 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002003 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2004 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2005 [(set (Ty DPR:$Vd),
2006 (Ty (IntOp (Ty DPR:$Vn),
2007 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002008 let isCommutable = 0;
2009}
Owen Anderson3557d002010-10-26 20:56:57 +00002010class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2011 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002012 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002013 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2014 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2015 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2016 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002017 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002018}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002019
Bob Wilson5bafff32009-06-22 23:27:02 +00002020class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002021 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002022 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002023 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002024 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2025 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2026 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 let isCommutable = Commutable;
2028}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002029class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 string OpcodeStr, string Dt,
2031 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002032 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002033 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2034 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2035 [(set (ResTy QPR:$Vd),
2036 (ResTy (IntOp (ResTy QPR:$Vn),
2037 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002038 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002039 let isCommutable = 0;
2040}
David Goodwin658ea602009-09-25 18:38:29 +00002041class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002042 string OpcodeStr, string Dt,
2043 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002044 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002045 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2046 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2047 [(set (ResTy QPR:$Vd),
2048 (ResTy (IntOp (ResTy QPR:$Vn),
2049 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002050 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002051 let isCommutable = 0;
2052}
Owen Anderson3557d002010-10-26 20:56:57 +00002053class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2054 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002055 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002056 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2057 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2058 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2059 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002060 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002061}
Bob Wilson5bafff32009-06-22 23:27:02 +00002062
Bob Wilson4711d5c2010-12-13 23:02:37 +00002063// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002064class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002066 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002068 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2069 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2070 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2071 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2072
David Goodwin658ea602009-09-25 18:38:29 +00002073class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002075 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002076 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002077 (outs DPR:$Vd),
2078 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002079 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002080 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2081 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002082 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002083 (Ty (MulOp DPR:$Vn,
2084 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002085 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002086class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 string OpcodeStr, string Dt,
2088 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002089 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002090 (outs DPR:$Vd),
2091 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002092 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002093 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2094 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002095 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002096 (Ty (MulOp DPR:$Vn,
2097 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002098 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002099
Bob Wilson5bafff32009-06-22 23:27:02 +00002100class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002101 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002102 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002104 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2105 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2106 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2107 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002108class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002110 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002111 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002112 (outs QPR:$Vd),
2113 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002114 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002115 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2116 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002117 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002118 (ResTy (MulOp QPR:$Vn,
2119 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002120 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002121class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 string OpcodeStr, string Dt,
2123 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002124 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002125 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002126 (outs QPR:$Vd),
2127 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002128 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002129 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2130 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002131 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002132 (ResTy (MulOp QPR:$Vn,
2133 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002134 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002135
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002136// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2137class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2138 InstrItinClass itin, string OpcodeStr, string Dt,
2139 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2140 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002141 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2142 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2143 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2144 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002145class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2146 InstrItinClass itin, string OpcodeStr, string Dt,
2147 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2148 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002149 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2150 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2151 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2152 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002153
Bob Wilson5bafff32009-06-22 23:27:02 +00002154// Neon 3-argument intrinsics, both double- and quad-register.
2155// The destination register is also used as the first source operand register.
2156class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002158 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2161 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2162 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2163 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002164class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002165 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002166 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002167 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002168 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2169 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2170 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2171 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002172
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002173// Long Multiply-Add/Sub operations.
2174class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2175 InstrItinClass itin, string OpcodeStr, string Dt,
2176 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2177 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002178 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2179 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2180 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2181 (TyQ (MulOp (TyD DPR:$Vn),
2182 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002183class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2184 InstrItinClass itin, string OpcodeStr, string Dt,
2185 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002186 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002188 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002189 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2190 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002191 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002192 (TyQ (MulOp (TyD DPR:$Vn),
2193 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002194 imm:$lane))))))]>;
2195class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2196 InstrItinClass itin, string OpcodeStr, string Dt,
2197 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002198 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002199 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002200 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002201 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2202 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002203 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (TyQ (MulOp (TyD DPR:$Vn),
2205 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002206 imm:$lane))))))]>;
2207
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002208// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2209class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2210 InstrItinClass itin, string OpcodeStr, string Dt,
2211 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2212 SDNode OpNode>
2213 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002214 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2215 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2216 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2217 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2218 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002219
Bob Wilson5bafff32009-06-22 23:27:02 +00002220// Neon Long 3-argument intrinsic. The destination register is
2221// a quad-register and is also used as the first source operand register.
2222class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002224 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002225 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002226 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2227 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2228 [(set QPR:$Vd,
2229 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002230class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 string OpcodeStr, string Dt,
2232 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002233 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002234 (outs QPR:$Vd),
2235 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002237 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2238 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002239 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002240 (OpTy DPR:$Vn),
2241 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002242 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002243class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2244 InstrItinClass itin, string OpcodeStr, string Dt,
2245 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002246 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002247 (outs QPR:$Vd),
2248 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002249 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002250 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2251 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002252 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002253 (OpTy DPR:$Vn),
2254 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002255 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002256
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// Narrowing 3-register intrinsics.
2258class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 Intrinsic IntOp, bit Commutable>
2261 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2263 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2264 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 let isCommutable = Commutable;
2266}
2267
Bob Wilson04d6c282010-08-29 05:57:34 +00002268// Long 3-register operations.
2269class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2270 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002271 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2272 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002273 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2274 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2275 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002276 let isCommutable = Commutable;
2277}
2278class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2279 InstrItinClass itin, string OpcodeStr, string Dt,
2280 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002281 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2283 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2284 [(set QPR:$Vd,
2285 (TyQ (OpNode (TyD DPR:$Vn),
2286 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002287class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2288 InstrItinClass itin, string OpcodeStr, string Dt,
2289 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002290 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002291 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2292 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2293 [(set QPR:$Vd,
2294 (TyQ (OpNode (TyD DPR:$Vn),
2295 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002296
2297// Long 3-register operations with explicitly extended operands.
2298class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2299 InstrItinClass itin, string OpcodeStr, string Dt,
2300 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2301 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002302 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002303 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2304 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2305 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2306 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002307 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002308}
2309
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002310// Long 3-register intrinsics with explicit extend (VABDL).
2311class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2312 InstrItinClass itin, string OpcodeStr, string Dt,
2313 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2314 bit Commutable>
2315 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002316 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2317 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2318 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2319 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002320 let isCommutable = Commutable;
2321}
2322
Bob Wilson5bafff32009-06-22 23:27:02 +00002323// Long 3-register intrinsics.
2324class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 InstrItinClass itin, string OpcodeStr, string Dt,
2326 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002328 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2329 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2330 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002331 let isCommutable = Commutable;
2332}
David Goodwin658ea602009-09-25 18:38:29 +00002333class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 string OpcodeStr, string Dt,
2335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002336 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2338 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2339 [(set (ResTy QPR:$Vd),
2340 (ResTy (IntOp (OpTy DPR:$Vn),
2341 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002342 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002343class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2344 InstrItinClass itin, string OpcodeStr, string Dt,
2345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002346 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002347 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2348 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2349 [(set (ResTy QPR:$Vd),
2350 (ResTy (IntOp (OpTy DPR:$Vn),
2351 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002352 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353
Bob Wilson04d6c282010-08-29 05:57:34 +00002354// Wide 3-register operations.
2355class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2356 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2357 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002358 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002359 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2360 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2361 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2362 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 let isCommutable = Commutable;
2364}
2365
2366// Pairwise long 2-register intrinsics, both double- and quad-register.
2367class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 bits<2> op17_16, bits<5> op11_7, bit op4,
2369 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002370 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2372 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2373 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 bits<2> op17_16, bits<5> op11_7, bit op4,
2376 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002377 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002378 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2379 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2380 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
2382// Pairwise long 2-register accumulate intrinsics,
2383// both double- and quad-register.
2384// The destination register is also used as the first source operand register.
2385class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 bits<2> op17_16, bits<5> op11_7, bit op4,
2387 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002388 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2389 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002390 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2391 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2392 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 bits<2> op17_16, bits<5> op11_7, bit op4,
2395 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2397 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002398 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2399 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2400 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002401
2402// Shift by immediate,
2403// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002404class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002405 Format f, InstrItinClass itin, Operand ImmTy,
2406 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002407 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002408 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2410 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002411class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002412 Format f, InstrItinClass itin, Operand ImmTy,
2413 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002414 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002415 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2417 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002418
Johnny Chen6c8648b2010-03-17 23:26:50 +00002419// Long shift by immediate.
2420class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2421 string OpcodeStr, string Dt,
2422 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2423 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002424 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2425 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2426 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002427 (i32 imm:$SIMM))))]>;
2428
Bob Wilson5bafff32009-06-22 23:27:02 +00002429// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002430class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002432 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002433 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002434 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002435 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2436 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002437 (i32 imm:$SIMM))))]>;
2438
2439// Shift right by immediate and accumulate,
2440// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002441class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002442 Operand ImmTy, string OpcodeStr, string Dt,
2443 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002444 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002445 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002446 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2447 [(set DPR:$Vd, (Ty (add DPR:$src1,
2448 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002449class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002450 Operand ImmTy, string OpcodeStr, string Dt,
2451 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002452 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002453 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002454 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2455 [(set QPR:$Vd, (Ty (add QPR:$src1,
2456 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002457
2458// Shift by immediate and insert,
2459// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002460class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002461 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2462 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002463 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002464 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002465 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2466 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002467class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002468 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2469 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002470 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002471 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002472 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2473 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002474
2475// Convert, with fractional bits immediate,
2476// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002477class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002480 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002481 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2482 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2483 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002484class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002486 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002487 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002488 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2489 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2490 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002491
2492//===----------------------------------------------------------------------===//
2493// Multiclasses
2494//===----------------------------------------------------------------------===//
2495
Bob Wilson916ac5b2009-10-03 04:44:16 +00002496// Abbreviations used in multiclass suffixes:
2497// Q = quarter int (8 bit) elements
2498// H = half int (16 bit) elements
2499// S = single int (32 bit) elements
2500// D = double int (64 bit) elements
2501
Bob Wilson094dd802010-12-18 00:42:58 +00002502// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002503
Bob Wilson094dd802010-12-18 00:42:58 +00002504// Neon 2-register comparisons.
2505// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002506multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2507 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002508 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002509 // 64-bit vector types.
2510 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002511 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002512 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002514 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002516 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002518 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002520 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002522 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002523 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002524 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002525 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002526 let Inst{10} = 1; // overwrite F = 1
2527 }
2528
2529 // 128-bit vector types.
2530 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002532 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002534 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002536 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002538 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002539 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002540 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002541 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002542 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002543 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002544 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002545 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002546 let Inst{10} = 1; // overwrite F = 1
2547 }
2548}
2549
Bob Wilson094dd802010-12-18 00:42:58 +00002550
2551// Neon 2-register vector intrinsics,
2552// element sizes of 8, 16 and 32 bits:
2553multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2554 bits<5> op11_7, bit op4,
2555 InstrItinClass itinD, InstrItinClass itinQ,
2556 string OpcodeStr, string Dt, Intrinsic IntOp> {
2557 // 64-bit vector types.
2558 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2559 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2560 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2561 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2562 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2563 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2564
2565 // 128-bit vector types.
2566 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2567 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2568 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2569 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2570 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2571 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2572}
2573
2574
2575// Neon Narrowing 2-register vector operations,
2576// source operand element sizes of 16, 32 and 64 bits:
2577multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2578 bits<5> op11_7, bit op6, bit op4,
2579 InstrItinClass itin, string OpcodeStr, string Dt,
2580 SDNode OpNode> {
2581 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2582 itin, OpcodeStr, !strconcat(Dt, "16"),
2583 v8i8, v8i16, OpNode>;
2584 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2585 itin, OpcodeStr, !strconcat(Dt, "32"),
2586 v4i16, v4i32, OpNode>;
2587 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2588 itin, OpcodeStr, !strconcat(Dt, "64"),
2589 v2i32, v2i64, OpNode>;
2590}
2591
2592// Neon Narrowing 2-register vector intrinsics,
2593// source operand element sizes of 16, 32 and 64 bits:
2594multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2595 bits<5> op11_7, bit op6, bit op4,
2596 InstrItinClass itin, string OpcodeStr, string Dt,
2597 Intrinsic IntOp> {
2598 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2599 itin, OpcodeStr, !strconcat(Dt, "16"),
2600 v8i8, v8i16, IntOp>;
2601 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2602 itin, OpcodeStr, !strconcat(Dt, "32"),
2603 v4i16, v4i32, IntOp>;
2604 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2605 itin, OpcodeStr, !strconcat(Dt, "64"),
2606 v2i32, v2i64, IntOp>;
2607}
2608
2609
2610// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2611// source operand element sizes of 16, 32 and 64 bits:
2612multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2613 string OpcodeStr, string Dt, SDNode OpNode> {
2614 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2615 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2616 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2617 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2618 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2619 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2620}
2621
2622
Bob Wilson5bafff32009-06-22 23:27:02 +00002623// Neon 3-register vector operations.
2624
2625// First with only element sizes of 8, 16 and 32 bits:
2626multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002627 InstrItinClass itinD16, InstrItinClass itinD32,
2628 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002629 string OpcodeStr, string Dt,
2630 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002631 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002632 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 OpcodeStr, !strconcat(Dt, "8"),
2634 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002635 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002636 OpcodeStr, !strconcat(Dt, "16"),
2637 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002638 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002639 OpcodeStr, !strconcat(Dt, "32"),
2640 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002641
2642 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002643 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002644 OpcodeStr, !strconcat(Dt, "8"),
2645 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002646 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002647 OpcodeStr, !strconcat(Dt, "16"),
2648 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002649 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002650 OpcodeStr, !strconcat(Dt, "32"),
2651 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652}
2653
Evan Chengf81bf152009-11-23 21:57:23 +00002654multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2655 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2656 v4i16, ShOp>;
2657 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002658 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002659 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002660 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002661 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002662 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002663}
2664
Bob Wilson5bafff32009-06-22 23:27:02 +00002665// ....then also with element size 64 bits:
2666multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002667 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002668 string OpcodeStr, string Dt,
2669 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002670 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002671 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002672 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 OpcodeStr, !strconcat(Dt, "64"),
2674 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002675 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002676 OpcodeStr, !strconcat(Dt, "64"),
2677 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002678}
2679
2680
Bob Wilson5bafff32009-06-22 23:27:02 +00002681// Neon 3-register vector intrinsics.
2682
2683// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002684multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002685 InstrItinClass itinD16, InstrItinClass itinD32,
2686 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002687 string OpcodeStr, string Dt,
2688 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002690 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002692 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002693 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002694 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 v2i32, v2i32, IntOp, Commutable>;
2696
2697 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002698 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002700 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002701 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002703 v4i32, v4i32, IntOp, Commutable>;
2704}
Owen Anderson3557d002010-10-26 20:56:57 +00002705multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2706 InstrItinClass itinD16, InstrItinClass itinD32,
2707 InstrItinClass itinQ16, InstrItinClass itinQ32,
2708 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002709 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002710 // 64-bit vector types.
2711 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2712 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002713 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002714 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2715 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002716 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002717
2718 // 128-bit vector types.
2719 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2720 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002721 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002722 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2723 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002724 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002725}
Bob Wilson5bafff32009-06-22 23:27:02 +00002726
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002727multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002728 InstrItinClass itinD16, InstrItinClass itinD32,
2729 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002731 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002733 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002735 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002736 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002737 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002739}
2740
Bob Wilson5bafff32009-06-22 23:27:02 +00002741// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002742multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002743 InstrItinClass itinD16, InstrItinClass itinD32,
2744 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 string OpcodeStr, string Dt,
2746 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002747 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002749 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002750 OpcodeStr, !strconcat(Dt, "8"),
2751 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002752 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "8"),
2754 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002755}
Owen Anderson3557d002010-10-26 20:56:57 +00002756multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2757 InstrItinClass itinD16, InstrItinClass itinD32,
2758 InstrItinClass itinQ16, InstrItinClass itinQ32,
2759 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002760 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002761 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002762 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002763 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2764 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002765 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002766 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2767 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002768 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002769}
2770
Bob Wilson5bafff32009-06-22 23:27:02 +00002771
2772// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002773multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002774 InstrItinClass itinD16, InstrItinClass itinD32,
2775 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 string OpcodeStr, string Dt,
2777 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002780 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002781 OpcodeStr, !strconcat(Dt, "64"),
2782 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002783 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002784 OpcodeStr, !strconcat(Dt, "64"),
2785 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002786}
Owen Anderson3557d002010-10-26 20:56:57 +00002787multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2788 InstrItinClass itinD16, InstrItinClass itinD32,
2789 InstrItinClass itinQ16, InstrItinClass itinQ32,
2790 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002791 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002792 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002793 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002794 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2795 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002796 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002797 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2798 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002799 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002800}
Bob Wilson5bafff32009-06-22 23:27:02 +00002801
Bob Wilson5bafff32009-06-22 23:27:02 +00002802// Neon Narrowing 3-register vector intrinsics,
2803// source operand element sizes of 16, 32 and 64 bits:
2804multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 string OpcodeStr, string Dt,
2806 Intrinsic IntOp, bit Commutable = 0> {
2807 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2808 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002810 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2811 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002813 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2814 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 v2i32, v2i64, IntOp, Commutable>;
2816}
2817
2818
Bob Wilson04d6c282010-08-29 05:57:34 +00002819// Neon Long 3-register vector operations.
2820
2821multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2822 InstrItinClass itin16, InstrItinClass itin32,
2823 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002824 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002825 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2826 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002827 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002828 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002829 OpcodeStr, !strconcat(Dt, "16"),
2830 v4i32, v4i16, OpNode, Commutable>;
2831 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2832 OpcodeStr, !strconcat(Dt, "32"),
2833 v2i64, v2i32, OpNode, Commutable>;
2834}
2835
2836multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2837 InstrItinClass itin, string OpcodeStr, string Dt,
2838 SDNode OpNode> {
2839 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2840 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2841 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2842 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2843}
2844
2845multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2846 InstrItinClass itin16, InstrItinClass itin32,
2847 string OpcodeStr, string Dt,
2848 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2849 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2850 OpcodeStr, !strconcat(Dt, "8"),
2851 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002852 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002853 OpcodeStr, !strconcat(Dt, "16"),
2854 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2855 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2856 OpcodeStr, !strconcat(Dt, "32"),
2857 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002858}
2859
Bob Wilson5bafff32009-06-22 23:27:02 +00002860// Neon Long 3-register vector intrinsics.
2861
2862// First with only element sizes of 16 and 32 bits:
2863multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002864 InstrItinClass itin16, InstrItinClass itin32,
2865 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002866 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002867 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 OpcodeStr, !strconcat(Dt, "16"),
2869 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002870 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 OpcodeStr, !strconcat(Dt, "32"),
2872 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002873}
2874
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002875multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 InstrItinClass itin, string OpcodeStr, string Dt,
2877 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002878 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002880 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002882}
2883
Bob Wilson5bafff32009-06-22 23:27:02 +00002884// ....then also with element size of 8 bits:
2885multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002886 InstrItinClass itin16, InstrItinClass itin32,
2887 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002888 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002889 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002891 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "8"),
2893 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002894}
2895
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002896// ....with explicit extend (VABDL).
2897multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2898 InstrItinClass itin, string OpcodeStr, string Dt,
2899 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2900 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2901 OpcodeStr, !strconcat(Dt, "8"),
2902 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002903 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002904 OpcodeStr, !strconcat(Dt, "16"),
2905 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2906 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2907 OpcodeStr, !strconcat(Dt, "32"),
2908 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2909}
2910
Bob Wilson5bafff32009-06-22 23:27:02 +00002911
2912// Neon Wide 3-register vector intrinsics,
2913// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002914multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2915 string OpcodeStr, string Dt,
2916 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2917 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2918 OpcodeStr, !strconcat(Dt, "8"),
2919 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2920 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2921 OpcodeStr, !strconcat(Dt, "16"),
2922 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2923 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2924 OpcodeStr, !strconcat(Dt, "32"),
2925 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926}
2927
2928
2929// Neon Multiply-Op vector operations,
2930// element sizes of 8, 16 and 32 bits:
2931multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002932 InstrItinClass itinD16, InstrItinClass itinD32,
2933 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002935 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002936 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002938 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002940 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002944 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002945 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002946 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002948 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950}
2951
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002952multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002953 InstrItinClass itinD16, InstrItinClass itinD32,
2954 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002956 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002958 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002959 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002960 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002961 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2962 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002963 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002964 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2965 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002966}
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002968// Neon Intrinsic-Op vector operations,
2969// element sizes of 8, 16 and 32 bits:
2970multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2971 InstrItinClass itinD, InstrItinClass itinQ,
2972 string OpcodeStr, string Dt, Intrinsic IntOp,
2973 SDNode OpNode> {
2974 // 64-bit vector types.
2975 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2976 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2977 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2978 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2979 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2980 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2981
2982 // 128-bit vector types.
2983 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2984 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2985 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2986 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2987 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2988 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2989}
2990
Bob Wilson5bafff32009-06-22 23:27:02 +00002991// Neon 3-argument intrinsics,
2992// element sizes of 8, 16 and 32 bits:
2993multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002994 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002996 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002997 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002998 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002999 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003001 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003002 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003005 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003006 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003007 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003008 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003009 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003010 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011}
3012
3013
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003014// Neon Long Multiply-Op vector operations,
3015// element sizes of 8, 16 and 32 bits:
3016multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3017 InstrItinClass itin16, InstrItinClass itin32,
3018 string OpcodeStr, string Dt, SDNode MulOp,
3019 SDNode OpNode> {
3020 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3021 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3022 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3023 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3024 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3025 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3026}
3027
3028multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3029 string Dt, SDNode MulOp, SDNode OpNode> {
3030 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3031 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3032 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3033 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3034}
3035
3036
Bob Wilson5bafff32009-06-22 23:27:02 +00003037// Neon Long 3-argument intrinsics.
3038
3039// First with only element sizes of 16 and 32 bits:
3040multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003041 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003043 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003045 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047}
3048
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003049multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003051 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003053 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003055}
3056
Bob Wilson5bafff32009-06-22 23:27:02 +00003057// ....then also with element size of 8 bits:
3058multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003059 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003061 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3062 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003063 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064}
3065
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003066// ....with explicit extend (VABAL).
3067multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3068 InstrItinClass itin, string OpcodeStr, string Dt,
3069 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3070 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3071 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3072 IntOp, ExtOp, OpNode>;
3073 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3074 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3075 IntOp, ExtOp, OpNode>;
3076 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3077 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3078 IntOp, ExtOp, OpNode>;
3079}
3080
Bob Wilson5bafff32009-06-22 23:27:02 +00003081
Bob Wilson5bafff32009-06-22 23:27:02 +00003082// Neon Pairwise long 2-register intrinsics,
3083// element sizes of 8, 16 and 32 bits:
3084multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3085 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003087 // 64-bit vector types.
3088 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003089 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003090 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003094
3095 // 128-bit vector types.
3096 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003097 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003100 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003102}
3103
3104
3105// Neon Pairwise long 2-register accumulate intrinsics,
3106// element sizes of 8, 16 and 32 bits:
3107multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3108 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003110 // 64-bit vector types.
3111 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
3118 // 128-bit vector types.
3119 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003121 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003125}
3126
3127
3128// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003129// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003130// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003131multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3132 InstrItinClass itin, string OpcodeStr, string Dt,
3133 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003135 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003137 let Inst{21-19} = 0b001; // imm6 = 001xxx
3138 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003139 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003141 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3142 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003143 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003145 let Inst{21} = 0b1; // imm6 = 1xxxxx
3146 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003147 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003149 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003150
3151 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003152 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003154 let Inst{21-19} = 0b001; // imm6 = 001xxx
3155 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003156 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003158 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3159 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003160 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003161 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003162 let Inst{21} = 0b1; // imm6 = 1xxxxx
3163 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003164 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3165 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3166 // imm6 = xxxxxx
3167}
3168multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3169 InstrItinClass itin, string OpcodeStr, string Dt,
3170 SDNode OpNode> {
3171 // 64-bit vector types.
3172 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3173 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3174 let Inst{21-19} = 0b001; // imm6 = 001xxx
3175 }
3176 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3177 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3178 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3179 }
3180 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3181 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3182 let Inst{21} = 0b1; // imm6 = 1xxxxx
3183 }
3184 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3185 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3186 // imm6 = xxxxxx
3187
3188 // 128-bit vector types.
3189 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3190 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3191 let Inst{21-19} = 0b001; // imm6 = 001xxx
3192 }
3193 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3194 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3195 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3196 }
3197 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3198 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3199 let Inst{21} = 0b1; // imm6 = 1xxxxx
3200 }
3201 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003203 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003204}
3205
Bob Wilson5bafff32009-06-22 23:27:02 +00003206// Neon Shift-Accumulate vector operations,
3207// element sizes of 8, 16, 32 and 64 bits:
3208multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003210 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003211 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003213 let Inst{21-19} = 0b001; // imm6 = 001xxx
3214 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003215 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003217 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3218 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003219 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003221 let Inst{21} = 0b1; // imm6 = 1xxxxx
3222 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003223 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003225 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003226
3227 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003228 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003230 let Inst{21-19} = 0b001; // imm6 = 001xxx
3231 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003232 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003234 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3235 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003236 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003238 let Inst{21} = 0b1; // imm6 = 1xxxxx
3239 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003240 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003242 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003243}
3244
Bob Wilson5bafff32009-06-22 23:27:02 +00003245// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003246// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003247// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003248multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3249 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003250 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003251 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3252 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003253 let Inst{21-19} = 0b001; // imm6 = 001xxx
3254 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003255 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3256 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003257 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3258 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003259 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3260 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003261 let Inst{21} = 0b1; // imm6 = 1xxxxx
3262 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003263 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3264 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003265 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003268 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3269 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003270 let Inst{21-19} = 0b001; // imm6 = 001xxx
3271 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003272 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3273 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003274 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3275 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003276 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3277 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003278 let Inst{21} = 0b1; // imm6 = 1xxxxx
3279 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003280 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3281 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3282 // imm6 = xxxxxx
3283}
3284multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3285 string OpcodeStr> {
3286 // 64-bit vector types.
3287 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3288 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3289 let Inst{21-19} = 0b001; // imm6 = 001xxx
3290 }
3291 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3292 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3293 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3294 }
3295 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3296 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3297 let Inst{21} = 0b1; // imm6 = 1xxxxx
3298 }
3299 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3300 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3301 // imm6 = xxxxxx
3302
3303 // 128-bit vector types.
3304 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3305 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3306 let Inst{21-19} = 0b001; // imm6 = 001xxx
3307 }
3308 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3309 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3310 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3311 }
3312 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3313 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3314 let Inst{21} = 0b1; // imm6 = 1xxxxx
3315 }
3316 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3317 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003318 // imm6 = xxxxxx
3319}
3320
3321// Neon Shift Long operations,
3322// element sizes of 8, 16, 32 bits:
3323multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003325 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003327 let Inst{21-19} = 0b001; // imm6 = 001xxx
3328 }
3329 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003330 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003331 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3332 }
3333 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003334 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003335 let Inst{21} = 0b1; // imm6 = 1xxxxx
3336 }
3337}
3338
3339// Neon Shift Narrow operations,
3340// element sizes of 16, 32, 64 bits:
3341multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003343 SDNode OpNode> {
3344 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003345 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003346 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003347 let Inst{21-19} = 0b001; // imm6 = 001xxx
3348 }
3349 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003350 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003351 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003352 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3353 }
3354 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003355 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003356 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003357 let Inst{21} = 0b1; // imm6 = 1xxxxx
3358 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003359}
3360
3361//===----------------------------------------------------------------------===//
3362// Instruction Definitions.
3363//===----------------------------------------------------------------------===//
3364
3365// Vector Add Operations.
3366
3367// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003368defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003369 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003370def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003371 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003372def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003373 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003375defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3376 "vaddl", "s", add, sext, 1>;
3377defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3378 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003380defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3381defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003383defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3384 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3385 "vhadd", "s", int_arm_neon_vhadds, 1>;
3386defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3387 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3388 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003390defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3391 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3392 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3393defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3394 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3395 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003396// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003397defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3398 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3399 "vqadd", "s", int_arm_neon_vqadds, 1>;
3400defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3401 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3402 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003403// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003404defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3405 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003406// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003407defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3408 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003409
3410// Vector Multiply Operations.
3411
3412// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003413defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003415def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3416 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3417def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3418 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003419def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003420 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003421def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003422 v4f32, v4f32, fmul, 1>;
3423defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3424def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3425def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3426 v2f32, fmul>;
3427
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003428def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3429 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3430 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3431 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003432 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003433 (SubReg_i16_lane imm:$lane)))>;
3434def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3435 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3436 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3437 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003438 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003439 (SubReg_i32_lane imm:$lane)))>;
3440def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3441 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3442 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3443 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003444 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003445 (SubReg_i32_lane imm:$lane)))>;
3446
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003448defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003449 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003451defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3452 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003453 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003454def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003455 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3456 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003457 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3458 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003459 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003460 (SubReg_i16_lane imm:$lane)))>;
3461def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003462 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3463 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003464 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3465 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003466 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003467 (SubReg_i32_lane imm:$lane)))>;
3468
Bob Wilson5bafff32009-06-22 23:27:02 +00003469// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003470defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3471 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003473defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3474 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003475 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003476def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003477 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3478 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003479 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3480 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003481 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003482 (SubReg_i16_lane imm:$lane)))>;
3483def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003484 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3485 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003486 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3487 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003488 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003489 (SubReg_i32_lane imm:$lane)))>;
3490
Bob Wilson5bafff32009-06-22 23:27:02 +00003491// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003492defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3493 "vmull", "s", NEONvmulls, 1>;
3494defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3495 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003496def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003497 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003498defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3499defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003500
Bob Wilson5bafff32009-06-22 23:27:02 +00003501// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003502defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3503 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3504defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3505 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003506
3507// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3508
3509// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003510defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003511 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3512def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003513 v2f32, fmul_su, fadd_mlx>,
3514 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003515def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003516 v4f32, fmul_su, fadd_mlx>,
3517 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003518defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3520def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003521 v2f32, fmul_su, fadd_mlx>,
3522 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003523def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003524 v4f32, v2f32, fmul_su, fadd_mlx>,
3525 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003526
3527def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003528 (mul (v8i16 QPR:$src2),
3529 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3530 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003531 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003532 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003533 (SubReg_i16_lane imm:$lane)))>;
3534
3535def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003536 (mul (v4i32 QPR:$src2),
3537 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3538 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003539 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003540 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003541 (SubReg_i32_lane imm:$lane)))>;
3542
Evan Cheng48575f62010-12-05 22:04:16 +00003543def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3544 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003545 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3547 (v4f32 QPR:$src2),
3548 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003549 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003550 (SubReg_i32_lane imm:$lane)))>,
3551 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003552
Bob Wilson5bafff32009-06-22 23:27:02 +00003553// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003554defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3555 "vmlal", "s", NEONvmulls, add>;
3556defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3557 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003558
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003559defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3560defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003561
Bob Wilson5bafff32009-06-22 23:27:02 +00003562// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003563defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003564 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003565defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003566
Bob Wilson5bafff32009-06-22 23:27:02 +00003567// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003568defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3570def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003571 v2f32, fmul_su, fsub_mlx>,
3572 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003573def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003574 v4f32, fmul_su, fsub_mlx>,
3575 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003576defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003577 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3578def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003579 v2f32, fmul_su, fsub_mlx>,
3580 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003581def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003582 v4f32, v2f32, fmul_su, fsub_mlx>,
3583 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003584
3585def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003586 (mul (v8i16 QPR:$src2),
3587 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3588 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003590 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003591 (SubReg_i16_lane imm:$lane)))>;
3592
3593def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003594 (mul (v4i32 QPR:$src2),
3595 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3596 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003597 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003598 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599 (SubReg_i32_lane imm:$lane)))>;
3600
Evan Cheng48575f62010-12-05 22:04:16 +00003601def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3602 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003603 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3604 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003605 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003606 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003607 (SubReg_i32_lane imm:$lane)))>,
3608 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003609
Bob Wilson5bafff32009-06-22 23:27:02 +00003610// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003611defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3612 "vmlsl", "s", NEONvmulls, sub>;
3613defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3614 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003615
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003616defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3617defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003618
Bob Wilson5bafff32009-06-22 23:27:02 +00003619// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003620defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003621 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003622defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623
3624// Vector Subtract Operations.
3625
3626// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003627defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 "vsub", "i", sub, 0>;
3629def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003630 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003631def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003632 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003633// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003634defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3635 "vsubl", "s", sub, sext, 0>;
3636defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3637 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003639defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3640defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003641// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003642defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003643 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003644 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003645defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003646 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003647 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003649defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003650 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003651 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003652defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003653 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003654 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003656defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3657 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003659defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3660 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003661
3662// Vector Comparisons.
3663
3664// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003665defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3666 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003667def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003668 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003670 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003671
Johnny Chen363ac582010-02-23 01:42:58 +00003672defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003673 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003674
Bob Wilson5bafff32009-06-22 23:27:02 +00003675// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003676defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3677 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003678defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003679 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003680def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3681 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003682def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003683 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003684
Johnny Chen363ac582010-02-23 01:42:58 +00003685defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003686 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003687defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003688 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003689
Bob Wilson5bafff32009-06-22 23:27:02 +00003690// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003691defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3692 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3693defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3694 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003695def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003696 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003697def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003698 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003699
Johnny Chen363ac582010-02-23 01:42:58 +00003700defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003701 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003702defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003703 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003704
Bob Wilson5bafff32009-06-22 23:27:02 +00003705// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003706def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3707 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3708def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3709 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003710// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003711def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3712 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3713def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3714 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003716defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003717 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003718
3719// Vector Bitwise Operations.
3720
Bob Wilsoncba270d2010-07-13 21:16:48 +00003721def vnotd : PatFrag<(ops node:$in),
3722 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3723def vnotq : PatFrag<(ops node:$in),
3724 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003725
3726
Bob Wilson5bafff32009-06-22 23:27:02 +00003727// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003728def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3729 v2i32, v2i32, and, 1>;
3730def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3731 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732
3733// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003734def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3735 v2i32, v2i32, xor, 1>;
3736def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3737 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003740def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3741 v2i32, v2i32, or, 1>;
3742def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3743 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003744
Owen Andersond9668172010-11-03 22:44:51 +00003745def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3746 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3747 IIC_VMOVImm,
3748 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3749 [(set DPR:$Vd,
3750 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3751 let Inst{9} = SIMM{9};
3752}
3753
Owen Anderson080c0922010-11-05 19:27:46 +00003754def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003755 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3756 IIC_VMOVImm,
3757 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3758 [(set DPR:$Vd,
3759 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003760 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003761}
3762
3763def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3764 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3765 IIC_VMOVImm,
3766 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3767 [(set QPR:$Vd,
3768 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3769 let Inst{9} = SIMM{9};
3770}
3771
Owen Anderson080c0922010-11-05 19:27:46 +00003772def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003773 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3774 IIC_VMOVImm,
3775 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3776 [(set QPR:$Vd,
3777 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003778 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003779}
3780
3781
Bob Wilson5bafff32009-06-22 23:27:02 +00003782// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003783def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3784 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3785 "vbic", "$Vd, $Vn, $Vm", "",
3786 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3787 (vnotd DPR:$Vm))))]>;
3788def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3789 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3790 "vbic", "$Vd, $Vn, $Vm", "",
3791 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3792 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003793
Owen Anderson080c0922010-11-05 19:27:46 +00003794def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3795 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3796 IIC_VMOVImm,
3797 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3798 [(set DPR:$Vd,
3799 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3800 let Inst{9} = SIMM{9};
3801}
3802
3803def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3804 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3805 IIC_VMOVImm,
3806 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3807 [(set DPR:$Vd,
3808 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3809 let Inst{10-9} = SIMM{10-9};
3810}
3811
3812def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3813 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3814 IIC_VMOVImm,
3815 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3816 [(set QPR:$Vd,
3817 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3818 let Inst{9} = SIMM{9};
3819}
3820
3821def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3822 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3823 IIC_VMOVImm,
3824 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3825 [(set QPR:$Vd,
3826 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3827 let Inst{10-9} = SIMM{10-9};
3828}
3829
Bob Wilson5bafff32009-06-22 23:27:02 +00003830// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003831def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3832 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3833 "vorn", "$Vd, $Vn, $Vm", "",
3834 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3835 (vnotd DPR:$Vm))))]>;
3836def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3837 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3838 "vorn", "$Vd, $Vn, $Vm", "",
3839 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3840 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003841
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003842// VMVN : Vector Bitwise NOT (Immediate)
3843
3844let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003845
Owen Andersonca6945e2010-12-01 00:28:25 +00003846def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003847 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003848 "vmvn", "i16", "$Vd, $SIMM", "",
3849 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003850 let Inst{9} = SIMM{9};
3851}
3852
Owen Andersonca6945e2010-12-01 00:28:25 +00003853def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003854 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003855 "vmvn", "i16", "$Vd, $SIMM", "",
3856 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003857 let Inst{9} = SIMM{9};
3858}
3859
Owen Andersonca6945e2010-12-01 00:28:25 +00003860def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003861 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003862 "vmvn", "i32", "$Vd, $SIMM", "",
3863 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003864 let Inst{11-8} = SIMM{11-8};
3865}
3866
Owen Andersonca6945e2010-12-01 00:28:25 +00003867def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003868 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003869 "vmvn", "i32", "$Vd, $SIMM", "",
3870 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003871 let Inst{11-8} = SIMM{11-8};
3872}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003873}
3874
Bob Wilson5bafff32009-06-22 23:27:02 +00003875// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003876def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003877 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3878 "vmvn", "$Vd, $Vm", "",
3879 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003880def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003881 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3882 "vmvn", "$Vd, $Vm", "",
3883 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003884def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3885def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886
3887// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003888def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3889 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003890 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003891 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003892 [(set DPR:$Vd,
3893 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003894
3895def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3896 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3897 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3898
Owen Anderson4110b432010-10-25 20:13:13 +00003899def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3900 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003901 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003902 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003903 [(set QPR:$Vd,
3904 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003905
3906def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3907 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3908 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909
3910// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003911// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003912// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003913def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003914 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003915 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003916 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003917 [/* For disassembly only; pattern left blank */]>;
3918def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003919 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003920 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003921 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003922 [/* For disassembly only; pattern left blank */]>;
3923
Bob Wilson5bafff32009-06-22 23:27:02 +00003924// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003925// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003926// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003927def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003928 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003929 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003930 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003931 [/* For disassembly only; pattern left blank */]>;
3932def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003933 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003934 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003935 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003936 [/* For disassembly only; pattern left blank */]>;
3937
3938// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// for equivalent operations with different register constraints; it just
3940// inserts copies.
3941
3942// Vector Absolute Differences.
3943
3944// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003945defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003946 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003947 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003948defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003949 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003950 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003951def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003952 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003953def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003954 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003955
3956// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003957defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3958 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3959defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3960 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003961
3962// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003963defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3964 "vaba", "s", int_arm_neon_vabds, add>;
3965defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3966 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967
3968// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003969defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3970 "vabal", "s", int_arm_neon_vabds, zext, add>;
3971defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3972 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// Vector Maximum and Minimum.
3975
3976// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003977defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003978 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979 "vmax", "s", int_arm_neon_vmaxs, 1>;
3980defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003981 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003982 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003983def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3984 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003985 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003986def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3987 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003988 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3989
3990// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003991defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3992 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3993 "vmin", "s", int_arm_neon_vmins, 1>;
3994defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3995 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3996 "vmin", "u", int_arm_neon_vminu, 1>;
3997def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3998 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003999 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004000def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4001 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004002 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004003
4004// Vector Pairwise Operations.
4005
4006// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004007def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4008 "vpadd", "i8",
4009 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4010def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4011 "vpadd", "i16",
4012 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4013def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4014 "vpadd", "i32",
4015 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004016def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004017 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004018 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004019
4020// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004021defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004022 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004023defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004024 int_arm_neon_vpaddlu>;
4025
4026// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004027defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004028 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004029defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004030 int_arm_neon_vpadalu>;
4031
4032// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004033def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004035def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004037def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004038 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004039def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004040 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004041def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004042 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004043def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004044 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004045def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004046 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
4048// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004049def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004050 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004051def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004052 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004053def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004054 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004055def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004057def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004058 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004059def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004060 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004061def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004062 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4065
4066// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004067def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004068 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004069 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004070def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004071 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004072 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004073def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004074 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004075 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004076def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004077 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004078 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004079
4080// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004081def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004082 IIC_VRECSD, "vrecps", "f32",
4083 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004084def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004085 IIC_VRECSQ, "vrecps", "f32",
4086 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004087
4088// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004089def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004090 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004091 v2i32, v2i32, int_arm_neon_vrsqrte>;
4092def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004093 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004094 v4i32, v4i32, int_arm_neon_vrsqrte>;
4095def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004096 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004097 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004098def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004099 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004100 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004101
4102// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004103def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004104 IIC_VRECSD, "vrsqrts", "f32",
4105 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004106def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004107 IIC_VRECSQ, "vrsqrts", "f32",
4108 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004109
4110// Vector Shifts.
4111
4112// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004113defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004114 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004115 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004116defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004117 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004118 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004119
Bob Wilson5bafff32009-06-22 23:27:02 +00004120// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004121defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4122
Bob Wilson5bafff32009-06-22 23:27:02 +00004123// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004124defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4125defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004126
4127// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004128defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4129defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004130
4131// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004132class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004133 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004134 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004135 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4136 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004137 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004138 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004139}
Evan Chengf81bf152009-11-23 21:57:23 +00004140def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004141 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004143 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004144def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004145 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004146
4147// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004148defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004149 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150
4151// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004152defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004153 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004154 "vrshl", "s", int_arm_neon_vrshifts>;
4155defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004156 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004157 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004158// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004159defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4160defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004161
4162// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004163defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004164 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165
4166// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004167defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004168 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004169 "vqshl", "s", int_arm_neon_vqshifts>;
4170defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004171 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004172 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004173// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004174defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4175defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4176
Bob Wilson5bafff32009-06-22 23:27:02 +00004177// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004178defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004179
4180// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004181defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004182 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004183defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004184 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004187defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004188 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004191defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004192 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004193 "vqrshl", "s", int_arm_neon_vqrshifts>;
4194defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004195 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004196 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004199defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004200 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004201defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004202 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203
4204// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004205defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004206 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004207
4208// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004209defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4210defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004212defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4213defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214
4215// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004216defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4217
Bob Wilson5bafff32009-06-22 23:27:02 +00004218// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004219defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004220
4221// Vector Absolute and Saturating Absolute.
4222
4223// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004224defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004225 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004226 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004227def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004228 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004229 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004230def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004231 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004232 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004235defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004236 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004237 int_arm_neon_vqabs>;
4238
4239// Vector Negate.
4240
Bob Wilsoncba270d2010-07-13 21:16:48 +00004241def vnegd : PatFrag<(ops node:$in),
4242 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4243def vnegq : PatFrag<(ops node:$in),
4244 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004245
Evan Chengf81bf152009-11-23 21:57:23 +00004246class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004247 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4248 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4249 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004250class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004251 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4252 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4253 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004254
Chris Lattner0a00ed92010-03-28 08:39:10 +00004255// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004256def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4257def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4258def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4259def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4260def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4261def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004262
4263// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004264def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004265 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4266 "vneg", "f32", "$Vd, $Vm", "",
4267 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004268def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004269 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4270 "vneg", "f32", "$Vd, $Vm", "",
4271 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004272
Bob Wilsoncba270d2010-07-13 21:16:48 +00004273def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4274def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4275def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4276def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4277def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4278def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004281defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004282 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004283 int_arm_neon_vqneg>;
4284
4285// Vector Bit Counting Operations.
4286
4287// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004288defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004289 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004290 int_arm_neon_vcls>;
4291// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004292defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004293 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004294 int_arm_neon_vclz>;
4295// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004296def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004297 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004298 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004299def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004300 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004301 v16i8, v16i8, int_arm_neon_vcnt>;
4302
Johnny Chend8836042010-02-24 20:06:07 +00004303// Vector Swap -- for disassembly only.
4304def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004305 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4306 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004307def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004308 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4309 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004310
Bob Wilson5bafff32009-06-22 23:27:02 +00004311// Vector Move Operations.
4312
4313// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004314def : InstAlias<"vmov${p} $Vd, $Vm",
4315 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4316def : InstAlias<"vmov${p} $Vd, $Vm",
4317 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004318
Bob Wilson5bafff32009-06-22 23:27:02 +00004319// VMOV : Vector Move (Immediate)
4320
Evan Cheng47006be2010-05-17 21:54:50 +00004321let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004322def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004323 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004324 "vmov", "i8", "$Vd, $SIMM", "",
4325 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4326def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004327 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004328 "vmov", "i8", "$Vd, $SIMM", "",
4329 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004330
Owen Andersonca6945e2010-12-01 00:28:25 +00004331def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004332 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004333 "vmov", "i16", "$Vd, $SIMM", "",
4334 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004335 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004336}
4337
Owen Andersonca6945e2010-12-01 00:28:25 +00004338def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004339 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004340 "vmov", "i16", "$Vd, $SIMM", "",
4341 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004342 let Inst{9} = SIMM{9};
4343}
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
Owen Andersonca6945e2010-12-01 00:28:25 +00004345def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004346 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004347 "vmov", "i32", "$Vd, $SIMM", "",
4348 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004349 let Inst{11-8} = SIMM{11-8};
4350}
4351
Owen Andersonca6945e2010-12-01 00:28:25 +00004352def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004353 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004354 "vmov", "i32", "$Vd, $SIMM", "",
4355 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004356 let Inst{11-8} = SIMM{11-8};
4357}
Bob Wilson5bafff32009-06-22 23:27:02 +00004358
Owen Andersonca6945e2010-12-01 00:28:25 +00004359def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004360 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004361 "vmov", "i64", "$Vd, $SIMM", "",
4362 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4363def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004364 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004365 "vmov", "i64", "$Vd, $SIMM", "",
4366 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004367} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004368
4369// VMOV : Vector Get Lane (move scalar to ARM core register)
4370
Johnny Chen131c4a52009-11-23 17:48:17 +00004371def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004372 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4373 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4374 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4375 imm:$lane))]> {
4376 let Inst{21} = lane{2};
4377 let Inst{6-5} = lane{1-0};
4378}
Johnny Chen131c4a52009-11-23 17:48:17 +00004379def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004380 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4381 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4382 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4383 imm:$lane))]> {
4384 let Inst{21} = lane{1};
4385 let Inst{6} = lane{0};
4386}
Johnny Chen131c4a52009-11-23 17:48:17 +00004387def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004388 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4389 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4390 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4391 imm:$lane))]> {
4392 let Inst{21} = lane{2};
4393 let Inst{6-5} = lane{1-0};
4394}
Johnny Chen131c4a52009-11-23 17:48:17 +00004395def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004396 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4397 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4398 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4399 imm:$lane))]> {
4400 let Inst{21} = lane{1};
4401 let Inst{6} = lane{0};
4402}
Johnny Chen131c4a52009-11-23 17:48:17 +00004403def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004404 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4405 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4406 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4407 imm:$lane))]> {
4408 let Inst{21} = lane{0};
4409}
Bob Wilson5bafff32009-06-22 23:27:02 +00004410// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4411def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4412 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004413 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004414 (SubReg_i8_lane imm:$lane))>;
4415def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4416 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004417 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004418 (SubReg_i16_lane imm:$lane))>;
4419def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4420 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004421 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004422 (SubReg_i8_lane imm:$lane))>;
4423def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4424 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004425 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004426 (SubReg_i16_lane imm:$lane))>;
4427def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4428 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004429 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004430 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004431def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004432 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004433 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004434def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004435 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004436 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004437//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004438// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004440 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004441
4442
4443// VMOV : Vector Set Lane (move ARM core register to scalar)
4444
Owen Andersond2fbdb72010-10-27 21:28:09 +00004445let Constraints = "$src1 = $V" in {
4446def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4447 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4448 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4449 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4450 GPR:$R, imm:$lane))]> {
4451 let Inst{21} = lane{2};
4452 let Inst{6-5} = lane{1-0};
4453}
4454def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4455 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4456 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4457 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4458 GPR:$R, imm:$lane))]> {
4459 let Inst{21} = lane{1};
4460 let Inst{6} = lane{0};
4461}
4462def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4463 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4464 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4465 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4466 GPR:$R, imm:$lane))]> {
4467 let Inst{21} = lane{0};
4468}
Bob Wilson5bafff32009-06-22 23:27:02 +00004469}
4470def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004471 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004472 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004473 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004474 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004475 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004477 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004478 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004479 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004480 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004481 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004482def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004483 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004484 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004485 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004486 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004487 (DSubReg_i32_reg imm:$lane)))>;
4488
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004489def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004490 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4491 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004492def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004493 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4494 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004495
4496//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004497// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004498def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004499 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004501def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004502 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004503def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004504 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004505def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004506 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004507
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004508def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4509 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4510def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4511 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4512def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4513 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4514
4515def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4516 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4517 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004518 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004519def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4520 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4521 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004522 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004523def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4524 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4525 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004526 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004527
Bob Wilson5bafff32009-06-22 23:27:02 +00004528// VDUP : Vector Duplicate (from ARM core register to all elements)
4529
Evan Chengf81bf152009-11-23 21:57:23 +00004530class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004531 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4532 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4533 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004534class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004535 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4536 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4537 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004538
Evan Chengf81bf152009-11-23 21:57:23 +00004539def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4540def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4541def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4542def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4543def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4544def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004545
Jim Grosbach958108a2011-03-11 20:44:08 +00004546def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4547def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004548
4549// VDUP : Vector Duplicate Lane (from scalar to all elements)
4550
Johnny Chene4614f72010-03-25 17:01:27 +00004551class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004552 ValueType Ty, Operand IdxTy>
4553 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4554 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004555 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004556
Johnny Chene4614f72010-03-25 17:01:27 +00004557class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004558 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4559 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4560 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004561 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004562 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004563
Bob Wilson507df402009-10-21 02:15:46 +00004564// Inst{19-16} is partially specified depending on the element size.
4565
Jim Grosbach460a9052011-10-07 23:56:00 +00004566def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4567 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004568 let Inst{19-17} = lane{2-0};
4569}
Jim Grosbach460a9052011-10-07 23:56:00 +00004570def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4571 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004572 let Inst{19-18} = lane{1-0};
4573}
Jim Grosbach460a9052011-10-07 23:56:00 +00004574def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4575 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004576 let Inst{19} = lane{0};
4577}
Jim Grosbach460a9052011-10-07 23:56:00 +00004578def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4579 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004580 let Inst{19-17} = lane{2-0};
4581}
Jim Grosbach460a9052011-10-07 23:56:00 +00004582def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4583 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004584 let Inst{19-18} = lane{1-0};
4585}
Jim Grosbach460a9052011-10-07 23:56:00 +00004586def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4587 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004588 let Inst{19} = lane{0};
4589}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004590
4591def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4592 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4593
4594def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4595 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004596
Bob Wilson0ce37102009-08-14 05:08:32 +00004597def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4598 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4599 (DSubReg_i8_reg imm:$lane))),
4600 (SubReg_i8_lane imm:$lane)))>;
4601def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4602 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4603 (DSubReg_i16_reg imm:$lane))),
4604 (SubReg_i16_lane imm:$lane)))>;
4605def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4606 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4607 (DSubReg_i32_reg imm:$lane))),
4608 (SubReg_i32_lane imm:$lane)))>;
4609def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004610 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004611 (DSubReg_i32_reg imm:$lane))),
4612 (SubReg_i32_lane imm:$lane)))>;
4613
Jim Grosbach65dc3032010-10-06 21:16:16 +00004614def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004615 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004616def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004617 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004618
Bob Wilson5bafff32009-06-22 23:27:02 +00004619// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004620defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004621 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004622// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004623defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4624 "vqmovn", "s", int_arm_neon_vqmovns>;
4625defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4626 "vqmovn", "u", int_arm_neon_vqmovnu>;
4627defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4628 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004629// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004630defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4631defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
4633// Vector Conversions.
4634
Johnny Chen9e088762010-03-17 17:52:21 +00004635// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004636def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4637 v2i32, v2f32, fp_to_sint>;
4638def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4639 v2i32, v2f32, fp_to_uint>;
4640def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4641 v2f32, v2i32, sint_to_fp>;
4642def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4643 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004644
Johnny Chen6c8648b2010-03-17 23:26:50 +00004645def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4646 v4i32, v4f32, fp_to_sint>;
4647def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4648 v4i32, v4f32, fp_to_uint>;
4649def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4650 v4f32, v4i32, sint_to_fp>;
4651def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4652 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004653
4654// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004655def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004656 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004657def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004658 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004659def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004660 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004661def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004662 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4663
Evan Chengf81bf152009-11-23 21:57:23 +00004664def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004665 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004666def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004668def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004670def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004671 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4672
Bob Wilson04063562010-12-15 22:14:12 +00004673// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4674def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4675 IIC_VUNAQ, "vcvt", "f16.f32",
4676 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4677 Requires<[HasNEON, HasFP16]>;
4678def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4679 IIC_VUNAQ, "vcvt", "f32.f16",
4680 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4681 Requires<[HasNEON, HasFP16]>;
4682
Bob Wilsond8e17572009-08-12 22:31:50 +00004683// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004684
4685// VREV64 : Vector Reverse elements within 64-bit doublewords
4686
Evan Chengf81bf152009-11-23 21:57:23 +00004687class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004688 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4689 (ins DPR:$Vm), IIC_VMOVD,
4690 OpcodeStr, Dt, "$Vd, $Vm", "",
4691 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004692class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004693 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4694 (ins QPR:$Vm), IIC_VMOVQ,
4695 OpcodeStr, Dt, "$Vd, $Vm", "",
4696 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004697
Evan Chengf81bf152009-11-23 21:57:23 +00004698def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4699def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4700def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004701def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004702
Evan Chengf81bf152009-11-23 21:57:23 +00004703def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4704def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4705def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004706def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004707
4708// VREV32 : Vector Reverse elements within 32-bit words
4709
Evan Chengf81bf152009-11-23 21:57:23 +00004710class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004711 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4712 (ins DPR:$Vm), IIC_VMOVD,
4713 OpcodeStr, Dt, "$Vd, $Vm", "",
4714 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004715class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004716 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4717 (ins QPR:$Vm), IIC_VMOVQ,
4718 OpcodeStr, Dt, "$Vd, $Vm", "",
4719 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004720
Evan Chengf81bf152009-11-23 21:57:23 +00004721def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4722def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004723
Evan Chengf81bf152009-11-23 21:57:23 +00004724def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4725def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004726
4727// VREV16 : Vector Reverse elements within 16-bit halfwords
4728
Evan Chengf81bf152009-11-23 21:57:23 +00004729class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004730 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4731 (ins DPR:$Vm), IIC_VMOVD,
4732 OpcodeStr, Dt, "$Vd, $Vm", "",
4733 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004734class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004735 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4736 (ins QPR:$Vm), IIC_VMOVQ,
4737 OpcodeStr, Dt, "$Vd, $Vm", "",
4738 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004739
Evan Chengf81bf152009-11-23 21:57:23 +00004740def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4741def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004742
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004743// Other Vector Shuffles.
4744
Bob Wilson5e8b8332011-01-07 04:59:04 +00004745// Aligned extractions: really just dropping registers
4746
4747class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4748 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4749 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4750
4751def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4752
4753def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4754
4755def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4756
4757def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4758
4759def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4760
4761
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004762// VEXT : Vector Extract
4763
Evan Chengf81bf152009-11-23 21:57:23 +00004764class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004765 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4766 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4767 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4768 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4769 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004770 bits<4> index;
4771 let Inst{11-8} = index{3-0};
4772}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004773
Evan Chengf81bf152009-11-23 21:57:23 +00004774class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004775 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4776 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4777 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4778 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4779 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004780 bits<4> index;
4781 let Inst{11-8} = index{3-0};
4782}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004783
Owen Anderson7a258252010-11-03 18:16:27 +00004784def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4785 let Inst{11-8} = index{3-0};
4786}
4787def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4788 let Inst{11-9} = index{2-0};
4789 let Inst{8} = 0b0;
4790}
4791def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4792 let Inst{11-10} = index{1-0};
4793 let Inst{9-8} = 0b00;
4794}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004795def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4796 (v2f32 DPR:$Vm),
4797 (i32 imm:$index))),
4798 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004799
Owen Anderson7a258252010-11-03 18:16:27 +00004800def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4801 let Inst{11-8} = index{3-0};
4802}
4803def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4804 let Inst{11-9} = index{2-0};
4805 let Inst{8} = 0b0;
4806}
4807def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4808 let Inst{11-10} = index{1-0};
4809 let Inst{9-8} = 0b00;
4810}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004811def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4812 (v4f32 QPR:$Vm),
4813 (i32 imm:$index))),
4814 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004815
Bob Wilson64efd902009-08-08 05:53:00 +00004816// VTRN : Vector Transpose
4817
Evan Chengf81bf152009-11-23 21:57:23 +00004818def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4819def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4820def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004821
Evan Chengf81bf152009-11-23 21:57:23 +00004822def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4823def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4824def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004825
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004826// VUZP : Vector Unzip (Deinterleave)
4827
Evan Chengf81bf152009-11-23 21:57:23 +00004828def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4829def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4830def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004831
Evan Chengf81bf152009-11-23 21:57:23 +00004832def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4833def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4834def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004835
4836// VZIP : Vector Zip (Interleave)
4837
Evan Chengf81bf152009-11-23 21:57:23 +00004838def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4839def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4840def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004841
Evan Chengf81bf152009-11-23 21:57:23 +00004842def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4843def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4844def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004845
Bob Wilson114a2662009-08-12 20:51:55 +00004846// Vector Table Lookup and Table Extension.
4847
4848// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004849let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004850def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004851 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4852 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4853 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4854 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004855let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004856def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004857 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4858 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4859 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004860def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004861 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4862 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4863 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004864def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004865 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4866 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004867 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004868 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004869} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004870
Bob Wilsonbd916c52010-09-13 23:55:10 +00004871def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004872 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004873def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004874 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004875def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004876 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004877
Bob Wilson114a2662009-08-12 20:51:55 +00004878// VTBX : Vector Table Extension
4879def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004880 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4881 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4882 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4883 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4884 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004885let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004886def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004887 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4888 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4889 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004890def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004891 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4892 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004893 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004894 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4895 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004896def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004897 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4898 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4899 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4900 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004901} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004902
Bob Wilsonbd916c52010-09-13 23:55:10 +00004903def VTBX2Pseudo
4904 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004905 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004906def VTBX3Pseudo
4907 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004908 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004909def VTBX4Pseudo
4910 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004911 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004912} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004913
Bob Wilson5bafff32009-06-22 23:27:02 +00004914//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004915// NEON instructions for single-precision FP math
4916//===----------------------------------------------------------------------===//
4917
Bob Wilson0e6d5402010-12-13 23:02:31 +00004918class N2VSPat<SDNode OpNode, NeonI Inst>
4919 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004920 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004921 (v2f32 (COPY_TO_REGCLASS (Inst
4922 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004923 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4924 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004925
4926class N3VSPat<SDNode OpNode, NeonI Inst>
4927 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004928 (EXTRACT_SUBREG
4929 (v2f32 (COPY_TO_REGCLASS (Inst
4930 (INSERT_SUBREG
4931 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4932 SPR:$a, ssub_0),
4933 (INSERT_SUBREG
4934 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4935 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004936
4937class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4938 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004939 (EXTRACT_SUBREG
4940 (v2f32 (COPY_TO_REGCLASS (Inst
4941 (INSERT_SUBREG
4942 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4943 SPR:$acc, ssub_0),
4944 (INSERT_SUBREG
4945 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4946 SPR:$a, ssub_0),
4947 (INSERT_SUBREG
4948 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4949 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004950
Bob Wilson4711d5c2010-12-13 23:02:37 +00004951def : N3VSPat<fadd, VADDfd>;
4952def : N3VSPat<fsub, VSUBfd>;
4953def : N3VSPat<fmul, VMULfd>;
4954def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004955 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004956def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004957 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004958def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004959def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004960def : N3VSPat<NEONfmax, VMAXfd>;
4961def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004962def : N2VSPat<arm_ftosi, VCVTf2sd>;
4963def : N2VSPat<arm_ftoui, VCVTf2ud>;
4964def : N2VSPat<arm_sitof, VCVTs2fd>;
4965def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004966
Evan Cheng1d2426c2009-08-07 19:30:41 +00004967//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004968// Non-Instruction Patterns
4969//===----------------------------------------------------------------------===//
4970
4971// bit_convert
4972def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4973def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4974def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4975def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4976def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4977def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4978def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4979def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4980def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4981def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4982def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4983def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4984def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4985def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4986def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4987def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4988def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4989def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4990def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4991def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4992def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4993def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4994def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4995def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4996def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4997def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4998def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4999def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5000def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5001def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5002
5003def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5004def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5005def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5006def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5007def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5008def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5009def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5010def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5011def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5012def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5013def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5014def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5015def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5016def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5017def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5018def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5019def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5020def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5021def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5022def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5023def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5024def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5025def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5026def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5027def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5028def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5029def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5030def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5031def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5032def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;