blob: 50c47fdadfb560294e2305e7de5ab624641f1325 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner563ecfb2006-06-27 18:18:41 +000057// Pseudo instructions.
58//
59
Chris Lattner303c6952006-07-18 16:33:26 +000060def IMPLICIT_DEF_G8RC : Pseudo<(ops G8RC:$rD), "; IMPLICIT_DEF_G8RC $rD",
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 [(set G8RC:$rD, (undef))]>;
62
Chris Lattner6a5339b2006-11-14 18:44:47 +000063
64//===----------------------------------------------------------------------===//
65// Calls.
66//
67
68let Defs = [LR8] in
69 def MovePCtoLR8 : Pseudo<(ops piclabel:$label), "bl $label", []>,
70 PPC970_Unit_BRU;
71
Chris Lattner9f0bc652007-02-25 05:34:32 +000072// Macho ABI Calls.
Chris Lattner6a5339b2006-11-14 18:44:47 +000073let isCall = 1, noResults = 1, PPC970_Unit = 7,
74 // All calls clobber the PPC64 non-callee saved registers.
75 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
76 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
77 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
78 LR8,CTR8,
79 CR0,CR1,CR5,CR6,CR7] in {
80 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000081 def BL8_Macho : IForm<18, 0, 1,
82 (ops calltarget:$func, variable_ops),
83 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000084
Chris Lattner9f0bc652007-02-25 05:34:32 +000085 def BLA8_Macho : IForm<18, 1, 1,
86 (ops aaddr:$func, variable_ops),
87 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000088}
89
Chris Lattner9f0bc652007-02-25 05:34:32 +000090// ELF ABI Calls.
91let isCall = 1, noResults = 1, PPC970_Unit = 7,
92 // All calls clobber the PPC64 non-callee saved registers.
93 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
94 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,
95 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
96 LR8,CTR8,
97 CR0,CR1,CR5,CR6,CR7] in {
98 // Convenient aliases for call instructions
99 def BL8_ELF : IForm<18, 0, 1,
100 (ops calltarget:$func, variable_ops),
101 "bl $func", BrB, []>; // See Pat patterns below.
102
103 def BLA8_ELF : IForm<18, 1, 1,
104 (ops aaddr:$func, variable_ops),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000105 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000106}
107
108
Chris Lattner6a5339b2006-11-14 18:44:47 +0000109// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000110def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
111 (BL8_Macho tglobaladdr:$dst)>;
112def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
113 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000114
Chris Lattner9f0bc652007-02-25 05:34:32 +0000115def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
116 (BL8_ELF tglobaladdr:$dst)>;
117def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
118 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000119
120//===----------------------------------------------------------------------===//
121// 64-bit SPR manipulation instrs.
122
123def MFCTR8 : XFXForm_1_ext<31, 339, 9, (ops G8RC:$rT), "mfctr $rT", SprMFSPR>,
124 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000125let Pattern = [(PPCmtctr G8RC:$rS)] in {
126def MTCTR8 : XFXForm_7_ext<31, 467, 9, (ops G8RC:$rS), "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000127 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000128}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000129
Jim Laskey2f616bf2006-11-16 22:43:37 +0000130def DYNALLOC8 : Pseudo<(ops G8RC:$result, G8RC:$negsize, memri:$fpsi),
131 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
132 [(set G8RC:$result,
133 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>,
134 Imp<[X1],[X1]>;
135
Chris Lattner6a5339b2006-11-14 18:44:47 +0000136def MTLR8 : XFXForm_7_ext<31, 467, 8, (ops G8RC:$rS), "mtlr $rS", SprMTSPR>,
137 PPC970_DGroup_First, PPC970_Unit_FXU;
138def MFLR8 : XFXForm_1_ext<31, 339, 8, (ops G8RC:$rT), "mflr $rT", SprMFSPR>,
139 PPC970_DGroup_First, PPC970_Unit_FXU;
140
141
Chris Lattner563ecfb2006-06-27 18:18:41 +0000142//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000143// Fixed point instructions.
144//
145
146let PPC970_Unit = 1 in { // FXU Operations.
147
Chris Lattner0ea70b22006-06-20 22:34:10 +0000148// Copies, extends, truncates.
Chris Lattner956f43c2006-06-16 20:22:01 +0000149def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
150 "or $rA, $rS, $rB", IntGeneral,
151 []>;
152def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
153 "or $rA, $rS, $rB", IntGeneral,
154 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000155
156def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm),
157 "li $rD, $imm", IntGeneral,
158 [(set G8RC:$rD, immSExt16:$imm)]>;
159def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm),
160 "lis $rD, $imm", IntGeneral,
161 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
162
163// Logical ops.
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000164def NAND8: XForm_6<31, 476, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
165 "nand $rA, $rS, $rB", IntGeneral,
166 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
167def AND8 : XForm_6<31, 28, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
168 "and $rA, $rS, $rB", IntGeneral,
169 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
170def ANDC8: XForm_6<31, 60, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
171 "andc $rA, $rS, $rB", IntGeneral,
172 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
173def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
174 "or $rA, $rS, $rB", IntGeneral,
175 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
176def NOR8 : XForm_6<31, 124, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
177 "nor $rA, $rS, $rB", IntGeneral,
178 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
179def ORC8 : XForm_6<31, 412, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
180 "orc $rA, $rS, $rB", IntGeneral,
181 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
182def EQV8 : XForm_6<31, 284, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
183 "eqv $rA, $rS, $rB", IntGeneral,
184 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
185def XOR8 : XForm_6<31, 316, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
186 "xor $rA, $rS, $rB", IntGeneral,
187 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
188
189// Logical ops with immediate.
Chris Lattner0ea70b22006-06-20 22:34:10 +0000190def ANDIo8 : DForm_4<28, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
191 "andi. $dst, $src1, $src2", IntGeneral,
192 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
193 isDOT;
194def ANDISo8 : DForm_4<29, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
195 "andis. $dst, $src1, $src2", IntGeneral,
196 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
197 isDOT;
198def ORI8 : DForm_4<24, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
199 "ori $dst, $src1, $src2", IntGeneral,
200 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
201def ORIS8 : DForm_4<25, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
202 "oris $dst, $src1, $src2", IntGeneral,
203 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
204def XORI8 : DForm_4<26, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
205 "xori $dst, $src1, $src2", IntGeneral,
206 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
207def XORIS8 : DForm_4<27, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
208 "xoris $dst, $src1, $src2", IntGeneral,
209 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
210
Chris Lattner956f43c2006-06-16 20:22:01 +0000211def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
212 "add $rT, $rA, $rB", IntGeneral,
213 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000214def ADDI8 : DForm_2<14, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
215 "addi $rD, $rA, $imm", IntGeneral,
216 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000217def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm),
218 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000219 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
220
Chris Lattner563ecfb2006-06-27 18:18:41 +0000221def SUBFIC8: DForm_2< 8, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
222 "subfic $rD, $rA, $imm", IntGeneral,
223 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
224def SUBF8 : XOForm_1<31, 40, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
225 "subf $rT, $rA, $rB", IntGeneral,
226 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000227
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000228
Chris Lattner956f43c2006-06-16 20:22:01 +0000229def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
230 "mulhd $rT, $rA, $rB", IntMulHW,
231 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
232def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
233 "mulhdu $rT, $rA, $rB", IntMulHWU,
234 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
235
Chris Lattner041e9d32006-06-26 23:53:10 +0000236def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000237 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000238def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000239 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000240def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, G8RC:$rA, s16imm:$imm),
241 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
242def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, G8RC:$src1, u16imm:$src2),
243 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000244
Chris Lattner7c395ad2006-09-28 20:48:45 +0000245def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000246 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000247 [(set G8RC:$rA, (shl G8RC:$rS, GPRC:$rB))]>, isPPC64;
248def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000249 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000250 [(set G8RC:$rA, (srl G8RC:$rS, GPRC:$rB))]>, isPPC64;
251def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000252 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000253 [(set G8RC:$rA, (sra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000254
255def EXTSB8 : XForm_11<31, 954, (ops G8RC:$rA, G8RC:$rS),
256 "extsb $rA, $rS", IntGeneral,
257 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
258def EXTSH8 : XForm_11<31, 922, (ops G8RC:$rA, G8RC:$rS),
259 "extsh $rA, $rS", IntGeneral,
260 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
261
Chris Lattner956f43c2006-06-16 20:22:01 +0000262def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
263 "extsw $rA, $rS", IntGeneral,
264 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
265/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
266def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
267 "extsw $rA, $rS", IntGeneral,
268 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000269def EXTSW_32_64 : XForm_11<31, 986, (ops G8RC:$rA, GPRC:$rS),
270 "extsw $rA, $rS", IntGeneral,
271 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000272
Chris Lattnere4172be2006-06-27 20:07:26 +0000273def SRADI : XSForm_1<31, 413, (ops G8RC:$rA, G8RC:$rS, u6imm:$SH),
274 "sradi $rA, $rS, $SH", IntRotateD,
275 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
276
Chris Lattner956f43c2006-06-16 20:22:01 +0000277def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
278 "divd $rT, $rA, $rB", IntDivD,
279 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
280 PPC970_DGroup_First, PPC970_DGroup_Cracked;
281def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
282 "divdu $rT, $rA, $rB", IntDivD,
283 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
284 PPC970_DGroup_First, PPC970_DGroup_Cracked;
285def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
286 "mulld $rT, $rA, $rB", IntMulHD,
287 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
288
Chris Lattner041e9d32006-06-26 23:53:10 +0000289
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000290let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000291def RLDIMI : MDForm_1<30, 3,
292 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
293 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000294 []>, isPPC64, RegConstraint<"$rSi = $rA">,
295 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000296}
297
298// Rotate instructions.
299def RLDICL : MDForm_1<30, 0,
300 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
301 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
302 []>, isPPC64;
303def RLDICR : MDForm_1<30, 1,
304 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
305 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
306 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000307} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000308
309
310//===----------------------------------------------------------------------===//
311// Load/Store instructions.
312//
313
314
Chris Lattner518f9c72006-07-14 04:42:02 +0000315// Sign extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000316let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000317def LHA8: DForm_1<42, (ops G8RC:$rD, memri:$src),
318 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000319 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000320 PPC970_DGroup_Cracked;
Chris Lattner047854f2006-06-20 00:38:36 +0000321def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src),
322 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000323 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000324 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000325def LHAX8: XForm_1<31, 343, (ops G8RC:$rD, memrr:$src),
326 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000327 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000328 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000329def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
330 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000331 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000332 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000333
Chris Lattner94e509c2006-11-10 23:58:45 +0000334// Update forms.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000335def LHAU8 : DForm_1<43, (ops G8RC:$rD, ptr_rc:$ea_result, symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000336 ptr_rc:$rA),
337 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000338 []>, RegConstraint<"$rA = $ea_result">,
339 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000340// NO LWAU!
341
342}
343
Chris Lattner518f9c72006-07-14 04:42:02 +0000344// Zero extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000345let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000346def LBZ8 : DForm_1<34, (ops G8RC:$rD, memri:$src),
347 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000348 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000349def LHZ8 : DForm_1<40, (ops G8RC:$rD, memri:$src),
350 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000351 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Chris Lattner00659b12006-06-27 17:30:08 +0000352def LWZ8 : DForm_1<32, (ops G8RC:$rD, memri:$src),
353 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000354 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000355
356def LBZX8 : XForm_1<31, 87, (ops G8RC:$rD, memrr:$src),
357 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000358 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000359def LHZX8 : XForm_1<31, 279, (ops G8RC:$rD, memrr:$src),
360 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000361 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000362def LWZX8 : XForm_1<31, 23, (ops G8RC:$rD, memrr:$src),
363 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000364 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000365
366
367// Update forms.
Chris Lattner0851b4f2006-11-15 19:55:13 +0000368def LBZU8 : DForm_1<35, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
369 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000370 []>, RegConstraint<"$addr.reg = $ea_result">,
371 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000372def LHZU8 : DForm_1<41, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
373 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000374 []>, RegConstraint<"$addr.reg = $ea_result">,
375 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000376def LWZU8 : DForm_1<33, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
377 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000378 []>, RegConstraint<"$addr.reg = $ea_result">,
379 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000380}
Chris Lattner518f9c72006-07-14 04:42:02 +0000381
382
383// Full 8-byte loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000384let isLoad = 1, PPC970_Unit = 2 in {
385def LD : DSForm_1<58, 0, (ops G8RC:$rD, memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000386 "ld $rD, $src", LdStLD,
387 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
388def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
389 "ldx $rD, $src", LdStLD,
390 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000391
Chris Lattner0851b4f2006-11-15 19:55:13 +0000392def LDU : DSForm_1<58, 1, (ops G8RC:$rD, ptr_rc:$ea_result, memrix:$addr),
393 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000394 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
395 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000396
Chris Lattner956f43c2006-06-16 20:22:01 +0000397}
Chris Lattner518f9c72006-07-14 04:42:02 +0000398
Chris Lattner956f43c2006-06-16 20:22:01 +0000399let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000400// Truncating stores.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000401def STB8 : DForm_1<38, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000402 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000403 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000404def STH8 : DForm_1<44, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000405 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000406 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000407def STW8 : DForm_1<36, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000408 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000409 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000410def STBX8 : XForm_8<31, 215, (ops G8RC:$rS, memrr:$dst),
411 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000412 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000413 PPC970_DGroup_Cracked;
414def STHX8 : XForm_8<31, 407, (ops G8RC:$rS, memrr:$dst),
415 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000416 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000417 PPC970_DGroup_Cracked;
418def STWX8 : XForm_8<31, 151, (ops G8RC:$rS, memrr:$dst),
419 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000420 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000421 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000422// Normal 8-byte stores.
423def STD : DSForm_1<62, 0, (ops G8RC:$rS, memrix:$dst),
424 "std $rS, $dst", LdStSTD,
425 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
426def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst),
427 "stdx $rS, $dst", LdStSTD,
428 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
429 PPC970_DGroup_Cracked;
430}
431
432let isStore = 1, PPC970_Unit = 2 in {
433
434def STBU8 : DForm_1<38, (ops ptr_rc:$ea_res, G8RC:$rS,
435 symbolLo:$ptroff, ptr_rc:$ptrreg),
436 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
437 [(set ptr_rc:$ea_res,
438 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
439 iaddroff:$ptroff))]>,
440 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
441def STHU8 : DForm_1<45, (ops ptr_rc:$ea_res, G8RC:$rS,
442 symbolLo:$ptroff, ptr_rc:$ptrreg),
443 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
444 [(set ptr_rc:$ea_res,
445 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
446 iaddroff:$ptroff))]>,
447 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
448def STWU8 : DForm_1<37, (ops ptr_rc:$ea_res, G8RC:$rS,
449 symbolLo:$ptroff, ptr_rc:$ptrreg),
450 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
451 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
452 iaddroff:$ptroff))]>,
453 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
454
455
456def STDU : DSForm_1<62, 1, (ops ptr_rc:$ea_res, G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000457 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000458 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
459 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
460 iaddroff:$ptroff))]>,
461 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
462 isPPC64;
463
464}
465
466let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
467
468def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst),
469 "stdux $rS, $dst", LdStSTD,
470 []>, isPPC64;
471
472
473// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
474def STD_32 : DSForm_1<62, 0, (ops GPRC:$rT, memrix:$dst),
475 "std $rT, $dst", LdStSTD,
476 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
477def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
478 "stdx $rT, $dst", LdStSTD,
479 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
480 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000481}
482
483
484
485//===----------------------------------------------------------------------===//
486// Floating point instructions.
487//
488
489
490let PPC970_Unit = 3 in { // FPU Operations.
491def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
492 "fcfid $frD, $frB", FPGeneral,
493 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
494def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
495 "fctidz $frD, $frB", FPGeneral,
496 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
497}
498
499
500//===----------------------------------------------------------------------===//
501// Instruction Patterns
502//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000503
Chris Lattner956f43c2006-06-16 20:22:01 +0000504// Extensions and truncates to/from 32-bit regs.
505def : Pat<(i64 (zext GPRC:$in)),
506 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
507def : Pat<(i64 (anyext GPRC:$in)),
508 (OR4To8 GPRC:$in, GPRC:$in)>;
509def : Pat<(i32 (trunc G8RC:$in)),
510 (OR8To4 G8RC:$in, G8RC:$in)>;
511
Chris Lattner518f9c72006-07-14 04:42:02 +0000512// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000513def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000514 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000515def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000516 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000517def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000518 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000519def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000520 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000521def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000522 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000523def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000524 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000525def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000526 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000527def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000528 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000529def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000530 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000531def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000532 (LWZX8 xaddr:$src)>;
533
Chris Lattner956f43c2006-06-16 20:22:01 +0000534// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000535def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000536 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000537def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000538 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000539
540// Hi and Lo for Darwin Global Addresses.
541def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
542def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
543def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
544def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
545def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
546def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
547def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
548 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
549def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
550 (ADDIS8 G8RC:$in, tconstpool:$g)>;
551def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
552 (ADDIS8 G8RC:$in, tjumptable:$g)>;