Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/Passes.h" |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/ProcessImplicitDefs.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
| 34 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
| 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
| 39 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/DepthFirstIterator.h" |
| 41 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/Statistic.h" |
| 43 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 44 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 45 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 46 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | using namespace llvm; |
| 48 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 49 | // Hidden options for help debugging. |
| 50 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 51 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 52 | |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 53 | static cl::opt<bool> EnableFastSpilling("fast-spill", |
| 54 | cl::init(false), cl::Hidden); |
| 55 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 56 | STATISTIC(numIntervals , "Number of original intervals"); |
| 57 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 58 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 59 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 60 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 61 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 62 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 63 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 64 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 65 | AU.addRequired<AliasAnalysis>(); |
| 66 | AU.addPreserved<AliasAnalysis>(); |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 67 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 68 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 69 | AU.addPreservedID(MachineLoopInfoID); |
| 70 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 71 | |
| 72 | if (!StrongPHIElim) { |
| 73 | AU.addPreservedID(PHIEliminationID); |
| 74 | AU.addRequiredID(PHIEliminationID); |
| 75 | } |
| 76 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 77 | AU.addRequiredID(TwoAddressInstructionPassID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 78 | AU.addPreserved<ProcessImplicitDefs>(); |
| 79 | AU.addRequired<ProcessImplicitDefs>(); |
| 80 | AU.addPreserved<SlotIndexes>(); |
| 81 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 82 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 85 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 86 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 87 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Bob Wilson | d6a6b3b | 2010-03-24 20:25:25 +0000 | [diff] [blame] | 88 | E = r2iMap_.end(); I != E; ++I) |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 89 | delete I->second; |
| 90 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 91 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 92 | |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 93 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
Benjamin Kramer | 991de14 | 2010-03-30 20:16:45 +0000 | [diff] [blame] | 94 | VNInfoAllocator.DestroyAll(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 95 | while (!CloneMIs.empty()) { |
| 96 | MachineInstr *MI = CloneMIs.back(); |
| 97 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 98 | mf_->DeleteMachineInstr(MI); |
| 99 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 102 | /// runOnMachineFunction - Register allocate the whole function |
| 103 | /// |
| 104 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 105 | mf_ = &fn; |
| 106 | mri_ = &mf_->getRegInfo(); |
| 107 | tm_ = &fn.getTarget(); |
| 108 | tri_ = tm_->getRegisterInfo(); |
| 109 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 110 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 111 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 112 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 113 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 114 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 115 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 116 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 117 | numIntervals += getNumIntervals(); |
| 118 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 119 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 120 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 123 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 124 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 125 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 126 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 127 | I->second->print(OS, tri_); |
| 128 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 129 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 130 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 131 | printInstrs(OS); |
| 132 | } |
| 133 | |
| 134 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 135 | OS << "********** MACHINEINSTRS **********\n"; |
| 136 | |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 137 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 138 | mbbi != mbbe; ++mbbi) { |
Jakob Stoklund Olesen | 6cd8103 | 2009-11-20 18:54:59 +0000 | [diff] [blame] | 139 | OS << "BB#" << mbbi->getNumber() |
| 140 | << ":\t\t# derived from " << mbbi->getName() << "\n"; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 141 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 142 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 143 | if (mii->isDebugValue()) |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 144 | OS << " \t" << *mii; |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 145 | else |
| 146 | OS << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 147 | } |
| 148 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 151 | void LiveIntervals::dumpInstrs() const { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 152 | printInstrs(dbgs()); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 155 | bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li, |
| 156 | VirtRegMap &vrm, unsigned reg) { |
| 157 | // We don't handle fancy stuff crossing basic block boundaries |
| 158 | if (li.ranges.size() != 1) |
| 159 | return true; |
| 160 | const LiveRange &range = li.ranges.front(); |
| 161 | SlotIndex idx = range.start.getBaseIndex(); |
| 162 | SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex(); |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 163 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 164 | // Skip deleted instructions |
| 165 | MachineInstr *firstMI = getInstructionFromIndex(idx); |
| 166 | while (!firstMI && idx != end) { |
| 167 | idx = idx.getNextIndex(); |
| 168 | firstMI = getInstructionFromIndex(idx); |
| 169 | } |
| 170 | if (!firstMI) |
| 171 | return false; |
| 172 | |
| 173 | // Find last instruction in range |
| 174 | SlotIndex lastIdx = end.getPrevIndex(); |
| 175 | MachineInstr *lastMI = getInstructionFromIndex(lastIdx); |
| 176 | while (!lastMI && lastIdx != idx) { |
| 177 | lastIdx = lastIdx.getPrevIndex(); |
| 178 | lastMI = getInstructionFromIndex(lastIdx); |
| 179 | } |
| 180 | if (!lastMI) |
| 181 | return false; |
| 182 | |
| 183 | // Range cannot cross basic block boundaries or terminators |
| 184 | MachineBasicBlock *MBB = firstMI->getParent(); |
| 185 | if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator()) |
| 186 | return true; |
| 187 | |
| 188 | MachineBasicBlock::const_iterator E = lastMI; |
| 189 | ++E; |
| 190 | for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) { |
| 191 | const MachineInstr &MI = *I; |
| 192 | |
| 193 | // Allow copies to and from li.reg |
| 194 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 195 | if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
| 196 | if (SrcReg == li.reg || DstReg == li.reg) |
| 197 | continue; |
| 198 | |
| 199 | // Check for operands using reg |
| 200 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 201 | const MachineOperand& mop = MI.getOperand(i); |
| 202 | if (!mop.isReg()) |
| 203 | continue; |
| 204 | unsigned PhysReg = mop.getReg(); |
| 205 | if (PhysReg == 0 || PhysReg == li.reg) |
| 206 | continue; |
| 207 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
| 208 | if (!vrm.hasPhys(PhysReg)) |
Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 209 | continue; |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 210 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 211 | } |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 212 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
| 213 | return true; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 217 | // No conflicts found. |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 218 | return false; |
| 219 | } |
| 220 | |
Evan Cheng | 826cbac | 2010-03-11 08:20:21 +0000 | [diff] [blame] | 221 | /// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except |
| 222 | /// it checks for sub-register reference and it can check use as well. |
| 223 | bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li, |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 224 | unsigned Reg, bool CheckUse, |
| 225 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 226 | for (LiveInterval::Ranges::const_iterator |
| 227 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 228 | for (SlotIndex index = I->start.getBaseIndex(), |
| 229 | end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
| 230 | index != end; |
| 231 | index = index.getNextIndex()) { |
Jakob Stoklund Olesen | f4811a9 | 2009-12-03 20:49:10 +0000 | [diff] [blame] | 232 | MachineInstr *MI = getInstructionFromIndex(index); |
| 233 | if (!MI) |
| 234 | continue; // skip deleted instructions |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 235 | |
| 236 | if (JoinedCopies.count(MI)) |
| 237 | continue; |
| 238 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 239 | MachineOperand& MO = MI->getOperand(i); |
| 240 | if (!MO.isReg()) |
| 241 | continue; |
| 242 | if (MO.isUse() && !CheckUse) |
| 243 | continue; |
| 244 | unsigned PhysReg = MO.getReg(); |
| 245 | if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg)) |
| 246 | continue; |
| 247 | if (tri_->isSubRegister(Reg, PhysReg)) |
| 248 | return true; |
| 249 | } |
| 250 | } |
| 251 | } |
| 252 | |
| 253 | return false; |
| 254 | } |
| 255 | |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 256 | #ifndef NDEBUG |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 257 | static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 258 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 259 | dbgs() << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 260 | else |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 261 | dbgs() << "%reg" << reg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 262 | } |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 263 | #endif |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 264 | |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 265 | static |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 266 | bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) { |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 267 | unsigned Reg = MI.getOperand(MOIdx).getReg(); |
| 268 | for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) { |
| 269 | const MachineOperand &MO = MI.getOperand(i); |
| 270 | if (!MO.isReg()) |
| 271 | continue; |
| 272 | if (MO.getReg() == Reg && MO.isDef()) { |
| 273 | assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() && |
| 274 | MI.getOperand(MOIdx).getSubReg() && |
| 275 | MO.getSubReg()); |
| 276 | return true; |
| 277 | } |
| 278 | } |
| 279 | return false; |
| 280 | } |
| 281 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 282 | /// isPartialRedef - Return true if the specified def at the specific index is |
| 283 | /// partially re-defining the specified live interval. A common case of this is |
| 284 | /// a definition of the sub-register. |
| 285 | bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO, |
| 286 | LiveInterval &interval) { |
| 287 | if (!MO.getSubReg() || MO.isEarlyClobber()) |
| 288 | return false; |
| 289 | |
| 290 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
| 291 | const LiveRange *OldLR = |
| 292 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
| 293 | if (OldLR->valno->isDefAccurate()) { |
| 294 | MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def); |
| 295 | return DefMI->findRegisterDefOperandIdx(interval.reg) != -1; |
| 296 | } |
| 297 | return false; |
| 298 | } |
| 299 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 300 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 301 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 302 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 303 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 304 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 305 | LiveInterval &interval) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 306 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 307 | dbgs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 308 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 309 | }); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 310 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 311 | // Virtual registers may be defined multiple times (due to phi |
| 312 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 313 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 314 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 315 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 316 | if (interval.empty()) { |
| 317 | // Get the Idx of the defining instructions. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 318 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 319 | // Earlyclobbers move back one, so that they overlap the live range |
| 320 | // of inputs. |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 321 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 322 | defIndex = MIIdx.getUseIndex(); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 323 | |
| 324 | // Make sure the first definition is not a partial redefinition. Add an |
| 325 | // <imp-def> of the full register. |
| 326 | if (MO.getSubReg()) |
| 327 | mi->addRegisterDefined(interval.reg); |
| 328 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 329 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 330 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 331 | if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 332 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 333 | CopyMI = mi; |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 334 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 335 | VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true, |
| 336 | VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 337 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 338 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 339 | // Loop over all of the blocks that the vreg is defined in. There are |
| 340 | // two cases we have to handle here. The most common case is a vreg |
| 341 | // whose lifetime is contained within a basic block. In this case there |
| 342 | // will be a single kill, in MBB, which comes after the definition. |
| 343 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 344 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 345 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 346 | if (vi.Kills[0] != mi) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 347 | killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 348 | else |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 349 | killIdx = defIndex.getStoreIndex(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 350 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 351 | // If the kill happens after the definition, we have an intra-block |
| 352 | // live range. |
| 353 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 354 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 355 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 356 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 357 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 358 | DEBUG(dbgs() << " +" << LR << "\n"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 359 | ValNo->addKill(killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 360 | return; |
| 361 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 362 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 363 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 364 | // The other case we handle is when a virtual register lives to the end |
| 365 | // of the defining block, potentially live across some blocks, then is |
| 366 | // live into some number of blocks, but gets killed. Start by adding a |
| 367 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 368 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 369 | DEBUG(dbgs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 370 | interval.addRange(NewLR); |
| 371 | |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 372 | bool PHIJoin = lv_->isPHIJoin(interval.reg); |
| 373 | |
| 374 | if (PHIJoin) { |
| 375 | // A phi join register is killed at the end of the MBB and revived as a new |
| 376 | // valno in the killing blocks. |
| 377 | assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks"); |
| 378 | DEBUG(dbgs() << " phi-join"); |
| 379 | ValNo->addKill(indexes_->getTerminatorGap(mbb)); |
| 380 | ValNo->setHasPHIKill(true); |
| 381 | } else { |
| 382 | // Iterate over all of the blocks that the variable is completely |
| 383 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 384 | // live interval. |
| 385 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 386 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 387 | MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I); |
| 388 | LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo); |
| 389 | interval.addRange(LR); |
| 390 | DEBUG(dbgs() << " +" << LR); |
| 391 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 392 | } |
| 393 | |
| 394 | // Finally, this virtual register is live from the start of any killing |
| 395 | // block to the 'use' slot of the killing instruction. |
| 396 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 397 | MachineInstr *Kill = vi.Kills[i]; |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 398 | SlotIndex Start = getMBBStartIdx(Kill->getParent()); |
| 399 | SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex(); |
| 400 | |
| 401 | // Create interval with one of a NEW value number. Note that this value |
| 402 | // number isn't actually defined by an instruction, weird huh? :) |
| 403 | if (PHIJoin) { |
| 404 | ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false, |
| 405 | VNInfoAllocator); |
| 406 | ValNo->setIsPHIDef(true); |
| 407 | } |
| 408 | LiveRange LR(Start, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 409 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 410 | ValNo->addKill(killIdx); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 411 | DEBUG(dbgs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 412 | } |
| 413 | |
| 414 | } else { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 415 | if (MultipleDefsBySameMI(*mi, MOIdx)) |
Nick Lewycky | 761fd4c | 2010-05-20 03:30:09 +0000 | [diff] [blame] | 416 | // Multiple defs of the same virtual register by the same instruction. |
| 417 | // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ... |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 418 | // This is likely due to elimination of REG_SEQUENCE instructions. Return |
| 419 | // here since there is nothing to do. |
| 420 | return; |
| 421 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 422 | // If this is the second time we see a virtual register definition, it |
| 423 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 424 | // the result of two address elimination, then the vreg is one of the |
| 425 | // def-and-use register operand. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 426 | |
| 427 | // It may also be partial redef like this: |
| 428 | // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0 |
| 429 | // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0 |
| 430 | bool PartReDef = isPartialRedef(MIIdx, MO, interval); |
| 431 | if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 432 | // If this is a two-address definition, then we have already processed |
| 433 | // the live range. The only problem is that we didn't realize there |
| 434 | // are actually two values in the live interval. Because of this we |
| 435 | // need to take the LiveRegion that defines this register and split it |
| 436 | // into two values. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 437 | // Two-address vregs should always only be redefined once. This means |
| 438 | // that at this point, there should be exactly one value number in it. |
| 439 | assert((PartReDef || interval.containsOneValue()) && |
| 440 | "Unexpected 2-addr liveint!"); |
Evan Cheng | 623d3c1 | 2010-05-10 17:33:49 +0000 | [diff] [blame] | 441 | SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 442 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 443 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 444 | RedefIndex = MIIdx.getUseIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 445 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 446 | const LiveRange *OldLR = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 447 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 448 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 449 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 450 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 451 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 452 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 453 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 454 | // The new value number (#1) is defined by the instruction we claimed |
| 455 | // defined value #0. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 456 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(), |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 457 | false, // update at * |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 458 | VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 459 | ValNo->setFlags(OldValNo->getFlags()); // * <- updating here |
| 460 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 461 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 462 | OldValNo->def = RedefIndex; |
Evan Cheng | ad6c5a2 | 2010-05-17 01:47:47 +0000 | [diff] [blame] | 463 | OldValNo->setCopy(0); |
| 464 | |
| 465 | // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ... |
| 466 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 467 | if (PartReDef && |
| 468 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
| 469 | OldValNo->setCopy(&*mi); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 470 | |
| 471 | // Add the new live interval which replaces the range for the input copy. |
| 472 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 473 | DEBUG(dbgs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 474 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 475 | ValNo->addKill(RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 476 | |
| 477 | // If this redefinition is dead, we need to add a dummy unit live |
| 478 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 479 | if (MO.isDead()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 480 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(), |
| 481 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 482 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 483 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 484 | dbgs() << " RESULT: "; |
| 485 | interval.print(dbgs(), tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 486 | }); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 487 | } else if (lv_->isPHIJoin(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 488 | // In the case of PHI elimination, each variable definition is only |
| 489 | // live until the end of the block. We've already taken care of the |
| 490 | // rest of the live range. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 491 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 492 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 493 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 494 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 495 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 496 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 497 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 498 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 499 | if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()|| |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 500 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 501 | CopyMI = mi; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 502 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 503 | |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 504 | SlotIndex killIndex = getMBBEndIdx(mbb); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 505 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 506 | interval.addRange(LR); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 507 | ValNo->addKill(indexes_->getTerminatorGap(mbb)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 508 | ValNo->setHasPHIKill(true); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 509 | DEBUG(dbgs() << " phi-join +" << LR); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 510 | } else { |
| 511 | llvm_unreachable("Multiply defined register"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 512 | } |
| 513 | } |
| 514 | |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 515 | DEBUG(dbgs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 516 | } |
| 517 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 518 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 519 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 520 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 521 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 522 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 523 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 524 | // A physical register cannot be live across basic block, so its |
| 525 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 526 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 527 | dbgs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 528 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 529 | }); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 530 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 531 | SlotIndex baseIndex = MIIdx; |
| 532 | SlotIndex start = baseIndex.getDefIndex(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 533 | // Earlyclobbers move back one. |
| 534 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 535 | start = MIIdx.getUseIndex(); |
| 536 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 537 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 538 | // If it is not used after definition, it is considered dead at |
| 539 | // the instruction defining it. Hence its interval is: |
| 540 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 541 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 542 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 543 | if (MO.isDead()) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 544 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 545 | end = start.getStoreIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 546 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 547 | } |
| 548 | |
| 549 | // If it is not dead on definition, it must be killed by a |
| 550 | // subsequent instruction. Hence its interval is: |
| 551 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 552 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 553 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 554 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 555 | if (mi->isDebugValue()) |
| 556 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 557 | if (getInstructionFromIndex(baseIndex) == 0) |
| 558 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 559 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 560 | if (mi->killsRegister(interval.reg, tri_)) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 561 | DEBUG(dbgs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 562 | end = baseIndex.getDefIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 563 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 564 | } else { |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 565 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 566 | if (DefIdx != -1) { |
| 567 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 568 | // Two-address instruction. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 569 | end = baseIndex.getDefIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 570 | } else { |
| 571 | // Another instruction redefines the register before it is ever read. |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 572 | // Then the register is essentially dead at the instruction that |
| 573 | // defines it. Hence its interval is: |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 574 | // [defSlot(def), defSlot(def)+1) |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 575 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 576 | end = start.getStoreIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 577 | } |
| 578 | goto exit; |
| 579 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 580 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 581 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 582 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 583 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 584 | |
| 585 | // The only case we should have a dead physreg here without a killing or |
| 586 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 587 | // and never used. Another possible case is the implicit use of the |
| 588 | // physical register has been deleted by two-address pass. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 589 | end = start.getStoreIndex(); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 590 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 591 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 592 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 593 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 594 | // Already exists? Extend old live interval. |
| 595 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 596 | bool Extend = OldLR != interval.end(); |
| 597 | VNInfo *ValNo = Extend |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 598 | ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 599 | if (MO.isEarlyClobber() && Extend) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 600 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 601 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 602 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 603 | LR.valno->addKill(end); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 604 | DEBUG(dbgs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 607 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 608 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 609 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 610 | MachineOperand& MO, |
| 611 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 612 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 613 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 614 | getOrCreateInterval(MO.getReg())); |
| 615 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 616 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 617 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 618 | if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 619 | tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 620 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 621 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 622 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 623 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 624 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 625 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 626 | // more than once. Do not pass in TRI here so it checks for exact match. |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 627 | if (!MI->definesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 628 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 629 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 630 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 631 | } |
| 632 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 633 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 634 | SlotIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 635 | LiveInterval &interval, bool isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 636 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 637 | dbgs() << "\t\tlivein register: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 638 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 639 | }); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 640 | |
| 641 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 642 | // be considered a livein. |
| 643 | MachineBasicBlock::iterator mi = MBB->begin(); |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 644 | MachineBasicBlock::iterator E = MBB->end(); |
| 645 | // Skip over DBG_VALUE at the start of the MBB. |
| 646 | if (mi != E && mi->isDebugValue()) { |
| 647 | while (++mi != E && mi->isDebugValue()) |
| 648 | ; |
| 649 | if (mi == E) |
| 650 | // MBB is empty except for DBG_VALUE's. |
| 651 | return; |
| 652 | } |
| 653 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 654 | SlotIndex baseIndex = MIIdx; |
| 655 | SlotIndex start = baseIndex; |
| 656 | if (getInstructionFromIndex(baseIndex) == 0) |
| 657 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 658 | |
| 659 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 660 | bool SeenDefUse = false; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 661 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 662 | while (mi != E) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 663 | if (mi->killsRegister(interval.reg, tri_)) { |
| 664 | DEBUG(dbgs() << " killed"); |
| 665 | end = baseIndex.getDefIndex(); |
| 666 | SeenDefUse = true; |
| 667 | break; |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 668 | } else if (mi->definesRegister(interval.reg, tri_)) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 669 | // Another instruction redefines the register before it is ever read. |
| 670 | // Then the register is essentially dead at the instruction that defines |
| 671 | // it. Hence its interval is: |
| 672 | // [defSlot(def), defSlot(def)+1) |
| 673 | DEBUG(dbgs() << " dead"); |
| 674 | end = start.getStoreIndex(); |
| 675 | SeenDefUse = true; |
| 676 | break; |
| 677 | } |
| 678 | |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 679 | while (++mi != E && mi->isDebugValue()) |
| 680 | // Skip over DBG_VALUE. |
| 681 | ; |
| 682 | if (mi != E) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 683 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 684 | } |
| 685 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 686 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 687 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 688 | if (isAlias) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 689 | DEBUG(dbgs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 690 | end = MIIdx.getStoreIndex(); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 691 | } else { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 692 | DEBUG(dbgs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 693 | end = baseIndex; |
| 694 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 697 | VNInfo *vni = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 698 | interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 699 | 0, false, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 700 | vni->setIsPHIDef(true); |
| 701 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 702 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 703 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 704 | LR.valno->addKill(end); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 705 | DEBUG(dbgs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 708 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 709 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 710 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 711 | /// which a variable is live |
Dale Johannesen | 91aac10 | 2008-09-17 21:13:11 +0000 | [diff] [blame] | 712 | void LiveIntervals::computeIntervals() { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 713 | DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 714 | << "********** Function: " |
| 715 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 716 | |
| 717 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 718 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 719 | MBBI != E; ++MBBI) { |
| 720 | MachineBasicBlock *MBB = MBBI; |
Evan Cheng | 00a99a3 | 2010-02-06 09:07:11 +0000 | [diff] [blame] | 721 | if (MBB->empty()) |
| 722 | continue; |
| 723 | |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 724 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 725 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Bob Wilson | ad98f79 | 2010-05-03 21:38:11 +0000 | [diff] [blame] | 726 | DEBUG(dbgs() << "BB#" << MBB->getNumber() |
| 727 | << ":\t\t# derived from " << MBB->getName() << "\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 728 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 729 | // Create intervals for live-ins to this BB first. |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 730 | for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(), |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 731 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 732 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 733 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 734 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 735 | if (!hasInterval(*AS)) |
| 736 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 737 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 740 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 741 | if (getInstructionFromIndex(MIIndex) == 0) |
| 742 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 743 | |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 744 | for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
| 745 | MI != miEnd; ++MI) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 746 | DEBUG(dbgs() << MIIndex << "\t" << *MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 747 | if (MI->isDebugValue()) |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 748 | continue; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 749 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 750 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 751 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 752 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 753 | if (!MO.isReg() || !MO.getReg()) |
| 754 | continue; |
| 755 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 756 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 757 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 758 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 759 | else if (MO.isUndef()) |
| 760 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 761 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 762 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 763 | // Move to the next instr slot. |
| 764 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 765 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 766 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 767 | |
| 768 | // Create empty intervals for registers defined by implicit_def's (except |
| 769 | // for those implicit_def that define values which are liveout of their |
| 770 | // blocks. |
| 771 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 772 | unsigned UndefReg = UndefUses[i]; |
| 773 | (void)getOrCreateInterval(UndefReg); |
| 774 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 775 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 776 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 777 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 778 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 779 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 780 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 781 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 782 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 783 | /// managing the allocated memory. |
| 784 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 785 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 786 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 787 | return NewLI; |
| 788 | } |
| 789 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 790 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 791 | /// copy field and returns the source register that defines it. |
| 792 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 793 | if (!VNI->getCopy()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 794 | return 0; |
| 795 | |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 796 | if (VNI->getCopy()->isExtractSubreg()) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 797 | // If it's extracting out of a physical register, return the sub-register. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 798 | unsigned Reg = VNI->getCopy()->getOperand(1).getReg(); |
Evan Cheng | ac94863 | 2009-12-11 06:01:00 +0000 | [diff] [blame] | 799 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 800 | unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm(); |
| 801 | unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg(); |
| 802 | if (SrcSubReg == DstSubReg) |
| 803 | // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3 |
| 804 | // reg1034 can still be coalesced to EDX. |
| 805 | return Reg; |
| 806 | assert(DstSubReg == 0); |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 807 | Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm()); |
Evan Cheng | ac94863 | 2009-12-11 06:01:00 +0000 | [diff] [blame] | 808 | } |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 809 | return Reg; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 810 | } else if (VNI->getCopy()->isInsertSubreg() || |
| 811 | VNI->getCopy()->isSubregToReg()) |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 812 | return VNI->getCopy()->getOperand(2).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 813 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 814 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 815 | if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 816 | return SrcReg; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 817 | llvm_unreachable("Unrecognized copy instruction!"); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 818 | return 0; |
| 819 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 820 | |
| 821 | //===----------------------------------------------------------------------===// |
| 822 | // Register allocator hooks. |
| 823 | // |
| 824 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 825 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 826 | /// allow one) virtual register operand, then its uses are implicitly using |
| 827 | /// the register. Returns the virtual register. |
| 828 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 829 | MachineInstr *MI) const { |
| 830 | unsigned RegOp = 0; |
| 831 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 832 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 833 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 834 | continue; |
| 835 | unsigned Reg = MO.getReg(); |
| 836 | if (Reg == 0 || Reg == li.reg) |
| 837 | continue; |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 838 | |
| 839 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 840 | !allocatableRegs_[Reg]) |
| 841 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 842 | // FIXME: For now, only remat MI with at most one register operand. |
| 843 | assert(!RegOp && |
| 844 | "Can't rematerialize instruction with multiple register operand!"); |
| 845 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 846 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 847 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 848 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 849 | } |
| 850 | return RegOp; |
| 851 | } |
| 852 | |
| 853 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 854 | /// which reaches the given instruction also reaches the specified use index. |
| 855 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 856 | SlotIndex UseIdx) const { |
| 857 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 858 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 859 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 860 | return UI != li.end() && UI->valno == ValNo; |
| 861 | } |
| 862 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 863 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 864 | /// val# of the specified interval is re-materializable. |
| 865 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 866 | const VNInfo *ValNo, MachineInstr *MI, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 867 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 868 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 869 | if (DisableReMat) |
| 870 | return false; |
| 871 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 872 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 873 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 874 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 875 | // Target-specific code can mark an instruction as being rematerializable |
| 876 | // if it has one virtual reg use, though it had better be something like |
| 877 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 878 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 879 | if (ImpUse) { |
| 880 | const LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 881 | for (MachineRegisterInfo::use_nodbg_iterator |
| 882 | ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end(); |
| 883 | ri != re; ++ri) { |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 884 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 885 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 886 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 887 | continue; |
| 888 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 889 | return false; |
| 890 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 891 | |
| 892 | // If a register operand of the re-materialized instruction is going to |
| 893 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 894 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 895 | if (ImpUse == SpillIs[i]->reg) |
| 896 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 897 | } |
| 898 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 901 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 902 | /// val# of the specified interval is re-materializable. |
| 903 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 904 | const VNInfo *ValNo, MachineInstr *MI) { |
| 905 | SmallVector<LiveInterval*, 4> Dummy1; |
| 906 | bool Dummy2; |
| 907 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 908 | } |
| 909 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 910 | /// isReMaterializable - Returns true if every definition of MI of every |
| 911 | /// val# of the specified interval is re-materializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 912 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 913 | SmallVectorImpl<LiveInterval*> &SpillIs, |
| 914 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 915 | isLoad = false; |
| 916 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 917 | i != e; ++i) { |
| 918 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 919 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 920 | continue; // Dead val#. |
| 921 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 922 | if (!VNI->isDefAccurate()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 923 | return false; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 924 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 925 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 926 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 927 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 928 | return false; |
| 929 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 930 | } |
| 931 | return true; |
| 932 | } |
| 933 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 934 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 935 | /// true if it finds any issue with the operands that ought to prevent |
| 936 | /// folding. |
| 937 | static bool FilterFoldedOps(MachineInstr *MI, |
| 938 | SmallVector<unsigned, 2> &Ops, |
| 939 | unsigned &MRInfo, |
| 940 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 941 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 942 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 943 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 944 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 945 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 946 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 947 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 948 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 949 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 950 | else { |
| 951 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 952 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 953 | MRInfo = VirtRegMap::isModRef; |
| 954 | continue; |
| 955 | } |
| 956 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 957 | } |
| 958 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 959 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 960 | return false; |
| 961 | } |
| 962 | |
| 963 | |
| 964 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 965 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 966 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 967 | /// returns true. |
| 968 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 969 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 970 | SlotIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 971 | SmallVector<unsigned, 2> &Ops, |
| 972 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 973 | // If it is an implicit def instruction, just delete it. |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 974 | if (MI->isImplicitDef()) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 975 | RemoveMachineInstrFromMaps(MI); |
| 976 | vrm.RemoveMachineInstrFromMaps(MI); |
| 977 | MI->eraseFromParent(); |
| 978 | ++numFolds; |
| 979 | return true; |
| 980 | } |
| 981 | |
| 982 | // Filter the list of operand indexes that are to be folded. Abort if |
| 983 | // any operand will prevent folding. |
| 984 | unsigned MRInfo = 0; |
| 985 | SmallVector<unsigned, 2> FoldOps; |
| 986 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 987 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 988 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 989 | // The only time it's safe to fold into a two address instruction is when |
| 990 | // it's folding reload and spill from / into a spill stack slot. |
| 991 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 992 | return false; |
| 993 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 994 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 995 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 996 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 997 | // Remember this instruction uses the spill slot. |
| 998 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 999 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1000 | // Attempt to fold the memory reference into the instruction. If |
| 1001 | // we can do this, we don't need to insert spill code. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1002 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 1003 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1004 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1005 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1006 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 1007 | vrm.transferEmergencySpills(MI, fmi); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1008 | ReplaceMachineInstrInMaps(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1009 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1010 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1011 | return true; |
| 1012 | } |
| 1013 | return false; |
| 1014 | } |
| 1015 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1016 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 1017 | /// folding is possible. |
| 1018 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1019 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1020 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1021 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1022 | // any operand will prevent folding. |
| 1023 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1024 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1025 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1026 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1027 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1028 | // It's only legal to remat for a use, not a def. |
| 1029 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1030 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1031 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1032 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 1033 | } |
| 1034 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1035 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1036 | LiveInterval::Ranges::const_iterator itr = li.ranges.begin(); |
| 1037 | |
| 1038 | MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 1039 | |
| 1040 | if (mbb == 0) |
| 1041 | return false; |
| 1042 | |
| 1043 | for (++itr; itr != li.ranges.end(); ++itr) { |
| 1044 | MachineBasicBlock *mbb2 = |
| 1045 | indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 1046 | |
| 1047 | if (mbb2 != mbb) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1048 | return false; |
| 1049 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1050 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1051 | return true; |
| 1052 | } |
| 1053 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1054 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 1055 | /// interval on to-be re-materialized operands of MI) with new register. |
| 1056 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 1057 | MachineInstr *MI, unsigned NewVReg, |
| 1058 | VirtRegMap &vrm) { |
| 1059 | // There is an implicit use. That means one of the other operand is |
| 1060 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 1061 | // use operand. Make sure we rewrite that as well. |
| 1062 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1063 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1064 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1065 | continue; |
| 1066 | unsigned Reg = MO.getReg(); |
| 1067 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1068 | continue; |
| 1069 | if (!vrm.isReMaterialized(Reg)) |
| 1070 | continue; |
| 1071 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1072 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 1073 | if (UseMO) |
| 1074 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1075 | } |
| 1076 | } |
| 1077 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1078 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1079 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1080 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1081 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1082 | bool TrySplit, SlotIndex index, SlotIndex end, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1083 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1084 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1085 | unsigned Slot, int LdSlot, |
| 1086 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1087 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1088 | const TargetRegisterClass* rc, |
| 1089 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1090 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1091 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1092 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1093 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1094 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1095 | RestartInstruction: |
| 1096 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1097 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1098 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1099 | continue; |
| 1100 | unsigned Reg = mop.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1101 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1102 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1103 | if (Reg != li.reg) |
| 1104 | continue; |
| 1105 | |
| 1106 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1107 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1108 | int FoldSlot = Slot; |
| 1109 | if (DefIsReMat) { |
| 1110 | // If this is the rematerializable definition MI itself and |
| 1111 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1112 | if (MI == ReMatOrigDefMI && CanDelete) { |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1113 | DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: " |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 1114 | << *MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1115 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1116 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1117 | MI->eraseFromParent(); |
| 1118 | break; |
| 1119 | } |
| 1120 | |
| 1121 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1122 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1123 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1124 | if (isLoad) { |
| 1125 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1126 | FoldSS = isLoadSS; |
| 1127 | FoldSlot = LdSlot; |
| 1128 | } |
| 1129 | } |
| 1130 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1131 | // Scan all of the operands of this instruction rewriting operands |
| 1132 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1133 | // two reasons: |
| 1134 | // |
| 1135 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1136 | // want to reuse the NewVReg. |
| 1137 | // 2. If the instr is a two-addr instruction, we are required to |
| 1138 | // keep the src/dst regs pinned. |
| 1139 | // |
| 1140 | // Keep track of whether we replace a use and/or def so that we can |
| 1141 | // create the spill interval with the appropriate range. |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1142 | SmallVector<unsigned, 2> Ops; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame^] | 1143 | tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1144 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1145 | // Create a new virtual register for the spill interval. |
| 1146 | // Create the new register now so we can map the fold instruction |
| 1147 | // to the new register so when it is unfolded we get the correct |
| 1148 | // answer. |
| 1149 | bool CreatedNewVReg = false; |
| 1150 | if (NewVReg == 0) { |
| 1151 | NewVReg = mri_->createVirtualRegister(rc); |
| 1152 | vrm.grow(); |
| 1153 | CreatedNewVReg = true; |
Jakob Stoklund Olesen | ce7a663 | 2009-11-30 22:55:54 +0000 | [diff] [blame] | 1154 | |
| 1155 | // The new virtual register should get the same allocation hints as the |
| 1156 | // old one. |
| 1157 | std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg); |
| 1158 | if (Hint.first || Hint.second) |
| 1159 | mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second); |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1160 | } |
| 1161 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1162 | if (!TryFold) |
| 1163 | CanFold = false; |
| 1164 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1165 | // Do not fold load / store here if we are splitting. We'll find an |
| 1166 | // optimal point to insert a load / store later. |
| 1167 | if (!TrySplit) { |
| 1168 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1169 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1170 | // Folding the load/store can completely change the instruction in |
| 1171 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1172 | |
| 1173 | if (FoldSS) { |
| 1174 | // We need to give the new vreg the same stack slot as the |
| 1175 | // spilled interval. |
| 1176 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1177 | } |
| 1178 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1179 | HasUse = false; |
| 1180 | HasDef = false; |
| 1181 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1182 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1183 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1184 | goto RestartInstruction; |
| 1185 | } |
| 1186 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1187 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1188 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1189 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1190 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1191 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1192 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1193 | if (mop.isImplicit()) |
| 1194 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1195 | |
| 1196 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1197 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1198 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1199 | mopj.setReg(NewVReg); |
| 1200 | if (mopj.isImplicit()) |
| 1201 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1202 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1203 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1204 | if (CreatedNewVReg) { |
| 1205 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1206 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1207 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1208 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1209 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1210 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1211 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1212 | } |
| 1213 | if (!CanDelete || (HasUse && HasDef)) { |
| 1214 | // If this is a two-addr instruction then its use operands are |
| 1215 | // rematerializable but its def is not. It should be assigned a |
| 1216 | // stack slot. |
| 1217 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1218 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1219 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1220 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1221 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1222 | } else if (HasUse && HasDef && |
| 1223 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1224 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1225 | // def is a deleted remat def), do it now. |
| 1226 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1227 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1228 | } |
| 1229 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1230 | // Re-matting an instruction with virtual register use. Add the |
| 1231 | // register as an implicit use on the use MI. |
| 1232 | if (DefIsReMat && ImpUse) |
| 1233 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1234 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1235 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1236 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1237 | if (CreatedNewVReg) { |
| 1238 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1239 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1240 | if (TrySplit) |
| 1241 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1242 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1243 | |
| 1244 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1245 | if (CreatedNewVReg) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1246 | LiveRange LR(index.getLoadIndex(), index.getDefIndex(), |
| 1247 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1248 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1249 | nI.addRange(LR); |
| 1250 | } else { |
| 1251 | // Extend the split live interval to this def / use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1252 | SlotIndex End = index.getDefIndex(); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1253 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1254 | nI.getValNumInfo(nI.getNumValNums()-1)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1255 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1256 | nI.addRange(LR); |
| 1257 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1258 | } |
| 1259 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1260 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1261 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1262 | DEBUG(dbgs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1263 | nI.addRange(LR); |
| 1264 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1265 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1266 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1267 | dbgs() << "\t\t\t\tAdded new interval: "; |
| 1268 | nI.print(dbgs(), tri_); |
| 1269 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1270 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1271 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1272 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1273 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1274 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1275 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1276 | MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1277 | SlotIndex Idx) const { |
| 1278 | SlotIndex End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1279 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1280 | if (VNI->kills[j].isPHI()) |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 1281 | continue; |
| 1282 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1283 | SlotIndex KillIdx = VNI->kills[j]; |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 1284 | if (KillIdx > Idx && KillIdx <= End) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1285 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1286 | } |
| 1287 | return false; |
| 1288 | } |
| 1289 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1290 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1291 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1292 | namespace { |
| 1293 | struct RewriteInfo { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1294 | SlotIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1295 | MachineInstr *MI; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame^] | 1296 | RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {} |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1297 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1298 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1299 | struct RewriteInfoCompare { |
| 1300 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1301 | return LHS.Index < RHS.Index; |
| 1302 | } |
| 1303 | }; |
| 1304 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1305 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1306 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1307 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1308 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1309 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1310 | unsigned Slot, int LdSlot, |
| 1311 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1312 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1313 | const TargetRegisterClass* rc, |
| 1314 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1315 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1316 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1317 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1318 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1319 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1320 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1321 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1322 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1323 | unsigned NewVReg = 0; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1324 | SlotIndex start = I->start.getBaseIndex(); |
| 1325 | SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1326 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1327 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1328 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1329 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1330 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1331 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1332 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1333 | MachineOperand &O = ri.getOperand(); |
| 1334 | ++ri; |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1335 | if (MI->isDebugValue()) { |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 1336 | // Modify DBG_VALUE now that the value is in a spill slot. |
Evan Cheng | 6691a89 | 2010-04-28 23:52:26 +0000 | [diff] [blame] | 1337 | if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) { |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1338 | uint64_t Offset = MI->getOperand(1).getImm(); |
| 1339 | const MDNode *MDPtr = MI->getOperand(2).getMetadata(); |
| 1340 | DebugLoc DL = MI->getDebugLoc(); |
Evan Cheng | 6691a89 | 2010-04-28 23:52:26 +0000 | [diff] [blame] | 1341 | int FI = isLoadSS ? LdSlot : (int)Slot; |
| 1342 | if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI, |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1343 | Offset, MDPtr, DL)) { |
| 1344 | DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI); |
| 1345 | ReplaceMachineInstrInMaps(MI, NewDV); |
| 1346 | MachineBasicBlock *MBB = MI->getParent(); |
| 1347 | MBB->insert(MBB->erase(MI), NewDV); |
| 1348 | continue; |
| 1349 | } |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 1350 | } |
Evan Cheng | 6fa7636 | 2010-04-26 18:37:21 +0000 | [diff] [blame] | 1351 | |
| 1352 | DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI); |
| 1353 | RemoveMachineInstrFromMaps(MI); |
| 1354 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1355 | MI->eraseFromParent(); |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 1356 | continue; |
| 1357 | } |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1358 | assert(!(O.isImplicit() && O.isUse()) && |
| 1359 | "Spilling register that's used as implicit use?"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1360 | SlotIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1361 | if (index < start || index >= end) |
| 1362 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1363 | |
| 1364 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1365 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1366 | // this is for correctness reason. e.g. |
| 1367 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1368 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1369 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1370 | // it's defined by an implicit def. It will not conflicts with live |
| 1371 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1372 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1373 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1374 | continue; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame^] | 1375 | RewriteMIs.push_back(RewriteInfo(index, MI)); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1376 | } |
| 1377 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1378 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1379 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1380 | // Now rewrite the defs and uses. |
| 1381 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1382 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1383 | ++i; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1384 | SlotIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1385 | MachineInstr *MI = rwi.MI; |
| 1386 | // If MI def and/or use the same register multiple times, then there |
| 1387 | // are multiple entries. |
| 1388 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1389 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1390 | ++i; |
| 1391 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1392 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1393 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1394 | if (ImpUse && MI != ReMatDefMI) { |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1395 | // Re-matting an instruction with virtual register use. Prevent interval |
| 1396 | // from being spilled. |
| 1397 | getInterval(ImpUse).markNotSpillable(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1398 | } |
| 1399 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1400 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1401 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1402 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1403 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1404 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1405 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1406 | // One common case: |
| 1407 | // x = use |
| 1408 | // ... |
| 1409 | // ... |
| 1410 | // def = ... |
| 1411 | // = use |
| 1412 | // It's better to start a new interval to avoid artifically |
| 1413 | // extend the new interval. |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame^] | 1414 | if (MI->readsWritesVirtualRegister(li.reg) == |
| 1415 | std::make_pair(false,true)) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1416 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1417 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1418 | } |
| 1419 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1420 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1421 | |
| 1422 | bool IsNew = ThisVReg == 0; |
| 1423 | if (IsNew) { |
| 1424 | // This ends the previous live interval. If all of its def / use |
| 1425 | // can be folded, give it a low spill weight. |
| 1426 | if (NewVReg && TrySplit && AllCanFold) { |
| 1427 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1428 | nI.weight /= 10.0F; |
| 1429 | } |
| 1430 | AllCanFold = true; |
| 1431 | } |
| 1432 | NewVReg = ThisVReg; |
| 1433 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1434 | bool HasDef = false; |
| 1435 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1436 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1437 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1438 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 1439 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1440 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1441 | if (!HasDef && !HasUse) |
| 1442 | continue; |
| 1443 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1444 | AllCanFold &= CanFold; |
| 1445 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1446 | // Update weight of spill interval. |
| 1447 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1448 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1449 | // The spill weight is now infinity as it cannot be spilled again. |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1450 | nI.markNotSpillable(); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1451 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1452 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1453 | |
| 1454 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1455 | if (HasDef) { |
| 1456 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1457 | bool HasKill = false; |
| 1458 | if (!HasUse) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1459 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1460 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1461 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1462 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1463 | if (VNI) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1464 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1465 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1466 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1467 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1468 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1469 | if (SII == SpillIdxes.end()) { |
| 1470 | std::vector<SRInfo> S; |
| 1471 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1472 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1473 | } else if (SII->second.back().vreg != NewVReg) { |
| 1474 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1475 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1476 | // If there is an earlier def and this is a two-address |
| 1477 | // instruction, then it's not possible to fold the store (which |
| 1478 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1479 | SRInfo &Info = SII->second.back(); |
| 1480 | Info.index = index; |
| 1481 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1482 | } |
| 1483 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1484 | } else if (SII != SpillIdxes.end() && |
| 1485 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1486 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1487 | // There is an earlier def that's not killed (must be two-address). |
| 1488 | // The spill is no longer needed. |
| 1489 | SII->second.pop_back(); |
| 1490 | if (SII->second.empty()) { |
| 1491 | SpillIdxes.erase(MBBId); |
| 1492 | SpillMBBs.reset(MBBId); |
| 1493 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1494 | } |
| 1495 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
| 1498 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1499 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1500 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1501 | if (SII != SpillIdxes.end() && |
| 1502 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1503 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1504 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1505 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1506 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1507 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1508 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1509 | // If we are splitting live intervals, only fold if it's the first |
| 1510 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1511 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1512 | else if (IsNew) { |
| 1513 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1514 | if (RII == RestoreIdxes.end()) { |
| 1515 | std::vector<SRInfo> Infos; |
| 1516 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1517 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1518 | } else { |
| 1519 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1520 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1521 | RestoreMBBs.set(MBBId); |
| 1522 | } |
| 1523 | } |
| 1524 | |
| 1525 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1526 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 1527 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1528 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1529 | |
| 1530 | if (NewVReg && TrySplit && AllCanFold) { |
| 1531 | // If all of its def / use can be folded, give it a low spill weight. |
| 1532 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1533 | nI.weight /= 10.0F; |
| 1534 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1535 | } |
| 1536 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1537 | bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1538 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1539 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1540 | if (!RestoreMBBs[Id]) |
| 1541 | return false; |
| 1542 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1543 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1544 | if (Restores[i].index == index && |
| 1545 | Restores[i].vreg == vr && |
| 1546 | Restores[i].canFold) |
| 1547 | return true; |
| 1548 | return false; |
| 1549 | } |
| 1550 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1551 | void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1552 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1553 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1554 | if (!RestoreMBBs[Id]) |
| 1555 | return; |
| 1556 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1557 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1558 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1559 | Restores[i].index = SlotIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1560 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1561 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1562 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 1563 | /// spilled and create empty intervals for their uses. |
| 1564 | void |
| 1565 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 1566 | const TargetRegisterClass* rc, |
| 1567 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1568 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1569 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1570 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1571 | MachineInstr *MI = &*ri; |
| 1572 | ++ri; |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 1573 | if (MI->isDebugValue()) { |
| 1574 | // Remove debug info for now. |
| 1575 | O.setReg(0U); |
| 1576 | DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI); |
| 1577 | continue; |
| 1578 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1579 | if (O.isDef()) { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1580 | assert(MI->isImplicitDef() && |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1581 | "Register def was not rewritten?"); |
| 1582 | RemoveMachineInstrFromMaps(MI); |
| 1583 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1584 | MI->eraseFromParent(); |
| 1585 | } else { |
| 1586 | // This must be an use of an implicit_def so it's not part of the live |
| 1587 | // interval. Create a new empty live interval for it. |
| 1588 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 1589 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 1590 | vrm.grow(); |
| 1591 | vrm.setIsImplicitlyDefined(NewVReg); |
| 1592 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 1593 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1594 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1595 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1596 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1597 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1598 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1599 | } |
| 1600 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1601 | } |
| 1602 | } |
| 1603 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1604 | float |
| 1605 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) { |
| 1606 | // Limit the loop depth ridiculousness. |
| 1607 | if (loopDepth > 200) |
| 1608 | loopDepth = 200; |
| 1609 | |
| 1610 | // The loop depth is used to roughly estimate the number of times the |
| 1611 | // instruction is executed. Something like 10^d is simple, but will quickly |
| 1612 | // overflow a float. This expression behaves like 10^d for small d, but is |
| 1613 | // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of |
| 1614 | // headroom before overflow. |
Chris Lattner | 87565c1 | 2010-05-15 17:10:24 +0000 | [diff] [blame] | 1615 | float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1616 | |
| 1617 | return (isDef + isUse) * lc; |
| 1618 | } |
| 1619 | |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1620 | void |
| 1621 | LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) { |
| 1622 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) |
| 1623 | normalizeSpillWeight(*NewLIs[i]); |
| 1624 | } |
| 1625 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1626 | std::vector<LiveInterval*> LiveIntervals:: |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1627 | addIntervalsForSpillsFast(const LiveInterval &li, |
| 1628 | const MachineLoopInfo *loopInfo, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1629 | VirtRegMap &vrm) { |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1630 | unsigned slot = vrm.assignVirt2StackSlot(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1631 | |
| 1632 | std::vector<LiveInterval*> added; |
| 1633 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1634 | assert(li.isSpillable() && "attempt to spill already spilled interval!"); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1635 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1636 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1637 | dbgs() << "\t\t\t\tadding intervals for spills for interval: "; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1638 | li.dump(); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1639 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1640 | }); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1641 | |
| 1642 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
| 1643 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1644 | MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg); |
| 1645 | while (RI != mri_->reg_end()) { |
| 1646 | MachineInstr* MI = &*RI; |
| 1647 | |
| 1648 | SmallVector<unsigned, 2> Indices; |
Jakob Stoklund Olesen | ead06be | 2010-06-03 00:07:47 +0000 | [diff] [blame^] | 1649 | bool HasUse, HasDef; |
| 1650 | tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(li.reg, &Indices); |
| 1651 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1652 | if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI), |
| 1653 | Indices, true, slot, li.reg)) { |
| 1654 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1655 | vrm.grow(); |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1656 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 1657 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1658 | // create a new register for this spill |
| 1659 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1660 | nI.markNotSpillable(); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1661 | |
| 1662 | // Rewrite register operands to use the new vreg. |
| 1663 | for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(), |
| 1664 | E = Indices.end(); I != E; ++I) { |
| 1665 | MI->getOperand(*I).setReg(NewVReg); |
| 1666 | |
| 1667 | if (MI->getOperand(*I).isUse()) |
| 1668 | MI->getOperand(*I).setIsKill(true); |
| 1669 | } |
| 1670 | |
| 1671 | // Fill in the new live interval. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1672 | SlotIndex index = getInstructionIndex(MI); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1673 | if (HasUse) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1674 | LiveRange LR(index.getLoadIndex(), index.getUseIndex(), |
| 1675 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1676 | getVNInfoAllocator())); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1677 | DEBUG(dbgs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1678 | nI.addRange(LR); |
| 1679 | vrm.addRestorePoint(NewVReg, MI); |
| 1680 | } |
| 1681 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1682 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1683 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1684 | getVNInfoAllocator())); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1685 | DEBUG(dbgs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1686 | nI.addRange(LR); |
| 1687 | vrm.addSpillPoint(NewVReg, true, MI); |
| 1688 | } |
| 1689 | |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1690 | added.push_back(&nI); |
Owen Anderson | 8dc2cbe | 2008-08-18 18:38:12 +0000 | [diff] [blame] | 1691 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1692 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1693 | dbgs() << "\t\t\t\tadded new interval: "; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1694 | nI.dump(); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1695 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1696 | }); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1697 | } |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1698 | |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1699 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1700 | RI = mri_->reg_begin(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1701 | } |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1702 | |
| 1703 | return added; |
| 1704 | } |
| 1705 | |
| 1706 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1707 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1708 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1709 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1710 | |
| 1711 | if (EnableFastSpilling) |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1712 | return addIntervalsForSpillsFast(li, loopInfo, vrm); |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1713 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1714 | assert(li.isSpillable() && "attempt to spill already spilled interval!"); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1715 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1716 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 1717 | dbgs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1718 | li.print(dbgs(), tri_); |
| 1719 | dbgs() << '\n'; |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1720 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1721 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 1722 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1723 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1724 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1725 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1726 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1727 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1728 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1729 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1730 | |
| 1731 | unsigned NumValNums = li.getNumValNums(); |
| 1732 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1733 | ReMatDefs.resize(NumValNums, NULL); |
| 1734 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1735 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1736 | SmallVector<int, 4> ReMatIds; |
| 1737 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1738 | BitVector ReMatDelete(NumValNums); |
| 1739 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1740 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1741 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1742 | // it's also guaranteed to be a single val# / range interval. |
| 1743 | if (vrm.getPreSplitReg(li.reg)) { |
| 1744 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1745 | // Unset the split kill marker on the last use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1746 | SlotIndex KillIdx = vrm.getKillPoint(li.reg); |
| 1747 | if (KillIdx != SlotIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1748 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1749 | assert(KillMI && "Last use disappeared?"); |
| 1750 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1751 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1752 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1753 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1754 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1755 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1756 | Slot = vrm.getStackSlot(li.reg); |
| 1757 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1758 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1759 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1760 | int LdSlot = 0; |
| 1761 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1762 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1763 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1764 | bool IsFirstRange = true; |
| 1765 | for (LiveInterval::Ranges::const_iterator |
| 1766 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1767 | // If this is a split live interval with multiple ranges, it means there |
| 1768 | // are two-address instructions that re-defined the value. Only the |
| 1769 | // first def can be rematerialized! |
| 1770 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1771 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1772 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1773 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1774 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1775 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1776 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1777 | } else { |
| 1778 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1779 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1780 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1781 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1782 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1783 | } |
| 1784 | IsFirstRange = false; |
| 1785 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1786 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1787 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1788 | normalizeSpillWeights(NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1789 | return NewLIs; |
| 1790 | } |
| 1791 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1792 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1793 | if (TrySplit) |
| 1794 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1795 | bool NeedStackSlot = false; |
| 1796 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1797 | i != e; ++i) { |
| 1798 | const VNInfo *VNI = *i; |
| 1799 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1800 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1801 | continue; // Dead val#. |
| 1802 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1803 | MachineInstr *ReMatDefMI = VNI->isDefAccurate() |
| 1804 | ? getInstructionFromIndex(VNI->def) : 0; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1805 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1806 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1807 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1808 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 1809 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1810 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1811 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1812 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1813 | |
| 1814 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1815 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1816 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1817 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1818 | CanDelete = false; |
| 1819 | // Need a stack slot if there is any live range where uses cannot be |
| 1820 | // rematerialized. |
| 1821 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1822 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1823 | if (CanDelete) |
| 1824 | ReMatDelete.set(VN); |
| 1825 | } else { |
| 1826 | // Need a stack slot if there is any live range where uses cannot be |
| 1827 | // rematerialized. |
| 1828 | NeedStackSlot = true; |
| 1829 | } |
| 1830 | } |
| 1831 | |
| 1832 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 1833 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 1834 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 1835 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 1836 | |
| 1837 | // This case only occurs when the prealloc splitter has already assigned |
| 1838 | // a stack slot to this vreg. |
| 1839 | else |
| 1840 | Slot = vrm.getStackSlot(li.reg); |
| 1841 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1842 | |
| 1843 | // Create new intervals and rewrite defs and uses. |
| 1844 | for (LiveInterval::Ranges::const_iterator |
| 1845 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1846 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1847 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1848 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1849 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1850 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1851 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1852 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1853 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1854 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1855 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1856 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1857 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1858 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1859 | } |
| 1860 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1861 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1862 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1863 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 1864 | normalizeSpillWeights(NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1865 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1866 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1867 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1868 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1869 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1870 | if (NeedStackSlot) { |
| 1871 | int Id = SpillMBBs.find_first(); |
| 1872 | while (Id != -1) { |
| 1873 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1874 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1875 | SlotIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1876 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1877 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1878 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1879 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1880 | bool CanFold = false; |
| 1881 | bool FoundUse = false; |
| 1882 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1883 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1884 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1885 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1886 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1887 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1888 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1889 | |
| 1890 | Ops.push_back(j); |
| 1891 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1892 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1893 | if (isReMat || |
| 1894 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1895 | RestoreMBBs, RestoreIdxes))) { |
| 1896 | // MI has two-address uses of the same register. If the use |
| 1897 | // isn't the first and only use in the BB, then we can't fold |
| 1898 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1899 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1900 | break; |
| 1901 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1902 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1903 | } |
| 1904 | } |
| 1905 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1906 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1907 | if (CanFold && !Ops.empty()) { |
| 1908 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1909 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 1910 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1911 | // Also folded uses, do not issue a load. |
| 1912 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1913 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1914 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1915 | nI.removeRange(index.getDefIndex(), index.getStoreIndex()); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1916 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1917 | } |
| 1918 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1919 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1920 | if (!Folded) { |
| 1921 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1922 | bool isKill = LR->end == index.getStoreIndex(); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 1923 | if (!MI->registerDefIsDead(nI.reg)) |
| 1924 | // No need to spill a dead def. |
| 1925 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1926 | if (isKill) |
| 1927 | AddedKill.insert(&nI); |
| 1928 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1929 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1930 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1931 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1932 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1933 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1934 | int Id = RestoreMBBs.find_first(); |
| 1935 | while (Id != -1) { |
| 1936 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1937 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1938 | SlotIndex index = restores[i].index; |
| 1939 | if (index == SlotIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1940 | continue; |
| 1941 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1942 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1943 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1944 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1945 | bool CanFold = false; |
| 1946 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1947 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1948 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1949 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1950 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1951 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1952 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1953 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1954 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1955 | // If this restore were to be folded, it would have been folded |
| 1956 | // already. |
| 1957 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1958 | break; |
| 1959 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1960 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1961 | } |
| 1962 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1963 | |
| 1964 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1965 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1966 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1967 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1968 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1969 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1970 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1971 | int LdSlot = 0; |
| 1972 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1973 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1974 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1975 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1976 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1977 | if (!Folded) { |
| 1978 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1979 | if (ImpUse) { |
| 1980 | // Re-matting an instruction with virtual register use. Add the |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1981 | // register as an implicit use on the use MI and mark the register |
| 1982 | // interval as unspillable. |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1983 | LiveInterval &ImpLi = getInterval(ImpUse); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 1984 | ImpLi.markNotSpillable(); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1985 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1986 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1987 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1988 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1989 | } |
| 1990 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1991 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1992 | if (Folded) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1993 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1994 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1995 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1996 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1997 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1998 | } |
| 1999 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2000 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 2001 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2002 | std::vector<LiveInterval*> RetNewLIs; |
| 2003 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 2004 | LiveInterval *LI = NewLIs[i]; |
| 2005 | if (!LI->empty()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2006 | LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2007 | if (!AddedKill.count(LI)) { |
| 2008 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2009 | SlotIndex LastUseIdx = LR->end.getBaseIndex(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2010 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 2011 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2012 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 2013 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2014 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2015 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2016 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2017 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2018 | RetNewLIs.push_back(LI); |
| 2019 | } |
| 2020 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2021 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2022 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Jakob Stoklund Olesen | 352d352 | 2010-02-18 21:33:05 +0000 | [diff] [blame] | 2023 | normalizeSpillWeights(RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2024 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2025 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2026 | |
| 2027 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 2028 | /// any super register that's allocatable. |
| 2029 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 2030 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 2031 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 2032 | return true; |
| 2033 | return false; |
| 2034 | } |
| 2035 | |
| 2036 | /// getRepresentativeReg - Find the largest super register of the specified |
| 2037 | /// physical register. |
| 2038 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 2039 | // Find the largest super-register that is allocatable. |
| 2040 | unsigned BestReg = Reg; |
| 2041 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 2042 | unsigned SuperReg = *AS; |
| 2043 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 2044 | BestReg = SuperReg; |
| 2045 | break; |
| 2046 | } |
| 2047 | } |
| 2048 | return BestReg; |
| 2049 | } |
| 2050 | |
| 2051 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 2052 | /// specified interval that conflicts with the specified physical register. |
| 2053 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 2054 | unsigned PhysReg) const { |
| 2055 | unsigned NumConflicts = 0; |
| 2056 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 2057 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2058 | E = mri_->reg_end(); I != E; ++I) { |
| 2059 | MachineOperand &O = I.getOperand(); |
| 2060 | MachineInstr *MI = O.getParent(); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 2061 | if (MI->isDebugValue()) |
| 2062 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2063 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2064 | if (pli.liveAt(Index)) |
| 2065 | ++NumConflicts; |
| 2066 | } |
| 2067 | return NumConflicts; |
| 2068 | } |
| 2069 | |
| 2070 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2071 | /// around all defs and uses of the specified interval. Return true if it |
| 2072 | /// was able to cut its interval. |
| 2073 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2074 | unsigned PhysReg, VirtRegMap &vrm) { |
| 2075 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 2076 | |
| 2077 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 2078 | // If there are registers which alias PhysReg, but which are not a |
| 2079 | // sub-register of the chosen representative super register. Assert |
| 2080 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 2081 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2082 | tri_->isSuperRegister(*AS, SpillReg)); |
| 2083 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2084 | bool Cut = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2085 | SmallVector<unsigned, 4> PRegs; |
| 2086 | if (hasInterval(SpillReg)) |
| 2087 | PRegs.push_back(SpillReg); |
| 2088 | else { |
| 2089 | SmallSet<unsigned, 4> Added; |
| 2090 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) |
| 2091 | if (Added.insert(*AS) && hasInterval(*AS)) { |
| 2092 | PRegs.push_back(*AS); |
| 2093 | for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS) |
| 2094 | Added.insert(*ASS); |
| 2095 | } |
| 2096 | } |
| 2097 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2098 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2099 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2100 | E = mri_->reg_end(); I != E; ++I) { |
| 2101 | MachineOperand &O = I.getOperand(); |
| 2102 | MachineInstr *MI = O.getParent(); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 2103 | if (MI->isDebugValue() || SeenMIs.count(MI)) |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2104 | continue; |
| 2105 | SeenMIs.insert(MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2106 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2107 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) { |
| 2108 | unsigned PReg = PRegs[i]; |
| 2109 | LiveInterval &pli = getInterval(PReg); |
| 2110 | if (!pli.liveAt(Index)) |
| 2111 | continue; |
| 2112 | vrm.addEmergencySpill(PReg, MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2113 | SlotIndex StartIdx = Index.getLoadIndex(); |
| 2114 | SlotIndex EndIdx = Index.getNextIndex().getBaseIndex(); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2115 | if (pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2116 | pli.removeRange(StartIdx, EndIdx); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2117 | Cut = true; |
| 2118 | } else { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2119 | std::string msg; |
| 2120 | raw_string_ostream Msg(msg); |
| 2121 | Msg << "Ran out of registers during register allocation!"; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 2122 | if (MI->isInlineAsm()) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2123 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2124 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2125 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2126 | } |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2127 | report_fatal_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2128 | } |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2129 | for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) { |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2130 | if (!hasInterval(*AS)) |
| 2131 | continue; |
| 2132 | LiveInterval &spli = getInterval(*AS); |
| 2133 | if (spli.liveAt(Index)) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2134 | spli.removeRange(Index.getLoadIndex(), |
| 2135 | Index.getNextIndex().getBaseIndex()); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2136 | } |
| 2137 | } |
| 2138 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2139 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2140 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2141 | |
| 2142 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2143 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2144 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2145 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2146 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2147 | startInst, true, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2148 | VN->setHasPHIKill(true); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2149 | VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent())); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2150 | LiveRange LR( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2151 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 2152 | getMBBEndIdx(startInst->getParent()), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2153 | Interval.addRange(LR); |
| 2154 | |
| 2155 | return LR; |
| 2156 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2157 | |