blob: 48d1cdc08af000e39aeb68bdd339e404315ab1cb [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000063 // JumpTable targets must use GOT when using PIC_
64 setUsesGlobalOffsetTable(true);
65
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000067 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
68 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000070 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000071 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000073 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000075 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000076 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
77 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
78 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000079
Eli Friedman6055a6a2009-07-17 04:07:24 +000080 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
82 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000083
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000084 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000085 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086 // we don't want this, since the fpcmp result goes to a flag register,
87 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000090 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
92 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
93 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
94 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
95 setOperationAction(ISD::SELECT, MVT::f32, Custom);
96 setOperationAction(ISD::SELECT, MVT::f64, Custom);
97 setOperationAction(ISD::SELECT, MVT::i32, Custom);
98 setOperationAction(ISD::SETCC, MVT::f32, Custom);
99 setOperationAction(ISD::SETCC, MVT::f64, Custom);
100 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
101 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
102 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000103
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000104 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
105 // with operands comming from setcc fp comparions. This is necessary since
106 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::AND, MVT::i32, Custom);
108 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000109
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000110 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
112 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
113 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
114 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
115 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
117 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
118 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
119 setOperationAction(ISD::ROTL, MVT::i32, Expand);
120 setOperationAction(ISD::ROTR, MVT::i32, Expand);
121 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
122 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
123 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
124 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
125 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
126 setOperationAction(ISD::FSIN, MVT::f32, Expand);
127 setOperationAction(ISD::FCOS, MVT::f32, Expand);
128 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
129 setOperationAction(ISD::FPOW, MVT::f32, Expand);
130 setOperationAction(ISD::FLOG, MVT::f32, Expand);
131 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
132 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
133 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000134
135 // We don't have line number support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
137 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
138 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
139 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000140
141 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
143 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
144 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000145
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000146 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000148
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000149 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
151 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000152 }
153
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000154 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000156
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000157 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000159
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000160 setStackPointerRegisterToSaveRestore(Mips::SP);
161 computeRegisterProperties();
162}
163
Owen Anderson825b72b2009-08-11 20:47:22 +0000164MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
165 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000166}
167
Bill Wendlingb4202b82009-07-01 18:50:55 +0000168/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000169unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
170 return 2;
171}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000172
Dan Gohman475871a2008-07-27 21:46:04 +0000173SDValue MipsTargetLowering::
174LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000175{
176 switch (Op.getOpcode())
177 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000178 case ISD::AND: return LowerANDOR(Op, DAG);
179 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000180 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
181 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000182 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000183 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
184 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
185 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
186 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000187 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000188 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000189 }
Dan Gohman475871a2008-07-27 21:46:04 +0000190 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191}
192
193//===----------------------------------------------------------------------===//
194// Lower helper functions
195//===----------------------------------------------------------------------===//
196
197// AddLiveIn - This helper function adds the specified physical register to the
198// MachineFunction as a live in value. It also creates a corresponding
199// virtual register for it.
200static unsigned
201AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
202{
203 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000204 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
205 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206 return VReg;
207}
208
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000209// Get fp branch code (not opcode) from condition code.
210static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
211 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
212 return Mips::BRANCH_T;
213
214 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
215 return Mips::BRANCH_F;
216
217 return Mips::BRANCH_INVALID;
218}
219
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000220static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
221 switch(BC) {
222 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000223 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000224 case Mips::BRANCH_T : return Mips::BC1T;
225 case Mips::BRANCH_F : return Mips::BC1F;
226 case Mips::BRANCH_TL : return Mips::BC1TL;
227 case Mips::BRANCH_FL : return Mips::BC1FL;
228 }
229}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000230
231static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
232 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000233 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000234 case ISD::SETEQ:
235 case ISD::SETOEQ: return Mips::FCOND_EQ;
236 case ISD::SETUNE: return Mips::FCOND_OGL;
237 case ISD::SETLT:
238 case ISD::SETOLT: return Mips::FCOND_OLT;
239 case ISD::SETGT:
240 case ISD::SETOGT: return Mips::FCOND_OGT;
241 case ISD::SETLE:
242 case ISD::SETOLE: return Mips::FCOND_OLE;
243 case ISD::SETGE:
244 case ISD::SETOGE: return Mips::FCOND_OGE;
245 case ISD::SETULT: return Mips::FCOND_ULT;
246 case ISD::SETULE: return Mips::FCOND_ULE;
247 case ISD::SETUGT: return Mips::FCOND_UGT;
248 case ISD::SETUGE: return Mips::FCOND_UGE;
249 case ISD::SETUO: return Mips::FCOND_UN;
250 case ISD::SETO: return Mips::FCOND_OR;
251 case ISD::SETNE:
252 case ISD::SETONE: return Mips::FCOND_NEQ;
253 case ISD::SETUEQ: return Mips::FCOND_UEQ;
254 }
255}
256
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000257MachineBasicBlock *
258MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000259 MachineBasicBlock *BB,
260 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000261 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
262 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000263 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000264
265 switch (MI->getOpcode()) {
266 default: assert(false && "Unexpected instr type to insert");
267 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000268 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000269 case Mips::Select_FCC_D32:
270 isFPCmp = true; // FALL THROUGH
271 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000272 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000273 case Mips::Select_CC_D32: {
274 // To "insert" a SELECT_CC instruction, we actually have to insert the
275 // diamond control-flow pattern. The incoming instruction knows the
276 // destination vreg to set, the condition code register to branch on, the
277 // true/false values to select between, and a branch opcode to use.
278 const BasicBlock *LLVM_BB = BB->getBasicBlock();
279 MachineFunction::iterator It = BB;
280 ++It;
281
282 // thisMBB:
283 // ...
284 // TrueVal = ...
285 // setcc r1, r2, r3
286 // bNE r1, r0, copy1MBB
287 // fallthrough --> copy0MBB
288 MachineBasicBlock *thisMBB = BB;
289 MachineFunction *F = BB->getParent();
290 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
291 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
292
293 // Emit the right instruction according to the type of the operands compared
294 if (isFPCmp) {
295 // Find the condiction code present in the setcc operation.
296 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
297 // Get the branch opcode from the branch code.
298 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000299 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000300 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000301 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000302 .addReg(Mips::ZERO).addMBB(sinkMBB);
303
304 F->insert(It, copy0MBB);
305 F->insert(It, sinkMBB);
306 // Update machine-CFG edges by first adding all successors of the current
307 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +0000308 // Also inform sdisel of the edge changes.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000309 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000310 e = BB->succ_end(); i != e; ++i) {
311 EM->insert(std::make_pair(*i, sinkMBB));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000312 sinkMBB->addSuccessor(*i);
Evan Chengce319102009-09-19 09:51:03 +0000313 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000314 // Next, remove all successors of the current block, and add the true
315 // and fallthrough blocks as its successors.
316 while(!BB->succ_empty())
317 BB->removeSuccessor(BB->succ_begin());
318 BB->addSuccessor(copy0MBB);
319 BB->addSuccessor(sinkMBB);
320
321 // copy0MBB:
322 // %FalseValue = ...
323 // # fallthrough to sinkMBB
324 BB = copy0MBB;
325
326 // Update machine-CFG edges
327 BB->addSuccessor(sinkMBB);
328
329 // sinkMBB:
330 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
331 // ...
332 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000333 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000334 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
335 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
336
337 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
338 return BB;
339 }
340 }
341}
342
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000343//===----------------------------------------------------------------------===//
344// Misc Lower Operation implementation
345//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000346
Dan Gohman475871a2008-07-27 21:46:04 +0000347SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000348LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
349{
350 if (!Subtarget->isMips1())
351 return Op;
352
353 MachineFunction &MF = DAG.getMachineFunction();
354 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
355
356 SDValue Chain = DAG.getEntryNode();
357 DebugLoc dl = Op.getDebugLoc();
358 SDValue Src = Op.getOperand(0);
359
360 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000362 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 SDValue Cst = DAG.getConstant(3, MVT::i32);
366 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
367 Cst = DAG.getConstant(2, MVT::i32);
368 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000369
370 SDValue InFlag(0, 0);
371 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
372
373 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000375 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000377 return BitCvt;
378}
379
380SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000381LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
382{
383 SDValue Chain = Op.getOperand(0);
384 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000385 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000386
387 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000389
390 // Subtract the dynamic size from the actual stack size to
391 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000393
394 // The Sub result contains the new stack start address, so it
395 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000396 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000397
398 // This node always has two return values: a new stack pointer
399 // value and a chain
400 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000401 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000402}
403
404SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000405LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000406{
407 SDValue LHS = Op.getOperand(0);
408 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000409 DebugLoc dl = Op.getDebugLoc();
410
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000411 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
412 return Op;
413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 SDValue True = DAG.getConstant(1, MVT::i32);
415 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000416
Dale Johannesende064702009-02-06 21:50:26 +0000417 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000418 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000419 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000420 RHS, True, False, RHS.getOperand(2));
421
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000423}
424
425SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000426LowerBRCOND(SDValue Op, SelectionDAG &DAG)
427{
428 // The first operand is the chain, the second is the condition, the third is
429 // the block to branch to if the condition is true.
430 SDValue Chain = Op.getOperand(0);
431 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000432 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000433
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000434 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000435 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000436
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000437 SDValue CondRes = Op.getOperand(1);
438 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000439 Mips::CondCode CC =
440 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000442
Dale Johannesende064702009-02-06 21:50:26 +0000443 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000444 Dest, CondRes);
445}
446
447SDValue MipsTargetLowering::
448LowerSETCC(SDValue Op, SelectionDAG &DAG)
449{
450 // The operands to this are the left and right operands to compare (ops #0,
451 // and #1) and the condition code to compare them with (op #2) as a
452 // CondCodeSDNode.
453 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000454 SDValue RHS = Op.getOperand(1);
455 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000456
457 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
458
Dale Johannesende064702009-02-06 21:50:26 +0000459 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000461}
462
463SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000464LowerSELECT(SDValue Op, SelectionDAG &DAG)
465{
466 SDValue Cond = Op.getOperand(0);
467 SDValue True = Op.getOperand(1);
468 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000469 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000470
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000471 // if the incomming condition comes from a integer compare, the select
472 // operation must be SelectCC or a conditional move if the subtarget
473 // supports it.
474 if (Cond.getOpcode() != MipsISD::FPCmp) {
475 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
476 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000477 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000478 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000479 }
480
481 // if the incomming condition comes from fpcmp, the select
482 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000483 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000484 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000485 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000486}
487
Chris Lattnere3736f82009-08-13 05:41:27 +0000488SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000489 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000490 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000491 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000492
Eli Friedmane2c74082009-08-03 02:22:28 +0000493 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000494 SDVTList VTs = DAG.getVTList(MVT::i32);
495
Chris Lattnerb71b9092009-08-13 06:28:06 +0000496 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
497
Chris Lattnere3736f82009-08-13 05:41:27 +0000498 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000499 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000500 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
501 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000502 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
503 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
504 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
505 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000506 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000507 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
508 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000509 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
511 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000512
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000513 } else {
514 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
515 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000517 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000518 // On functions and global targets not internal linked only
519 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000520 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000521 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
523 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000524 }
525
Torok Edwinc23197a2009-07-14 16:55:14 +0000526 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000527 return SDValue(0,0);
528}
529
530SDValue MipsTargetLowering::
531LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
532{
Torok Edwinc23197a2009-07-14 16:55:14 +0000533 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000534 return SDValue(); // Not reached
535}
536
537SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000538LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000539{
Dan Gohman475871a2008-07-27 21:46:04 +0000540 SDValue ResNode;
541 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000542 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000543 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000544 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
545 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000546
Owen Andersone50ed302009-08-10 22:56:29 +0000547 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000548 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000549
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000550 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
551
552 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000553 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000554 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000555 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000557
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
559 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000560
561 return ResNode;
562}
563
Dan Gohman475871a2008-07-27 21:46:04 +0000564SDValue MipsTargetLowering::
565LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000566{
Dan Gohman475871a2008-07-27 21:46:04 +0000567 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000568 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
569 Constant *C = N->getConstVal();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000570 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
571 MipsII::MO_ABS_HILO);
Dale Johannesende064702009-02-06 21:50:26 +0000572 // FIXME there isn't actually debug info here
573 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000574
575 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000576 // FIXME: we should reference the constant pool using small data sections,
577 // but the asm printer currently doens't support this feature without
578 // hacking it. This feature should come soon so we can uncomment the
579 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000580 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
582 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
583 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000584 //} else { // %hi/%lo relocation
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
586 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
587 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000588 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000589
590 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000591}
592
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000593//===----------------------------------------------------------------------===//
594// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000595//===----------------------------------------------------------------------===//
596
597#include "MipsGenCallingConv.inc"
598
599//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000600// TODO: Implement a generic logic using tblgen that can support this.
601// Mips O32 ABI rules:
602// ---
603// i32 - Passed in A0, A1, A2, A3 and stack
604// f32 - Only passed in f32 registers if no int reg has been used yet to hold
605// an argument. Otherwise, passed in A1, A2, A3 and stack.
606// f64 - Only passed in two aliased f32 registers if no int reg has been used
607// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
608// not used, it must be shadowed. If only A3 is avaiable, shadow it and
609// go to stack.
610//===----------------------------------------------------------------------===//
611
Owen Andersone50ed302009-08-10 22:56:29 +0000612static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
613 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000614 ISD::ArgFlagsTy ArgFlags, CCState &State) {
615
616 static const unsigned IntRegsSize=4, FloatRegsSize=2;
617
618 static const unsigned IntRegs[] = {
619 Mips::A0, Mips::A1, Mips::A2, Mips::A3
620 };
621 static const unsigned F32Regs[] = {
622 Mips::F12, Mips::F14
623 };
624 static const unsigned F64Regs[] = {
625 Mips::D6, Mips::D7
626 };
627
628 unsigned Reg=0;
629 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
630 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
631
632 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
634 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000635 if (ArgFlags.isSExt())
636 LocInfo = CCValAssign::SExt;
637 else if (ArgFlags.isZExt())
638 LocInfo = CCValAssign::ZExt;
639 else
640 LocInfo = CCValAssign::AExt;
641 }
642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000644 Reg = State.AllocateReg(IntRegs, IntRegsSize);
645 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000647 }
648
649 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000651 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
652 else
653 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
654 }
655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000657 if (UnallocIntReg != IntRegsSize) {
658 // If we hit register A3 as the first not allocated, we must
659 // mark it as allocated (shadow) and use the stack instead.
660 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
661 Reg = Mips::A2;
662 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
663 State.AllocateReg(UnallocIntReg);
664 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000666 }
667
668 if (!Reg) {
669 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
670 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
671 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
672 } else
673 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
674
675 return false; // CC must always match
676}
677
678//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000679// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000680//===----------------------------------------------------------------------===//
681
Dan Gohman98ca4f22009-08-05 01:29:28 +0000682/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000683/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000684/// TODO: isVarArg, isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000685SDValue
686MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000687 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000688 bool isTailCall,
689 const SmallVectorImpl<ISD::OutputArg> &Outs,
690 const SmallVectorImpl<ISD::InputArg> &Ins,
691 DebugLoc dl, SelectionDAG &DAG,
692 SmallVectorImpl<SDValue> &InVals) {
693
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000694 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000695 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000696 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697
698 // Analyze operands of the call, assigning locations to each operand.
699 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000700 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
701 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000702
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000703 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000704 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000705 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000707 MFI->CreateFixedObject(VTsize, (VTsize*3));
Dan Gohman98ca4f22009-08-05 01:29:28 +0000708 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000709 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000710 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000711
712 // Get a count of how many bytes are to be pushed on the stack.
713 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000714 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000715
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000716 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
718 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000720 // First/LastArgStackLoc contains the first/last
721 // "at stack" argument location.
722 int LastArgStackLoc = 0;
723 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000724
725 // Walk the register/memloc assignments, inserting copies/loads.
726 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000727 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728 CCValAssign &VA = ArgLocs[i];
729
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730 // Promote the value if needed.
731 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000732 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000733 case CCValAssign::Full:
734 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
736 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
737 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
738 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
739 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000740 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000742 DAG.getConstant(1, getPointerTy()));
743 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
744 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
745 continue;
746 }
747 }
748 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000749 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000750 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000751 break;
752 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000753 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000754 break;
755 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000756 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000757 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758 }
759
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000760 // Arguments that can be passed on register must be kept at
761 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000762 if (VA.isRegLoc()) {
763 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000764 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000766
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000767 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000768 assert(VA.isMemLoc());
769
770 // Create the frame index object for this incoming parameter
771 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000772 // 16 bytes which are alwayes reserved won't be overwritten
773 // if O32 ABI is used. For EABI the first address is zero.
774 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000775 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000776 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000777
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000779
780 // emit ISD::STORE whichs stores the
781 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000782 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000783 }
784
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000785 // Transform all store nodes into one single node because all store
786 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000787 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000789 &MemOpChains[0], MemOpChains.size());
790
791 // Build a sequence of copy-to-reg nodes chained together with token
792 // chain and flag operands which copy the outgoing args into registers.
793 // The InFlag in necessary since all emited instructions must be
794 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000795 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000796 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000797 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000798 RegsToPass[i].second, InFlag);
799 InFlag = Chain.getValue(1);
800 }
801
Bill Wendling056292f2008-09-16 21:48:12 +0000802 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
803 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
804 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000805 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000806 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000807 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
808 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000809 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000810 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
811 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000812
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000813 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
814 // = Chain, Callee, Reg#1, Reg#2, ...
815 //
816 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000818 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000819 Ops.push_back(Chain);
820 Ops.push_back(Callee);
821
822 // Add argument registers to the end of the list so that they are
823 // known live into the call.
824 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
825 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
826 RegsToPass[i].second.getValueType()));
827
Gabor Greifba36cb52008-08-28 21:40:38 +0000828 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000829 Ops.push_back(InFlag);
830
Dale Johannesen33c960f2009-02-04 20:06:27 +0000831 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000832 InFlag = Chain.getValue(1);
833
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000834 // Create the CALLSEQ_END node.
Chris Lattnere563bbc2008-10-11 22:08:30 +0000835 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
836 DAG.getIntPtrConstant(0, true), InFlag);
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000837 InFlag = Chain.getValue(1);
838
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000839 // Create a stack location to hold GP when PIC is used. This stack
840 // location is used on function prologue to save GP and also after all
841 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000842 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000843 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000844 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000845 int FI;
846 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000847 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
848 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000849 // Create the frame index only once. SPOffset here can be anything
850 // (this will be fixed on processFunctionBeforeFrameFinalized)
851 if (MipsFI->getGPStackOffset() == -1) {
852 FI = MFI->CreateFixedObject(4, 0);
853 MipsFI->setGPFI(FI);
854 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000855 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000856 }
857
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000858 // Reload GP value.
859 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000860 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000862 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000864 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000865 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000866 }
867
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000868 // Handle result values, copying them out of physregs into vregs that we
869 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000870 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
871 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872}
873
Dan Gohman98ca4f22009-08-05 01:29:28 +0000874/// LowerCallResult - Lower the result values of a call into the
875/// appropriate copies out of appropriate physical registers.
876SDValue
877MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000878 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000879 const SmallVectorImpl<ISD::InputArg> &Ins,
880 DebugLoc dl, SelectionDAG &DAG,
881 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000882
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000883 // Assign locations to each value returned by this call.
884 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000885 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000886 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000887
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000889
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000890 // Copy all of the result registers out of their specified physreg.
891 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000892 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000894 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000895 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000896 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000897
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899}
900
901//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903//===----------------------------------------------------------------------===//
904
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905/// LowerFormalArguments - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906/// virtual registers and generate load operations for
907/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000908/// TODO: isVarArg
Dan Gohman98ca4f22009-08-05 01:29:28 +0000909SDValue
910MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000911 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912 const SmallVectorImpl<ISD::InputArg>
913 &Ins,
914 DebugLoc dl, SelectionDAG &DAG,
915 SmallVectorImpl<SDValue> &InVals) {
916
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000917 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000918 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000919 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000920
921 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000922
923 // Assign locations to all of the incoming arguments.
924 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
926 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000927
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000928 if (Subtarget->isABI_O32())
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000930 else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000932
Dan Gohman475871a2008-07-27 21:46:04 +0000933 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000934
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000935 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
936
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000938 CCValAssign &VA = ArgLocs[i];
939
940 // Arguments stored on registers
941 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000942 EVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000943 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000944
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000946 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000948 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000950 if (!Subtarget->isSingleFloat())
951 RC = Mips::AFGR64RegisterClass;
952 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953 llvm_unreachable("RegVT not supported by LowerFormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954
955 // Transform the arguments stored on
956 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000957 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000958 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000959
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000960 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000961 // to 32 bits. Insert an assert[sz]ext to capture this, then
962 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000963 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000964 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000965 if (VA.getLocInfo() == CCValAssign::SExt)
966 Opcode = ISD::AssertSext;
967 else if (VA.getLocInfo() == CCValAssign::ZExt)
968 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000969 if (Opcode)
970 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
971 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000972 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000973 }
974
975 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
976 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
978 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
979 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000980 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
981 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000982 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
984 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
985 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000986 }
987 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000988
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 InVals.push_back(ArgValue);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000990
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000991 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000992 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000993 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000994 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000995 StackPtr = DAG.getRegister(StackReg, getPointerTy());
996
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000997 // The stack pointer offset is relative to the caller stack frame.
998 // Since the real stack size is unknown here, a negative SPOffset
999 // is used so there's a way to adjust these offsets when the stack
1000 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1001 // used instead of a direct negative address (which is recorded to
1002 // be used on emitPrologue) to avoid mis-calc of the first stack
1003 // offset on PEI::calculateFrameObjectOffsets.
1004 // Arguments are always 32-bit.
1005 int FI = MFI->CreateFixedObject(4, 0);
1006 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +00001007 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001008
1009 // emit ISD::STORE whichs stores the
1010 // parameter value to a stack Location
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011 InVals.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001012 }
1013
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001014 } else { // VA.isRegLoc()
1015
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001016 // sanity check
1017 assert(VA.isMemLoc());
1018
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001019 // The stack pointer offset is relative to the caller stack frame.
1020 // Since the real stack size is unknown here, a negative SPOffset
1021 // is used so there's a way to adjust these offsets when the stack
1022 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1023 // used instead of a direct negative address (which is recorded to
1024 // be used on emitPrologue) to avoid mis-calc of the first stack
1025 // offset on PEI::calculateFrameObjectOffsets.
1026 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001027 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1028 int FI = MFI->CreateFixedObject(ArgSize, 0);
1029 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1030 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001031
1032 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001033 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001034 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001035 }
1036 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001037
1038 // The mips ABIs for returning structs by value requires that we copy
1039 // the sret argument into $v0 for the return. Save the argument into
1040 // a virtual register so that we can access it from the return points.
1041 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1042 unsigned Reg = MipsFI->getSRetReturnReg();
1043 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001045 MipsFI->setSRetReturnReg(Reg);
1046 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001049 }
1050
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001052}
1053
1054//===----------------------------------------------------------------------===//
1055// Return Value Calling Convention Implementation
1056//===----------------------------------------------------------------------===//
1057
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058SDValue
1059MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001060 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 const SmallVectorImpl<ISD::OutputArg> &Outs,
1062 DebugLoc dl, SelectionDAG &DAG) {
1063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001064 // CCValAssign - represent the assignment of
1065 // the return value to a location
1066 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001067
1068 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1070 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001071
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 // Analize return values.
1073 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001074
1075 // If this is the first return lowered for this function, add
1076 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001077 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001078 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001079 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001080 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081 }
1082
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084
1085 // Copy the result values into the output registers.
1086 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1087 CCValAssign &VA = RVLocs[i];
1088 assert(VA.isRegLoc() && "Can only return in registers!");
1089
Dale Johannesena05dca42009-02-04 23:02:30 +00001090 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001092
1093 // guarantee that all emitted copies are
1094 // stuck together, avoiding something bad
1095 Flag = Chain.getValue(1);
1096 }
1097
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001098 // The mips ABIs for returning structs by value requires that we copy
1099 // the sret argument into $v0 for the return. We saved the argument into
1100 // a virtual register in the entry block, so now we copy the value out
1101 // and into $v0.
1102 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1103 MachineFunction &MF = DAG.getMachineFunction();
1104 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1105 unsigned Reg = MipsFI->getSRetReturnReg();
1106
1107 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001108 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001109 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001110
Dale Johannesena05dca42009-02-04 23:02:30 +00001111 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001112 Flag = Chain.getValue(1);
1113 }
1114
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001115 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001116 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1118 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001119 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001120 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1121 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001122}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001123
1124//===----------------------------------------------------------------------===//
1125// Mips Inline Assembly Support
1126//===----------------------------------------------------------------------===//
1127
1128/// getConstraintType - Given a constraint letter, return the type of
1129/// constraint it is for this target.
1130MipsTargetLowering::ConstraintType MipsTargetLowering::
1131getConstraintType(const std::string &Constraint) const
1132{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001133 // Mips specific constrainy
1134 // GCC config/mips/constraints.md
1135 //
1136 // 'd' : An address register. Equivalent to r
1137 // unless generating MIPS16 code.
1138 // 'y' : Equivalent to r; retained for
1139 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001140 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001141 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001142 switch (Constraint[0]) {
1143 default : break;
1144 case 'd':
1145 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001146 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001147 return C_RegisterClass;
1148 break;
1149 }
1150 }
1151 return TargetLowering::getConstraintType(Constraint);
1152}
1153
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001154/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1155/// return a list of registers that can be used to satisfy the constraint.
1156/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001157std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001158getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001159{
1160 if (Constraint.size() == 1) {
1161 switch (Constraint[0]) {
1162 case 'r':
1163 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001164 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001166 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001168 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1169 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001170 }
1171 }
1172 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1173}
1174
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001175/// Given a register class constraint, like 'r', if this corresponds directly
1176/// to an LLVM register class, return a register of 0 and the register class
1177/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001178std::vector<unsigned> MipsTargetLowering::
1179getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001181{
1182 if (Constraint.size() != 1)
1183 return std::vector<unsigned>();
1184
1185 switch (Constraint[0]) {
1186 default : break;
1187 case 'r':
1188 // GCC Mips Constraint Letters
1189 case 'd':
1190 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001191 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1192 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1193 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1194 Mips::T8, 0);
1195
1196 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001198 if (Subtarget->isSingleFloat())
1199 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1200 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1201 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1202 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1203 Mips::F30, Mips::F31, 0);
1204 else
1205 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1206 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1207 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001208 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001209
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001211 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1212 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1213 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1214 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001215 }
1216 return std::vector<unsigned>();
1217}
Dan Gohman6520e202008-10-18 02:06:02 +00001218
1219bool
1220MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1221 // The Mips target isn't yet aware of offsets.
1222 return false;
1223}
Evan Chengeb2f9692009-10-27 19:56:55 +00001224
1225bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm) const {
1226 return Imm.isZero();
1227}