blob: b6c447bb5c1e0b12fa9aaeaedd6867f6df554665 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Bob Wilson22f5dc72010-08-16 18:27:34 +0000384// shift_imm: An integer that encodes a shift amount and the type of shift
385// (currently either asr or lsl) using the same encoding used for the
386// immediates in so_reg operands.
387def shift_imm : Operand<i32> {
388 let PrintMethod = "printShiftImmOperand";
389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// shifter_operand operands: so_reg and so_imm.
392def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000393 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000394 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000395 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000396 let PrintMethod = "printSORegOperand";
397 let MIOperandInfo = (ops GPR, GPR, i32imm);
398}
Evan Chengf40deed2010-10-27 23:41:30 +0000399def shift_so_reg : Operand<i32>, // reg reg imm
400 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
401 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000402 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000403 let PrintMethod = "printSORegOperand";
404 let MIOperandInfo = (ops GPR, GPR, i32imm);
405}
Evan Chenga8e29892007-01-19 07:51:42 +0000406
407// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000408// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000409def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000410 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000411 let PrintMethod = "printSOImmOperand";
412}
413
Evan Chengc70d1842007-03-20 08:11:30 +0000414// Break so_imm's up into two pieces. This handles immediates with up to 16
415// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
416// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000417def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000418 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000419}]>;
420
421/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
422///
423def arm_i32imm : PatLeaf<(imm), [{
424 if (Subtarget->hasV6T2Ops())
425 return true;
426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
427}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000428
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000429/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
430def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
431 return (int32_t)N->getZExtValue() < 32;
432}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000433
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000434/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
435def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
436 return (int32_t)N->getZExtValue() < 32;
437}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000438 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000439}
440
Evan Cheng75972122011-01-13 07:58:56 +0000441// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000442// The imm is split into imm{15-12}, imm{11-0}
443//
Evan Cheng75972122011-01-13 07:58:56 +0000444def i32imm_hilo16 : Operand<i32> {
445 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000446}
447
Evan Chenga9688c42010-12-11 04:11:38 +0000448/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
449/// e.g., 0xf000ffff
450def bf_inv_mask_imm : Operand<i32>,
451 PatLeaf<(imm), [{
452 return ARM::isBitFieldInvertedMask(N->getZExtValue());
453}] > {
454 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
455 let PrintMethod = "printBitfieldInvMaskImmOperand";
456}
457
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000458/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
459def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
460 return isInt<5>(N->getSExtValue());
461}]>;
462
463/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
464def width_imm : Operand<i32>, PatLeaf<(imm), [{
465 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
466}] > {
467 let EncoderMethod = "getMsbOpValue";
468}
469
Evan Chenga8e29892007-01-19 07:51:42 +0000470// Define ARM specific addressing modes.
471
Jim Grosbach3e556122010-10-26 22:37:02 +0000472
473// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000474//
Jim Grosbach3e556122010-10-26 22:37:02 +0000475def addrmode_imm12 : Operand<i32>,
476 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000477 // 12-bit immediate operand. Note that instructions using this encode
478 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
479 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000480
Chris Lattner2ac19022010-11-15 05:19:05 +0000481 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000482 let PrintMethod = "printAddrModeImm12Operand";
483 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000484}
Jim Grosbach3e556122010-10-26 22:37:02 +0000485// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000486//
Jim Grosbach3e556122010-10-26 22:37:02 +0000487def ldst_so_reg : Operand<i32>,
488 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000489 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000490 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000491 let PrintMethod = "printAddrMode2Operand";
492 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
493}
494
Jim Grosbach3e556122010-10-26 22:37:02 +0000495// addrmode2 := reg +/- imm12
496// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000497//
498def addrmode2 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000500 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode2Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
507 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000508 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode2OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
513// addrmode3 := reg +/- reg
514// addrmode3 := reg +/- imm8
515//
516def addrmode3 : Operand<i32>,
517 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000518 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000519 let PrintMethod = "printAddrMode3Operand";
520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
525 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000526 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode3OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
Jim Grosbache6913602010-11-03 01:01:43 +0000531// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000532//
Jim Grosbache6913602010-11-03 01:01:43 +0000533def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000535 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Bill Wendling59914872010-11-08 00:39:58 +0000538def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000539 let Name = "MemMode5";
540 let SuperClasses = [];
541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543// addrmode5 := reg +/- imm8*4
544//
545def addrmode5 : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
547 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000548 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000549 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000550 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Bob Wilsond3a07652011-02-07 17:43:09 +0000553// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000554//
555def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000556 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000557 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000558 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000559 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000560}
561
Bob Wilsonda525062011-02-25 06:42:42 +0000562def am6offset : Operand<i32>,
563 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
564 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000565 let PrintMethod = "printAddrMode6OffsetOperand";
566 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000568}
569
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000570// Special version of addrmode6 to handle alignment encoding for VLD-dup
571// instructions, specifically VLD4-dup.
572def addrmode6dup : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
574 let PrintMethod = "printAddrMode6Operand";
575 let MIOperandInfo = (ops GPR:$addr, i32imm);
576 let EncoderMethod = "getAddrMode6DupAddressOpValue";
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// addrmodepc := pc + reg
580//
581def addrmodepc : Operand<i32>,
582 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
583 let PrintMethod = "printAddrModePCOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
Bob Wilson4f38b382009-08-21 21:58:55 +0000587def nohash_imm : Operand<i32> {
588 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000589}
590
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000591def CoprocNumAsmOperand : AsmOperandClass {
592 let Name = "CoprocNum";
593 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000594 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000595}
596
597def CoprocRegAsmOperand : AsmOperandClass {
598 let Name = "CoprocReg";
599 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000600 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000601}
602
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000603def p_imm : Operand<i32> {
604 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000605 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000606}
607
608def c_imm : Operand<i32> {
609 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000610 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000611}
612
Evan Chenga8e29892007-01-19 07:51:42 +0000613//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000614
Evan Cheng37f25d92008-08-28 23:39:26 +0000615include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000616
617//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000618// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000619//
620
Evan Cheng3924f782008-08-29 07:36:24 +0000621/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000622/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000623multiclass AsI1_bin_irs<bits<4> opcod, string opc,
624 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
625 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 // The register-immediate version is re-materializable. This is useful
627 // in particular for taking the address of a local.
628 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000629 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
630 iii, opc, "\t$Rd, $Rn, $imm",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
632 bits<4> Rd;
633 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000634 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000636 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000638 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000640 }
Jim Grosbach62547262010-10-11 18:51:51 +0000641 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
642 iir, opc, "\t$Rd, $Rn, $Rm",
643 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000649 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000650 let Inst{15-12} = Rd;
651 let Inst{11-4} = 0b00000000;
652 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000653 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000654 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
655 iis, opc, "\t$Rd, $Rn, $shift",
656 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000657 bits<4> Rd;
658 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000659 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000661 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000662 let Inst{15-12} = Rd;
663 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000664 }
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
Evan Cheng1e249e32009-06-25 20:59:23 +0000667/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000668/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000669let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000670multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
671 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
672 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
674 iii, opc, "\t$Rd, $Rn, $imm",
675 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
676 bits<4> Rd;
677 bits<4> Rn;
678 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000679 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000681 let Inst{19-16} = Rn;
682 let Inst{15-12} = Rd;
683 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000684 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000685 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
686 iir, opc, "\t$Rd, $Rn, $Rm",
687 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
688 bits<4> Rd;
689 bits<4> Rn;
690 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = Rd;
696 let Inst{11-4} = 0b00000000;
697 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000698 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
700 iis, opc, "\t$Rd, $Rn, $shift",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
702 bits<4> Rd;
703 bits<4> Rn;
704 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000707 let Inst{19-16} = Rn;
708 let Inst{15-12} = Rd;
709 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000710 }
Evan Cheng071a2792007-09-11 19:55:27 +0000711}
Evan Chengc85e8322007-07-05 07:13:32 +0000712}
713
714/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000715/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000716/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000717let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000718multiclass AI1_cmp_irs<bits<4> opcod, string opc,
719 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
720 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
722 opc, "\t$Rn, $imm",
723 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000727 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000728 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000731 }
732 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
733 opc, "\t$Rn, $Rm",
734 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000735 bits<4> Rn;
736 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000738 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000739 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000740 let Inst{19-16} = Rn;
741 let Inst{15-12} = 0b0000;
742 let Inst{11-4} = 0b00000000;
743 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000744 }
745 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
746 opc, "\t$Rn, $shift",
747 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000748 bits<4> Rn;
749 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000752 let Inst{19-16} = Rn;
753 let Inst{15-12} = 0b0000;
754 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Evan Cheng071a2792007-09-11 19:55:27 +0000756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng576a3962010-09-25 00:49:35 +0000759/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000761/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000762multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000763 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
764 IIC_iEXTr, opc, "\t$Rd, $Rm",
765 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000766 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000767 bits<4> Rd;
768 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000769 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000770 let Inst{15-12} = Rd;
771 let Inst{11-10} = 0b00;
772 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000773 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000774 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
775 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000777 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000778 bits<4> Rd;
779 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000780 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000784 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000785 }
Evan Chenga8e29892007-01-19 07:51:42 +0000786}
787
Evan Cheng576a3962010-09-25 00:49:35 +0000788multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000789 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
790 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791 [/* For disassembly only; pattern left blank */]>,
792 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000796 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
797 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000798 [/* For disassembly only; pattern left blank */]>,
799 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000800 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000801 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000803 }
804}
805
Evan Cheng576a3962010-09-25 00:49:35 +0000806/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000807/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000808multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000809 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
811 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000812 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000813 bits<4> Rd;
814 bits<4> Rm;
815 bits<4> Rn;
816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000818 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000819 let Inst{9-4} = 0b000111;
820 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000821 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000822 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
823 rot_imm:$rot),
824 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
825 [(set GPR:$Rd, (opnode GPR:$Rn,
826 (rotr GPR:$Rm, rot_imm:$rot)))]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000828 bits<4> Rd;
829 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 bits<4> Rn;
831 bits<2> rot;
832 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000833 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000835 let Inst{9-4} = 0b000111;
836 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 }
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
Johnny Chen2ec5e492010-02-22 21:50:40 +0000840// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000841multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000842 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
843 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844 [/* For disassembly only; pattern left blank */]>,
845 Requires<[IsARM, HasV6]> {
846 let Inst{11-10} = 0b00;
847 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000848 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
849 rot_imm:$rot),
850 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000851 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000852 Requires<[IsARM, HasV6]> {
853 bits<4> Rn;
854 bits<2> rot;
855 let Inst{19-16} = Rn;
856 let Inst{11-10} = rot;
857 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000858}
859
Evan Cheng62674222009-06-25 23:34:10 +0000860/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
861let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000862multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
863 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000864 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
865 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000867 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
874 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000876 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000883 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000885 let isCommutable = Commutable;
886 let Inst{3-0} = Rm;
887 let Inst{15-12} = Rd;
888 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000890 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
891 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000893 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000894 bits<4> Rd;
895 bits<4> Rn;
896 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 let Inst{11-0} = shift;
899 let Inst{15-12} = Rd;
900 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000901 }
Jim Grosbache5165492009-11-09 00:11:35 +0000902}
903// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000904let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000905multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
906 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000907 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
908 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000910 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> imm;
914 let Inst{15-12} = Rd;
915 let Inst{19-16} = Rn;
916 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000917 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000919 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000920 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
921 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
922 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000923 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 bits<4> Rd;
925 bits<4> Rn;
926 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000927 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 let isCommutable = Commutable;
929 let Inst{3-0} = Rm;
930 let Inst{15-12} = Rd;
931 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000932 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000934 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
936 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
942 let Inst{11-0} = shift;
943 let Inst{15-12} = Rd;
944 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000947 }
Evan Cheng071a2792007-09-11 19:55:27 +0000948}
Evan Chengc85e8322007-07-05 07:13:32 +0000949}
Jim Grosbache5165492009-11-09 00:11:35 +0000950}
Evan Chengc85e8322007-07-05 07:13:32 +0000951
Jim Grosbach3e556122010-10-26 22:37:02 +0000952let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000953multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000954 InstrItinClass iir, PatFrag opnode> {
955 // Note: We use the complex addrmode_imm12 rather than just an input
956 // GPR and a constrained immediate so that we can use this to match
957 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000958 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000959 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
960 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000961 bits<4> Rt;
962 bits<17> addr;
963 let Inst{23} = addr{12}; // U (add = ('U' == 1))
964 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000965 let Inst{15-12} = Rt;
966 let Inst{11-0} = addr{11-0}; // imm12
967 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000968 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000969 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
970 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000971 bits<4> Rt;
972 bits<17> shift;
973 let Inst{23} = shift{12}; // U (add = ('U' == 1))
974 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000975 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000976 let Inst{11-0} = shift{11-0};
977 }
978}
979}
980
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000981multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000987 (ins GPR:$Rt, addrmode_imm12:$addr),
988 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
989 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
990 bits<4> Rt;
991 bits<17> addr;
992 let Inst{23} = addr{12}; // U (add = ('U' == 1))
993 let Inst{19-16} = addr{16-13}; // Rn
994 let Inst{15-12} = Rt;
995 let Inst{11-0} = addr{11-0}; // imm12
996 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000997 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000998 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
999 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1000 bits<4> Rt;
1001 bits<17> shift;
1002 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1003 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001004 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001005 let Inst{11-0} = shift{11-0};
1006 }
1007}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001008//===----------------------------------------------------------------------===//
1009// Instructions
1010//===----------------------------------------------------------------------===//
1011
Evan Chenga8e29892007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Miscellaneous Instructions.
1014//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1017/// the function. The first operand is the ID# for this instruction, the second
1018/// is the index into the MachineConstantPool that this is, the third is the
1019/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001020let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001021def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001022PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001023 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001024
Jim Grosbach4642ad32010-02-22 23:10:38 +00001025// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1026// from removing one half of the matched pairs. That breaks PEI, which assumes
1027// these will always be in pairs, and asserts if it finds otherwise. Better way?
1028let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001029def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001030PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001031 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001032
Jim Grosbach64171712010-02-16 21:07:46 +00001033def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001034PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001035 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001036}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001037
Johnny Chenf4d81052010-02-12 22:53:19 +00001038def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV6T2]> {
1041 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001042 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001043 let Inst{7-0} = 0b00000000;
1044}
1045
Johnny Chenf4d81052010-02-12 22:53:19 +00001046def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM, HasV6T2]> {
1049 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001050 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001051 let Inst{7-0} = 0b00000001;
1052}
1053
1054def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM, HasV6T2]> {
1057 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001058 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001059 let Inst{7-0} = 0b00000010;
1060}
1061
1062def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1063 [/* For disassembly only; pattern left blank */]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001066 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001067 let Inst{7-0} = 0b00000011;
1068}
1069
Johnny Chen2ec5e492010-02-22 21:50:40 +00001070def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1071 "\t$dst, $a, $b",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<4> Rm;
1077 let Inst{3-0} = Rm;
1078 let Inst{15-12} = Rd;
1079 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001080 let Inst{27-20} = 0b01101000;
1081 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001082 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001083}
1084
Johnny Chenf4d81052010-02-12 22:53:19 +00001085def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000100;
1091}
1092
Johnny Chenc6f7b272010-02-11 18:12:29 +00001093// The i32imm operand $val can be used by a debugger to store more information
1094// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001095def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001098 bits<16> val;
1099 let Inst{3-0} = val{3-0};
1100 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001101 let Inst{27-20} = 0b00010010;
1102 let Inst{7-4} = 0b0111;
1103}
1104
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001105// Change Processor State is a system instruction -- for disassembly and
1106// parsing only.
1107// FIXME: Since the asm parser has currently no clean way to handle optional
1108// operands, create 3 versions of the same instruction. Once there's a clean
1109// framework to represent optional operands, change this behavior.
1110class CPS<dag iops, string asm_ops>
1111 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1112 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1113 bits<2> imod;
1114 bits<3> iflags;
1115 bits<5> mode;
1116 bit M;
1117
Johnny Chenb98e1602010-02-12 18:55:33 +00001118 let Inst{31-28} = 0b1111;
1119 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001120 let Inst{19-18} = imod;
1121 let Inst{17} = M; // Enabled if mode is set;
1122 let Inst{16} = 0;
1123 let Inst{8-6} = iflags;
1124 let Inst{5} = 0;
1125 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001126}
1127
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001128let M = 1 in
1129 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1130 "$imod\t$iflags, $mode">;
1131let mode = 0, M = 0 in
1132 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1133
1134let imod = 0, iflags = 0, M = 1 in
1135 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1136
Johnny Chenb92a23f2010-02-21 04:42:01 +00001137// Preload signals the memory system of possible future data/instruction access.
1138// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001139multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001140
Evan Chengdfed19f2010-11-03 06:34:55 +00001141 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001142 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001143 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001144 bits<4> Rt;
1145 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001146 let Inst{31-26} = 0b111101;
1147 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001148 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001149 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001150 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001151 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001152 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001153 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001154 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001155 }
1156
Evan Chengdfed19f2010-11-03 06:34:55 +00001157 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001158 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001159 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001160 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001161 let Inst{31-26} = 0b111101;
1162 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001163 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001164 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001165 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001166 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001168 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001169 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170 }
1171}
1172
Evan Cheng416941d2010-11-04 05:19:35 +00001173defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1174defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1175defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001177def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1178 "setend\t$end",
1179 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001180 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001181 bits<1> end;
1182 let Inst{31-10} = 0b1111000100000001000000;
1183 let Inst{9} = end;
1184 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001185}
1186
Johnny Chenf4d81052010-02-12 22:53:19 +00001187def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001188 [/* For disassembly only; pattern left blank */]>,
1189 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001190 bits<4> opt;
1191 let Inst{27-4} = 0b001100100000111100001111;
1192 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001193}
1194
Johnny Chenba6e0332010-02-11 17:14:31 +00001195// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001196let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001197def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001198 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001199 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001200 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001201}
1202
Evan Cheng12c3a532008-11-06 17:48:05 +00001203// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001204let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001205def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1206 Size4Bytes, IIC_iALUr,
1207 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001208
Evan Cheng325474e2008-01-07 23:56:57 +00001209let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001210def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001211 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001212 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001213
Jim Grosbach53694262010-11-18 01:15:56 +00001214def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001215 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001216 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001217
Jim Grosbach53694262010-11-18 01:15:56 +00001218def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001219 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001220 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001221
Jim Grosbach53694262010-11-18 01:15:56 +00001222def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001223 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001224 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001225
Jim Grosbach53694262010-11-18 01:15:56 +00001226def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001227 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001228 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001229}
Chris Lattner13c63102008-01-06 05:55:01 +00001230let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001231def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001233
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001234def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001235 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1236 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001237
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001238def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001240}
Evan Cheng12c3a532008-11-06 17:48:05 +00001241} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001242
Evan Chenge07715c2009-06-23 05:25:29 +00001243
1244// LEApcrel - Load a pc-relative address into a register without offending the
1245// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001246let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001247// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001248// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1249// know until then which form of the instruction will be used.
1250def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001251 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001252 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001253 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001254 let Inst{27-25} = 0b001;
1255 let Inst{20} = 0;
1256 let Inst{19-16} = 0b1111;
1257 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001258 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001259}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001260def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1261 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001262
1263def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1264 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1265 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267//===----------------------------------------------------------------------===//
1268// Control Flow Instructions.
1269//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001270
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1272 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001273 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001274 "bx", "\tlr", [(ARMretflag)]>,
1275 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001276 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001277 }
1278
1279 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001280 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 "mov", "\tpc, lr", [(ARMretflag)]>,
1282 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001283 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001284 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001285}
Rafael Espindola27185192006-09-29 21:20:16 +00001286
Bob Wilson04ea6e52009-10-28 00:37:03 +00001287// Indirect branches
1288let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001289 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001290 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 [(brind GPR:$dst)]>,
1292 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001293 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001294 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001295 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001296 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001297
1298 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001299 // FIXME: We would really like to define this as a vanilla ARMPat like:
1300 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1301 // With that, however, we can't set isBranch, isTerminator, etc..
1302 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1303 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1304 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001305}
1306
Evan Cheng1e0eab12010-11-29 22:43:27 +00001307// All calls clobber the non-callee saved registers. SP is marked as
1308// a use to prevent stack-pointer assignments that appear immediately
1309// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001310let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001311 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001312 Defs = [R0, R1, R2, R3, R12, LR,
1313 D0, D1, D2, D3, D4, D5, D6, D7,
1314 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001315 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1316 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001317 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001318 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001319 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001320 Requires<[IsARM, IsNotDarwin]> {
1321 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001322 bits<24> func;
1323 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001324 }
Evan Cheng277f0742007-06-19 21:05:09 +00001325
Jason W Kim685c3502011-02-04 19:47:15 +00001326 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001327 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001328 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 bits<24> func;
1331 let Inst{23-0} = func;
1332 }
Evan Cheng277f0742007-06-19 21:05:09 +00001333
Evan Chenga8e29892007-01-19 07:51:42 +00001334 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001335 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001336 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001337 [(ARMcall GPR:$func)]>,
1338 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001339 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001340 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001341 let Inst{3-0} = func;
1342 }
1343
1344 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1345 IIC_Br, "blx", "\t$func",
1346 [(ARMcall_pred GPR:$func)]>,
1347 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1348 bits<4> func;
1349 let Inst{27-4} = 0b000100101111111111110011;
1350 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001351 }
1352
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001353 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001354 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001355 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1356 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1357 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001358
1359 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001360 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1361 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1362 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001363}
1364
David Goodwin1a8f36e2009-08-12 18:31:53 +00001365let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001366 // On Darwin R9 is call-clobbered.
1367 // R7 is marked as a use to prevent frame-pointer assignments from being
1368 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001369 Defs = [R0, R1, R2, R3, R9, R12, LR,
1370 D0, D1, D2, D3, D4, D5, D6, D7,
1371 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001372 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1373 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001374 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001375 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001376 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1377 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001378 bits<24> func;
1379 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001380 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001381
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001382 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001383 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001384 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001385 Requires<[IsARM, IsDarwin]> {
1386 bits<24> func;
1387 let Inst{23-0} = func;
1388 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001389
1390 // ARMv5T and above
1391 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001392 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001393 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001394 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001395 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001396 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001397 }
1398
Bob Wilson181d3fe2011-03-03 01:41:01 +00001399 def BLXr9_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1400 IIC_Br, "blx", "\t$func",
1401 [(ARMcall_pred GPR:$func)]>,
1402 Requires<[IsARM, HasV5T, IsDarwin]> {
1403 bits<4> func;
1404 let Inst{27-4} = 0b000100101111111111110011;
1405 let Inst{3-0} = func;
1406 }
1407
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001408 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001409 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001410 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1411 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1412 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001413
1414 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001415 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1416 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1417 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001418}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001419
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420// Tail calls.
1421
Jim Grosbach832859d2010-10-13 22:09:34 +00001422// FIXME: These should probably be xformed into the non-TC versions of the
1423// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001424// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1425// Thumb should have its own version since the instruction is actually
1426// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1428 // Darwin versions.
1429 let Defs = [R0, R1, R2, R3, R9, R12,
1430 D0, D1, D2, D3, D4, D5, D6, D7,
1431 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1432 D27, D28, D29, D30, D31, PC],
1433 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001434 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1435 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001437 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1438 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439
Evan Cheng6523d2f2010-06-19 00:11:54 +00001440 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001441 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001442 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001443
1444 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001445 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001446 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447
Evan Cheng6523d2f2010-06-19 00:11:54 +00001448 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1449 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1450 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001451 bits<4> dst;
1452 let Inst{31-4} = 0b1110000100101111111111110001;
1453 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001454 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001455 }
1456
1457 // Non-Darwin versions (the difference is R9).
1458 let Defs = [R0, R1, R2, R3, R12,
1459 D0, D1, D2, D3, D4, D5, D6, D7,
1460 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1461 D27, D28, D29, D30, D31, PC],
1462 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001463 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1464 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001466 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1467 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468
Evan Cheng6523d2f2010-06-19 00:11:54 +00001469 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1470 IIC_Br, "b\t$dst @ TAILCALL",
1471 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001472
Evan Cheng6523d2f2010-06-19 00:11:54 +00001473 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1474 IIC_Br, "b.w\t$dst @ TAILCALL",
1475 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001476
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001477 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001478 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1479 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001480 bits<4> dst;
1481 let Inst{31-4} = 0b1110000100101111111111110001;
1482 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001483 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484 }
1485}
1486
David Goodwin1a8f36e2009-08-12 18:31:53 +00001487let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001488 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001489 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001490 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001491 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001492 "b\t$target", [(br bb:$target)]> {
1493 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001494 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001495 let Inst{23-0} = target;
1496 }
Evan Cheng44bec522007-05-15 01:29:07 +00001497
Jim Grosbach2dc77682010-11-29 18:37:44 +00001498 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1499 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001500 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001501 SizeSpecial, IIC_Br,
1502 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001503 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1504 // into i12 and rs suffixed versions.
1505 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001506 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001507 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001508 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001509 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001510 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001511 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001512 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001513 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001514 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001515 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001516 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001517
Evan Chengc85e8322007-07-05 07:13:32 +00001518 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001519 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001520 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001521 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001522 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1523 bits<24> target;
1524 let Inst{23-0} = target;
1525 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001526}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001527
Johnny Chena1e76212010-02-13 02:51:09 +00001528// Branch and Exchange Jazelle -- for disassembly only
1529def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1530 [/* For disassembly only; pattern left blank */]> {
1531 let Inst{23-20} = 0b0010;
1532 //let Inst{19-8} = 0xfff;
1533 let Inst{7-4} = 0b0010;
1534}
1535
Johnny Chen0296f3e2010-02-16 21:59:54 +00001536// Secure Monitor Call is a system instruction -- for disassembly only
1537def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1538 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001539 bits<4> opt;
1540 let Inst{23-4} = 0b01100000000000000111;
1541 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001542}
1543
Johnny Chen64dfb782010-02-16 20:04:27 +00001544// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001545let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001546def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001547 [/* For disassembly only; pattern left blank */]> {
1548 bits<24> svc;
1549 let Inst{23-0} = svc;
1550}
Johnny Chen85d5a892010-02-10 18:02:25 +00001551}
1552
Johnny Chenfb566792010-02-17 21:39:10 +00001553// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001554let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001555def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1556 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001557 [/* For disassembly only; pattern left blank */]> {
1558 let Inst{31-28} = 0b1111;
1559 let Inst{22-20} = 0b110; // W = 1
1560}
1561
Jim Grosbache6913602010-11-03 01:01:43 +00001562def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1563 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001564 [/* For disassembly only; pattern left blank */]> {
1565 let Inst{31-28} = 0b1111;
1566 let Inst{22-20} = 0b100; // W = 0
1567}
1568
Johnny Chenfb566792010-02-17 21:39:10 +00001569// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001570def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1571 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001572 [/* For disassembly only; pattern left blank */]> {
1573 let Inst{31-28} = 0b1111;
1574 let Inst{22-20} = 0b011; // W = 1
1575}
1576
Jim Grosbache6913602010-11-03 01:01:43 +00001577def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1578 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001579 [/* For disassembly only; pattern left blank */]> {
1580 let Inst{31-28} = 0b1111;
1581 let Inst{22-20} = 0b001; // W = 0
1582}
Chris Lattner39ee0362010-10-31 19:10:56 +00001583} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001584
Evan Chenga8e29892007-01-19 07:51:42 +00001585//===----------------------------------------------------------------------===//
1586// Load / store Instructions.
1587//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001588
Evan Chenga8e29892007-01-19 07:51:42 +00001589// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001590
1591
Evan Cheng7e2fe912010-10-28 06:47:08 +00001592defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001593 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001594defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001595 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001596defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001597 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001598defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001599 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001600
Evan Chengfa775d02007-03-19 07:20:03 +00001601// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001602let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1603 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001604def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001605 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1606 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001607 bits<4> Rt;
1608 bits<17> addr;
1609 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1610 let Inst{19-16} = 0b1111;
1611 let Inst{15-12} = Rt;
1612 let Inst{11-0} = addr{11-0}; // imm12
1613}
Evan Chengfa775d02007-03-19 07:20:03 +00001614
Evan Chenga8e29892007-01-19 07:51:42 +00001615// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001616def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001617 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1618 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001619
Evan Chenga8e29892007-01-19 07:51:42 +00001620// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001621def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001622 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1623 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001624
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001625def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001626 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1627 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001628
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001629let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1630 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001631// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1632// how to represent that such that tblgen is happy and we don't
1633// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001634// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001635def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1636 (ins addrmode3:$addr), LdMiscFrm,
1637 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001638 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001639}
Rafael Espindolac391d162006-10-23 20:34:27 +00001640
Evan Chenga8e29892007-01-19 07:51:42 +00001641// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001642multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001643 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1644 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001645 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1646 // {17-14} Rn
1647 // {13} 1 == Rm, 0 == imm12
1648 // {12} isAdd
1649 // {11-0} imm12/Rm
1650 bits<18> addr;
1651 let Inst{25} = addr{13};
1652 let Inst{23} = addr{12};
1653 let Inst{19-16} = addr{17-14};
1654 let Inst{11-0} = addr{11-0};
1655 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001656 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1657 (ins GPR:$Rn, am2offset:$offset),
1658 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001659 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1660 // {13} 1 == Rm, 0 == imm12
1661 // {12} isAdd
1662 // {11-0} imm12/Rm
1663 bits<14> offset;
1664 bits<4> Rn;
1665 let Inst{25} = offset{13};
1666 let Inst{23} = offset{12};
1667 let Inst{19-16} = Rn;
1668 let Inst{11-0} = offset{11-0};
1669 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001670}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001671
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001672let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001673defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1674defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675}
Rafael Espindola450856d2006-12-12 00:37:38 +00001676
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001677multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1678 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1679 (ins addrmode3:$addr), IndexModePre,
1680 LdMiscFrm, itin,
1681 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1682 bits<14> addr;
1683 let Inst{23} = addr{8}; // U bit
1684 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1685 let Inst{19-16} = addr{12-9}; // Rn
1686 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1687 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1688 }
1689 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1690 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1691 LdMiscFrm, itin,
1692 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001693 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001694 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001695 let Inst{23} = offset{8}; // U bit
1696 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001698 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1699 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001700 }
1701}
Rafael Espindola4e307642006-09-08 16:59:47 +00001702
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703let mayLoad = 1, neverHasSideEffects = 1 in {
1704defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1705defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1706defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1707let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1708defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1709} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001710
Johnny Chenadb561d2010-02-18 03:27:42 +00001711// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001712let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001713def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1714 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1715 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001716 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1717 let Inst{21} = 1; // overwrite
1718}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001719def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001721 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001722 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1723 let Inst{21} = 1; // overwrite
1724}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001725def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1726 (ins GPR:$base, am3offset:$offset), IndexModePost,
1727 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001728 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1729 let Inst{21} = 1; // overwrite
1730}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001731def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1732 (ins GPR:$base, am3offset:$offset), IndexModePost,
1733 LdMiscFrm, IIC_iLoad_bh_ru,
1734 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001735 let Inst{21} = 1; // overwrite
1736}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1738 (ins GPR:$base, am3offset:$offset), IndexModePost,
1739 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001740 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001741 let Inst{21} = 1; // overwrite
1742}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001743}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001744
Evan Chenga8e29892007-01-19 07:51:42 +00001745// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001746
1747// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001748def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001749 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1750 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001751
Evan Chenga8e29892007-01-19 07:51:42 +00001752// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001753let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1754 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001755def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001757 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001758
1759// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001760def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001761 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001762 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001763 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1764 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001765 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001766
Jim Grosbach953557f42010-11-19 21:35:06 +00001767def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001768 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001769 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001770 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1771 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001772 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001773
Jim Grosbacha1b41752010-11-19 22:06:57 +00001774def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1775 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1776 IndexModePre, StFrm, IIC_iStore_bh_ru,
1777 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1778 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1779 GPR:$Rn, am2offset:$offset))]>;
1780def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1781 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1782 IndexModePost, StFrm, IIC_iStore_bh_ru,
1783 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1784 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1785 GPR:$Rn, am2offset:$offset))]>;
1786
Jim Grosbach2dc77682010-11-29 18:37:44 +00001787def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1788 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1789 IndexModePre, StMiscFrm, IIC_iStore_ru,
1790 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1791 [(set GPR:$Rn_wb,
1792 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001793
Jim Grosbach2dc77682010-11-29 18:37:44 +00001794def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1795 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1796 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1797 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1798 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1799 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Johnny Chen39a4bb32010-02-18 22:31:18 +00001801// For disassembly only
1802def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1803 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001804 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001805 "strd", "\t$src1, $src2, [$base, $offset]!",
1806 "$base = $base_wb", []>;
1807
1808// For disassembly only
1809def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1810 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001811 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001812 "strd", "\t$src1, $src2, [$base], $offset",
1813 "$base = $base_wb", []>;
1814
Johnny Chenad4df4c2010-03-01 19:22:00 +00001815// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001816
Jim Grosbach953557f42010-11-19 21:35:06 +00001817def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1818 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001819 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001820 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{21} = 1; // overwrite
1823}
1824
Jim Grosbach953557f42010-11-19 21:35:06 +00001825def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1826 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001827 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001828 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001829 [/* For disassembly only; pattern left blank */]> {
1830 let Inst{21} = 1; // overwrite
1831}
1832
Johnny Chenad4df4c2010-03-01 19:22:00 +00001833def STRHT: AI3sthpo<(outs GPR:$base_wb),
1834 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001835 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001836 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1837 [/* For disassembly only; pattern left blank */]> {
1838 let Inst{21} = 1; // overwrite
1839}
1840
Evan Chenga8e29892007-01-19 07:51:42 +00001841//===----------------------------------------------------------------------===//
1842// Load / store multiple Instructions.
1843//
1844
Bill Wendling6c470b82010-11-13 09:09:38 +00001845multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1846 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001850 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001851 let Inst{24-23} = 0b01; // Increment After
1852 let Inst{21} = 0; // No writeback
1853 let Inst{20} = L_bit;
1854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1857 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001858 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001859 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001860 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001861 let Inst{20} = L_bit;
1862 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001864 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1865 IndexModeNone, f, itin,
1866 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1867 let Inst{24-23} = 0b00; // Decrement After
1868 let Inst{21} = 0; // No writeback
1869 let Inst{20} = L_bit;
1870 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001872 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1873 IndexModeUpd, f, itin_upd,
1874 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1875 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001877 let Inst{20} = L_bit;
1878 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001879 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001880 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1881 IndexModeNone, f, itin,
1882 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1883 let Inst{24-23} = 0b10; // Decrement Before
1884 let Inst{21} = 0; // No writeback
1885 let Inst{20} = L_bit;
1886 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeUpd, f, itin_upd,
1890 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1891 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 let Inst{20} = L_bit;
1894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1897 IndexModeNone, f, itin,
1898 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1899 let Inst{24-23} = 0b11; // Increment Before
1900 let Inst{21} = 0; // No writeback
1901 let Inst{20} = L_bit;
1902 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001904 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1905 IndexModeUpd, f, itin_upd,
1906 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1907 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001909 let Inst{20} = L_bit;
1910 }
1911}
1912
Bill Wendlingc93989a2010-11-13 11:20:05 +00001913let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001914
1915let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1916defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1917
1918let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1919defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1920
1921} // neverHasSideEffects
1922
Bob Wilson0fef5842011-01-06 19:24:32 +00001923// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001924def : MnemonicAlias<"ldm", "ldmia">;
1925def : MnemonicAlias<"stm", "stmia">;
1926
1927// FIXME: remove when we have a way to marking a MI with these properties.
1928// FIXME: Should pc be an implicit operand like PICADD, etc?
1929let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1930 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001931// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001932def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001933 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001934 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001935 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001936 "$Rn = $wb", []> {
1937 let Inst{24-23} = 0b01; // Increment After
1938 let Inst{21} = 1; // Writeback
1939 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001940}
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Evan Chenga8e29892007-01-19 07:51:42 +00001942//===----------------------------------------------------------------------===//
1943// Move Instructions.
1944//
1945
Evan Chengcd799b92009-06-12 20:46:18 +00001946let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001947def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1948 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1949 bits<4> Rd;
1950 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001951
Johnny Chen04301522009-11-07 00:54:36 +00001952 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001953 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001954 let Inst{3-0} = Rm;
1955 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001956}
1957
Dale Johannesen38d5f042010-06-15 22:24:08 +00001958// A version for the smaller set of tail call registers.
1959let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001960def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001961 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1962 bits<4> Rd;
1963 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001964
Dale Johannesen38d5f042010-06-15 22:24:08 +00001965 let Inst{11-4} = 0b00000000;
1966 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001967 let Inst{3-0} = Rm;
1968 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001969}
1970
Evan Chengf40deed2010-10-27 23:41:30 +00001971def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001972 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001973 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1974 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001975 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001976 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001977 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001978 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001979 let Inst{25} = 0;
1980}
Evan Chenga2515702007-03-19 07:09:02 +00001981
Evan Chengc4af4632010-11-17 20:13:28 +00001982let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001983def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1984 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001985 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001986 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001987 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001988 let Inst{15-12} = Rd;
1989 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001990 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001991}
1992
Evan Chengc4af4632010-11-17 20:13:28 +00001993let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001994def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001995 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001996 "movw", "\t$Rd, $imm",
1997 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001998 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001999 bits<4> Rd;
2000 bits<16> imm;
2001 let Inst{15-12} = Rd;
2002 let Inst{11-0} = imm{11-0};
2003 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002004 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002005 let Inst{25} = 1;
2006}
2007
Evan Cheng53519f02011-01-21 18:55:51 +00002008def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2009 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002010
2011let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002012def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002013 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002014 "movt", "\t$Rd, $imm",
2015 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002016 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002017 lo16AllZero:$imm))]>, UnaryDP,
2018 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002019 bits<4> Rd;
2020 bits<16> imm;
2021 let Inst{15-12} = Rd;
2022 let Inst{11-0} = imm{11-0};
2023 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002024 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002025 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002026}
Evan Cheng13ab0202007-07-10 18:08:01 +00002027
Evan Cheng53519f02011-01-21 18:55:51 +00002028def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2029 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002030
2031} // Constraints
2032
Evan Cheng20956592009-10-21 08:15:52 +00002033def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2034 Requires<[IsARM, HasV6T2]>;
2035
David Goodwinca01a8d2009-09-01 18:32:09 +00002036let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002037def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002038 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2039 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002040
2041// These aren't really mov instructions, but we have to define them this way
2042// due to flag operands.
2043
Evan Cheng071a2792007-09-11 19:55:27 +00002044let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002045def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002046 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2047 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002048def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002049 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2050 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002051}
Evan Chenga8e29892007-01-19 07:51:42 +00002052
Evan Chenga8e29892007-01-19 07:51:42 +00002053//===----------------------------------------------------------------------===//
2054// Extend Instructions.
2055//
2056
2057// Sign extenders
2058
Evan Cheng576a3962010-09-25 00:49:35 +00002059defm SXTB : AI_ext_rrot<0b01101010,
2060 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2061defm SXTH : AI_ext_rrot<0b01101011,
2062 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002063
Evan Cheng576a3962010-09-25 00:49:35 +00002064defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002065 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002066defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002067 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002068
Johnny Chen2ec5e492010-02-22 21:50:40 +00002069// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002070defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002071
2072// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002073defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002074
2075// Zero extenders
2076
2077let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002078defm UXTB : AI_ext_rrot<0b01101110,
2079 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2080defm UXTH : AI_ext_rrot<0b01101111,
2081 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2082defm UXTB16 : AI_ext_rrot<0b01101100,
2083 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002084
Jim Grosbach542f6422010-07-28 23:25:44 +00002085// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2086// The transformation should probably be done as a combiner action
2087// instead so we can include a check for masking back in the upper
2088// eight bits of the source into the lower eight bits of the result.
2089//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2090// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002091def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002092 (UXTB16r_rot GPR:$Src, 8)>;
2093
Evan Cheng576a3962010-09-25 00:49:35 +00002094defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002095 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002096defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002097 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002098}
2099
Evan Chenga8e29892007-01-19 07:51:42 +00002100// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002101// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002102defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002103
Evan Chenga8e29892007-01-19 07:51:42 +00002104
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002105def SBFX : I<(outs GPR:$Rd),
2106 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002107 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002108 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002109 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<5> lsb;
2113 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002114 let Inst{27-21} = 0b0111101;
2115 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002116 let Inst{20-16} = width;
2117 let Inst{15-12} = Rd;
2118 let Inst{11-7} = lsb;
2119 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002120}
2121
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002122def UBFX : I<(outs GPR:$Rd),
2123 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002124 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002125 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002126 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002127 bits<4> Rd;
2128 bits<4> Rn;
2129 bits<5> lsb;
2130 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002131 let Inst{27-21} = 0b0111111;
2132 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002133 let Inst{20-16} = width;
2134 let Inst{15-12} = Rd;
2135 let Inst{11-7} = lsb;
2136 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002137}
2138
Evan Chenga8e29892007-01-19 07:51:42 +00002139//===----------------------------------------------------------------------===//
2140// Arithmetic Instructions.
2141//
2142
Jim Grosbach26421962008-10-14 20:36:24 +00002143defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002144 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002145 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002146defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002147 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002148 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002149
Evan Chengc85e8322007-07-05 07:13:32 +00002150// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002151defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002152 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002153 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2154defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002155 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002156 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002157
Evan Cheng62674222009-06-25 23:34:10 +00002158defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002159 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002160defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002161 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002162
2163// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002164defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002165 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002166defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002167 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002168
Jim Grosbach84760882010-10-15 18:42:41 +00002169def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2170 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2171 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2172 bits<4> Rd;
2173 bits<4> Rn;
2174 bits<12> imm;
2175 let Inst{25} = 1;
2176 let Inst{15-12} = Rd;
2177 let Inst{19-16} = Rn;
2178 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002179}
Evan Cheng13ab0202007-07-10 18:08:01 +00002180
Bob Wilsoncff71782010-08-05 18:23:43 +00002181// The reg/reg form is only defined for the disassembler; for codegen it is
2182// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002183def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2184 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002185 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002186 bits<4> Rd;
2187 bits<4> Rn;
2188 bits<4> Rm;
2189 let Inst{11-4} = 0b00000000;
2190 let Inst{25} = 0;
2191 let Inst{3-0} = Rm;
2192 let Inst{15-12} = Rd;
2193 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002194}
2195
Jim Grosbach84760882010-10-15 18:42:41 +00002196def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2197 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2198 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2199 bits<4> Rd;
2200 bits<4> Rn;
2201 bits<12> shift;
2202 let Inst{25} = 0;
2203 let Inst{11-0} = shift;
2204 let Inst{15-12} = Rd;
2205 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002206}
Evan Chengc85e8322007-07-05 07:13:32 +00002207
2208// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002209let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002210def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2211 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2212 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> imm;
2216 let Inst{25} = 1;
2217 let Inst{20} = 1;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = Rn;
2220 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002221}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002222def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2223 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2224 [/* For disassembly only; pattern left blank */]> {
2225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<4> Rm;
2228 let Inst{11-4} = 0b00000000;
2229 let Inst{25} = 0;
2230 let Inst{20} = 1;
2231 let Inst{3-0} = Rm;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = Rn;
2234}
Jim Grosbach84760882010-10-15 18:42:41 +00002235def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2236 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2237 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<12> shift;
2241 let Inst{25} = 0;
2242 let Inst{20} = 1;
2243 let Inst{11-0} = shift;
2244 let Inst{15-12} = Rd;
2245 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002246}
Evan Cheng071a2792007-09-11 19:55:27 +00002247}
Evan Chengc85e8322007-07-05 07:13:32 +00002248
Evan Cheng62674222009-06-25 23:34:10 +00002249let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002250def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2251 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2252 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002253 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002254 bits<4> Rd;
2255 bits<4> Rn;
2256 bits<12> imm;
2257 let Inst{25} = 1;
2258 let Inst{15-12} = Rd;
2259 let Inst{19-16} = Rn;
2260 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002261}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002262// The reg/reg form is only defined for the disassembler; for codegen it is
2263// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002264def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2265 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002266 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002267 bits<4> Rd;
2268 bits<4> Rn;
2269 bits<4> Rm;
2270 let Inst{11-4} = 0b00000000;
2271 let Inst{25} = 0;
2272 let Inst{3-0} = Rm;
2273 let Inst{15-12} = Rd;
2274 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002275}
Jim Grosbach84760882010-10-15 18:42:41 +00002276def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2277 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2278 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002279 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002280 bits<4> Rd;
2281 bits<4> Rn;
2282 bits<12> shift;
2283 let Inst{25} = 0;
2284 let Inst{11-0} = shift;
2285 let Inst{15-12} = Rd;
2286 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002287}
Evan Cheng62674222009-06-25 23:34:10 +00002288}
2289
2290// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002291let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002292def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2293 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2294 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002295 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002296 bits<4> Rd;
2297 bits<4> Rn;
2298 bits<12> imm;
2299 let Inst{25} = 1;
2300 let Inst{20} = 1;
2301 let Inst{15-12} = Rd;
2302 let Inst{19-16} = Rn;
2303 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002304}
Jim Grosbach84760882010-10-15 18:42:41 +00002305def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2306 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2307 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002308 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002309 bits<4> Rd;
2310 bits<4> Rn;
2311 bits<12> shift;
2312 let Inst{25} = 0;
2313 let Inst{20} = 1;
2314 let Inst{11-0} = shift;
2315 let Inst{15-12} = Rd;
2316 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002317}
Evan Cheng071a2792007-09-11 19:55:27 +00002318}
Evan Cheng2c614c52007-06-06 10:17:05 +00002319
Evan Chenga8e29892007-01-19 07:51:42 +00002320// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002321// The assume-no-carry-in form uses the negation of the input since add/sub
2322// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2323// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2324// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002325def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2326 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002327def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2328 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2329// The with-carry-in form matches bitwise not instead of the negation.
2330// Effectively, the inverse interpretation of the carry flag already accounts
2331// for part of the negation.
2332def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2333 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002334
2335// Note: These are implemented in C++ code, because they have to generate
2336// ADD/SUBrs instructions, which use a complex pattern that a xform function
2337// cannot produce.
2338// (mul X, 2^n+1) -> (add (X << n), X)
2339// (mul X, 2^n-1) -> (rsb X, (X << n))
2340
Johnny Chen667d1272010-02-22 18:50:54 +00002341// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002342// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002343class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002344 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2345 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2346 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002347 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002348 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002349 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002350 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002351 let Inst{11-4} = op11_4;
2352 let Inst{19-16} = Rn;
2353 let Inst{15-12} = Rd;
2354 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002355}
2356
Johnny Chen667d1272010-02-22 18:50:54 +00002357// Saturating add/subtract -- for disassembly only
2358
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002359def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002360 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2361 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002362def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002363 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2364 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2365def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2366 "\t$Rd, $Rm, $Rn">;
2367def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2368 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002369
2370def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2371def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2372def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2373def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2374def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2375def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2376def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2377def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2378def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2379def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2380def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2381def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002382
2383// Signed/Unsigned add/subtract -- for disassembly only
2384
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002385def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2386def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2387def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2388def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2389def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2390def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2391def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2392def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2393def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2394def USAX : AAI<0b01100101, 0b11110101, "usax">;
2395def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2396def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002397
2398// Signed/Unsigned halving add/subtract -- for disassembly only
2399
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002400def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2401def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2402def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2403def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2404def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2405def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2406def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2407def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2408def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2409def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2410def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2411def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002412
Johnny Chenadc77332010-02-26 22:04:29 +00002413// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002414
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002416 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002417 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002418 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002419 bits<4> Rd;
2420 bits<4> Rn;
2421 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002422 let Inst{27-20} = 0b01111000;
2423 let Inst{15-12} = 0b1111;
2424 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002425 let Inst{19-16} = Rd;
2426 let Inst{11-8} = Rm;
2427 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002428}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002429def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002430 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002432 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002433 bits<4> Rd;
2434 bits<4> Rn;
2435 bits<4> Rm;
2436 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002437 let Inst{27-20} = 0b01111000;
2438 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439 let Inst{19-16} = Rd;
2440 let Inst{15-12} = Ra;
2441 let Inst{11-8} = Rm;
2442 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002443}
2444
2445// Signed/Unsigned saturate -- for disassembly only
2446
Jim Grosbach70987fb2010-10-18 23:35:38 +00002447def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2448 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002449 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450 bits<4> Rd;
2451 bits<5> sat_imm;
2452 bits<4> Rn;
2453 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002454 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002455 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456 let Inst{20-16} = sat_imm;
2457 let Inst{15-12} = Rd;
2458 let Inst{11-7} = sh{7-3};
2459 let Inst{6} = sh{0};
2460 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002461}
2462
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2464 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002465 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002466 bits<4> Rd;
2467 bits<4> sat_imm;
2468 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002469 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470 let Inst{11-4} = 0b11110011;
2471 let Inst{15-12} = Rd;
2472 let Inst{19-16} = sat_imm;
2473 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002474}
2475
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2477 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002478 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002479 bits<4> Rd;
2480 bits<5> sat_imm;
2481 bits<4> Rn;
2482 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002483 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002484 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002485 let Inst{15-12} = Rd;
2486 let Inst{11-7} = sh{7-3};
2487 let Inst{6} = sh{0};
2488 let Inst{20-16} = sat_imm;
2489 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002490}
2491
Jim Grosbach70987fb2010-10-18 23:35:38 +00002492def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2493 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002494 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002495 bits<4> Rd;
2496 bits<4> sat_imm;
2497 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002499 let Inst{11-4} = 0b11110011;
2500 let Inst{15-12} = Rd;
2501 let Inst{19-16} = sat_imm;
2502 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002503}
Evan Chenga8e29892007-01-19 07:51:42 +00002504
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002505def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2506def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002507
Evan Chenga8e29892007-01-19 07:51:42 +00002508//===----------------------------------------------------------------------===//
2509// Bitwise Instructions.
2510//
2511
Jim Grosbach26421962008-10-14 20:36:24 +00002512defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002513 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002514 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002515defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002516 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002517 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002518defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002519 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002520 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002521defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002522 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002523 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Jim Grosbach3fea191052010-10-21 22:03:21 +00002525def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002526 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002527 "bfc", "\t$Rd, $imm", "$src = $Rd",
2528 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002529 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002530 bits<4> Rd;
2531 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002532 let Inst{27-21} = 0b0111110;
2533 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002534 let Inst{15-12} = Rd;
2535 let Inst{11-7} = imm{4-0}; // lsb
2536 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002537}
2538
Johnny Chenb2503c02010-02-17 06:31:48 +00002539// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002540def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002541 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002542 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2543 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002544 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002545 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002546 bits<4> Rd;
2547 bits<4> Rn;
2548 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002549 let Inst{27-21} = 0b0111110;
2550 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002551 let Inst{15-12} = Rd;
2552 let Inst{11-7} = imm{4-0}; // lsb
2553 let Inst{20-16} = imm{9-5}; // width
2554 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002555}
2556
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002557// GNU as only supports this form of bfi (w/ 4 arguments)
2558let isAsmParserOnly = 1 in
2559def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2560 lsb_pos_imm:$lsb, width_imm:$width),
2561 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2562 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2563 []>, Requires<[IsARM, HasV6T2]> {
2564 bits<4> Rd;
2565 bits<4> Rn;
2566 bits<5> lsb;
2567 bits<5> width;
2568 let Inst{27-21} = 0b0111110;
2569 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2570 let Inst{15-12} = Rd;
2571 let Inst{11-7} = lsb;
2572 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2573 let Inst{3-0} = Rn;
2574}
2575
Jim Grosbach36860462010-10-21 22:19:32 +00002576def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2577 "mvn", "\t$Rd, $Rm",
2578 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2579 bits<4> Rd;
2580 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002581 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002582 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002583 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002584 let Inst{15-12} = Rd;
2585 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002586}
Jim Grosbach36860462010-10-21 22:19:32 +00002587def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2588 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2589 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2590 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002591 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002592 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002593 let Inst{19-16} = 0b0000;
2594 let Inst{15-12} = Rd;
2595 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002596}
Evan Chengc4af4632010-11-17 20:13:28 +00002597let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002598def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2599 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2600 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2601 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002602 bits<12> imm;
2603 let Inst{25} = 1;
2604 let Inst{19-16} = 0b0000;
2605 let Inst{15-12} = Rd;
2606 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002607}
Evan Chenga8e29892007-01-19 07:51:42 +00002608
2609def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2610 (BICri GPR:$src, so_imm_not:$imm)>;
2611
2612//===----------------------------------------------------------------------===//
2613// Multiply Instructions.
2614//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002615class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2616 string opc, string asm, list<dag> pattern>
2617 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2618 bits<4> Rd;
2619 bits<4> Rm;
2620 bits<4> Rn;
2621 let Inst{19-16} = Rd;
2622 let Inst{11-8} = Rm;
2623 let Inst{3-0} = Rn;
2624}
2625class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2626 string opc, string asm, list<dag> pattern>
2627 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2628 bits<4> RdLo;
2629 bits<4> RdHi;
2630 bits<4> Rm;
2631 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002632 let Inst{19-16} = RdHi;
2633 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002634 let Inst{11-8} = Rm;
2635 let Inst{3-0} = Rn;
2636}
Evan Chenga8e29892007-01-19 07:51:42 +00002637
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002638let isCommutable = 1 in {
2639let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002640def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2641 pred:$p, cc_out:$s),
2642 Size4Bytes, IIC_iMUL32,
2643 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2644 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002645
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002646def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2647 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002648 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2649 Requires<[IsARM, HasV6]>;
2650}
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002652let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002653def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2654 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2655 Size4Bytes, IIC_iMAC32,
2656 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2657 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002658 bits<4> Ra;
2659 let Inst{15-12} = Ra;
2660}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002661def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2662 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002663 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2664 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002665 bits<4> Ra;
2666 let Inst{15-12} = Ra;
2667}
Evan Chenga8e29892007-01-19 07:51:42 +00002668
Jim Grosbach65711012010-11-19 22:22:37 +00002669def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2670 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2671 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002672 Requires<[IsARM, HasV6T2]> {
2673 bits<4> Rd;
2674 bits<4> Rm;
2675 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002676 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002677 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002678 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002679 let Inst{11-8} = Rm;
2680 let Inst{3-0} = Rn;
2681}
Evan Chengedcbada2009-07-06 22:05:45 +00002682
Evan Chenga8e29892007-01-19 07:51:42 +00002683// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002684
Evan Chengcd799b92009-06-12 20:46:18 +00002685let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002686let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002687let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002688def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2689 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2690 Size4Bytes, IIC_iMUL64, []>,
2691 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002692
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002693def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2694 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2695 Size4Bytes, IIC_iMUL64, []>,
2696 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002697}
2698
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002699def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2700 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002701 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2702 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002703
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002704def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2705 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002706 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2707 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002708}
Evan Chenga8e29892007-01-19 07:51:42 +00002709
2710// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002711let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2713 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2714 Size4Bytes, IIC_iMAC64, []>,
2715 Requires<[IsARM, NoV6]>;
2716def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2717 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2718 Size4Bytes, IIC_iMAC64, []>,
2719 Requires<[IsARM, NoV6]>;
2720def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2721 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2722 Size4Bytes, IIC_iMAC64, []>,
2723 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002724
2725}
2726
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002727def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2728 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002729 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2730 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002731def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2732 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002733 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2734 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002735
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002736def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2737 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2738 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2739 Requires<[IsARM, HasV6]> {
2740 bits<4> RdLo;
2741 bits<4> RdHi;
2742 bits<4> Rm;
2743 bits<4> Rn;
2744 let Inst{19-16} = RdLo;
2745 let Inst{15-12} = RdHi;
2746 let Inst{11-8} = Rm;
2747 let Inst{3-0} = Rn;
2748}
Evan Chengcd799b92009-06-12 20:46:18 +00002749} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002750
2751// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002752def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2753 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2754 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002755 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002756 let Inst{15-12} = 0b1111;
2757}
Evan Cheng13ab0202007-07-10 18:08:01 +00002758
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002759def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2760 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002761 [/* For disassembly only; pattern left blank */]>,
2762 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002763 let Inst{15-12} = 0b1111;
2764}
2765
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002766def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2767 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2768 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2769 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2770 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002771
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002772def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2773 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2774 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002775 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002776 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002777
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002778def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2779 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2780 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2781 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2782 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002783
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002784def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2785 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2786 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002787 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002788 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002789
Raul Herbster37fb5b12007-08-30 23:25:47 +00002790multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002791 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2792 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2793 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2794 (sext_inreg GPR:$Rm, i16)))]>,
2795 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002796
Jim Grosbach3870b752010-10-22 18:35:16 +00002797 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2798 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2799 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2800 (sra GPR:$Rm, (i32 16))))]>,
2801 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002802
Jim Grosbach3870b752010-10-22 18:35:16 +00002803 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2804 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2805 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2806 (sext_inreg GPR:$Rm, i16)))]>,
2807 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002808
Jim Grosbach3870b752010-10-22 18:35:16 +00002809 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2810 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2811 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2812 (sra GPR:$Rm, (i32 16))))]>,
2813 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002814
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2816 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2817 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2818 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2819 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002820
Jim Grosbach3870b752010-10-22 18:35:16 +00002821 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2822 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2823 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2824 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2825 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002826}
2827
Raul Herbster37fb5b12007-08-30 23:25:47 +00002828
2829multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002830 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002831 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2832 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2833 [(set GPR:$Rd, (add GPR:$Ra,
2834 (opnode (sext_inreg GPR:$Rn, i16),
2835 (sext_inreg GPR:$Rm, i16))))]>,
2836 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002837
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002838 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002839 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2840 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2841 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2842 (sra GPR:$Rm, (i32 16)))))]>,
2843 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002844
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002845 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002846 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2847 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2848 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2849 (sext_inreg GPR:$Rm, i16))))]>,
2850 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002851
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002852 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002853 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2854 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2855 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2856 (sra GPR:$Rm, (i32 16)))))]>,
2857 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002858
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002859 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002860 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2861 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2862 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2863 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2864 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002865
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002866 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002867 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2868 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2869 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2870 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2871 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002872}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002873
Raul Herbster37fb5b12007-08-30 23:25:47 +00002874defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2875defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002876
Johnny Chen83498e52010-02-12 21:59:23 +00002877// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002878def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2879 (ins GPR:$Rn, GPR:$Rm),
2880 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002881 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002882 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002883
Jim Grosbach3870b752010-10-22 18:35:16 +00002884def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2885 (ins GPR:$Rn, GPR:$Rm),
2886 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002887 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002888 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002889
Jim Grosbach3870b752010-10-22 18:35:16 +00002890def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2891 (ins GPR:$Rn, GPR:$Rm),
2892 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002893 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002894 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002895
Jim Grosbach3870b752010-10-22 18:35:16 +00002896def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2897 (ins GPR:$Rn, GPR:$Rm),
2898 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002899 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002900 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002901
Johnny Chen667d1272010-02-22 18:50:54 +00002902// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002903class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2904 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002905 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002906 bits<4> Rn;
2907 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002908 let Inst{4} = 1;
2909 let Inst{5} = swap;
2910 let Inst{6} = sub;
2911 let Inst{7} = 0;
2912 let Inst{21-20} = 0b00;
2913 let Inst{22} = long;
2914 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002915 let Inst{11-8} = Rm;
2916 let Inst{3-0} = Rn;
2917}
2918class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2919 InstrItinClass itin, string opc, string asm>
2920 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2921 bits<4> Rd;
2922 let Inst{15-12} = 0b1111;
2923 let Inst{19-16} = Rd;
2924}
2925class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2926 InstrItinClass itin, string opc, string asm>
2927 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2928 bits<4> Ra;
2929 let Inst{15-12} = Ra;
2930}
2931class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2932 InstrItinClass itin, string opc, string asm>
2933 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2934 bits<4> RdLo;
2935 bits<4> RdHi;
2936 let Inst{19-16} = RdHi;
2937 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002938}
2939
2940multiclass AI_smld<bit sub, string opc> {
2941
Jim Grosbach385e1362010-10-22 19:15:30 +00002942 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2943 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002944
Jim Grosbach385e1362010-10-22 19:15:30 +00002945 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2946 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002947
Jim Grosbach385e1362010-10-22 19:15:30 +00002948 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2949 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2950 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002951
Jim Grosbach385e1362010-10-22 19:15:30 +00002952 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2953 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2954 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002955
2956}
2957
2958defm SMLA : AI_smld<0, "smla">;
2959defm SMLS : AI_smld<1, "smls">;
2960
Johnny Chen2ec5e492010-02-22 21:50:40 +00002961multiclass AI_sdml<bit sub, string opc> {
2962
Jim Grosbach385e1362010-10-22 19:15:30 +00002963 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2964 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2965 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2966 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002967}
2968
2969defm SMUA : AI_sdml<0, "smua">;
2970defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002971
Evan Chenga8e29892007-01-19 07:51:42 +00002972//===----------------------------------------------------------------------===//
2973// Misc. Arithmetic Instructions.
2974//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002975
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002976def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2977 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2978 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002979
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002980def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2981 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2982 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2983 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002984
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002985def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2986 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2987 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002988
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002989def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2990 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2991 [(set GPR:$Rd,
2992 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2993 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2994 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2995 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2996 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002997
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002998def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2999 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3000 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003001 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003002 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3003 (shl GPR:$Rm, (i32 8))), i16))]>,
3004 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003005
Bob Wilsonf955f292010-08-17 17:23:19 +00003006def lsl_shift_imm : SDNodeXForm<imm, [{
3007 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3008 return CurDAG->getTargetConstant(Sh, MVT::i32);
3009}]>;
3010
3011def lsl_amt : PatLeaf<(i32 imm), [{
3012 return (N->getZExtValue() < 32);
3013}], lsl_shift_imm>;
3014
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003015def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3016 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3017 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3018 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3019 (and (shl GPR:$Rm, lsl_amt:$sh),
3020 0xFFFF0000)))]>,
3021 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003022
Evan Chenga8e29892007-01-19 07:51:42 +00003023// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003024def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3025 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3026def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3027 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003028
Bob Wilsonf955f292010-08-17 17:23:19 +00003029def asr_shift_imm : SDNodeXForm<imm, [{
3030 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3031 return CurDAG->getTargetConstant(Sh, MVT::i32);
3032}]>;
3033
3034def asr_amt : PatLeaf<(i32 imm), [{
3035 return (N->getZExtValue() <= 32);
3036}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003037
Bob Wilsondc66eda2010-08-16 22:26:55 +00003038// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3039// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003040def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3041 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3042 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3043 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3044 (and (sra GPR:$Rm, asr_amt:$sh),
3045 0xFFFF)))]>,
3046 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003047
Evan Chenga8e29892007-01-19 07:51:42 +00003048// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3049// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003050def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003051 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003052def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003053 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3054 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003055
Evan Chenga8e29892007-01-19 07:51:42 +00003056//===----------------------------------------------------------------------===//
3057// Comparison Instructions...
3058//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003059
Jim Grosbach26421962008-10-14 20:36:24 +00003060defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003061 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003062 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003063
Jim Grosbach97a884d2010-12-07 20:41:06 +00003064// ARMcmpZ can re-use the above instruction definitions.
3065def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3066 (CMPri GPR:$src, so_imm:$imm)>;
3067def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3068 (CMPrr GPR:$src, GPR:$rhs)>;
3069def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3070 (CMPrs GPR:$src, so_reg:$rhs)>;
3071
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003072// FIXME: We have to be careful when using the CMN instruction and comparison
3073// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003074// results:
3075//
3076// rsbs r1, r1, 0
3077// cmp r0, r1
3078// mov r0, #0
3079// it ls
3080// mov r0, #1
3081//
3082// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003083//
Bill Wendling6165e872010-08-26 18:33:51 +00003084// cmn r0, r1
3085// mov r0, #0
3086// it ls
3087// mov r0, #1
3088//
3089// However, the CMN gives the *opposite* result when r1 is 0. This is because
3090// the carry flag is set in the CMP case but not in the CMN case. In short, the
3091// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3092// value of r0 and the carry bit (because the "carry bit" parameter to
3093// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3094// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3095// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3096// parameter to AddWithCarry is defined as 0).
3097//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003098// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003099//
3100// x = 0
3101// ~x = 0xFFFF FFFF
3102// ~x + 1 = 0x1 0000 0000
3103// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3104//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003105// Therefore, we should disable CMN when comparing against zero, until we can
3106// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3107// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003108//
3109// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3110//
3111// This is related to <rdar://problem/7569620>.
3112//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003113//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3114// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003115
Evan Chenga8e29892007-01-19 07:51:42 +00003116// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003117defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003118 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003119 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003120defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003121 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003122 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003123
David Goodwinc0309b42009-06-29 15:33:01 +00003124defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003125 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003126 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003127
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003128//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3129// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003130
David Goodwinc0309b42009-06-29 15:33:01 +00003131def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003132 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003133
Evan Cheng218977b2010-07-13 19:27:42 +00003134// Pseudo i64 compares for some floating point compares.
3135let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3136 Defs = [CPSR] in {
3137def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003138 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003139 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003140 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3141
3142def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003144 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3145} // usesCustomInserter
3146
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003149// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003150// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003151// FIXME: These should all be pseudo-instructions that get expanded to
3152// the normal MOV instructions. That would fix the dependency on
3153// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003154let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003155def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3156 Size4Bytes, IIC_iCMOVr,
3157 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3158 RegConstraint<"$false = $Rd">;
3159def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3160 (ins GPR:$false, so_reg:$shift, pred:$p),
3161 Size4Bytes, IIC_iCMOVsr,
3162 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3163 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003164
Evan Chengc4af4632010-11-17 20:13:28 +00003165let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003166def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3167 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3168 Size4Bytes, IIC_iMOVi,
3169 []>,
3170 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003171
Evan Chengc4af4632010-11-17 20:13:28 +00003172let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003173def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3174 (ins GPR:$false, so_imm:$imm, pred:$p),
3175 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003176 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003177 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003178
Evan Cheng63f35442010-11-13 02:25:14 +00003179// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003180let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003181def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3182 (ins GPR:$false, i32imm:$src, pred:$p),
3183 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003184
Evan Chengc4af4632010-11-17 20:13:28 +00003185let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003186def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3187 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3188 "mvn", "\t$Rd, $imm",
3189 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3190 RegConstraint<"$false = $Rd">, UnaryDP {
3191 bits<4> Rd;
3192 bits<12> imm;
3193 let Inst{25} = 1;
3194 let Inst{20} = 0;
3195 let Inst{19-16} = 0b0000;
3196 let Inst{15-12} = Rd;
3197 let Inst{11-0} = imm;
3198}
Owen Andersonf523e472010-09-23 23:45:25 +00003199} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003200
Jim Grosbach3728e962009-12-10 00:11:09 +00003201//===----------------------------------------------------------------------===//
3202// Atomic operations intrinsics
3203//
3204
Bob Wilsonf74a4292010-10-30 00:54:37 +00003205def memb_opt : Operand<i32> {
3206 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003207 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003208}
Jim Grosbach3728e962009-12-10 00:11:09 +00003209
Bob Wilsonf74a4292010-10-30 00:54:37 +00003210// memory barriers protect the atomic sequences
3211let hasSideEffects = 1 in {
3212def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3213 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3214 Requires<[IsARM, HasDB]> {
3215 bits<4> opt;
3216 let Inst{31-4} = 0xf57ff05;
3217 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003218}
Jim Grosbach3728e962009-12-10 00:11:09 +00003219}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003220
Bob Wilsonf74a4292010-10-30 00:54:37 +00003221def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3222 "dsb", "\t$opt",
3223 [/* For disassembly only; pattern left blank */]>,
3224 Requires<[IsARM, HasDB]> {
3225 bits<4> opt;
3226 let Inst{31-4} = 0xf57ff04;
3227 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003228}
3229
Johnny Chenfd6037d2010-02-18 00:19:08 +00003230// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003231def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3232 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003233 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003234 let Inst{3-0} = 0b1111;
3235}
3236
Jim Grosbach66869102009-12-11 18:52:41 +00003237let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 let Uses = [CPSR] in {
3239 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3287 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3290 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3293
3294 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3297 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3300 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3303
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3307 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3310 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3313}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003314}
3315
3316let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003317def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3318 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003319 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003320def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3321 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003322 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003323def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3324 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003325 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003326def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003327 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003328 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003329 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003330}
3331
Jim Grosbach86875a22010-10-29 19:58:57 +00003332let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3333def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003334 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003335 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003336 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003337def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003338 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003339 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003340 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003341def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003342 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003343 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003344 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003345def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3346 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003347 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003348 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003349 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003350}
3351
Johnny Chenb9436272010-02-17 22:37:58 +00003352// Clear-Exclusive is for disassembly only.
3353def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3354 [/* For disassembly only; pattern left blank */]>,
3355 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003356 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003357}
3358
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003359// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3360let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003361def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3362 [/* For disassembly only; pattern left blank */]>;
3363def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3364 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003365}
3366
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003367//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003368// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003369//
3370
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003371def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3372 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3373 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3374 [/* For disassembly only; pattern left blank */]> {
3375 bits<4> opc1;
3376 bits<4> CRn;
3377 bits<4> CRd;
3378 bits<4> cop;
3379 bits<3> opc2;
3380 bits<4> CRm;
3381
3382 let Inst{3-0} = CRm;
3383 let Inst{4} = 0;
3384 let Inst{7-5} = opc2;
3385 let Inst{11-8} = cop;
3386 let Inst{15-12} = CRd;
3387 let Inst{19-16} = CRn;
3388 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003389}
3390
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003391def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3392 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3393 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003394 [/* For disassembly only; pattern left blank */]> {
3395 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003396 bits<4> opc1;
3397 bits<4> CRn;
3398 bits<4> CRd;
3399 bits<4> cop;
3400 bits<3> opc2;
3401 bits<4> CRm;
3402
3403 let Inst{3-0} = CRm;
3404 let Inst{4} = 0;
3405 let Inst{7-5} = opc2;
3406 let Inst{11-8} = cop;
3407 let Inst{15-12} = CRd;
3408 let Inst{19-16} = CRn;
3409 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003410}
3411
Johnny Chen64dfb782010-02-16 20:04:27 +00003412class ACI<dag oops, dag iops, string opc, string asm>
3413 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3414 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3415 let Inst{27-25} = 0b110;
3416}
3417
3418multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3419
3420 def _OFFSET : ACI<(outs),
3421 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3422 opc, "\tp$cop, cr$CRd, $addr"> {
3423 let Inst{31-28} = op31_28;
3424 let Inst{24} = 1; // P = 1
3425 let Inst{21} = 0; // W = 0
3426 let Inst{22} = 0; // D = 0
3427 let Inst{20} = load;
3428 }
3429
3430 def _PRE : ACI<(outs),
3431 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3432 opc, "\tp$cop, cr$CRd, $addr!"> {
3433 let Inst{31-28} = op31_28;
3434 let Inst{24} = 1; // P = 1
3435 let Inst{21} = 1; // W = 1
3436 let Inst{22} = 0; // D = 0
3437 let Inst{20} = load;
3438 }
3439
3440 def _POST : ACI<(outs),
3441 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3442 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3443 let Inst{31-28} = op31_28;
3444 let Inst{24} = 0; // P = 0
3445 let Inst{21} = 1; // W = 1
3446 let Inst{22} = 0; // D = 0
3447 let Inst{20} = load;
3448 }
3449
3450 def _OPTION : ACI<(outs),
3451 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3452 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3453 let Inst{31-28} = op31_28;
3454 let Inst{24} = 0; // P = 0
3455 let Inst{23} = 1; // U = 1
3456 let Inst{21} = 0; // W = 0
3457 let Inst{22} = 0; // D = 0
3458 let Inst{20} = load;
3459 }
3460
3461 def L_OFFSET : ACI<(outs),
3462 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003463 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003464 let Inst{31-28} = op31_28;
3465 let Inst{24} = 1; // P = 1
3466 let Inst{21} = 0; // W = 0
3467 let Inst{22} = 1; // D = 1
3468 let Inst{20} = load;
3469 }
3470
3471 def L_PRE : ACI<(outs),
3472 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003473 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003474 let Inst{31-28} = op31_28;
3475 let Inst{24} = 1; // P = 1
3476 let Inst{21} = 1; // W = 1
3477 let Inst{22} = 1; // D = 1
3478 let Inst{20} = load;
3479 }
3480
3481 def L_POST : ACI<(outs),
3482 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003483 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003484 let Inst{31-28} = op31_28;
3485 let Inst{24} = 0; // P = 0
3486 let Inst{21} = 1; // W = 1
3487 let Inst{22} = 1; // D = 1
3488 let Inst{20} = load;
3489 }
3490
3491 def L_OPTION : ACI<(outs),
3492 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003493 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003494 let Inst{31-28} = op31_28;
3495 let Inst{24} = 0; // P = 0
3496 let Inst{23} = 1; // U = 1
3497 let Inst{21} = 0; // W = 0
3498 let Inst{22} = 1; // D = 1
3499 let Inst{20} = load;
3500 }
3501}
3502
3503defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3504defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3505defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3506defm STC2 : LdStCop<0b1111, 0, "stc2">;
3507
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003508//===----------------------------------------------------------------------===//
3509// Move between coprocessor and ARM core register -- for disassembly only
3510//
3511
3512class MovRCopro<string opc, bit direction>
3513 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3514 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3515 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3516 [/* For disassembly only; pattern left blank */]> {
3517 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003518 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003519
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003520 bits<4> Rt;
3521 bits<4> cop;
3522 bits<3> opc1;
3523 bits<3> opc2;
3524 bits<4> CRm;
3525 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003526
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003527 let Inst{15-12} = Rt;
3528 let Inst{11-8} = cop;
3529 let Inst{23-21} = opc1;
3530 let Inst{7-5} = opc2;
3531 let Inst{3-0} = CRm;
3532 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003533}
3534
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003535def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3536def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3537
3538class MovRCopro2<string opc, bit direction>
3539 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3540 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3541 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3542 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003543 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003544 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003545 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003546
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003547 bits<4> Rt;
3548 bits<4> cop;
3549 bits<3> opc1;
3550 bits<3> opc2;
3551 bits<4> CRm;
3552 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003553
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003554 let Inst{15-12} = Rt;
3555 let Inst{11-8} = cop;
3556 let Inst{23-21} = opc1;
3557 let Inst{7-5} = opc2;
3558 let Inst{3-0} = CRm;
3559 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003560}
3561
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003562def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3563def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3564
3565class MovRRCopro<string opc, bit direction>
3566 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3567 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3568 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3569 [/* For disassembly only; pattern left blank */]> {
3570 let Inst{23-21} = 0b010;
3571 let Inst{20} = direction;
3572
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003573 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003574 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003575 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003576 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003577 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003579 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003580 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003581 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003582 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003583 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003584}
3585
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003586def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3587def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3588
3589class MovRRCopro2<string opc, bit direction>
3590 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3591 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3592 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3593 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003594 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003595 let Inst{23-21} = 0b010;
3596 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003597
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003598 bits<4> Rt;
3599 bits<4> Rt2;
3600 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003601 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003602 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 let Inst{15-12} = Rt;
3605 let Inst{19-16} = Rt2;
3606 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003607 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003608 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003609}
3610
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3612def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003613
Johnny Chenb98e1602010-02-12 18:55:33 +00003614//===----------------------------------------------------------------------===//
3615// Move between special register and ARM core register -- for disassembly only
3616//
3617
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003618// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003619def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003620 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003621 bits<4> Rd;
3622 let Inst{23-16} = 0b00001111;
3623 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003624 let Inst{7-4} = 0b0000;
3625}
3626
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003627def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003628 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003629 bits<4> Rd;
3630 let Inst{23-16} = 0b01001111;
3631 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003632 let Inst{7-4} = 0b0000;
3633}
3634
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003635// Move from ARM core register to Special Register
3636//
3637// No need to have both system and application versions, the encodings are the
3638// same and the assembly parser has no way to distinguish between them. The mask
3639// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3640// the mask with the fields to be accessed in the special register.
3641def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3642 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003643 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003644 bits<5> mask;
3645 bits<4> Rn;
3646
3647 let Inst{23} = 0;
3648 let Inst{22} = mask{4}; // R bit
3649 let Inst{21-20} = 0b10;
3650 let Inst{19-16} = mask{3-0};
3651 let Inst{15-12} = 0b1111;
3652 let Inst{11-4} = 0b00000000;
3653 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003654}
3655
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003656def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3657 "msr", "\t$mask, $a",
3658 [/* For disassembly only; pattern left blank */]> {
3659 bits<5> mask;
3660 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003661
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003662 let Inst{23} = 0;
3663 let Inst{22} = mask{4}; // R bit
3664 let Inst{21-20} = 0b10;
3665 let Inst{19-16} = mask{3-0};
3666 let Inst{15-12} = 0b1111;
3667 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003668}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003669
3670//===----------------------------------------------------------------------===//
3671// TLS Instructions
3672//
3673
3674// __aeabi_read_tp preserves the registers r1-r3.
3675// This is a pseudo inst so that we can get the encoding right,
3676// complete with fixup for the aeabi_read_tp function.
3677let isCall = 1,
3678 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3679 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3680 [(set R0, ARMthread_pointer)]>;
3681}
3682
3683//===----------------------------------------------------------------------===//
3684// SJLJ Exception handling intrinsics
3685// eh_sjlj_setjmp() is an instruction sequence to store the return
3686// address and save #0 in R0 for the non-longjmp case.
3687// Since by its nature we may be coming from some other function to get
3688// here, and we're using the stack frame for the containing function to
3689// save/restore registers, we can't keep anything live in regs across
3690// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3691// when we get here from a longjmp(). We force everthing out of registers
3692// except for our own input by listing the relevant registers in Defs. By
3693// doing so, we also cause the prologue/epilogue code to actively preserve
3694// all of the callee-saved resgisters, which is exactly what we want.
3695// A constant value is passed in $val, and we use the location as a scratch.
3696//
3697// These are pseudo-instructions and are lowered to individual MC-insts, so
3698// no encoding information is necessary.
3699let Defs =
3700 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3701 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3702 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3703 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3704 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3705 NoItinerary,
3706 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3707 Requires<[IsARM, HasVFP2]>;
3708}
3709
3710let Defs =
3711 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3712 hasSideEffects = 1, isBarrier = 1 in {
3713 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3714 NoItinerary,
3715 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3716 Requires<[IsARM, NoVFP]>;
3717}
3718
3719// FIXME: Non-Darwin version(s)
3720let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3721 Defs = [ R7, LR, SP ] in {
3722def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3723 NoItinerary,
3724 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3725 Requires<[IsARM, IsDarwin]>;
3726}
3727
3728// eh.sjlj.dispatchsetup pseudo-instruction.
3729// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3730// handled when the pseudo is expanded (which happens before any passes
3731// that need the instruction size).
3732let isBarrier = 1, hasSideEffects = 1 in
3733def Int_eh_sjlj_dispatchsetup :
3734 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3735 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3736 Requires<[IsDarwin]>;
3737
3738//===----------------------------------------------------------------------===//
3739// Non-Instruction Patterns
3740//
3741
3742// Large immediate handling.
3743
3744// 32-bit immediate using two piece so_imms or movw + movt.
3745// This is a single pseudo instruction, the benefit is that it can be remat'd
3746// as a single unit instead of having to handle reg inputs.
3747// FIXME: Remove this when we can do generalized remat.
3748let isReMaterializable = 1, isMoveImm = 1 in
3749def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3750 [(set GPR:$dst, (arm_i32imm:$src))]>,
3751 Requires<[IsARM]>;
3752
3753// Pseudo instruction that combines movw + movt + add pc (if PIC).
3754// It also makes it possible to rematerialize the instructions.
3755// FIXME: Remove this when we can do generalized remat and when machine licm
3756// can properly the instructions.
3757let isReMaterializable = 1 in {
3758def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3759 IIC_iMOVix2addpc,
3760 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3761 Requires<[IsARM, UseMovt]>;
3762
3763def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3764 IIC_iMOVix2,
3765 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3766 Requires<[IsARM, UseMovt]>;
3767
3768let AddedComplexity = 10 in
3769def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3770 IIC_iMOVix2ld,
3771 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3772 Requires<[IsARM, UseMovt]>;
3773} // isReMaterializable
3774
3775// ConstantPool, GlobalAddress, and JumpTable
3776def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3777 Requires<[IsARM, DontUseMovt]>;
3778def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3779def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3780 Requires<[IsARM, UseMovt]>;
3781def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3782 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3783
3784// TODO: add,sub,and, 3-instr forms?
3785
3786// Tail calls
3787def : ARMPat<(ARMtcret tcGPR:$dst),
3788 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3789
3790def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3791 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3792
3793def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3794 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3795
3796def : ARMPat<(ARMtcret tcGPR:$dst),
3797 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3798
3799def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3800 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3801
3802def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3803 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3804
3805// Direct calls
3806def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3807 Requires<[IsARM, IsNotDarwin]>;
3808def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3809 Requires<[IsARM, IsDarwin]>;
3810
3811// zextload i1 -> zextload i8
3812def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3813def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3814
3815// extload -> zextload
3816def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3817def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3818def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3819def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3820
3821def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3822
3823def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3824def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3825
3826// smul* and smla*
3827def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3828 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3829 (SMULBB GPR:$a, GPR:$b)>;
3830def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3831 (SMULBB GPR:$a, GPR:$b)>;
3832def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3833 (sra GPR:$b, (i32 16))),
3834 (SMULBT GPR:$a, GPR:$b)>;
3835def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3836 (SMULBT GPR:$a, GPR:$b)>;
3837def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3838 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3839 (SMULTB GPR:$a, GPR:$b)>;
3840def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3841 (SMULTB GPR:$a, GPR:$b)>;
3842def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3843 (i32 16)),
3844 (SMULWB GPR:$a, GPR:$b)>;
3845def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3846 (SMULWB GPR:$a, GPR:$b)>;
3847
3848def : ARMV5TEPat<(add GPR:$acc,
3849 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3850 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3851 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3852def : ARMV5TEPat<(add GPR:$acc,
3853 (mul sext_16_node:$a, sext_16_node:$b)),
3854 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3855def : ARMV5TEPat<(add GPR:$acc,
3856 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3857 (sra GPR:$b, (i32 16)))),
3858 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3859def : ARMV5TEPat<(add GPR:$acc,
3860 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3861 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (mul (sra GPR:$a, (i32 16)),
3864 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3865 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3866def : ARMV5TEPat<(add GPR:$acc,
3867 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3868 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3869def : ARMV5TEPat<(add GPR:$acc,
3870 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3871 (i32 16))),
3872 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3873def : ARMV5TEPat<(add GPR:$acc,
3874 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3875 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3876
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003877
3878// Pre-v7 uses MCR for synchronization barriers.
3879def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3880 Requires<[IsARM, HasV6]>;
3881
3882
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003883//===----------------------------------------------------------------------===//
3884// Thumb Support
3885//
3886
3887include "ARMInstrThumb.td"
3888
3889//===----------------------------------------------------------------------===//
3890// Thumb2 Support
3891//
3892
3893include "ARMInstrThumb2.td"
3894
3895//===----------------------------------------------------------------------===//
3896// Floating Point Support
3897//
3898
3899include "ARMInstrVFP.td"
3900
3901//===----------------------------------------------------------------------===//
3902// Advanced SIMD (NEON) Support
3903//
3904
3905include "ARMInstrNEON.td"
3906