Jia Liu | c570711 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- DelaySlotFiller.cpp - Mips Delay Slot Filler ----------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 9 | // |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 10 | // Simple pass to fills delay slots with useful instructions. |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 11 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 13 | |
| 14 | #define DEBUG_TYPE "delay-slot-filler" |
| 15 | |
| 16 | #include "Mips.h" |
| 17 | #include "MipsTargetMachine.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/SmallSet.h" |
| 19 | #include "llvm/ADT/Statistic.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 22 | #include "llvm/Support/CommandLine.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetInstrInfo.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetMachine.h" |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetRegisterInfo.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 26 | |
| 27 | using namespace llvm; |
| 28 | |
| 29 | STATISTIC(FilledSlots, "Number of delay slots filled"); |
Akira Hatanaka | 98f4d4d | 2011-10-05 01:19:13 +0000 | [diff] [blame] | 30 | STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that" |
Akira Hatanaka | 176965f | 2011-10-05 02:22:49 +0000 | [diff] [blame] | 31 | " are not NOP."); |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 32 | |
Akira Hatanaka | 6522a9e | 2012-08-22 02:51:28 +0000 | [diff] [blame] | 33 | static cl::opt<bool> DisableDelaySlotFiller( |
| 34 | "disable-mips-delay-filler", |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 35 | cl::init(false), |
Akira Hatanaka | 6522a9e | 2012-08-22 02:51:28 +0000 | [diff] [blame] | 36 | cl::desc("Disable the delay slot filler, which attempts to fill the Mips" |
| 37 | "delay slots with useful instructions."), |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 38 | cl::Hidden); |
| 39 | |
Akira Hatanaka | f9c3f3b | 2012-05-14 23:59:17 +0000 | [diff] [blame] | 40 | // This option can be used to silence complaints by machine verifier passes. |
| 41 | static cl::opt<bool> SkipDelaySlotFiller( |
| 42 | "skip-mips-delay-filler", |
| 43 | cl::init(false), |
| 44 | cl::desc("Skip MIPS' delay slot filling pass."), |
| 45 | cl::Hidden); |
| 46 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 47 | namespace { |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 48 | class Filler : public MachineFunctionPass { |
| 49 | public: |
Bruno Cardoso Lopes | 90c5954 | 2010-12-09 17:31:11 +0000 | [diff] [blame] | 50 | Filler(TargetMachine &tm) |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 51 | : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { } |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 52 | |
| 53 | virtual const char *getPassName() const { |
| 54 | return "Mips Delay Slot Filler"; |
| 55 | } |
| 56 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 57 | bool runOnMachineFunction(MachineFunction &F) { |
Akira Hatanaka | f9c3f3b | 2012-05-14 23:59:17 +0000 | [diff] [blame] | 58 | if (SkipDelaySlotFiller) |
| 59 | return false; |
| 60 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 61 | bool Changed = false; |
| 62 | for (MachineFunction::iterator FI = F.begin(), FE = F.end(); |
| 63 | FI != FE; ++FI) |
| 64 | Changed |= runOnMachineBasicBlock(*FI); |
| 65 | return Changed; |
| 66 | } |
| 67 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 68 | private: |
| 69 | typedef MachineBasicBlock::instr_iterator InstrIter; |
| 70 | typedef MachineBasicBlock::reverse_instr_iterator ReverseInstrIter; |
| 71 | |
| 72 | bool runOnMachineBasicBlock(MachineBasicBlock &MBB); |
| 73 | |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 74 | bool isDelayFiller(MachineBasicBlock &MBB, |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 75 | InstrIter candidate); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 76 | |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 77 | void insertCallUses(InstrIter MI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 78 | SmallSet<unsigned, 32> &RegDefs, |
| 79 | SmallSet<unsigned, 32> &RegUses); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 80 | |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 81 | void insertDefsUses(InstrIter MI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 82 | SmallSet<unsigned, 32> &RegDefs, |
| 83 | SmallSet<unsigned, 32> &RegUses); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 84 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 85 | bool IsRegInSet(SmallSet<unsigned, 32> &RegSet, |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 86 | unsigned Reg); |
| 87 | |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 88 | bool delayHasHazard(InstrIter candidate, |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 89 | bool &sawLoad, bool &sawStore, |
| 90 | SmallSet<unsigned, 32> &RegDefs, |
| 91 | SmallSet<unsigned, 32> &RegUses); |
| 92 | |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 93 | bool |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 94 | findDelayInstr(MachineBasicBlock &MBB, InstrIter slot, |
| 95 | InstrIter &Filler); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 96 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 97 | TargetMachine &TM; |
| 98 | const TargetInstrInfo *TII; |
| 99 | InstrIter LastFiller; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 100 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 101 | static char ID; |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 102 | }; |
| 103 | char Filler::ID = 0; |
| 104 | } // end of anonymous namespace |
| 105 | |
| 106 | /// runOnMachineBasicBlock - Fill in delay slots for the given basic block. |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 107 | /// We assume there is only one delay slot per delayed instruction. |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 108 | bool Filler:: |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 109 | runOnMachineBasicBlock(MachineBasicBlock &MBB) { |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 110 | bool Changed = false; |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 111 | LastFiller = MBB.instr_end(); |
Akira Hatanaka | 53120e0 | 2011-10-05 01:30:09 +0000 | [diff] [blame] | 112 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 113 | for (InstrIter I = MBB.instr_begin(); I != MBB.instr_end(); ++I) { |
| 114 | if (!I->hasDelaySlot()) |
| 115 | continue; |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 116 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 117 | ++FilledSlots; |
| 118 | Changed = true; |
| 119 | InstrIter InstrWithSlot = I; |
| 120 | InstrIter D; |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 121 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 122 | // Delay slot filling is disabled at -O0. |
| 123 | if (!DisableDelaySlotFiller && (TM.getOptLevel() != CodeGenOpt::None) && |
| 124 | findDelayInstr(MBB, I, D)) { |
| 125 | MBB.splice(llvm::next(I), &MBB, D); |
| 126 | ++UsefulSlots; |
| 127 | } else |
| 128 | BuildMI(MBB, llvm::next(I), I->getDebugLoc(), TII->get(Mips::NOP)); |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 129 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 130 | // Record the filler instruction that filled the delay slot. |
| 131 | // The instruction after it will be visited in the next iteration. |
| 132 | LastFiller = ++I; |
| 133 | |
| 134 | // Bundle the delay slot filler to InstrWithSlot so that the machine |
| 135 | // verifier doesn't expect this instruction to be a terminator. |
| 136 | MIBundleBuilder(MBB, InstrWithSlot, llvm::next(LastFiller)); |
| 137 | } |
| 138 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 139 | return Changed; |
| 140 | } |
| 141 | |
| 142 | /// createMipsDelaySlotFillerPass - Returns a pass that fills in delay |
| 143 | /// slots in Mips MachineFunctions |
| 144 | FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) { |
| 145 | return new Filler(tm); |
| 146 | } |
| 147 | |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 148 | bool Filler::findDelayInstr(MachineBasicBlock &MBB, |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 149 | InstrIter slot, |
| 150 | InstrIter &Filler) { |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 151 | SmallSet<unsigned, 32> RegDefs; |
| 152 | SmallSet<unsigned, 32> RegUses; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 153 | |
Akira Hatanaka | 0f0c59a0 | 2011-10-05 02:04:17 +0000 | [diff] [blame] | 154 | insertDefsUses(slot, RegDefs, RegUses); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 155 | |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 156 | bool sawLoad = false; |
| 157 | bool sawStore = false; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 158 | |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 159 | for (ReverseInstrIter I(slot); I != MBB.instr_rend(); ++I) { |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 160 | // skip debug value |
| 161 | if (I->isDebugValue()) |
| 162 | continue; |
| 163 | |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 164 | // Convert to forward iterator. |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 165 | InstrIter FI(llvm::next(I).base()); |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 166 | |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 167 | if (I->hasUnmodeledSideEffects() |
| 168 | || I->isInlineAsm() |
| 169 | || I->isLabel() |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 170 | || FI == LastFiller |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 171 | || I->isPseudo() |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 172 | // |
| 173 | // Should not allow: |
| 174 | // ERET, DERET or WAIT, PAUSE. Need to add these to instruction |
| 175 | // list. TBD. |
| 176 | ) |
| 177 | break; |
| 178 | |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 179 | if (delayHasHazard(FI, sawLoad, sawStore, RegDefs, RegUses)) { |
| 180 | insertDefsUses(FI, RegDefs, RegUses); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 181 | continue; |
| 182 | } |
| 183 | |
Akira Hatanaka | 7d8e04d | 2011-10-05 01:57:46 +0000 | [diff] [blame] | 184 | Filler = FI; |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 185 | return true; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 186 | } |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 187 | |
| 188 | return false; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 191 | bool Filler::delayHasHazard(InstrIter candidate, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 192 | bool &sawLoad, bool &sawStore, |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 193 | SmallSet<unsigned, 32> &RegDefs, |
| 194 | SmallSet<unsigned, 32> &RegUses) { |
| 195 | if (candidate->isImplicitDef() || candidate->isKill()) |
| 196 | return true; |
| 197 | |
Akira Hatanaka | cfc3fb5 | 2011-10-05 01:09:37 +0000 | [diff] [blame] | 198 | // Loads or stores cannot be moved past a store to the delay slot |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 199 | // and stores cannot be moved past a load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 200 | if (candidate->mayLoad()) { |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 201 | if (sawStore) |
| 202 | return true; |
Akira Hatanaka | cfc3fb5 | 2011-10-05 01:09:37 +0000 | [diff] [blame] | 203 | sawLoad = true; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 204 | } |
| 205 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 206 | if (candidate->mayStore()) { |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 207 | if (sawStore) |
| 208 | return true; |
| 209 | sawStore = true; |
| 210 | if (sawLoad) |
| 211 | return true; |
| 212 | } |
| 213 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 214 | assert((!candidate->isCall() && !candidate->isReturn()) && |
Akira Hatanaka | 42be280 | 2011-10-05 18:17:49 +0000 | [diff] [blame] | 215 | "Cannot put calls or returns in delay slot."); |
Akira Hatanaka | 0c419a7 | 2011-10-05 02:18:58 +0000 | [diff] [blame] | 216 | |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 217 | for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) { |
| 218 | const MachineOperand &MO = candidate->getOperand(i); |
Akira Hatanaka | 0c419a7 | 2011-10-05 02:18:58 +0000 | [diff] [blame] | 219 | unsigned Reg; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 220 | |
Akira Hatanaka | 0c419a7 | 2011-10-05 02:18:58 +0000 | [diff] [blame] | 221 | if (!MO.isReg() || !(Reg = MO.getReg())) |
| 222 | continue; // skip |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 223 | |
| 224 | if (MO.isDef()) { |
| 225 | // check whether Reg is defined or used before delay slot. |
| 226 | if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg)) |
| 227 | return true; |
| 228 | } |
| 229 | if (MO.isUse()) { |
| 230 | // check whether Reg is defined before delay slot. |
| 231 | if (IsRegInSet(RegDefs, Reg)) |
| 232 | return true; |
| 233 | } |
| 234 | } |
| 235 | return false; |
| 236 | } |
| 237 | |
Akira Hatanaka | a032dbd | 2012-11-16 02:39:34 +0000 | [diff] [blame] | 238 | // Helper function for getting a MachineOperand's register number and adding it |
| 239 | // to RegDefs or RegUses. |
| 240 | static void insertDefUse(const MachineOperand &MO, |
| 241 | SmallSet<unsigned, 32> &RegDefs, |
| 242 | SmallSet<unsigned, 32> &RegUses, |
| 243 | unsigned ExcludedReg = 0) { |
| 244 | unsigned Reg; |
| 245 | |
| 246 | if (!MO.isReg() || !(Reg = MO.getReg()) || (Reg == ExcludedReg)) |
| 247 | return; |
| 248 | |
| 249 | if (MO.isDef()) |
| 250 | RegDefs.insert(Reg); |
| 251 | else if (MO.isUse()) |
| 252 | RegUses.insert(Reg); |
| 253 | } |
| 254 | |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 255 | // Insert Defs and Uses of MI into the sets RegDefs and RegUses. |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 256 | void Filler::insertDefsUses(InstrIter MI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 257 | SmallSet<unsigned, 32> &RegDefs, |
| 258 | SmallSet<unsigned, 32> &RegUses) { |
Akira Hatanaka | a032dbd | 2012-11-16 02:39:34 +0000 | [diff] [blame] | 259 | unsigned I, E = MI->getDesc().getNumOperands(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 260 | |
Akira Hatanaka | a032dbd | 2012-11-16 02:39:34 +0000 | [diff] [blame] | 261 | for (I = 0; I != E; ++I) |
| 262 | insertDefUse(MI->getOperand(I), RegDefs, RegUses); |
| 263 | |
| 264 | // If MI is a call, add RA to RegDefs to prevent users of RA from going into |
| 265 | // delay slot. |
| 266 | if (MI->isCall()) { |
Akira Hatanaka | 2f52338 | 2011-10-05 18:11:44 +0000 | [diff] [blame] | 267 | RegDefs.insert(Mips::RA); |
Akira Hatanaka | a032dbd | 2012-11-16 02:39:34 +0000 | [diff] [blame] | 268 | return; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 269 | } |
Akira Hatanaka | a032dbd | 2012-11-16 02:39:34 +0000 | [diff] [blame] | 270 | |
| 271 | // Return if MI is a return. |
| 272 | if (MI->isReturn()) |
| 273 | return; |
| 274 | |
| 275 | // Examine the implicit operands. Exclude register AT which is in the list of |
| 276 | // clobbered registers of branch instructions. |
| 277 | E = MI->getNumOperands(); |
| 278 | for (; I != E; ++I) |
| 279 | insertDefUse(MI->getOperand(I), RegDefs, RegUses, Mips::AT); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | //returns true if the Reg or its alias is in the RegSet. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 283 | bool Filler::IsRegInSet(SmallSet<unsigned, 32> &RegSet, unsigned Reg) { |
Jakob Stoklund Olesen | f152fe8 | 2012-06-01 20:36:54 +0000 | [diff] [blame] | 284 | // Check Reg and all aliased Registers. |
| 285 | for (MCRegAliasIterator AI(Reg, TM.getRegisterInfo(), true); |
| 286 | AI.isValid(); ++AI) |
| 287 | if (RegSet.count(*AI)) |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 288 | return true; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 289 | return false; |
| 290 | } |