blob: 788b9450b214dab0e0a9d186739768793eeced12 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415// shifter_operand operands: so_reg and so_imm.
416def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000417 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000418 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000419 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000420 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000421 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000422}
Evan Chengf40deed2010-10-27 23:41:30 +0000423def shift_so_reg : Operand<i32>, // reg reg imm
424 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
425 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000427 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000429}
Evan Chenga8e29892007-01-19 07:51:42 +0000430
431// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000432// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000433def so_imm : Operand<i32>, ImmLeaf<i32, [{
434 return ARM_AM::getSOImmVal(Imm) != -1;
435 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000436 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000437 let PrintMethod = "printSOImmOperand";
438}
439
Evan Chengc70d1842007-03-20 08:11:30 +0000440// Break so_imm's up into two pieces. This handles immediates with up to 16
441// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
442// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000443def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000444 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000445}]>;
446
447/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
448///
449def arm_i32imm : PatLeaf<(imm), [{
450 if (Subtarget->hasV6T2Ops())
451 return true;
452 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
453}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000454
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000455/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000456def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
457 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000458}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000459
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000460/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000461def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
462 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000463}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000465}
466
Evan Cheng75972122011-01-13 07:58:56 +0000467// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000468// The imm is split into imm{15-12}, imm{11-0}
469//
Evan Cheng75972122011-01-13 07:58:56 +0000470def i32imm_hilo16 : Operand<i32> {
471 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000472}
473
Evan Chenga9688c42010-12-11 04:11:38 +0000474/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
475/// e.g., 0xf000ffff
476def bf_inv_mask_imm : Operand<i32>,
477 PatLeaf<(imm), [{
478 return ARM::isBitFieldInvertedMask(N->getZExtValue());
479}] > {
480 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
481 let PrintMethod = "printBitfieldInvMaskImmOperand";
482}
483
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000484/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000485def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
486 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000487}]>;
488
489/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def width_imm : Operand<i32>, ImmLeaf<i32, [{
491 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000492}] > {
493 let EncoderMethod = "getMsbOpValue";
494}
495
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000496def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
497 return Imm > 0 && Imm <= 32;
498}]> {
499 let EncoderMethod = "getSsatBitPosValue";
500}
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502// Define ARM specific addressing modes.
503
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000504def MemMode2AsmOperand : AsmOperandClass {
505 let Name = "MemMode2";
506 let SuperClasses = [];
507 let ParserMethod = "tryParseMemMode2Operand";
508}
509
510def MemMode3AsmOperand : AsmOperandClass {
511 let Name = "MemMode3";
512 let SuperClasses = [];
513 let ParserMethod = "tryParseMemMode3Operand";
514}
Jim Grosbach3e556122010-10-26 22:37:02 +0000515
516// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000517//
Jim Grosbach3e556122010-10-26 22:37:02 +0000518def addrmode_imm12 : Operand<i32>,
519 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000520 // 12-bit immediate operand. Note that instructions using this encode
521 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
522 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000523
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000525 let PrintMethod = "printAddrModeImm12Operand";
526 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000527}
Jim Grosbach3e556122010-10-26 22:37:02 +0000528// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000529//
Jim Grosbach3e556122010-10-26 22:37:02 +0000530def ldst_so_reg : Operand<i32>,
531 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000533 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000534 let PrintMethod = "printAddrMode2Operand";
535 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
536}
537
Jim Grosbach3e556122010-10-26 22:37:02 +0000538// addrmode2 := reg +/- imm12
539// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000540//
541def addrmode2 : Operand<i32>,
542 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000543 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000544 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000545 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
547}
548
549def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000550 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
551 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000552 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553 let PrintMethod = "printAddrMode2OffsetOperand";
554 let MIOperandInfo = (ops GPR, i32imm);
555}
556
557// addrmode3 := reg +/- reg
558// addrmode3 := reg +/- imm8
559//
560def addrmode3 : Operand<i32>,
561 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000562 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000563 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000565 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
566}
567
568def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000569 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
570 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000572 let PrintMethod = "printAddrMode3OffsetOperand";
573 let MIOperandInfo = (ops GPR, i32imm);
574}
575
Jim Grosbache6913602010-11-03 01:01:43 +0000576// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000577//
Jim Grosbache6913602010-11-03 01:01:43 +0000578def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000579 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000580 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Bill Wendling59914872010-11-08 00:39:58 +0000583def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000584 let Name = "MemMode5";
585 let SuperClasses = [];
586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588// addrmode5 := reg +/- imm8*4
589//
590def addrmode5 : Operand<i32>,
591 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
592 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000593 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000594 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000595 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000596}
597
Bob Wilsond3a07652011-02-07 17:43:09 +0000598// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000599//
600def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000601 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000602 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000603 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000604 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000605}
606
Bob Wilsonda525062011-02-25 06:42:42 +0000607def am6offset : Operand<i32>,
608 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
609 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000610 let PrintMethod = "printAddrMode6OffsetOperand";
611 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000613}
614
Mon P Wang183c6272011-05-09 17:47:27 +0000615// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
616// (single element from one lane) for size 32.
617def addrmode6oneL32 : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
619 let PrintMethod = "printAddrMode6Operand";
620 let MIOperandInfo = (ops GPR:$addr, i32imm);
621 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
622}
623
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000624// Special version of addrmode6 to handle alignment encoding for VLD-dup
625// instructions, specifically VLD4-dup.
626def addrmode6dup : Operand<i32>,
627 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
628 let PrintMethod = "printAddrMode6Operand";
629 let MIOperandInfo = (ops GPR:$addr, i32imm);
630 let EncoderMethod = "getAddrMode6DupAddressOpValue";
631}
632
Evan Chenga8e29892007-01-19 07:51:42 +0000633// addrmodepc := pc + reg
634//
635def addrmodepc : Operand<i32>,
636 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
637 let PrintMethod = "printAddrModePCOperand";
638 let MIOperandInfo = (ops GPR, i32imm);
639}
640
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000641def MemMode7AsmOperand : AsmOperandClass {
642 let Name = "MemMode7";
643 let SuperClasses = [];
644}
645
646// addrmode7 := reg
647// Used by load/store exclusive instructions. Useful to enable right assembly
648// parsing and printing. Not used for any codegen matching.
649//
650def addrmode7 : Operand<i32> {
651 let PrintMethod = "printAddrMode7Operand";
652 let MIOperandInfo = (ops GPR);
653 let ParserMatchClass = MemMode7AsmOperand;
654}
655
Bob Wilson4f38b382009-08-21 21:58:55 +0000656def nohash_imm : Operand<i32> {
657 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000658}
659
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000660def CoprocNumAsmOperand : AsmOperandClass {
661 let Name = "CoprocNum";
662 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000663 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664}
665
666def CoprocRegAsmOperand : AsmOperandClass {
667 let Name = "CoprocReg";
668 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000669 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000670}
671
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000672def p_imm : Operand<i32> {
673 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000674 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000675}
676
677def c_imm : Operand<i32> {
678 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000679 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000683
Evan Cheng37f25d92008-08-28 23:39:26 +0000684include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000685
686//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000687// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000688//
689
Evan Cheng3924f782008-08-29 07:36:24 +0000690/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000691/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000692multiclass AsI1_bin_irs<bits<4> opcod, string opc,
693 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000694 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000695 // The register-immediate version is re-materializable. This is useful
696 // in particular for taking the address of a local.
697 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000698 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
699 iii, opc, "\t$Rd, $Rn, $imm",
700 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
701 bits<4> Rd;
702 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000703 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000705 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000706 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000707 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000708 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000709 }
Jim Grosbach62547262010-10-11 18:51:51 +0000710 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
711 iir, opc, "\t$Rd, $Rn, $Rm",
712 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000713 bits<4> Rd;
714 bits<4> Rn;
715 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000716 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000717 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000718 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-4} = 0b00000000;
721 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000723 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
724 iis, opc, "\t$Rd, $Rn, $shift",
725 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000726 bits<4> Rd;
727 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000728 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000730 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000731 let Inst{15-12} = Rd;
732 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000734
735 // Assembly aliases for optional destination operand when it's the same
736 // as the source operand.
737 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
738 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
739 so_imm:$imm, pred:$p,
740 cc_out:$s)>,
741 Requires<[IsARM]>;
742 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
743 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
744 GPR:$Rm, pred:$p,
745 cc_out:$s)>,
746 Requires<[IsARM]>;
747 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
748 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
749 so_reg:$shift, pred:$p,
750 cc_out:$s)>,
751 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752}
753
Evan Cheng1e249e32009-06-25 20:59:23 +0000754/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000755/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000756let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000757multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
758 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
759 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000760 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
761 iii, opc, "\t$Rd, $Rn, $imm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
763 bits<4> Rd;
764 bits<4> Rn;
765 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = Rd;
770 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
773 iir, opc, "\t$Rd, $Rn, $Rm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
775 bits<4> Rd;
776 bits<4> Rn;
777 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000779 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = Rn;
782 let Inst{15-12} = Rd;
783 let Inst{11-4} = 0b00000000;
784 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000785 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000786 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
787 iis, opc, "\t$Rd, $Rn, $shift",
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
789 bits<4> Rd;
790 bits<4> Rn;
791 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{19-16} = Rn;
795 let Inst{15-12} = Rd;
796 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 }
Evan Cheng071a2792007-09-11 19:55:27 +0000798}
Evan Chengc85e8322007-07-05 07:13:32 +0000799}
800
801/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000802/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000803/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000804let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass AI1_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
807 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000808 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
809 opc, "\t$Rn, $imm",
810 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000811 bits<4> Rn;
812 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000814 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000816 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000817 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000818 }
819 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
820 opc, "\t$Rn, $Rm",
821 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 bits<4> Rn;
823 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000824 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000825 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000826 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000827 let Inst{19-16} = Rn;
828 let Inst{15-12} = 0b0000;
829 let Inst{11-4} = 0b00000000;
830 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000831 }
832 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
833 opc, "\t$Rn, $shift",
834 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000835 bits<4> Rn;
836 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000837 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000839 let Inst{19-16} = Rn;
840 let Inst{15-12} = 0b0000;
841 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 }
Evan Cheng071a2792007-09-11 19:55:27 +0000843}
Evan Chenga8e29892007-01-19 07:51:42 +0000844}
845
Evan Cheng576a3962010-09-25 00:49:35 +0000846/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000848/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000849multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
851 IIC_iEXTr, opc, "\t$Rd, $Rm",
852 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000853 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000854 bits<4> Rd;
855 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000856 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{15-12} = Rd;
858 let Inst{11-10} = 0b00;
859 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000860 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000861 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
862 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
863 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000864 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000865 bits<4> Rd;
866 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000867 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000869 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000871 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000872 }
Evan Chenga8e29892007-01-19 07:51:42 +0000873}
874
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
877 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000880 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000881 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000882 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000883 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
884 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
886 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000887 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000888 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000890 }
891}
892
Evan Cheng576a3962010-09-25 00:49:35 +0000893/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000894/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000895multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
897 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
898 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000899 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000900 bits<4> Rd;
901 bits<4> Rm;
902 bits<4> Rn;
903 let Inst{19-16} = Rn;
904 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000905 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000906 let Inst{9-4} = 0b000111;
907 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000908 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000909 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
910 rot_imm:$rot),
911 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
912 [(set GPR:$Rd, (opnode GPR:$Rn,
913 (rotr GPR:$Rm, rot_imm:$rot)))]>,
914 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000915 bits<4> Rd;
916 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000917 bits<4> Rn;
918 bits<2> rot;
919 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000920 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000921 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000922 let Inst{9-4} = 0b000111;
923 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000924 }
Evan Chenga8e29892007-01-19 07:51:42 +0000925}
926
Johnny Chen2ec5e492010-02-22 21:50:40 +0000927// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000928multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000929 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
930 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000931 [/* For disassembly only; pattern left blank */]>,
932 Requires<[IsARM, HasV6]> {
933 let Inst{11-10} = 0b00;
934 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000935 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
936 rot_imm:$rot),
937 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000938 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 Requires<[IsARM, HasV6]> {
940 bits<4> Rn;
941 bits<2> rot;
942 let Inst{19-16} = Rn;
943 let Inst{11-10} = rot;
944 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000945}
946
Evan Cheng62674222009-06-25 23:34:10 +0000947/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
948let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000949multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
950 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000951 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
952 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
953 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000954 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000955 bits<4> Rd;
956 bits<4> Rn;
957 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 let Inst{15-12} = Rd;
960 let Inst{19-16} = Rn;
961 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
964 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
965 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000966 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 bits<4> Rd;
968 bits<4> Rn;
969 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000970 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 let isCommutable = Commutable;
973 let Inst{3-0} = Rm;
974 let Inst{15-12} = Rd;
975 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000976 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000977 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
978 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
979 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000980 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000981 bits<4> Rd;
982 bits<4> Rn;
983 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000984 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000985 let Inst{11-0} = shift;
986 let Inst{15-12} = Rd;
987 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 }
Jim Grosbache5165492009-11-09 00:11:35 +0000989}
Owen Anderson78a54692011-04-11 20:12:19 +0000990}
991
Jim Grosbache5165492009-11-09 00:11:35 +0000992// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000993// NOTE: CPSR def omitted because it will be handled by the custom inserter.
994let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000995multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000996 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
997 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000998 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000999 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1000 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001001 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1002 let isCommutable = Commutable;
1003 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001004 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1005 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001006 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Evan Chengc85e8322007-07-05 07:13:32 +00001008}
1009
Jim Grosbach3e556122010-10-26 22:37:02 +00001010let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001011multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001012 InstrItinClass iir, PatFrag opnode> {
1013 // Note: We use the complex addrmode_imm12 rather than just an input
1014 // GPR and a constrained immediate so that we can use this to match
1015 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001016 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001017 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1018 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001019 bits<4> Rt;
1020 bits<17> addr;
1021 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1022 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001023 let Inst{15-12} = Rt;
1024 let Inst{11-0} = addr{11-0}; // imm12
1025 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001026 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001027 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1028 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001029 bits<4> Rt;
1030 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001031 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001032 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1033 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001034 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001035 let Inst{11-0} = shift{11-0};
1036 }
1037}
1038}
1039
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001040multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001041 InstrItinClass iir, PatFrag opnode> {
1042 // Note: We use the complex addrmode_imm12 rather than just an input
1043 // GPR and a constrained immediate so that we can use this to match
1044 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001045 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001046 (ins GPR:$Rt, addrmode_imm12:$addr),
1047 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1048 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1049 bits<4> Rt;
1050 bits<17> addr;
1051 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1052 let Inst{19-16} = addr{16-13}; // Rn
1053 let Inst{15-12} = Rt;
1054 let Inst{11-0} = addr{11-0}; // imm12
1055 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001056 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001057 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1058 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1059 bits<4> Rt;
1060 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001061 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1063 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001064 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001065 let Inst{11-0} = shift{11-0};
1066 }
1067}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001068//===----------------------------------------------------------------------===//
1069// Instructions
1070//===----------------------------------------------------------------------===//
1071
Evan Chenga8e29892007-01-19 07:51:42 +00001072//===----------------------------------------------------------------------===//
1073// Miscellaneous Instructions.
1074//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1077/// the function. The first operand is the ID# for this instruction, the second
1078/// is the index into the MachineConstantPool that this is, the third is the
1079/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001080let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001081def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001082PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001083 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001084
Jim Grosbach4642ad32010-02-22 23:10:38 +00001085// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1086// from removing one half of the matched pairs. That breaks PEI, which assumes
1087// these will always be in pairs, and asserts if it finds otherwise. Better way?
1088let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001089def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001090PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001091 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001092
Jim Grosbach64171712010-02-16 21:07:46 +00001093def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001094PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001095 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001096}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001097
Johnny Chenf4d81052010-02-12 22:53:19 +00001098def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001099 [/* For disassembly only; pattern left blank */]>,
1100 Requires<[IsARM, HasV6T2]> {
1101 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001102 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001103 let Inst{7-0} = 0b00000000;
1104}
1105
Johnny Chenf4d81052010-02-12 22:53:19 +00001106def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1107 [/* For disassembly only; pattern left blank */]>,
1108 Requires<[IsARM, HasV6T2]> {
1109 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001110 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001111 let Inst{7-0} = 0b00000001;
1112}
1113
1114def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1115 [/* For disassembly only; pattern left blank */]>,
1116 Requires<[IsARM, HasV6T2]> {
1117 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001118 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001119 let Inst{7-0} = 0b00000010;
1120}
1121
1122def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV6T2]> {
1125 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001126 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001127 let Inst{7-0} = 0b00000011;
1128}
1129
Johnny Chen2ec5e492010-02-22 21:50:40 +00001130def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1131 "\t$dst, $a, $b",
1132 [/* For disassembly only; pattern left blank */]>,
1133 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<4> Rm;
1137 let Inst{3-0} = Rm;
1138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001140 let Inst{27-20} = 0b01101000;
1141 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001142 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001143}
1144
Johnny Chenf4d81052010-02-12 22:53:19 +00001145def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1146 [/* For disassembly only; pattern left blank */]>,
1147 Requires<[IsARM, HasV6T2]> {
1148 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001149 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001150 let Inst{7-0} = 0b00000100;
1151}
1152
Johnny Chenc6f7b272010-02-11 18:12:29 +00001153// The i32imm operand $val can be used by a debugger to store more information
1154// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001155def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001156 [/* For disassembly only; pattern left blank */]>,
1157 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001158 bits<16> val;
1159 let Inst{3-0} = val{3-0};
1160 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001161 let Inst{27-20} = 0b00010010;
1162 let Inst{7-4} = 0b0111;
1163}
1164
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001165// Change Processor State is a system instruction -- for disassembly and
1166// parsing only.
1167// FIXME: Since the asm parser has currently no clean way to handle optional
1168// operands, create 3 versions of the same instruction. Once there's a clean
1169// framework to represent optional operands, change this behavior.
1170class CPS<dag iops, string asm_ops>
1171 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1172 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1173 bits<2> imod;
1174 bits<3> iflags;
1175 bits<5> mode;
1176 bit M;
1177
Johnny Chenb98e1602010-02-12 18:55:33 +00001178 let Inst{31-28} = 0b1111;
1179 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001180 let Inst{19-18} = imod;
1181 let Inst{17} = M; // Enabled if mode is set;
1182 let Inst{16} = 0;
1183 let Inst{8-6} = iflags;
1184 let Inst{5} = 0;
1185 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001186}
1187
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001188let M = 1 in
1189 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1190 "$imod\t$iflags, $mode">;
1191let mode = 0, M = 0 in
1192 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1193
1194let imod = 0, iflags = 0, M = 1 in
1195 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1196
Johnny Chenb92a23f2010-02-21 04:42:01 +00001197// Preload signals the memory system of possible future data/instruction access.
1198// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001199multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200
Evan Chengdfed19f2010-11-03 06:34:55 +00001201 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001202 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001203 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001204 bits<4> Rt;
1205 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001206 let Inst{31-26} = 0b111101;
1207 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001208 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001209 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001210 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001211 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001212 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001213 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001214 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001215 }
1216
Evan Chengdfed19f2010-11-03 06:34:55 +00001217 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001218 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001219 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001220 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001221 let Inst{31-26} = 0b111101;
1222 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001223 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001224 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001225 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001226 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001227 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001228 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001229 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001230 }
1231}
1232
Evan Cheng416941d2010-11-04 05:19:35 +00001233defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1234defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1235defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001236
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001237def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1238 "setend\t$end",
1239 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001240 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001241 bits<1> end;
1242 let Inst{31-10} = 0b1111000100000001000000;
1243 let Inst{9} = end;
1244 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001245}
1246
Johnny Chenf4d81052010-02-12 22:53:19 +00001247def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001248 [/* For disassembly only; pattern left blank */]>,
1249 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001250 bits<4> opt;
1251 let Inst{27-4} = 0b001100100000111100001111;
1252 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001253}
1254
Johnny Chenba6e0332010-02-11 17:14:31 +00001255// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001256let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001257def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001258 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001259 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001260 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001261}
1262
Evan Cheng12c3a532008-11-06 17:48:05 +00001263// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001264let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001265def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1266 Size4Bytes, IIC_iALUr,
1267 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268
Evan Cheng325474e2008-01-07 23:56:57 +00001269let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001270def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001271 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001272 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001273
Jim Grosbach53694262010-11-18 01:15:56 +00001274def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001275 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001276 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001277
Jim Grosbach53694262010-11-18 01:15:56 +00001278def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001279 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001280 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001281
Jim Grosbach53694262010-11-18 01:15:56 +00001282def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001283 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001284 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001285
Jim Grosbach53694262010-11-18 01:15:56 +00001286def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001287 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001288 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001289}
Chris Lattner13c63102008-01-06 05:55:01 +00001290let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001291def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001292 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001293
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001294def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001295 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1296 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001297
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001298def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001299 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001300}
Evan Cheng12c3a532008-11-06 17:48:05 +00001301} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001302
Evan Chenge07715c2009-06-23 05:25:29 +00001303
1304// LEApcrel - Load a pc-relative address into a register without offending the
1305// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001306let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001307// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001308// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1309// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001310def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001311 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001312 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001313 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001314 let Inst{27-25} = 0b001;
1315 let Inst{20} = 0;
1316 let Inst{19-16} = 0b1111;
1317 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001318 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001319}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001320def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1321 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001322
1323def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1324 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1325 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327//===----------------------------------------------------------------------===//
1328// Control Flow Instructions.
1329//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001330
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1332 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001333 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 "bx", "\tlr", [(ARMretflag)]>,
1335 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001336 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001337 }
1338
1339 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001340 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001341 "mov", "\tpc, lr", [(ARMretflag)]>,
1342 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001343 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001344 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001345}
Rafael Espindola27185192006-09-29 21:20:16 +00001346
Bob Wilson04ea6e52009-10-28 00:37:03 +00001347// Indirect branches
1348let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001349 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001350 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351 [(brind GPR:$dst)]>,
1352 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001353 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001354 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001355 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001356 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357
Johnny Chen75f42962011-05-22 17:51:04 +00001358 // For disassembly only.
1359 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1360 "bx$p\t$dst", [/* pattern left blank */]>,
1361 Requires<[IsARM, HasV4T]> {
1362 bits<4> dst;
1363 let Inst{27-4} = 0b000100101111111111110001;
1364 let Inst{3-0} = dst;
1365 }
1366
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001367 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001368 // FIXME: We would really like to define this as a vanilla ARMPat like:
1369 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1370 // With that, however, we can't set isBranch, isTerminator, etc..
1371 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1372 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1373 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001374}
1375
Evan Cheng1e0eab12010-11-29 22:43:27 +00001376// All calls clobber the non-callee saved registers. SP is marked as
1377// a use to prevent stack-pointer assignments that appear immediately
1378// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001379let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001380 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001381 // FIXME: Do we really need a non-predicated version? If so, it should
1382 // at least be a pseudo instruction expanding to the predicated version
1383 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001384 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001385 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001386 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001387 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001388 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001389 Requires<[IsARM, IsNotDarwin]> {
1390 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001391 bits<24> func;
1392 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001393 }
Evan Cheng277f0742007-06-19 21:05:09 +00001394
Jason W Kim685c3502011-02-04 19:47:15 +00001395 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001396 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001397 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001398 Requires<[IsARM, IsNotDarwin]> {
1399 bits<24> func;
1400 let Inst{23-0} = func;
1401 }
Evan Cheng277f0742007-06-19 21:05:09 +00001402
Evan Chenga8e29892007-01-19 07:51:42 +00001403 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001404 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001405 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001406 [(ARMcall GPR:$func)]>,
1407 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001408 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001409 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001410 let Inst{3-0} = func;
1411 }
1412
1413 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1414 IIC_Br, "blx", "\t$func",
1415 [(ARMcall_pred GPR:$func)]>,
1416 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1417 bits<4> func;
1418 let Inst{27-4} = 0b000100101111111111110011;
1419 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001420 }
1421
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001422 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001423 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001424 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1425 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1426 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001427
1428 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001429 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1430 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1431 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001432}
1433
David Goodwin1a8f36e2009-08-12 18:31:53 +00001434let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001435 // On Darwin R9 is call-clobbered.
1436 // R7 is marked as a use to prevent frame-pointer assignments from being
1437 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001438 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001439 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001440 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1441 Size4Bytes, IIC_Br,
1442 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001443
Jim Grosbachf859a542011-03-12 00:45:26 +00001444 def BLr9_pred : ARMPseudoInst<(outs),
1445 (ins bltarget:$func, pred:$p, variable_ops),
1446 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001447 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001448 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001449
1450 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001451 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1452 Size4Bytes, IIC_Br,
1453 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001454
Jim Grosbachf859a542011-03-12 00:45:26 +00001455 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1456 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001457 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001458 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001459
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001460 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001461 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001462 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1463 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1464 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001465
1466 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001467 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1468 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1469 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001470}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001471
Dale Johannesen51e28e62010-06-03 21:09:53 +00001472// Tail calls.
1473
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001474// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1476 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001477 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001479 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1480 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001481
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001482 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1483 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001485 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1486 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001487 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001488
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001489 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1490 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001491 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001493 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1494 Size4Bytes, IIC_Br,
1495 []>, Requires<[IsARM, IsDarwin]>;
1496
1497 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1498 Size4Bytes, IIC_Br,
1499 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 }
1501
1502 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001503 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001504 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001505 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1506 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001508 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1509 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001510
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001511 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1512 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001513 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001514
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001515 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1516 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001517 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001518
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001519 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1520 Size4Bytes, IIC_Br,
1521 []>, Requires<[IsARM, IsNotDarwin]>;
1522 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1523 Size4Bytes, IIC_Br,
1524 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001525 }
1526}
1527
David Goodwin1a8f36e2009-08-12 18:31:53 +00001528let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001529 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001530 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001531 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001532 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1533 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001534 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1535 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001536
Jim Grosbach2dc77682010-11-29 18:37:44 +00001537 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1538 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001539 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001540 SizeSpecial, IIC_Br,
1541 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001542 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1543 // into i12 and rs suffixed versions.
1544 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001545 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001546 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001547 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001548 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001549 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001550 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001551 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001552 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001553 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001554 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001555 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001556
Evan Chengc85e8322007-07-05 07:13:32 +00001557 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001558 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001559 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001560 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001561 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1562 bits<24> target;
1563 let Inst{23-0} = target;
1564 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001565}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001566
Johnny Chen8901e6f2011-03-31 17:53:50 +00001567// BLX (immediate) -- for disassembly only
1568def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1569 "blx\t$target", [/* pattern left blank */]>,
1570 Requires<[IsARM, HasV5T]> {
1571 let Inst{31-25} = 0b1111101;
1572 bits<25> target;
1573 let Inst{23-0} = target{24-1};
1574 let Inst{24} = target{0};
1575}
1576
Johnny Chena1e76212010-02-13 02:51:09 +00001577// Branch and Exchange Jazelle -- for disassembly only
1578def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1579 [/* For disassembly only; pattern left blank */]> {
1580 let Inst{23-20} = 0b0010;
1581 //let Inst{19-8} = 0xfff;
1582 let Inst{7-4} = 0b0010;
1583}
1584
Johnny Chen0296f3e2010-02-16 21:59:54 +00001585// Secure Monitor Call is a system instruction -- for disassembly only
1586def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1587 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001588 bits<4> opt;
1589 let Inst{23-4} = 0b01100000000000000111;
1590 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001591}
1592
Johnny Chen64dfb782010-02-16 20:04:27 +00001593// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001594let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001595def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001596 [/* For disassembly only; pattern left blank */]> {
1597 bits<24> svc;
1598 let Inst{23-0} = svc;
1599}
Johnny Chen85d5a892010-02-10 18:02:25 +00001600}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001601def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001602
Johnny Chenfb566792010-02-17 21:39:10 +00001603// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001604let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001605def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1606 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001607 [/* For disassembly only; pattern left blank */]> {
1608 let Inst{31-28} = 0b1111;
1609 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001610 let Inst{19-8} = 0xd05;
1611 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001612}
1613
Jim Grosbache6913602010-11-03 01:01:43 +00001614def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1615 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001616 [/* For disassembly only; pattern left blank */]> {
1617 let Inst{31-28} = 0b1111;
1618 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001619 let Inst{19-8} = 0xd05;
1620 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001621}
1622
Johnny Chenfb566792010-02-17 21:39:10 +00001623// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001624def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1625 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001626 [/* For disassembly only; pattern left blank */]> {
1627 let Inst{31-28} = 0b1111;
1628 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001629 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001630}
1631
Jim Grosbache6913602010-11-03 01:01:43 +00001632def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1633 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001634 [/* For disassembly only; pattern left blank */]> {
1635 let Inst{31-28} = 0b1111;
1636 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001637 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001638}
Chris Lattner39ee0362010-10-31 19:10:56 +00001639} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001640
Evan Chenga8e29892007-01-19 07:51:42 +00001641//===----------------------------------------------------------------------===//
1642// Load / store Instructions.
1643//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001644
Evan Chenga8e29892007-01-19 07:51:42 +00001645// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001646
1647
Evan Cheng7e2fe912010-10-28 06:47:08 +00001648defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001649 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001650defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001651 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001652defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001653 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001654defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001655 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001656
Evan Chengfa775d02007-03-19 07:20:03 +00001657// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001658let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1659 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001660def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001661 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1662 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001663 bits<4> Rt;
1664 bits<17> addr;
1665 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1666 let Inst{19-16} = 0b1111;
1667 let Inst{15-12} = Rt;
1668 let Inst{11-0} = addr{11-0}; // imm12
1669}
Evan Chengfa775d02007-03-19 07:20:03 +00001670
Evan Chenga8e29892007-01-19 07:51:42 +00001671// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001672def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001673 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1674 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001675
Evan Chenga8e29892007-01-19 07:51:42 +00001676// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001677def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001678 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1679 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001680
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001681def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001682 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1683 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001684
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001685let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001686// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001687def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1688 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001689 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001690 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001691}
Rafael Espindolac391d162006-10-23 20:34:27 +00001692
Evan Chenga8e29892007-01-19 07:51:42 +00001693// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001694multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001695 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1696 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001697 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1698 // {17-14} Rn
1699 // {13} 1 == Rm, 0 == imm12
1700 // {12} isAdd
1701 // {11-0} imm12/Rm
1702 bits<18> addr;
1703 let Inst{25} = addr{13};
1704 let Inst{23} = addr{12};
1705 let Inst{19-16} = addr{17-14};
1706 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001707 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001708 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001709 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001710 (ins GPR:$Rn, am2offset:$offset),
1711 IndexModePost, LdFrm, itin,
1712 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001713 // {13} 1 == Rm, 0 == imm12
1714 // {12} isAdd
1715 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001716 bits<14> offset;
1717 bits<4> Rn;
1718 let Inst{25} = offset{13};
1719 let Inst{23} = offset{12};
1720 let Inst{19-16} = Rn;
1721 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001722 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001723}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001724
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001725let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001726defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1727defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001728}
Rafael Espindola450856d2006-12-12 00:37:38 +00001729
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001730multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1731 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1732 (ins addrmode3:$addr), IndexModePre,
1733 LdMiscFrm, itin,
1734 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1735 bits<14> addr;
1736 let Inst{23} = addr{8}; // U bit
1737 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1738 let Inst{19-16} = addr{12-9}; // Rn
1739 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1740 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1741 }
1742 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1743 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1744 LdMiscFrm, itin,
1745 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001746 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001747 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001748 let Inst{23} = offset{8}; // U bit
1749 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001750 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001751 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1752 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001753 }
1754}
Rafael Espindola4e307642006-09-08 16:59:47 +00001755
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001756let mayLoad = 1, neverHasSideEffects = 1 in {
1757defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1758defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1759defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001760let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001761def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1762 (ins addrmode3:$addr), IndexModePre,
1763 LdMiscFrm, IIC_iLoad_d_ru,
1764 "ldrd", "\t$Rt, $Rt2, $addr!",
1765 "$addr.base = $Rn_wb", []> {
1766 bits<14> addr;
1767 let Inst{23} = addr{8}; // U bit
1768 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1769 let Inst{19-16} = addr{12-9}; // Rn
1770 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1771 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1772}
1773def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1774 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1775 LdMiscFrm, IIC_iLoad_d_ru,
1776 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1777 "$Rn = $Rn_wb", []> {
1778 bits<10> offset;
1779 bits<4> Rn;
1780 let Inst{23} = offset{8}; // U bit
1781 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1782 let Inst{19-16} = Rn;
1783 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1784 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1785}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001786} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001787} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001788
Johnny Chenadb561d2010-02-18 03:27:42 +00001789// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001790let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001791def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1792 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1793 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1794 // {17-14} Rn
1795 // {13} 1 == Rm, 0 == imm12
1796 // {12} isAdd
1797 // {11-0} imm12/Rm
1798 bits<18> addr;
1799 let Inst{25} = addr{13};
1800 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001801 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001802 let Inst{19-16} = addr{17-14};
1803 let Inst{11-0} = addr{11-0};
1804 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001805}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001806def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1807 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1808 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1809 // {17-14} Rn
1810 // {13} 1 == Rm, 0 == imm12
1811 // {12} isAdd
1812 // {11-0} imm12/Rm
1813 bits<18> addr;
1814 let Inst{25} = addr{13};
1815 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001816 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001817 let Inst{19-16} = addr{17-14};
1818 let Inst{11-0} = addr{11-0};
1819 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001820}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001821def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1822 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1823 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001824 let Inst{21} = 1; // overwrite
1825}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001826def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1827 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1828 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001829 let Inst{21} = 1; // overwrite
1830}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001831def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1832 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1833 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001834 let Inst{21} = 1; // overwrite
1835}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001836}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001837
Evan Chenga8e29892007-01-19 07:51:42 +00001838// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001839
1840// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001841def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001842 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1843 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001844
Evan Chenga8e29892007-01-19 07:51:42 +00001845// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001846let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1847def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001848 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001849 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001850
1851// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001852def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001853 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001854 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001855 "str", "\t$Rt, [$Rn, $offset]!",
1856 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001857 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001858 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001859
Jim Grosbach953557f42010-11-19 21:35:06 +00001860def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001861 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001862 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001863 "str", "\t$Rt, [$Rn], $offset",
1864 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001865 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001866 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Jim Grosbacha1b41752010-11-19 22:06:57 +00001868def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1869 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1870 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001871 "strb", "\t$Rt, [$Rn, $offset]!",
1872 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001873 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1874 GPR:$Rn, am2offset:$offset))]>;
1875def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1876 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1877 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001878 "strb", "\t$Rt, [$Rn], $offset",
1879 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001880 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1881 GPR:$Rn, am2offset:$offset))]>;
1882
Jim Grosbach2dc77682010-11-29 18:37:44 +00001883def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1884 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1885 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001886 "strh", "\t$Rt, [$Rn, $offset]!",
1887 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001888 [(set GPR:$Rn_wb,
1889 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001890
Jim Grosbach2dc77682010-11-29 18:37:44 +00001891def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1892 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1893 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001894 "strh", "\t$Rt, [$Rn], $offset",
1895 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001896 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1897 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001898
Johnny Chen39a4bb32010-02-18 22:31:18 +00001899// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001900let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001901def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1902 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001903 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001904 "strd", "\t$src1, $src2, [$base, $offset]!",
1905 "$base = $base_wb", []>;
1906
1907// For disassembly only
1908def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1909 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001910 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001911 "strd", "\t$src1, $src2, [$base], $offset",
1912 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001913} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001914
Johnny Chenad4df4c2010-03-01 19:22:00 +00001915// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001916
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001917def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1918 IndexModePost, StFrm, IIC_iStore_ru,
1919 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001920 [/* For disassembly only; pattern left blank */]> {
1921 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001922 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1923}
1924
1925def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1926 IndexModePost, StFrm, IIC_iStore_bh_ru,
1927 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1928 [/* For disassembly only; pattern left blank */]> {
1929 let Inst{21} = 1; // overwrite
1930 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001931}
1932
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001933def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001934 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001935 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001936 [/* For disassembly only; pattern left blank */]> {
1937 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001938 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001939}
1940
Evan Chenga8e29892007-01-19 07:51:42 +00001941//===----------------------------------------------------------------------===//
1942// Load / store multiple Instructions.
1943//
1944
Bill Wendling6c470b82010-11-13 09:09:38 +00001945multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1946 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001947 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001948 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1949 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001950 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001951 let Inst{24-23} = 0b01; // Increment After
1952 let Inst{21} = 0; // No writeback
1953 let Inst{20} = L_bit;
1954 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001955 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001956 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1957 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001958 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001959 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001960 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001961 let Inst{20} = L_bit;
1962 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001963 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001964 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1965 IndexModeNone, f, itin,
1966 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1967 let Inst{24-23} = 0b00; // Decrement After
1968 let Inst{21} = 0; // No writeback
1969 let Inst{20} = L_bit;
1970 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001971 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001972 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1973 IndexModeUpd, f, itin_upd,
1974 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1975 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001976 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001977 let Inst{20} = L_bit;
1978 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001979 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001980 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1981 IndexModeNone, f, itin,
1982 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1983 let Inst{24-23} = 0b10; // Decrement Before
1984 let Inst{21} = 0; // No writeback
1985 let Inst{20} = L_bit;
1986 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001987 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001988 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1989 IndexModeUpd, f, itin_upd,
1990 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1991 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001992 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001993 let Inst{20} = L_bit;
1994 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001995 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001996 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1997 IndexModeNone, f, itin,
1998 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1999 let Inst{24-23} = 0b11; // Increment Before
2000 let Inst{21} = 0; // No writeback
2001 let Inst{20} = L_bit;
2002 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002003 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002004 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2005 IndexModeUpd, f, itin_upd,
2006 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2007 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002008 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002009 let Inst{20} = L_bit;
2010 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002011}
Bill Wendling6c470b82010-11-13 09:09:38 +00002012
Bill Wendlingc93989a2010-11-13 11:20:05 +00002013let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002014
2015let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2016defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2017
2018let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2019defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2020
2021} // neverHasSideEffects
2022
Bob Wilson0fef5842011-01-06 19:24:32 +00002023// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002024def : MnemonicAlias<"ldmfd", "ldmia">;
2025def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002026def : MnemonicAlias<"ldm", "ldmia">;
2027def : MnemonicAlias<"stm", "stmia">;
2028
2029// FIXME: remove when we have a way to marking a MI with these properties.
2030// FIXME: Should pc be an implicit operand like PICADD, etc?
2031let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2032 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00002033def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2034 reglist:$regs, variable_ops),
2035 Size4Bytes, IIC_iLoad_mBr, []>,
2036 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002037
Evan Chenga8e29892007-01-19 07:51:42 +00002038//===----------------------------------------------------------------------===//
2039// Move Instructions.
2040//
2041
Evan Chengcd799b92009-06-12 20:46:18 +00002042let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002043def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2044 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2045 bits<4> Rd;
2046 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002047
Johnny Chen103bf952011-04-01 23:30:25 +00002048 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002049 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002050 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002051 let Inst{3-0} = Rm;
2052 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002053}
2054
Dale Johannesen38d5f042010-06-15 22:24:08 +00002055// A version for the smaller set of tail call registers.
2056let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002057def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002058 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2059 bits<4> Rd;
2060 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002061
Dale Johannesen38d5f042010-06-15 22:24:08 +00002062 let Inst{11-4} = 0b00000000;
2063 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002064 let Inst{3-0} = Rm;
2065 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002066}
2067
Evan Chengf40deed2010-10-27 23:41:30 +00002068def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002069 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002070 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2071 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002072 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002073 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002074 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002075 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002076 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002077 let Inst{25} = 0;
2078}
Evan Chenga2515702007-03-19 07:09:02 +00002079
Evan Chengc4af4632010-11-17 20:13:28 +00002080let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002081def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2082 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002083 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002084 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002085 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002086 let Inst{15-12} = Rd;
2087 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002088 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002089}
2090
Evan Chengc4af4632010-11-17 20:13:28 +00002091let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002092def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002093 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002094 "movw", "\t$Rd, $imm",
2095 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002096 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002097 bits<4> Rd;
2098 bits<16> imm;
2099 let Inst{15-12} = Rd;
2100 let Inst{11-0} = imm{11-0};
2101 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002102 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002103 let Inst{25} = 1;
2104}
2105
Evan Cheng53519f02011-01-21 18:55:51 +00002106def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2107 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002108
2109let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002110def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002111 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002112 "movt", "\t$Rd, $imm",
2113 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002114 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002115 lo16AllZero:$imm))]>, UnaryDP,
2116 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002117 bits<4> Rd;
2118 bits<16> imm;
2119 let Inst{15-12} = Rd;
2120 let Inst{11-0} = imm{11-0};
2121 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002122 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002123 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002124}
Evan Cheng13ab0202007-07-10 18:08:01 +00002125
Evan Cheng53519f02011-01-21 18:55:51 +00002126def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2127 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002128
2129} // Constraints
2130
Evan Cheng20956592009-10-21 08:15:52 +00002131def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2132 Requires<[IsARM, HasV6T2]>;
2133
David Goodwinca01a8d2009-09-01 18:32:09 +00002134let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002135def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002136 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2137 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002138
2139// These aren't really mov instructions, but we have to define them this way
2140// due to flag operands.
2141
Evan Cheng071a2792007-09-11 19:55:27 +00002142let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002143def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002144 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2145 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002146def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002147 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2148 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002149}
Evan Chenga8e29892007-01-19 07:51:42 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151//===----------------------------------------------------------------------===//
2152// Extend Instructions.
2153//
2154
2155// Sign extenders
2156
Evan Cheng576a3962010-09-25 00:49:35 +00002157defm SXTB : AI_ext_rrot<0b01101010,
2158 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2159defm SXTH : AI_ext_rrot<0b01101011,
2160 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002161
Evan Cheng576a3962010-09-25 00:49:35 +00002162defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002163 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002164defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002165 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Johnny Chen2ec5e492010-02-22 21:50:40 +00002167// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002168defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002169
2170// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002171defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002172
2173// Zero extenders
2174
2175let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002176defm UXTB : AI_ext_rrot<0b01101110,
2177 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2178defm UXTH : AI_ext_rrot<0b01101111,
2179 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2180defm UXTB16 : AI_ext_rrot<0b01101100,
2181 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002182
Jim Grosbach542f6422010-07-28 23:25:44 +00002183// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2184// The transformation should probably be done as a combiner action
2185// instead so we can include a check for masking back in the upper
2186// eight bits of the source into the lower eight bits of the result.
2187//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2188// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002189def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002190 (UXTB16r_rot GPR:$Src, 8)>;
2191
Evan Cheng576a3962010-09-25 00:49:35 +00002192defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002193 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002194defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002195 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002196}
2197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002199// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002200defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002201
Evan Chenga8e29892007-01-19 07:51:42 +00002202
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002203def SBFX : I<(outs GPR:$Rd),
2204 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002205 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002206 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002207 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002208 bits<4> Rd;
2209 bits<4> Rn;
2210 bits<5> lsb;
2211 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002212 let Inst{27-21} = 0b0111101;
2213 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002214 let Inst{20-16} = width;
2215 let Inst{15-12} = Rd;
2216 let Inst{11-7} = lsb;
2217 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002218}
2219
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002220def UBFX : I<(outs GPR:$Rd),
2221 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002222 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002223 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002224 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<5> lsb;
2228 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002229 let Inst{27-21} = 0b0111111;
2230 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002231 let Inst{20-16} = width;
2232 let Inst{15-12} = Rd;
2233 let Inst{11-7} = lsb;
2234 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002235}
2236
Evan Chenga8e29892007-01-19 07:51:42 +00002237//===----------------------------------------------------------------------===//
2238// Arithmetic Instructions.
2239//
2240
Jim Grosbach26421962008-10-14 20:36:24 +00002241defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002242 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002243 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002244defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002245 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002246 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002247
Evan Chengc85e8322007-07-05 07:13:32 +00002248// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002249defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002250 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002251 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2252defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002253 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002254 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002255
Evan Cheng62674222009-06-25 23:34:10 +00002256defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002257 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002258defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002259 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002260
2261// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002262let usesCustomInserter = 1 in {
2263defm ADCS : AI1_adde_sube_s_irs<
2264 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2265defm SBCS : AI1_adde_sube_s_irs<
2266 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2267}
Evan Chenga8e29892007-01-19 07:51:42 +00002268
Jim Grosbach84760882010-10-15 18:42:41 +00002269def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2270 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2271 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2272 bits<4> Rd;
2273 bits<4> Rn;
2274 bits<12> imm;
2275 let Inst{25} = 1;
2276 let Inst{15-12} = Rd;
2277 let Inst{19-16} = Rn;
2278 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002279}
Evan Cheng13ab0202007-07-10 18:08:01 +00002280
Bob Wilsoncff71782010-08-05 18:23:43 +00002281// The reg/reg form is only defined for the disassembler; for codegen it is
2282// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002283def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2284 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002285 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002286 bits<4> Rd;
2287 bits<4> Rn;
2288 bits<4> Rm;
2289 let Inst{11-4} = 0b00000000;
2290 let Inst{25} = 0;
2291 let Inst{3-0} = Rm;
2292 let Inst{15-12} = Rd;
2293 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002294}
2295
Jim Grosbach84760882010-10-15 18:42:41 +00002296def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2297 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2298 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2299 bits<4> Rd;
2300 bits<4> Rn;
2301 bits<12> shift;
2302 let Inst{25} = 0;
2303 let Inst{11-0} = shift;
2304 let Inst{15-12} = Rd;
2305 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002306}
Evan Chengc85e8322007-07-05 07:13:32 +00002307
2308// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002309// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2310let usesCustomInserter = 1 in {
2311def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2312 Size4Bytes, IIC_iALUi,
2313 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2314def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2315 Size4Bytes, IIC_iALUr,
2316 [/* For disassembly only; pattern left blank */]>;
2317def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2318 Size4Bytes, IIC_iALUsr,
2319 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002320}
Evan Chengc85e8322007-07-05 07:13:32 +00002321
Evan Cheng62674222009-06-25 23:34:10 +00002322let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002323def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2324 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2325 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002326 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002327 bits<4> Rd;
2328 bits<4> Rn;
2329 bits<12> imm;
2330 let Inst{25} = 1;
2331 let Inst{15-12} = Rd;
2332 let Inst{19-16} = Rn;
2333 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002334}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002335// The reg/reg form is only defined for the disassembler; for codegen it is
2336// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002337def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2338 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002339 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002340 bits<4> Rd;
2341 bits<4> Rn;
2342 bits<4> Rm;
2343 let Inst{11-4} = 0b00000000;
2344 let Inst{25} = 0;
2345 let Inst{3-0} = Rm;
2346 let Inst{15-12} = Rd;
2347 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002348}
Jim Grosbach84760882010-10-15 18:42:41 +00002349def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2350 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2351 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002352 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002353 bits<4> Rd;
2354 bits<4> Rn;
2355 bits<12> shift;
2356 let Inst{25} = 0;
2357 let Inst{11-0} = shift;
2358 let Inst{15-12} = Rd;
2359 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002360}
Evan Cheng62674222009-06-25 23:34:10 +00002361}
2362
Owen Andersonb48c7912011-04-05 23:55:28 +00002363// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2364let usesCustomInserter = 1, Uses = [CPSR] in {
2365def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2366 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002367 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002368def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2369 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002370 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002371}
Evan Cheng2c614c52007-06-06 10:17:05 +00002372
Evan Chenga8e29892007-01-19 07:51:42 +00002373// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002374// The assume-no-carry-in form uses the negation of the input since add/sub
2375// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2376// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2377// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002378def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2379 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002380def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2381 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2382// The with-carry-in form matches bitwise not instead of the negation.
2383// Effectively, the inverse interpretation of the carry flag already accounts
2384// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002385def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002386 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002387def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2388 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389
2390// Note: These are implemented in C++ code, because they have to generate
2391// ADD/SUBrs instructions, which use a complex pattern that a xform function
2392// cannot produce.
2393// (mul X, 2^n+1) -> (add (X << n), X)
2394// (mul X, 2^n-1) -> (rsb X, (X << n))
2395
Johnny Chen667d1272010-02-22 18:50:54 +00002396// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002397// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002398class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002399 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2400 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2401 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002402 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002403 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002404 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002405 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002406 let Inst{11-4} = op11_4;
2407 let Inst{19-16} = Rn;
2408 let Inst{15-12} = Rd;
2409 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002410}
2411
Johnny Chen667d1272010-02-22 18:50:54 +00002412// Saturating add/subtract -- for disassembly only
2413
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002414def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002415 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2416 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002417def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002418 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2419 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2420def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2421 "\t$Rd, $Rm, $Rn">;
2422def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2423 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002424
2425def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2426def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2427def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2428def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2429def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2430def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2431def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2432def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2433def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2434def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2435def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2436def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002437
2438// Signed/Unsigned add/subtract -- for disassembly only
2439
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002440def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2441def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2442def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2443def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2444def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2445def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2446def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2447def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2448def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2449def USAX : AAI<0b01100101, 0b11110101, "usax">;
2450def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2451def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002452
2453// Signed/Unsigned halving add/subtract -- for disassembly only
2454
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002455def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2456def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2457def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2458def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2459def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2460def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2461def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2462def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2463def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2464def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2465def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2466def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002467
Johnny Chenadc77332010-02-26 22:04:29 +00002468// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002469
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002471 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002472 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002473 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<4> Rn;
2476 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002477 let Inst{27-20} = 0b01111000;
2478 let Inst{15-12} = 0b1111;
2479 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{19-16} = Rd;
2481 let Inst{11-8} = Rm;
2482 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002483}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002484def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002485 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002487 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 bits<4> Rd;
2489 bits<4> Rn;
2490 bits<4> Rm;
2491 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002492 let Inst{27-20} = 0b01111000;
2493 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494 let Inst{19-16} = Rd;
2495 let Inst{15-12} = Ra;
2496 let Inst{11-8} = Rm;
2497 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498}
2499
2500// Signed/Unsigned saturate -- for disassembly only
2501
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002502def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002504 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 bits<4> Rd;
2506 bits<5> sat_imm;
2507 bits<4> Rn;
2508 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002509 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002510 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 let Inst{20-16} = sat_imm;
2512 let Inst{15-12} = Rd;
2513 let Inst{11-7} = sh{7-3};
2514 let Inst{6} = sh{0};
2515 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002516}
2517
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002518def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002520 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002521 bits<4> Rd;
2522 bits<4> sat_imm;
2523 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002524 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002525 let Inst{11-4} = 0b11110011;
2526 let Inst{15-12} = Rd;
2527 let Inst{19-16} = sat_imm;
2528 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002529}
2530
Jim Grosbach70987fb2010-10-18 23:35:38 +00002531def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2532 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002533 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002534 bits<4> Rd;
2535 bits<5> sat_imm;
2536 bits<4> Rn;
2537 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002538 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002539 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 let Inst{15-12} = Rd;
2541 let Inst{11-7} = sh{7-3};
2542 let Inst{6} = sh{0};
2543 let Inst{20-16} = sat_imm;
2544 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002545}
2546
Jim Grosbach70987fb2010-10-18 23:35:38 +00002547def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2548 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002549 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002550 bits<4> Rd;
2551 bits<4> sat_imm;
2552 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002553 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002554 let Inst{11-4} = 0b11110011;
2555 let Inst{15-12} = Rd;
2556 let Inst{19-16} = sat_imm;
2557 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002558}
Evan Chenga8e29892007-01-19 07:51:42 +00002559
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002560def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2561def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563//===----------------------------------------------------------------------===//
2564// Bitwise Instructions.
2565//
2566
Jim Grosbach26421962008-10-14 20:36:24 +00002567defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002568 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002569 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002570defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002571 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002572 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002573defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002574 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002575 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002576defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002577 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002578 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbach3fea191052010-10-21 22:03:21 +00002580def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002581 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002582 "bfc", "\t$Rd, $imm", "$src = $Rd",
2583 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002584 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002585 bits<4> Rd;
2586 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002587 let Inst{27-21} = 0b0111110;
2588 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002589 let Inst{15-12} = Rd;
2590 let Inst{11-7} = imm{4-0}; // lsb
2591 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002592}
2593
Johnny Chenb2503c02010-02-17 06:31:48 +00002594// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002595def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002596 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002597 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2598 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002599 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002600 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002601 bits<4> Rd;
2602 bits<4> Rn;
2603 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002604 let Inst{27-21} = 0b0111110;
2605 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002606 let Inst{15-12} = Rd;
2607 let Inst{11-7} = imm{4-0}; // lsb
2608 let Inst{20-16} = imm{9-5}; // width
2609 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002610}
2611
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002612// GNU as only supports this form of bfi (w/ 4 arguments)
2613let isAsmParserOnly = 1 in
2614def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2615 lsb_pos_imm:$lsb, width_imm:$width),
2616 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2617 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2618 []>, Requires<[IsARM, HasV6T2]> {
2619 bits<4> Rd;
2620 bits<4> Rn;
2621 bits<5> lsb;
2622 bits<5> width;
2623 let Inst{27-21} = 0b0111110;
2624 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2625 let Inst{15-12} = Rd;
2626 let Inst{11-7} = lsb;
2627 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2628 let Inst{3-0} = Rn;
2629}
2630
Jim Grosbach36860462010-10-21 22:19:32 +00002631def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2632 "mvn", "\t$Rd, $Rm",
2633 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2634 bits<4> Rd;
2635 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002636 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002637 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002638 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002639 let Inst{15-12} = Rd;
2640 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002641}
Jim Grosbach36860462010-10-21 22:19:32 +00002642def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2643 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2644 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2645 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002646 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002647 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002648 let Inst{19-16} = 0b0000;
2649 let Inst{15-12} = Rd;
2650 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002651}
Evan Chengc4af4632010-11-17 20:13:28 +00002652let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002653def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2654 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2655 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2656 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002657 bits<12> imm;
2658 let Inst{25} = 1;
2659 let Inst{19-16} = 0b0000;
2660 let Inst{15-12} = Rd;
2661 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002662}
Evan Chenga8e29892007-01-19 07:51:42 +00002663
2664def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2665 (BICri GPR:$src, so_imm_not:$imm)>;
2666
2667//===----------------------------------------------------------------------===//
2668// Multiply Instructions.
2669//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002670class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2671 string opc, string asm, list<dag> pattern>
2672 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2673 bits<4> Rd;
2674 bits<4> Rm;
2675 bits<4> Rn;
2676 let Inst{19-16} = Rd;
2677 let Inst{11-8} = Rm;
2678 let Inst{3-0} = Rn;
2679}
2680class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2681 string opc, string asm, list<dag> pattern>
2682 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2683 bits<4> RdLo;
2684 bits<4> RdHi;
2685 bits<4> Rm;
2686 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002687 let Inst{19-16} = RdHi;
2688 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689 let Inst{11-8} = Rm;
2690 let Inst{3-0} = Rn;
2691}
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002693let isCommutable = 1 in {
2694let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002695def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2696 pred:$p, cc_out:$s),
2697 Size4Bytes, IIC_iMUL32,
2698 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2699 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002700
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002701def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2702 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002703 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002704 Requires<[IsARM, HasV6]> {
2705 let Inst{15-12} = 0b0000;
2706}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707}
Evan Chenga8e29892007-01-19 07:51:42 +00002708
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002709let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002710def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002711 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2712 Size4Bytes, IIC_iMAC32,
2713 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002714 Requires<[IsARM, NoV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002715def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2716 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002717 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2718 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002719 bits<4> Ra;
2720 let Inst{15-12} = Ra;
2721}
Evan Chenga8e29892007-01-19 07:51:42 +00002722
Jim Grosbach65711012010-11-19 22:22:37 +00002723def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2724 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2725 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002726 Requires<[IsARM, HasV6T2]> {
2727 bits<4> Rd;
2728 bits<4> Rm;
2729 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002730 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002731 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002732 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002733 let Inst{11-8} = Rm;
2734 let Inst{3-0} = Rn;
2735}
Evan Chengedcbada2009-07-06 22:05:45 +00002736
Evan Chenga8e29892007-01-19 07:51:42 +00002737// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002738
Evan Chengcd799b92009-06-12 20:46:18 +00002739let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002740let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002741let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002742def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002743 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002744 Size4Bytes, IIC_iMUL64, []>,
2745 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002746
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002747def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2748 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2749 Size4Bytes, IIC_iMUL64, []>,
2750 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002751}
2752
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002753def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2754 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002755 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2756 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002757
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002758def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2759 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002760 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2761 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002762}
Evan Chenga8e29892007-01-19 07:51:42 +00002763
2764// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002765let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002766def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002767 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002768 Size4Bytes, IIC_iMAC64, []>,
2769 Requires<[IsARM, NoV6]>;
2770def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002771 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002772 Size4Bytes, IIC_iMAC64, []>,
2773 Requires<[IsARM, NoV6]>;
2774def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002775 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002776 Size4Bytes, IIC_iMAC64, []>,
2777 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002778
2779}
2780
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002781def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2782 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002783 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2784 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002785def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2786 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002787 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2788 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002789
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002790def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2791 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2792 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2793 Requires<[IsARM, HasV6]> {
2794 bits<4> RdLo;
2795 bits<4> RdHi;
2796 bits<4> Rm;
2797 bits<4> Rn;
2798 let Inst{19-16} = RdLo;
2799 let Inst{15-12} = RdHi;
2800 let Inst{11-8} = Rm;
2801 let Inst{3-0} = Rn;
2802}
Evan Chengcd799b92009-06-12 20:46:18 +00002803} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002804
2805// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002806def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2807 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2808 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002809 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002810 let Inst{15-12} = 0b1111;
2811}
Evan Cheng13ab0202007-07-10 18:08:01 +00002812
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002813def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2814 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002815 [/* For disassembly only; pattern left blank */]>,
2816 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002817 let Inst{15-12} = 0b1111;
2818}
2819
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002820def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2821 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2822 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2823 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2824 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002825
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002826def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2827 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2828 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002829 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002830 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002831
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002832def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2833 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2834 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2835 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2836 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002837
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002838def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2839 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2840 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002841 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002842 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002843
Raul Herbster37fb5b12007-08-30 23:25:47 +00002844multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002845 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2846 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2847 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2848 (sext_inreg GPR:$Rm, i16)))]>,
2849 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002850
Jim Grosbach3870b752010-10-22 18:35:16 +00002851 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2852 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2853 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2854 (sra GPR:$Rm, (i32 16))))]>,
2855 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002856
Jim Grosbach3870b752010-10-22 18:35:16 +00002857 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2858 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2859 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2860 (sext_inreg GPR:$Rm, i16)))]>,
2861 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002862
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2864 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2865 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2866 (sra GPR:$Rm, (i32 16))))]>,
2867 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002868
Jim Grosbach3870b752010-10-22 18:35:16 +00002869 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2870 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2871 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2872 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2873 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002874
Jim Grosbach3870b752010-10-22 18:35:16 +00002875 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2876 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2877 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2878 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2879 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002880}
2881
Raul Herbster37fb5b12007-08-30 23:25:47 +00002882
2883multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002884 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002885 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2886 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2887 [(set GPR:$Rd, (add GPR:$Ra,
2888 (opnode (sext_inreg GPR:$Rn, i16),
2889 (sext_inreg GPR:$Rm, i16))))]>,
2890 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002891
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002892 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002893 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2894 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2895 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2896 (sra GPR:$Rm, (i32 16)))))]>,
2897 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002898
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002899 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002900 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2901 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2902 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2903 (sext_inreg GPR:$Rm, i16))))]>,
2904 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002905
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002906 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002907 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2908 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2909 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2910 (sra GPR:$Rm, (i32 16)))))]>,
2911 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002912
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002913 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002914 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2915 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2916 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2917 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2918 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002919
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002920 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002921 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2922 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2923 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2924 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2925 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002926}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002927
Raul Herbster37fb5b12007-08-30 23:25:47 +00002928defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2929defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002930
Johnny Chen83498e52010-02-12 21:59:23 +00002931// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002932def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2933 (ins GPR:$Rn, GPR:$Rm),
2934 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002935 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002936 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002937
Jim Grosbach3870b752010-10-22 18:35:16 +00002938def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2939 (ins GPR:$Rn, GPR:$Rm),
2940 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002941 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002942 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002943
Jim Grosbach3870b752010-10-22 18:35:16 +00002944def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2945 (ins GPR:$Rn, GPR:$Rm),
2946 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002947 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002948 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002949
Jim Grosbach3870b752010-10-22 18:35:16 +00002950def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2951 (ins GPR:$Rn, GPR:$Rm),
2952 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002953 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002954 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002955
Johnny Chen667d1272010-02-22 18:50:54 +00002956// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002957class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2958 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002959 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002960 bits<4> Rn;
2961 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002962 let Inst{4} = 1;
2963 let Inst{5} = swap;
2964 let Inst{6} = sub;
2965 let Inst{7} = 0;
2966 let Inst{21-20} = 0b00;
2967 let Inst{22} = long;
2968 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002969 let Inst{11-8} = Rm;
2970 let Inst{3-0} = Rn;
2971}
2972class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2973 InstrItinClass itin, string opc, string asm>
2974 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2975 bits<4> Rd;
2976 let Inst{15-12} = 0b1111;
2977 let Inst{19-16} = Rd;
2978}
2979class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2980 InstrItinClass itin, string opc, string asm>
2981 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2982 bits<4> Ra;
2983 let Inst{15-12} = Ra;
2984}
2985class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2986 InstrItinClass itin, string opc, string asm>
2987 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2988 bits<4> RdLo;
2989 bits<4> RdHi;
2990 let Inst{19-16} = RdHi;
2991 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002992}
2993
2994multiclass AI_smld<bit sub, string opc> {
2995
Jim Grosbach385e1362010-10-22 19:15:30 +00002996 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2997 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002998
Jim Grosbach385e1362010-10-22 19:15:30 +00002999 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3000 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003001
Jim Grosbach385e1362010-10-22 19:15:30 +00003002 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3003 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3004 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003005
Jim Grosbach385e1362010-10-22 19:15:30 +00003006 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3007 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3008 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003009
3010}
3011
3012defm SMLA : AI_smld<0, "smla">;
3013defm SMLS : AI_smld<1, "smls">;
3014
Johnny Chen2ec5e492010-02-22 21:50:40 +00003015multiclass AI_sdml<bit sub, string opc> {
3016
Jim Grosbach385e1362010-10-22 19:15:30 +00003017 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3018 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3019 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3020 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003021}
3022
3023defm SMUA : AI_sdml<0, "smua">;
3024defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003025
Evan Chenga8e29892007-01-19 07:51:42 +00003026//===----------------------------------------------------------------------===//
3027// Misc. Arithmetic Instructions.
3028//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003029
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003030def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3031 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3032 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003033
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003034def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3035 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3036 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3037 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003038
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003039def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3040 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3041 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003042
Evan Cheng9568e5c2011-06-21 06:01:08 +00003043let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003044def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3045 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003046 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003047 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003048
Evan Cheng9568e5c2011-06-21 06:01:08 +00003049let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003050def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3051 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003052 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003053 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003054
Evan Chengf60ceac2011-06-15 17:17:48 +00003055def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3056 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3057 (REVSH GPR:$Rm)>;
3058
Bob Wilsonf955f292010-08-17 17:23:19 +00003059def lsl_shift_imm : SDNodeXForm<imm, [{
3060 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3061 return CurDAG->getTargetConstant(Sh, MVT::i32);
3062}]>;
3063
Eric Christopher8f232d32011-04-28 05:49:04 +00003064def lsl_amt : ImmLeaf<i32, [{
3065 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003066}], lsl_shift_imm>;
3067
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003068def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3069 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3070 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3071 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3072 (and (shl GPR:$Rm, lsl_amt:$sh),
3073 0xFFFF0000)))]>,
3074 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003075
Evan Chenga8e29892007-01-19 07:51:42 +00003076// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003077def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3078 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3079def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3080 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003081
Bob Wilsonf955f292010-08-17 17:23:19 +00003082def asr_shift_imm : SDNodeXForm<imm, [{
3083 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3084 return CurDAG->getTargetConstant(Sh, MVT::i32);
3085}]>;
3086
Eric Christopher8f232d32011-04-28 05:49:04 +00003087def asr_amt : ImmLeaf<i32, [{
3088 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003089}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003090
Bob Wilsondc66eda2010-08-16 22:26:55 +00003091// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3092// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003093def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3094 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3095 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3096 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3097 (and (sra GPR:$Rm, asr_amt:$sh),
3098 0xFFFF)))]>,
3099 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003100
Evan Chenga8e29892007-01-19 07:51:42 +00003101// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3102// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003103def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003104 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003105def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003106 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3107 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003108
Evan Chenga8e29892007-01-19 07:51:42 +00003109//===----------------------------------------------------------------------===//
3110// Comparison Instructions...
3111//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003112
Jim Grosbach26421962008-10-14 20:36:24 +00003113defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003114 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003115 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003116
Jim Grosbach97a884d2010-12-07 20:41:06 +00003117// ARMcmpZ can re-use the above instruction definitions.
3118def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3119 (CMPri GPR:$src, so_imm:$imm)>;
3120def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3121 (CMPrr GPR:$src, GPR:$rhs)>;
3122def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3123 (CMPrs GPR:$src, so_reg:$rhs)>;
3124
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003125// FIXME: We have to be careful when using the CMN instruction and comparison
3126// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003127// results:
3128//
3129// rsbs r1, r1, 0
3130// cmp r0, r1
3131// mov r0, #0
3132// it ls
3133// mov r0, #1
3134//
3135// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003136//
Bill Wendling6165e872010-08-26 18:33:51 +00003137// cmn r0, r1
3138// mov r0, #0
3139// it ls
3140// mov r0, #1
3141//
3142// However, the CMN gives the *opposite* result when r1 is 0. This is because
3143// the carry flag is set in the CMP case but not in the CMN case. In short, the
3144// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3145// value of r0 and the carry bit (because the "carry bit" parameter to
3146// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3147// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3148// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3149// parameter to AddWithCarry is defined as 0).
3150//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003151// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003152//
3153// x = 0
3154// ~x = 0xFFFF FFFF
3155// ~x + 1 = 0x1 0000 0000
3156// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3157//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003158// Therefore, we should disable CMN when comparing against zero, until we can
3159// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3160// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003161//
3162// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3163//
3164// This is related to <rdar://problem/7569620>.
3165//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003166//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3167// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003168
Evan Chenga8e29892007-01-19 07:51:42 +00003169// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003170defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003171 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003172 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003173defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003174 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003175 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003176
David Goodwinc0309b42009-06-29 15:33:01 +00003177defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003178 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003179 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003180
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003181//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3182// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003183
David Goodwinc0309b42009-06-29 15:33:01 +00003184def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003185 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003186
Evan Cheng218977b2010-07-13 19:27:42 +00003187// Pseudo i64 compares for some floating point compares.
3188let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3189 Defs = [CPSR] in {
3190def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003191 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003193 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3194
3195def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003196 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003197 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3198} // usesCustomInserter
3199
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003200
Evan Chenga8e29892007-01-19 07:51:42 +00003201// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003202// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003203// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003204let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003205def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3206 Size4Bytes, IIC_iCMOVr,
3207 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3208 RegConstraint<"$false = $Rd">;
3209def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3210 (ins GPR:$false, so_reg:$shift, pred:$p),
3211 Size4Bytes, IIC_iCMOVsr,
3212 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3213 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003214
Evan Chengc4af4632010-11-17 20:13:28 +00003215let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003216def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3217 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3218 Size4Bytes, IIC_iMOVi,
3219 []>,
3220 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003221
Evan Chengc4af4632010-11-17 20:13:28 +00003222let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003223def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3224 (ins GPR:$false, so_imm:$imm, pred:$p),
3225 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003226 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003227 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003228
Evan Cheng63f35442010-11-13 02:25:14 +00003229// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003230let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003231def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3232 (ins GPR:$false, i32imm:$src, pred:$p),
3233 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003234
Evan Chengc4af4632010-11-17 20:13:28 +00003235let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003236def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3237 (ins GPR:$false, so_imm:$imm, pred:$p),
3238 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003239 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003240 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003241} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003242
Jim Grosbach3728e962009-12-10 00:11:09 +00003243//===----------------------------------------------------------------------===//
3244// Atomic operations intrinsics
3245//
3246
Bob Wilsonf74a4292010-10-30 00:54:37 +00003247def memb_opt : Operand<i32> {
3248 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003249 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003250}
Jim Grosbach3728e962009-12-10 00:11:09 +00003251
Bob Wilsonf74a4292010-10-30 00:54:37 +00003252// memory barriers protect the atomic sequences
3253let hasSideEffects = 1 in {
3254def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3255 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3256 Requires<[IsARM, HasDB]> {
3257 bits<4> opt;
3258 let Inst{31-4} = 0xf57ff05;
3259 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003260}
Jim Grosbach3728e962009-12-10 00:11:09 +00003261}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003262
Bob Wilsonf74a4292010-10-30 00:54:37 +00003263def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3264 "dsb", "\t$opt",
3265 [/* For disassembly only; pattern left blank */]>,
3266 Requires<[IsARM, HasDB]> {
3267 bits<4> opt;
3268 let Inst{31-4} = 0xf57ff04;
3269 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003270}
3271
Johnny Chenfd6037d2010-02-18 00:19:08 +00003272// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003273def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3274 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003275 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003276 let Inst{3-0} = 0b1111;
3277}
3278
Jim Grosbach66869102009-12-11 18:52:41 +00003279let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 let Uses = [CPSR] in {
3281 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3287 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3290 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3293 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003294 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003295 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3296 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003299 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3301 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3302 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3304 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3305 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3307 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3308 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3310 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3314 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3317 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003319 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3320 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003322 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3323 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003325 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3326 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003328 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003329 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3331 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3332 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3334 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3335 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3337 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3338 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3340 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003341 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3347 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003349 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3350 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3353 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003355 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3356 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003358 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003359 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3361 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3362 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3364 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3365 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3367 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3368 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3370 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003371
3372 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003374 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3375 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003377 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3378 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003380 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3381
Jim Grosbache801dc42009-12-12 01:40:06 +00003382 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003384 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3385 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003387 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3388 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003390 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3391}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003392}
3393
3394let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003395def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3396 "ldrexb", "\t$Rt, $addr", []>;
3397def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3398 "ldrexh", "\t$Rt, $addr", []>;
3399def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3400 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003401let hasExtraDefRegAllocReq = 1 in
3402 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3403 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003404}
3405
Jim Grosbach86875a22010-10-29 19:58:57 +00003406let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003407def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3408 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3409def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3410 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3411def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3412 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003413}
3414
3415let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003416def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003417 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3418 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003419
Johnny Chenb9436272010-02-17 22:37:58 +00003420// Clear-Exclusive is for disassembly only.
3421def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3422 [/* For disassembly only; pattern left blank */]>,
3423 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003424 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003425}
3426
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003427// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3428let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003429def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3430 [/* For disassembly only; pattern left blank */]>;
3431def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3432 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003433}
3434
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003435//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003436// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003437//
3438
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003439def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3440 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3441 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003442 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3443 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003444 bits<4> opc1;
3445 bits<4> CRn;
3446 bits<4> CRd;
3447 bits<4> cop;
3448 bits<3> opc2;
3449 bits<4> CRm;
3450
3451 let Inst{3-0} = CRm;
3452 let Inst{4} = 0;
3453 let Inst{7-5} = opc2;
3454 let Inst{11-8} = cop;
3455 let Inst{15-12} = CRd;
3456 let Inst{19-16} = CRn;
3457 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003458}
3459
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003460def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3461 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3462 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003463 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3464 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003465 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003466 bits<4> opc1;
3467 bits<4> CRn;
3468 bits<4> CRd;
3469 bits<4> cop;
3470 bits<3> opc2;
3471 bits<4> CRm;
3472
3473 let Inst{3-0} = CRm;
3474 let Inst{4} = 0;
3475 let Inst{7-5} = opc2;
3476 let Inst{11-8} = cop;
3477 let Inst{15-12} = CRd;
3478 let Inst{19-16} = CRn;
3479 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003480}
3481
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003482class ACI<dag oops, dag iops, string opc, string asm,
3483 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003484 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3485 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003486 let Inst{27-25} = 0b110;
3487}
3488
Johnny Chen670a4562011-04-04 23:39:08 +00003489multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003490
3491 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003492 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3493 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003494 let Inst{31-28} = op31_28;
3495 let Inst{24} = 1; // P = 1
3496 let Inst{21} = 0; // W = 0
3497 let Inst{22} = 0; // D = 0
3498 let Inst{20} = load;
3499 }
3500
3501 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003502 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3503 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003504 let Inst{31-28} = op31_28;
3505 let Inst{24} = 1; // P = 1
3506 let Inst{21} = 1; // W = 1
3507 let Inst{22} = 0; // D = 0
3508 let Inst{20} = load;
3509 }
3510
3511 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003512 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3513 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003514 let Inst{31-28} = op31_28;
3515 let Inst{24} = 0; // P = 0
3516 let Inst{21} = 1; // W = 1
3517 let Inst{22} = 0; // D = 0
3518 let Inst{20} = load;
3519 }
3520
3521 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003522 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3523 ops),
3524 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003525 let Inst{31-28} = op31_28;
3526 let Inst{24} = 0; // P = 0
3527 let Inst{23} = 1; // U = 1
3528 let Inst{21} = 0; // W = 0
3529 let Inst{22} = 0; // D = 0
3530 let Inst{20} = load;
3531 }
3532
3533 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003534 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3535 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 1; // P = 1
3538 let Inst{21} = 0; // W = 0
3539 let Inst{22} = 1; // D = 1
3540 let Inst{20} = load;
3541 }
3542
3543 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003544 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3545 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3546 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003547 let Inst{31-28} = op31_28;
3548 let Inst{24} = 1; // P = 1
3549 let Inst{21} = 1; // W = 1
3550 let Inst{22} = 1; // D = 1
3551 let Inst{20} = load;
3552 }
3553
3554 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003555 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3556 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3557 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003558 let Inst{31-28} = op31_28;
3559 let Inst{24} = 0; // P = 0
3560 let Inst{21} = 1; // W = 1
3561 let Inst{22} = 1; // D = 1
3562 let Inst{20} = load;
3563 }
3564
3565 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003566 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3567 ops),
3568 !strconcat(!strconcat(opc, "l"), cond),
3569 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003570 let Inst{31-28} = op31_28;
3571 let Inst{24} = 0; // P = 0
3572 let Inst{23} = 1; // U = 1
3573 let Inst{21} = 0; // W = 0
3574 let Inst{22} = 1; // D = 1
3575 let Inst{20} = load;
3576 }
3577}
3578
Johnny Chen670a4562011-04-04 23:39:08 +00003579defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3580defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3581defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3582defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003583
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003584//===----------------------------------------------------------------------===//
3585// Move between coprocessor and ARM core register -- for disassembly only
3586//
3587
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003588class MovRCopro<string opc, bit direction, dag oops, dag iops,
3589 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003590 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003591 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003592 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003593 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003595 bits<4> Rt;
3596 bits<4> cop;
3597 bits<3> opc1;
3598 bits<3> opc2;
3599 bits<4> CRm;
3600 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003601
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003602 let Inst{15-12} = Rt;
3603 let Inst{11-8} = cop;
3604 let Inst{23-21} = opc1;
3605 let Inst{7-5} = opc2;
3606 let Inst{3-0} = CRm;
3607 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003608}
3609
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003610def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003611 (outs),
3612 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3613 c_imm:$CRm, i32imm:$opc2),
3614 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3615 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003616def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003617 (outs GPR:$Rt),
3618 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3619 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003620
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003621def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3622 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3623
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003624class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3625 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003626 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003627 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003628 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003629 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003630 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003631
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003632 bits<4> Rt;
3633 bits<4> cop;
3634 bits<3> opc1;
3635 bits<3> opc2;
3636 bits<4> CRm;
3637 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003639 let Inst{15-12} = Rt;
3640 let Inst{11-8} = cop;
3641 let Inst{23-21} = opc1;
3642 let Inst{7-5} = opc2;
3643 let Inst{3-0} = CRm;
3644 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003645}
3646
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003647def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003648 (outs),
3649 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3650 c_imm:$CRm, i32imm:$opc2),
3651 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3652 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003653def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003654 (outs GPR:$Rt),
3655 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3656 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003657
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003658def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3659 imm:$CRm, imm:$opc2),
3660 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3661
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003662class MovRRCopro<string opc, bit direction,
3663 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003664 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3665 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003666 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667 let Inst{23-21} = 0b010;
3668 let Inst{20} = direction;
3669
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003670 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003671 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003672 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003673 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003674 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003675
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003676 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003677 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003679 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003680 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003681}
3682
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003683def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3684 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3685 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003686def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3687
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003688class MovRRCopro2<string opc, bit direction,
3689 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003690 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003691 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3692 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003693 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003694 let Inst{23-21} = 0b010;
3695 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003696
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003697 bits<4> Rt;
3698 bits<4> Rt2;
3699 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003700 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003702
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703 let Inst{15-12} = Rt;
3704 let Inst{19-16} = Rt2;
3705 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003706 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003707 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003708}
3709
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003710def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3711 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3712 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003713def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003714
Johnny Chenb98e1602010-02-12 18:55:33 +00003715//===----------------------------------------------------------------------===//
3716// Move between special register and ARM core register -- for disassembly only
3717//
3718
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003719// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003720def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003721 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003722 bits<4> Rd;
3723 let Inst{23-16} = 0b00001111;
3724 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003725 let Inst{7-4} = 0b0000;
3726}
3727
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003728def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003729 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003730 bits<4> Rd;
3731 let Inst{23-16} = 0b01001111;
3732 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003733 let Inst{7-4} = 0b0000;
3734}
3735
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003736// Move from ARM core register to Special Register
3737//
3738// No need to have both system and application versions, the encodings are the
3739// same and the assembly parser has no way to distinguish between them. The mask
3740// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3741// the mask with the fields to be accessed in the special register.
3742def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3743 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003744 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003745 bits<5> mask;
3746 bits<4> Rn;
3747
3748 let Inst{23} = 0;
3749 let Inst{22} = mask{4}; // R bit
3750 let Inst{21-20} = 0b10;
3751 let Inst{19-16} = mask{3-0};
3752 let Inst{15-12} = 0b1111;
3753 let Inst{11-4} = 0b00000000;
3754 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003755}
3756
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003757def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3758 "msr", "\t$mask, $a",
3759 [/* For disassembly only; pattern left blank */]> {
3760 bits<5> mask;
3761 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003762
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003763 let Inst{23} = 0;
3764 let Inst{22} = mask{4}; // R bit
3765 let Inst{21-20} = 0b10;
3766 let Inst{19-16} = mask{3-0};
3767 let Inst{15-12} = 0b1111;
3768 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003769}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003770
3771//===----------------------------------------------------------------------===//
3772// TLS Instructions
3773//
3774
3775// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003776// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003777// complete with fixup for the aeabi_read_tp function.
3778let isCall = 1,
3779 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3780 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3781 [(set R0, ARMthread_pointer)]>;
3782}
3783
3784//===----------------------------------------------------------------------===//
3785// SJLJ Exception handling intrinsics
3786// eh_sjlj_setjmp() is an instruction sequence to store the return
3787// address and save #0 in R0 for the non-longjmp case.
3788// Since by its nature we may be coming from some other function to get
3789// here, and we're using the stack frame for the containing function to
3790// save/restore registers, we can't keep anything live in regs across
3791// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003792// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003793// except for our own input by listing the relevant registers in Defs. By
3794// doing so, we also cause the prologue/epilogue code to actively preserve
3795// all of the callee-saved resgisters, which is exactly what we want.
3796// A constant value is passed in $val, and we use the location as a scratch.
3797//
3798// These are pseudo-instructions and are lowered to individual MC-insts, so
3799// no encoding information is necessary.
3800let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003801 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003802 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003803 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3804 NoItinerary,
3805 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3806 Requires<[IsARM, HasVFP2]>;
3807}
3808
3809let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003810 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003811 hasSideEffects = 1, isBarrier = 1 in {
3812 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3813 NoItinerary,
3814 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3815 Requires<[IsARM, NoVFP]>;
3816}
3817
3818// FIXME: Non-Darwin version(s)
3819let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3820 Defs = [ R7, LR, SP ] in {
3821def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3822 NoItinerary,
3823 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3824 Requires<[IsARM, IsDarwin]>;
3825}
3826
3827// eh.sjlj.dispatchsetup pseudo-instruction.
3828// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3829// handled when the pseudo is expanded (which happens before any passes
3830// that need the instruction size).
3831let isBarrier = 1, hasSideEffects = 1 in
3832def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003833 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3834 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003835 Requires<[IsDarwin]>;
3836
3837//===----------------------------------------------------------------------===//
3838// Non-Instruction Patterns
3839//
3840
3841// Large immediate handling.
3842
3843// 32-bit immediate using two piece so_imms or movw + movt.
3844// This is a single pseudo instruction, the benefit is that it can be remat'd
3845// as a single unit instead of having to handle reg inputs.
3846// FIXME: Remove this when we can do generalized remat.
3847let isReMaterializable = 1, isMoveImm = 1 in
3848def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3849 [(set GPR:$dst, (arm_i32imm:$src))]>,
3850 Requires<[IsARM]>;
3851
3852// Pseudo instruction that combines movw + movt + add pc (if PIC).
3853// It also makes it possible to rematerialize the instructions.
3854// FIXME: Remove this when we can do generalized remat and when machine licm
3855// can properly the instructions.
3856let isReMaterializable = 1 in {
3857def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3858 IIC_iMOVix2addpc,
3859 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3860 Requires<[IsARM, UseMovt]>;
3861
3862def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3863 IIC_iMOVix2,
3864 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3865 Requires<[IsARM, UseMovt]>;
3866
3867let AddedComplexity = 10 in
3868def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3869 IIC_iMOVix2ld,
3870 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3871 Requires<[IsARM, UseMovt]>;
3872} // isReMaterializable
3873
3874// ConstantPool, GlobalAddress, and JumpTable
3875def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3876 Requires<[IsARM, DontUseMovt]>;
3877def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3878def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3879 Requires<[IsARM, UseMovt]>;
3880def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3881 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3882
3883// TODO: add,sub,and, 3-instr forms?
3884
3885// Tail calls
3886def : ARMPat<(ARMtcret tcGPR:$dst),
3887 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3888
3889def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3890 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3891
3892def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3893 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3894
3895def : ARMPat<(ARMtcret tcGPR:$dst),
3896 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3897
3898def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3899 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3900
3901def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3902 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3903
3904// Direct calls
3905def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3906 Requires<[IsARM, IsNotDarwin]>;
3907def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3908 Requires<[IsARM, IsDarwin]>;
3909
3910// zextload i1 -> zextload i8
3911def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3912def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3913
3914// extload -> zextload
3915def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3916def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3917def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3918def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3919
3920def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3921
3922def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3923def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3924
3925// smul* and smla*
3926def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3927 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3928 (SMULBB GPR:$a, GPR:$b)>;
3929def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3930 (SMULBB GPR:$a, GPR:$b)>;
3931def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3932 (sra GPR:$b, (i32 16))),
3933 (SMULBT GPR:$a, GPR:$b)>;
3934def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3935 (SMULBT GPR:$a, GPR:$b)>;
3936def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3937 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3938 (SMULTB GPR:$a, GPR:$b)>;
3939def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3940 (SMULTB GPR:$a, GPR:$b)>;
3941def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3942 (i32 16)),
3943 (SMULWB GPR:$a, GPR:$b)>;
3944def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3945 (SMULWB GPR:$a, GPR:$b)>;
3946
3947def : ARMV5TEPat<(add GPR:$acc,
3948 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3949 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3950 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3951def : ARMV5TEPat<(add GPR:$acc,
3952 (mul sext_16_node:$a, sext_16_node:$b)),
3953 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3954def : ARMV5TEPat<(add GPR:$acc,
3955 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3956 (sra GPR:$b, (i32 16)))),
3957 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3958def : ARMV5TEPat<(add GPR:$acc,
3959 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3960 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3961def : ARMV5TEPat<(add GPR:$acc,
3962 (mul (sra GPR:$a, (i32 16)),
3963 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3964 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3965def : ARMV5TEPat<(add GPR:$acc,
3966 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3967 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3968def : ARMV5TEPat<(add GPR:$acc,
3969 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3970 (i32 16))),
3971 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3972def : ARMV5TEPat<(add GPR:$acc,
3973 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3974 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3975
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003976
3977// Pre-v7 uses MCR for synchronization barriers.
3978def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3979 Requires<[IsARM, HasV6]>;
3980
3981
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003982//===----------------------------------------------------------------------===//
3983// Thumb Support
3984//
3985
3986include "ARMInstrThumb.td"
3987
3988//===----------------------------------------------------------------------===//
3989// Thumb2 Support
3990//
3991
3992include "ARMInstrThumb2.td"
3993
3994//===----------------------------------------------------------------------===//
3995// Floating Point Support
3996//
3997
3998include "ARMInstrVFP.td"
3999
4000//===----------------------------------------------------------------------===//
4001// Advanced SIMD (NEON) Support
4002//
4003
4004include "ARMInstrNEON.td"
4005