blob: 8fc10b4f6db4d2d242981acabe4b3dc9ce7842e2 [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000015#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/IndexedMap.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000019#include "llvm/ADT/SmallSet.h"
20#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000021#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000022#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/MachineRegisterInfo.h"
28#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/BasicBlock.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35#include "llvm/Target/TargetInstrInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080036#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000037#include <algorithm>
38using namespace llvm;
39
Stephen Hinesdce4a402014-05-29 02:49:00 -070040#define DEBUG_TYPE "regalloc"
41
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000042STATISTIC(NumStores, "Number of stores added");
43STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000044STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000045
46static RegisterRegAlloc
47 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
48
49namespace {
50 class RAFast : public MachineFunctionPass {
51 public:
52 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000053 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trick8dd26252012-02-10 04:10:36 +000054 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000055 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000056 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000057 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000058 const TargetRegisterInfo *TRI;
59 const TargetInstrInfo *TII;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000060 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000061
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000062 // Basic block currently being allocated.
63 MachineBasicBlock *MBB;
64
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000065 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
66 // values are spilled.
67 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
68
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000069 // Everything we know about a live virtual register.
70 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000071 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000072 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000073 unsigned PhysReg; // Currently held here.
74 unsigned short LastOpNum; // OpNum on LastUse.
75 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000076
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000077 explicit LiveReg(unsigned v)
Stephen Hinesdce4a402014-05-29 02:49:00 -070078 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000079
Andrew Trickc0ccb8b2012-04-20 20:05:28 +000080 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000081 return TargetRegisterInfo::virtReg2Index(VirtReg);
82 }
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000083 };
84
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000085 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000086
87 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000088 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000089 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000090
Devang Patel72d9b0e2011-06-21 22:36:03 +000091 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Patel459a36b2010-08-04 18:42:02 +000092
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000093 // RegState - Track the state of a physical register.
94 enum RegState {
95 // A disabled register is not available for allocation, but an alias may
96 // be in use. A register can only be moved out of the disabled state if
97 // all aliases are disabled.
98 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000099
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000100 // A free register is not currently in use and can be allocated
101 // immediately without checking aliases.
102 regFree,
103
Evan Chengd8a16242011-04-22 01:40:20 +0000104 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000105 // call parameter), and it remains reserved until it is used.
106 regReserved
107
108 // A register state may also be a virtual register number, indication that
109 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000110 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000111 };
112
113 // PhysRegState - One of the RegState enums, or a virtreg.
114 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000115
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000116 // Set of register units.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000117 typedef SparseSet<unsigned> UsedInInstrSet;
118
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000119 // Set of register units that are used in the current instruction, and so
120 // cannot be allocated.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000121 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000122
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000123 // Mark a physreg as used in this instruction.
124 void markRegUsedInInstr(unsigned PhysReg) {
125 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
126 UsedInInstr.insert(*Units);
127 }
128
129 // Check if a physreg or any of its aliases are used in this instruction.
130 bool isRegUsedInInstr(unsigned PhysReg) const {
131 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
132 if (UsedInInstr.count(*Units))
133 return true;
134 return false;
135 }
136
Jim Grosbach07cb6892010-09-01 19:16:29 +0000137 // SkippedInstrs - Descriptors of instructions whose clobber list was
138 // ignored because all registers were spilled. It is still necessary to
139 // mark all the clobbered registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +0000140 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000141
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000142 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
143 // completely after spilling all live registers. LiveRegMap entries should
144 // not be erased.
145 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000146
Stephen Hines36b56882014-04-23 16:57:46 -0700147 enum : unsigned {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000148 spillClean = 1,
149 spillDirty = 100,
150 spillImpossible = ~0u
151 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000152 public:
Stephen Hines36b56882014-04-23 16:57:46 -0700153 const char *getPassName() const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000154 return "Fast Register Allocator";
155 }
156
Stephen Hines36b56882014-04-23 16:57:46 -0700157 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000158 AU.setPreservesCFG();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000159 MachineFunctionPass::getAnalysisUsage(AU);
160 }
161
162 private:
Stephen Hines36b56882014-04-23 16:57:46 -0700163 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000164 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000165 void handleThroughOperands(MachineInstr *MI,
166 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000167 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000168 bool isLastUseOfLocalReg(MachineOperand&);
169
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000170 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000171 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000172 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000173 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000174 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000175
176 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000177 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000178 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000179 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
180 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
181 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
182 }
183 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
184 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
185 }
186 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
187 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
188 unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000189 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
190 unsigned VirtReg, unsigned Hint);
191 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
192 unsigned VirtReg, unsigned Hint);
Akira Hatanakabab24212012-10-31 00:56:01 +0000193 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000194 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000195 };
196 char RAFast::ID = 0;
197}
198
199/// getStackSpaceFor - This allocates space for the specified virtual register
200/// to be held on the stack.
201int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
202 // Find the location Reg would belong...
203 int SS = StackSlotForVirtReg[VirtReg];
204 if (SS != -1)
205 return SS; // Already has space allocated?
206
207 // Allocate a new stack object for this spill location...
208 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
209 RC->getAlignment());
210
211 // Assign the slot.
212 StackSlotForVirtReg[VirtReg] = FrameIdx;
213 return FrameIdx;
214}
215
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000216/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
217/// its virtual register, and it is guaranteed to be a block-local register.
218///
219bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000220 // If the register has ever been spilled or reloaded, we conservatively assume
221 // it is a global register used in multiple blocks.
222 if (StackSlotForVirtReg[MO.getReg()] != -1)
223 return false;
224
225 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000226 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Stephen Hines36b56882014-04-23 16:57:46 -0700227 if (&*I != &MO)
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000228 return false;
229 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000230}
231
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000232/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000233void RAFast::addKillFlag(const LiveReg &LR) {
234 if (!LR.LastUse) return;
235 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000236 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
237 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000238 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000239 else
240 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
241 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000242}
243
244/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000245void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000246 addKillFlag(*LRI);
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000247 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
248 "Broken RegState mapping");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000249 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000250 // Erase from LiveVirtRegs unless we're spilling in bulk.
251 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000252 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000253}
254
255/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000256void RAFast::killVirtReg(unsigned VirtReg) {
257 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
258 "killVirtReg needs a virtual register");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000259 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000260 if (LRI != LiveVirtRegs.end())
261 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000262}
263
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000264/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000265/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000266void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000267 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
268 "Spilling a physical register is illegal!");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000269 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000270 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
271 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000272}
273
274/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000275void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000276 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000277 LiveReg &LR = *LRI;
278 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000279
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000280 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000281 // If this physreg is used by the instruction, we want to kill it on the
282 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000283 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000284 LR.Dirty = false;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000285 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000286 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000287 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
288 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000289 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000290 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000291 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000292
Jim Grosbach07cb6892010-09-01 19:16:29 +0000293 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000294 // identify spilled location as the place to find corresponding variable's
295 // value.
Craig Toppera0ec3f92013-07-14 04:42:23 +0000296 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000297 LiveDbgValueMap[LRI->VirtReg];
Devang Patel72d9b0e2011-06-21 22:36:03 +0000298 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
299 MachineInstr *DBG = LRIDbgValues[li];
Stephen Hines37ed9c12014-12-01 14:51:49 -0800300 const MDNode *Var = DBG->getDebugVariable();
301 const MDNode *Expr = DBG->getDebugExpression();
Adrian Prantl818833f2013-09-16 23:29:03 +0000302 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000303 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Devang Patel31defcf2010-08-06 00:26:18 +0000304 DebugLoc DL;
305 if (MI == MBB->end()) {
306 // If MI is at basic block end then use last instruction's location.
307 MachineBasicBlock::iterator EI = MI;
308 DL = (--EI)->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000309 } else
Devang Patel31defcf2010-08-06 00:26:18 +0000310 DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000311 MachineInstr *NewDV =
312 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
Stephen Hines37ed9c12014-12-01 14:51:49 -0800313 .addFrameIndex(FI)
314 .addImm(Offset)
315 .addMetadata(Var)
316 .addMetadata(Expr);
317 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie6d9dbd52013-06-16 20:34:15 +0000318 (void)NewDV;
319 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Patel459a36b2010-08-04 18:42:02 +0000320 }
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000321 // Now this register is spilled there is should not be any DBG_VALUE
322 // pointing to this register because they are all pointing to spilled value
323 // now.
Devang Patel6f373a82011-06-21 23:02:36 +0000324 LRIDbgValues.clear();
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000325 if (SpillKill)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700326 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000327 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000328 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000329}
330
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000331/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakabab24212012-10-31 00:56:01 +0000332void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000333 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000334 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000335 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
336 // of spilling here is deterministic, if arbitrary.
337 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
338 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000339 spillVirtReg(MI, i);
340 LiveVirtRegs.clear();
341 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000342}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000343
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000344/// usePhysReg - Handle the direct use of a physical register.
345/// Check that the register is not used by a virtreg.
346/// Kill the physreg, marking it free.
347/// This may add implicit kills to MO->getParent() and invalidate MO.
348void RAFast::usePhysReg(MachineOperand &MO) {
349 unsigned PhysReg = MO.getReg();
350 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
351 "Bad usePhysReg operand");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000352 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000353 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000354 case regDisabled:
355 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000356 case regReserved:
357 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000358 // Fall through
359 case regFree:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000360 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000361 return;
362 default:
Eric Christopherf299da82010-12-08 21:35:09 +0000363 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000364 // wanted has been clobbered.
365 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000366 }
367
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000368 // Maybe a superregister is reserved?
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000369 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
370 unsigned Alias = *AI;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000371 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000372 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000373 break;
374 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000375 assert(TRI->isSuperRegister(PhysReg, Alias) &&
376 "Instruction is not using a subregister of a reserved register");
377 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000378 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000379 MO.getParent()->addRegisterKilled(Alias, TRI, true);
380 return;
381 case regFree:
382 if (TRI->isSuperRegister(PhysReg, Alias)) {
383 // Leave the superregister in the working set.
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000384 MO.getParent()->addRegisterKilled(Alias, TRI, true);
385 return;
386 }
387 // Some other alias was in the working set - clear it.
388 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000389 break;
390 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000391 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000392 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000393 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000394
395 // All aliases are disabled, bring register into working set.
396 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000397 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000398}
399
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000400/// definePhysReg - Mark PhysReg as reserved or free after spilling any
401/// virtregs. This is very similar to defineVirtReg except the physreg is
402/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000403void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
404 RegState NewState) {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000405 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000406 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
407 case regDisabled:
408 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000409 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000410 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000411 // Fall through.
412 case regFree:
413 case regReserved:
414 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000415 return;
416 }
417
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000418 // This is a disabled register, disable all aliases.
419 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000420 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
421 unsigned Alias = *AI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000422 switch (unsigned VirtReg = PhysRegState[Alias]) {
423 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000424 break;
425 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000426 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000427 // Fall through.
428 case regFree:
429 case regReserved:
430 PhysRegState[Alias] = regDisabled;
431 if (TRI->isSuperRegister(PhysReg, Alias))
432 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000433 break;
434 }
435 }
436}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000437
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000438
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000439// calcSpillCost - Return the cost of spilling clearing out PhysReg and
440// aliases so it is free for allocation.
441// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
442// can be allocated directly.
443// Returns spillImpossible when PhysReg or an alias can't be spilled.
444unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000445 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000446 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000447 return spillImpossible;
Eric Christopher0b756342011-04-12 22:17:44 +0000448 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000449 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
450 case regDisabled:
451 break;
452 case regFree:
453 return 0;
454 case regReserved:
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000455 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
456 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000457 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000458 default: {
459 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
460 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
461 return I->Dirty ? spillDirty : spillClean;
462 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000463 }
464
Eric Christopherbbfc3b32011-04-12 00:48:08 +0000465 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000466 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000467 unsigned Cost = 0;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000468 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
469 unsigned Alias = *AI;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000470 switch (unsigned VirtReg = PhysRegState[Alias]) {
471 case regDisabled:
472 break;
473 case regFree:
474 ++Cost;
475 break;
476 case regReserved:
477 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000478 default: {
479 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
480 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
481 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000482 break;
483 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000484 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000485 }
486 return Cost;
487}
488
489
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000490/// assignVirtToPhysReg - This method updates local state so that we know
491/// that PhysReg is the proper container for VirtReg now. The physical
492/// register must not be used for anything else when this is called.
493///
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000494void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
495 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000496 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000497 PhysRegState[PhysReg] = LR.VirtReg;
498 assert(!LR.PhysReg && "Already assigned a physreg");
499 LR.PhysReg = PhysReg;
500}
501
502RAFast::LiveRegMap::iterator
503RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
504 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
505 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
506 assignVirtToPhysReg(*LRI, PhysReg);
507 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000508}
509
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000510/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000511RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
512 LiveRegMap::iterator LRI,
513 unsigned Hint) {
514 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000515
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000516 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
517 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000518
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000519 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000520
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000521 // Ignore invalid hints.
522 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000523 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000524 Hint = 0;
525
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000526 // Take hint when possible.
527 if (Hint) {
Jakob Stoklund Olesen5e5ed442011-06-13 03:26:46 +0000528 // Ignore the hint if we would have to spill a dirty register.
529 unsigned Cost = calcSpillCost(Hint);
530 if (Cost < spillDirty) {
531 if (Cost)
532 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000533 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
534 // That invalidates LRI, so run a new lookup for VirtReg.
535 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000536 }
537 }
538
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000539 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000540
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000541 // First try to find a completely free register.
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000542 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000543 unsigned PhysReg = *I;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000544 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000545 assignVirtToPhysReg(*LRI, PhysReg);
546 return LRI;
547 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000548 }
549
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000550 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Stephen Hines37ed9c12014-12-01 14:51:49 -0800551 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000552
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000553 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000554 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000555 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000556 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopher0b756342011-04-12 22:17:44 +0000557 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
558 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000559 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000560 if (Cost == 0) {
561 assignVirtToPhysReg(*LRI, *I);
562 return LRI;
563 }
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000564 if (Cost < BestCost)
565 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000566 }
567
568 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000569 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000570 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
571 // That invalidates LRI, so run a new lookup for VirtReg.
572 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000573 }
574
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000575 // Nothing we can do. Report an error and keep going with a bad allocation.
Benjamin Kramer87855d32013-10-05 19:33:37 +0000576 if (MI->isInlineAsm())
577 MI->emitError("inline assembly requires more registers than available");
578 else
579 MI->emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000580 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000581 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000582}
583
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000584/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000585RAFast::LiveRegMap::iterator
586RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
587 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000588 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
589 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000590 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000591 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700592 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000593 if (New) {
594 // If there is no hint, peek at the only use of this register.
595 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
596 MRI->hasOneNonDBGUse(VirtReg)) {
Stephen Hines36b56882014-04-23 16:57:46 -0700597 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000598 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000599 if (UseMI.isCopyLike())
600 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000601 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000602 LRI = allocVirtReg(MI, LRI, Hint);
603 } else if (LRI->LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000604 // Redefining a live register - kill at the last use, unless it is this
605 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000606 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
607 addKillFlag(*LRI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000608 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000609 assert(LRI->PhysReg && "Register not assigned");
610 LRI->LastUse = MI;
611 LRI->LastOpNum = OpNum;
612 LRI->Dirty = true;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000613 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000614 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000615}
616
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000617/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000618RAFast::LiveRegMap::iterator
619RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
620 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000621 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
622 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000623 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000624 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700625 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000626 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000627 if (New) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000628 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000629 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000630 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000631 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000632 << PrintReg(LRI->PhysReg, TRI) << "\n");
633 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000634 ++NumLoads;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000635 } else if (LRI->Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000636 if (isLastUseOfLocalReg(MO)) {
637 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000638 if (MO.isUse())
639 MO.setIsKill();
640 else
641 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000642 } else if (MO.isKill()) {
643 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
644 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000645 } else if (MO.isDead()) {
646 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
647 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000648 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000649 } else if (MO.isKill()) {
650 // We must remove kill flags from uses of reloaded registers because the
651 // register would be killed immediately, and there might be a second use:
652 // %foo = OR %x<kill>, %x
653 // This would cause a second reload of %x into a different register.
654 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
655 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000656 } else if (MO.isDead()) {
657 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
658 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000659 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000660 assert(LRI->PhysReg && "Register not assigned");
661 LRI->LastUse = MI;
662 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000663 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000664 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000665}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000666
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000667// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
668// subregs. This may invalidate any operand pointers.
669// Return true if the operand kills its register.
670bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
671 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000672 bool Dead = MO.isDead();
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000673 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000674 MO.setReg(PhysReg);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000675 return MO.isKill() || Dead;
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000676 }
677
678 // Handle subregister index.
679 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
680 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000681
682 // A kill flag implies killing the full register. Add corresponding super
683 // register kill.
684 if (MO.isKill()) {
685 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000686 return true;
687 }
Jakob Stoklund Olesen4d108292012-05-14 21:10:25 +0000688
689 // A <def,read-undef> of a sub-register requires an implicit def of the full
690 // register.
691 if (MO.isDef() && MO.isUndef())
692 MI->addRegisterDefined(PhysReg, TRI);
693
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000694 return Dead;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000695}
696
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000697// Handle special instruction operand like early clobbers and tied ops when
698// there are additional physreg defines.
699void RAFast::handleThroughOperands(MachineInstr *MI,
700 SmallVectorImpl<unsigned> &VirtDead) {
701 DEBUG(dbgs() << "Scanning for through registers:");
702 SmallSet<unsigned, 8> ThroughRegs;
703 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
704 MachineOperand &MO = MI->getOperand(i);
705 if (!MO.isReg()) continue;
706 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Reg))
708 continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000709 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
710 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Stephen Hines37ed9c12014-12-01 14:51:49 -0800711 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000712 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000713 }
714 }
715
716 // If any physreg defines collide with preallocated through registers,
717 // we must spill and reallocate.
718 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
719 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
720 MachineOperand &MO = MI->getOperand(i);
721 if (!MO.isReg() || !MO.isDef()) continue;
722 unsigned Reg = MO.getReg();
723 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000724 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000725 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000726 if (ThroughRegs.count(PhysRegState[*AI]))
727 definePhysReg(MI, *AI, regFree);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000728 }
729 }
730
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000731 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola254a1322011-11-22 06:27:18 +0000732 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000733 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
734 MachineOperand &MO = MI->getOperand(i);
735 if (!MO.isReg()) continue;
736 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000737 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000738 if (MO.isUse()) {
739 unsigned DefIdx = 0;
740 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
741 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
742 << DefIdx << ".\n");
743 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000744 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000745 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000746 // Note: we don't update the def operand yet. That would cause the normal
747 // def-scan to attempt spilling.
748 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
749 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
750 // Reload the register, but don't assign to the operand just yet.
751 // That would confuse the later phys-def processing pass.
752 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000753 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000754 }
755 }
756
Rafael Espindola254a1322011-11-22 06:27:18 +0000757 DEBUG(dbgs() << "Allocating early clobbers.\n");
758 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
759 MachineOperand &MO = MI->getOperand(i);
760 if (!MO.isReg()) continue;
761 unsigned Reg = MO.getReg();
762 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
763 if (!MO.isEarlyClobber())
764 continue;
765 // Note: defineVirtReg may invalidate MO.
766 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000767 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola254a1322011-11-22 06:27:18 +0000768 if (setPhysReg(MI, i, PhysReg))
769 VirtDead.push_back(Reg);
770 }
771
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000772 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000773 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000774 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
775 MachineOperand &MO = MI->getOperand(i);
776 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
777 unsigned Reg = MO.getReg();
778 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000779 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
780 << " as used in instr\n");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000781 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000782 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000783
784 // Also mark PartialDefs as used to avoid reallocation.
785 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000786 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000787}
788
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000789void RAFast::AllocateBasicBlock() {
790 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000791
792 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000793 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000794
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000795 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000796
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000797 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000798 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
799 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000800 if (MRI->isAllocatable(*I))
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000801 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000802
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000803 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000804 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000805
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000806 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000807 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000808 MachineInstr *MI = MII++;
Evan Chenge837dea2011-06-28 19:10:37 +0000809 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000810 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000811 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000812 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
813 if (PhysRegState[Reg] == regDisabled) continue;
814 dbgs() << " " << TRI->getName(Reg);
815 switch(PhysRegState[Reg]) {
816 case regFree:
817 break;
818 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000819 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000820 break;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000821 default: {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000822 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000823 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
824 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
825 if (I->Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000826 dbgs() << "*";
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000827 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000828 break;
829 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000830 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000831 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000832 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000833 // Check that LiveVirtRegs is the inverse.
834 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
835 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000836 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000837 "Bad map key");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000838 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000839 "Bad map value");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000840 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000841 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000842 });
843
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000844 // Debug values are not allowed to change codegen in any way.
845 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000846 bool ScanDbgValue = true;
847 while (ScanDbgValue) {
848 ScanDbgValue = false;
849 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
850 MachineOperand &MO = MI->getOperand(i);
851 if (!MO.isReg()) continue;
852 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000853 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000854 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Patel58b81762010-07-19 23:25:39 +0000855 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000856 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000857 else {
Devang Patel58b81762010-07-19 23:25:39 +0000858 int SS = StackSlotForVirtReg[Reg];
Devang Patel4bafda92010-09-10 20:32:09 +0000859 if (SS == -1) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000860 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000861 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000862 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000863 }
Devang Patel58b81762010-07-19 23:25:39 +0000864 else {
865 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantl818833f2013-09-16 23:29:03 +0000866 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000867 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Stephen Hines37ed9c12014-12-01 14:51:49 -0800868 const MDNode *Var = MI->getDebugVariable();
869 const MDNode *Expr = MI->getDebugExpression();
Devang Patel58b81762010-07-19 23:25:39 +0000870 DebugLoc DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000871 MachineBasicBlock *MBB = MI->getParent();
872 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
873 TII->get(TargetOpcode::DBG_VALUE))
Stephen Hines37ed9c12014-12-01 14:51:49 -0800874 .addFrameIndex(SS)
875 .addImm(Offset)
876 .addMetadata(Var)
877 .addMetadata(Expr);
David Blaikie6d9dbd52013-06-16 20:34:15 +0000878 DEBUG(dbgs() << "Modifying debug info due to spill:"
879 << "\t" << *NewDV);
880 // Scan NewDV operands from the beginning.
881 MI = NewDV;
882 ScanDbgValue = true;
883 break;
Devang Patel58b81762010-07-19 23:25:39 +0000884 }
Devang Patel7a029b62010-07-09 21:48:31 +0000885 }
Devang Pateld2df64f2011-11-15 21:03:58 +0000886 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel7a029b62010-07-09 21:48:31 +0000887 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000888 }
889 // Next instruction.
890 continue;
891 }
892
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000893 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000894 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000895 if (MI->isCopy()) {
896 CopyDst = MI->getOperand(0).getReg();
897 CopySrc = MI->getOperand(1).getReg();
898 CopyDstSub = MI->getOperand(0).getSubReg();
899 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000900 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000901
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000902 // Track registers used by instruction.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000903 UsedInInstr.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000904
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000905 // First scan.
906 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000907 // Find the end of the virtreg operands
908 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000909 bool hasTiedOps = false;
910 bool hasEarlyClobbers = false;
911 bool hasPartialRedefs = false;
912 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000913 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
914 MachineOperand &MO = MI->getOperand(i);
Chad Rosier7979b242012-11-06 22:52:42 +0000915 // Make sure MRI knows about registers clobbered by regmasks.
916 if (MO.isRegMask()) {
917 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
918 continue;
919 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000920 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000921 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000922 if (!Reg) continue;
923 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
924 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000925 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000926 hasTiedOps = hasTiedOps ||
Evan Chenge837dea2011-06-28 19:10:37 +0000927 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000928 } else {
929 if (MO.isEarlyClobber())
930 hasEarlyClobbers = true;
931 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
932 hasPartialRedefs = true;
933 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000934 continue;
935 }
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000936 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000937 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000938 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000939 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000940 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
941 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000942 hasEarlyClobbers = true;
943 } else
944 hasPhysDefs = true;
945 }
946
947 // The instruction may have virtual register operands that must be allocated
948 // the same register at use-time and def-time: early clobbers and tied
949 // operands. If there are also physical defs, these registers must avoid
950 // both physical defs and uses, making them more constrained than normal
951 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000952 // Similarly, if there are multiple defs and tied operands, we must make
953 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000954 // We didn't detect inline asm tied operands above, so just make this extra
955 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000956 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Chenge837dea2011-06-28 19:10:37 +0000957 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000958 handleThroughOperands(MI, VirtDead);
959 // Don't attempt coalescing when we have funny stuff going on.
960 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000961 // Pretend we have early clobbers so the use operands get marked below.
962 // This is not necessary for the common case of a single tied use.
963 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000964 }
965
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000966 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000967 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000968 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000969 MachineOperand &MO = MI->getOperand(i);
970 if (!MO.isReg()) continue;
971 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000972 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000973 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000974 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000975 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000976 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000977 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000978 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000979 }
980 }
981
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000982 for (UsedInInstrSet::iterator
983 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000984 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000985
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000986 // Track registers defined by instruction - early clobbers and tied uses at
987 // this point.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000988 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000989 if (hasEarlyClobbers) {
990 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
991 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000992 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000993 unsigned Reg = MO.getReg();
994 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000995 // Look for physreg defs and tied uses.
996 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000997 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000998 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000999 }
1000
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001001 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001002 if (MI->isCall()) {
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001003 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +00001004 // exception is thrown, the landing pad is going to expect to find
1005 // registers in their spill slots, and 2. we don't have to wade through
1006 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001007 DefOpEnd = VirtOpEnd;
1008 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1009 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001010
1011 // The imp-defs are skipped below, but we still need to mark those
1012 // registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +00001013 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001014 }
1015
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001016 // Third scan.
1017 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001018 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001019 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +00001020 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1021 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001022 unsigned Reg = MO.getReg();
1023
1024 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +00001025 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001026 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
1027 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001028 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001029 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001030 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001031 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001032 if (setPhysReg(MI, i, PhysReg)) {
1033 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001034 CopyDst = 0; // cancel coalescing;
1035 } else
1036 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001037 }
1038
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001039 // Kill dead defs after the scan to ensure that multiple defs of the same
1040 // register are allocated identically. We didn't need to do this for uses
1041 // because we are crerating our own kill flags, and they are always at the
1042 // last use.
1043 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1044 killVirtReg(VirtDead[i]);
1045 VirtDead.clear();
1046
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001047 for (UsedInInstrSet::iterator
1048 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001049 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001050
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001051 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1052 DEBUG(dbgs() << "-- coalescing: " << *MI);
1053 Coalesced.push_back(MI);
1054 } else {
1055 DEBUG(dbgs() << "<< " << *MI);
1056 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001057 }
1058
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001059 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001060 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1061 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001062
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001063 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001064 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001065 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001066 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +00001067 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001068
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001069 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001070}
1071
1072/// runOnMachineFunction - Register allocate the whole function
1073///
1074bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001075 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +00001076 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001077 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001078 MRI = &MF->getRegInfo();
Stephen Hines37ed9c12014-12-01 14:51:49 -08001079 TRI = MF->getSubtarget().getRegisterInfo();
1080 TII = MF->getSubtarget().getInstrInfo();
Chad Rosier18bb0542012-11-28 00:21:29 +00001081 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +00001082 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001083 UsedInInstr.clear();
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001084 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001085
Andrew Trick8dd26252012-02-10 04:10:36 +00001086 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1087
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001088 // initialize the virtual->physical register map to have a 'null'
1089 // mapping for all virtual registers
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +00001090 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001091 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001092
1093 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001094 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1095 MBBi != MBBe; ++MBBi) {
1096 MBB = &*MBBi;
1097 AllocateBasicBlock();
1098 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001099
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001100 // Add the clobber lists for all the instructions we skipped earlier.
Stephen Hines37ed9c12014-12-01 14:51:49 -08001101 for (const MCInstrDesc *Desc : SkippedInstrs)
1102 if (const uint16_t *Defs = Desc->getImplicitDefs())
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001103 while (*Defs)
1104 MRI->setPhysRegUsed(*Defs++);
1105
Andrew Trick19273ae2012-02-21 04:51:23 +00001106 // All machine operands and other references to virtual registers have been
1107 // replaced. Remove the virtual registers.
1108 MRI->clearVirtRegs();
1109
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001110 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001111 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001112 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001113 return true;
1114}
1115
1116FunctionPass *llvm::createFastRegisterAllocator() {
1117 return new RAFast();
1118}