blob: 8c09eecd4f6c98e18c087b8832bc3f19c880815c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000076 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000078 if (TM.getSubtarget<X86Subtarget>().is64Bit())
79 return new X8664_ELFTargetObjectFile(TM);
80 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000081 case X86Subtarget::isMingw:
82 case X86Subtarget::isCygwin:
83 case X86Subtarget::isWindows:
84 return new TargetLoweringObjectFileCOFF();
85 }
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001003 computeRegisterProperties();
1004
Evan Cheng87ed7162006-02-14 08:25:08 +00001005 // FIXME: These should be based on subtarget info. Plus, the values should
1006 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001007 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1008 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1009 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001010 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001011 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001012}
1013
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1016 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017}
1018
1019
Evan Cheng29286502008-01-23 23:17:41 +00001020/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1021/// the desired ByVal argument alignment.
1022static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1023 if (MaxAlign == 16)
1024 return;
1025 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1026 if (VTy->getBitWidth() == 128)
1027 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001028 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1029 unsigned EltAlign = 0;
1030 getMaxByValAlign(ATy->getElementType(), EltAlign);
1031 if (EltAlign > MaxAlign)
1032 MaxAlign = EltAlign;
1033 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1034 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1035 unsigned EltAlign = 0;
1036 getMaxByValAlign(STy->getElementType(i), EltAlign);
1037 if (EltAlign > MaxAlign)
1038 MaxAlign = EltAlign;
1039 if (MaxAlign == 16)
1040 break;
1041 }
1042 }
1043 return;
1044}
1045
1046/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1047/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001048/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1049/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001050unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (Subtarget->is64Bit()) {
1052 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001053 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (TyAlign > 8)
1055 return TyAlign;
1056 return 8;
1057 }
1058
Evan Cheng29286502008-01-23 23:17:41 +00001059 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001060 if (Subtarget->hasSSE1())
1061 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001062 return Align;
1063}
Chris Lattner2b02a442007-02-25 08:29:00 +00001064
Evan Chengf0df0312008-05-15 08:39:06 +00001065/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001066/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001067/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001069EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001070X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001071 bool isSrcConst, bool isSrcStr,
1072 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001073 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1074 // linux. This is because the stack realignment code can't handle certain
1075 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001076 const Function *F = DAG.getMachineFunction().getFunction();
1077 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1078 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001083 }
Evan Chengf0df0312008-05-15 08:39:06 +00001084 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::i64;
1086 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001087}
1088
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001089/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1090/// current function. The returned value is a member of the
1091/// MachineJumpTableInfo::JTEntryKind enum.
1092unsigned X86TargetLowering::getJumpTableEncoding() const {
1093 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1094 // symbol.
1095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001097 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001098
1099 // Otherwise, use the normal jump table encoding heuristics.
1100 return TargetLowering::getJumpTableEncoding();
1101}
1102
Chris Lattner589c6f62010-01-26 06:28:43 +00001103/// getPICBaseSymbol - Return the X86-32 PIC base.
1104MCSymbol *
1105X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1106 MCContext &Ctx) const {
1107 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001108 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1109 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001110}
1111
1112
Chris Lattnerc64daab2010-01-26 05:02:42 +00001113const MCExpr *
1114X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1115 const MachineBasicBlock *MBB,
1116 unsigned uid,MCContext &Ctx) const{
1117 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1118 Subtarget->isPICStyleGOT());
1119 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1120 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001121 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1122 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001123}
1124
Evan Chengcc415862007-11-09 01:32:10 +00001125/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1126/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001127SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001128 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001129 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001130 // This doesn't have DebugLoc associated with it, but is not really the
1131 // same as a Register.
1132 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1133 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001134 return Table;
1135}
1136
Chris Lattner589c6f62010-01-26 06:28:43 +00001137/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1138/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1139/// MCExpr.
1140const MCExpr *X86TargetLowering::
1141getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1142 MCContext &Ctx) const {
1143 // X86-64 uses RIP relative addressing based on the jump table label.
1144 if (Subtarget->isPICStyleRIPRel())
1145 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1146
1147 // Otherwise, the reference is relative to the PIC base.
1148 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1149}
1150
Bill Wendlingb4202b82009-07-01 18:50:55 +00001151/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001152unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001153 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001154}
1155
Chris Lattner2b02a442007-02-25 08:29:00 +00001156//===----------------------------------------------------------------------===//
1157// Return Value Calling Convention Implementation
1158//===----------------------------------------------------------------------===//
1159
Chris Lattner59ed56b2007-02-28 04:55:35 +00001160#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001161
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001162bool
1163X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1164 const SmallVectorImpl<EVT> &OutTys,
1165 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1166 SelectionDAG &DAG) {
1167 SmallVector<CCValAssign, 16> RVLocs;
1168 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1169 RVLocs, *DAG.getContext());
1170 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1171}
1172
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173SDValue
1174X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001175 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::OutputArg> &Outs,
1177 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattner9774c912007-02-27 05:28:59 +00001179 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1181 RVLocs, *DAG.getContext());
1182 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Evan Chengdcea1632010-02-04 02:40:39 +00001184 // Add the regs to the liveout set for the function.
1185 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1186 for (unsigned i = 0; i != RVLocs.size(); ++i)
1187 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1188 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001193 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1194 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001195 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001197 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1199 CCValAssign &VA = RVLocs[i];
1200 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner447ff682008-03-11 03:23:40 +00001203 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1204 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001205 if (VA.getLocReg() == X86::ST0 ||
1206 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001207 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1208 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001209 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001211 RetOps.push_back(ValToCopy);
1212 // Don't emit a copytoreg.
1213 continue;
1214 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001215
Evan Cheng242b38b2009-02-23 09:03:22 +00001216 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1217 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001218 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001220 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001222 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001224 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001225 }
1226
Dale Johannesendd64c412009-02-04 00:33:20 +00001227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001228 Flag = Chain.getValue(1);
1229 }
Dan Gohman61a92132008-04-21 23:59:07 +00001230
1231 // The x86-64 ABI for returning structs by value requires that we copy
1232 // the sret argument into %rax for the return. We saved the argument into
1233 // a virtual register in the entry block, so now we copy the value out
1234 // and into %rax.
1235 if (Subtarget->is64Bit() &&
1236 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1237 MachineFunction &MF = DAG.getMachineFunction();
1238 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1239 unsigned Reg = FuncInfo->getSRetReturnReg();
1240 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001241 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001242 FuncInfo->setSRetReturnReg(Reg);
1243 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001244 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001245
Dale Johannesendd64c412009-02-04 00:33:20 +00001246 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001247 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001248
1249 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001250 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps[0] = Chain; // Update chain.
1254
1255 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001256 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001257 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
1259 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001261}
1262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263/// LowerCallResult - Lower the result values of a call into the
1264/// appropriate copies out of appropriate physical registers.
1265///
1266SDValue
1267X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::InputArg> &Ins,
1270 DebugLoc dl, SelectionDAG &DAG,
1271 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001272
Chris Lattnere32bbf62007-02-28 07:09:55 +00001273 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001274 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001275 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001277 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
Chris Lattner3085e152007-02-25 08:59:22 +00001280 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001281 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001282 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
Torok Edwin3f142c32009-02-01 18:15:56 +00001285 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001288 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 }
1290
Chris Lattner8e6da152008-03-10 21:08:41 +00001291 // If this is a call to a function that returns an fp value on the floating
1292 // point stack, but where we prefer to use the value in xmm registers, copy
1293 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001294 if ((VA.getLocReg() == X86::ST0 ||
1295 VA.getLocReg() == X86::ST1) &&
1296 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Evan Cheng79fb3b42009-02-20 20:43:02 +00001300 SDValue Val;
1301 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001302 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1303 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1304 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001306 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1308 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 } else {
1310 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 Val = Chain.getValue(0);
1313 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1315 } else {
1316 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1317 CopyVT, InFlag).getValue(1);
1318 Val = Chain.getValue(0);
1319 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001320 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001321
Dan Gohman37eed792009-02-04 17:28:58 +00001322 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 // Round the F80 the right size, which also moves to the appropriate xmm
1324 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001325 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // This truncation won't change the value.
1327 DAG.getIntPtrConstant(1));
1328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001331 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001334}
1335
1336
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001337//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001338// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001339//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001340// StdCall calling convention seems to be standard for many Windows' API
1341// routines and around. It differs from C calling convention just a little:
1342// callee should clean up the stack, not caller. Symbols should be also
1343// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001344// For info on fast calling convention see Fast Calling Convention (tail call)
1345// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001348/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1350 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001351 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001354}
1355
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001356/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001357/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358static bool
1359ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1360 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001361 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001364}
1365
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001366/// IsCalleePop - Determines whether the callee is required to pop its
1367/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001368bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 if (IsVarArg)
1370 return false;
1371
Dan Gohman095cc292008-09-13 01:54:27 +00001372 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001373 default:
1374 return false;
1375 case CallingConv::X86_StdCall:
1376 return !Subtarget->is64Bit();
1377 case CallingConv::X86_FastCall:
1378 return !Subtarget->is64Bit();
1379 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001380 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001381 case CallingConv::GHC:
1382 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 }
1384}
1385
Dan Gohman095cc292008-09-13 01:54:27 +00001386/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1387/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001388CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001389 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001390 if (CC == CallingConv::GHC)
1391 return CC_X86_64_GHC;
1392 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001393 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001394 else
1395 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001396 }
1397
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 if (CC == CallingConv::X86_FastCall)
1399 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001400 else if (CC == CallingConv::Fast)
1401 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001402 else if (CC == CallingConv::GHC)
1403 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 else
1405 return CC_X86_32_C;
1406}
1407
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001408/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1409/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001410/// the specific parameter attribute. The copy will be passed as a byval
1411/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001412static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001413CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001414 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1415 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001417 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001418 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001419}
1420
Chris Lattner29689432010-03-11 00:22:57 +00001421/// IsTailCallConvention - Return true if the calling convention is one that
1422/// supports tail call optimization.
1423static bool IsTailCallConvention(CallingConv::ID CC) {
1424 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1425}
1426
Evan Cheng0c439eb2010-01-27 00:07:07 +00001427/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1428/// a tailcall target by changing its ABI.
1429static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001430 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001431}
1432
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433SDValue
1434X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001435 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436 const SmallVectorImpl<ISD::InputArg> &Ins,
1437 DebugLoc dl, SelectionDAG &DAG,
1438 const CCValAssign &VA,
1439 MachineFrameInfo *MFI,
1440 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001441 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001444 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001445 EVT ValVT;
1446
1447 // If value is passed by pointer we have address passed instead of the value
1448 // itself.
1449 if (VA.getLocInfo() == CCValAssign::Indirect)
1450 ValVT = VA.getLocVT();
1451 else
1452 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001453
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001454 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001455 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001456 // In case of tail call optimization mark all arguments mutable. Since they
1457 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001458 if (Flags.isByVal()) {
1459 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1460 VA.getLocMemOffset(), isImmutable, false);
1461 return DAG.getFrameIndex(FI, getPointerTy());
1462 } else {
1463 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1464 VA.getLocMemOffset(), isImmutable, false);
1465 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1466 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001467 PseudoSourceValue::getFixedStack(FI), 0,
1468 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001469 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001470}
1471
Dan Gohman475871a2008-07-27 21:46:04 +00001472SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 bool isVarArg,
1476 const SmallVectorImpl<ISD::InputArg> &Ins,
1477 DebugLoc dl,
1478 SelectionDAG &DAG,
1479 SmallVectorImpl<SDValue> &InVals) {
1480
Evan Cheng1bc78042006-04-26 01:20:17 +00001481 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001482 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Gordon Henriksen86737662008-01-05 16:56:59 +00001484 const Function* Fn = MF.getFunction();
1485 if (Fn->hasExternalLinkage() &&
1486 Subtarget->isTargetCygMing() &&
1487 Fn->getName() == "main")
1488 FuncInfo->setForceFramePointer(true);
1489
Evan Cheng1bc78042006-04-26 01:20:17 +00001490 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001492 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001493
Chris Lattner29689432010-03-11 00:22:57 +00001494 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1495 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496
Chris Lattner638402b2007-02-28 07:00:42 +00001497 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001498 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1500 ArgLocs, *DAG.getContext());
1501 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Chris Lattnerf39f7712007-02-28 05:46:49 +00001503 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001504 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1506 CCValAssign &VA = ArgLocs[i];
1507 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1508 // places.
1509 assert(VA.getValNo() != LastVal &&
1510 "Don't support value assigned to multiple locs yet");
1511 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Chris Lattnerf39f7712007-02-28 05:46:49 +00001513 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001514 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001515 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001519 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001524 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001525 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001526 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1527 RC = X86::VR64RegisterClass;
1528 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001529 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001530
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001531 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Chris Lattnerf39f7712007-02-28 05:46:49 +00001534 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1535 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1536 // right size.
1537 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001538 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 DAG.getValueType(VA.getValVT()));
1540 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001541 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001542 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001543 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001544 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001545
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001546 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001547 // Handle MMX values passed in XMM regs.
1548 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1550 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001551 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1552 } else
1553 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001554 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 } else {
1556 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001558 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001559
1560 // If value is passed via pointer - do a load.
1561 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001562 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1563 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001564
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001566 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001567
Dan Gohman61a92132008-04-21 23:59:07 +00001568 // The x86-64 ABI for returning structs by value requires that we copy
1569 // the sret argument into %rax for the return. Save the argument into
1570 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001571 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001572 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1573 unsigned Reg = FuncInfo->getSRetReturnReg();
1574 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001576 FuncInfo->setSRetReturnReg(Reg);
1577 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001580 }
1581
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001583 // Align stack specially for tail calls.
1584 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001586
Evan Cheng1bc78042006-04-26 01:20:17 +00001587 // If the function takes variable number of arguments, make a frame index for
1588 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001589 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001590 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001591 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
1593 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001594 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1595
1596 // FIXME: We should really autogenerate these arrays
1597 static const unsigned GPR64ArgRegsWin64[] = {
1598 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001600 static const unsigned XMMArgRegsWin64[] = {
1601 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1602 };
1603 static const unsigned GPR64ArgRegs64Bit[] = {
1604 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1605 };
1606 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1608 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1609 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1611
1612 if (IsWin64) {
1613 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1614 GPR64ArgRegs = GPR64ArgRegsWin64;
1615 XMMArgRegs = XMMArgRegsWin64;
1616 } else {
1617 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1618 GPR64ArgRegs = GPR64ArgRegs64Bit;
1619 XMMArgRegs = XMMArgRegs64Bit;
1620 }
1621 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1622 TotalNumIntRegs);
1623 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1624 TotalNumXMMRegs);
1625
Devang Patel578efa92009-06-05 21:57:13 +00001626 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001627 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001628 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001629 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001632 // Kernel mode asks for SSE to be disabled, so don't push them
1633 // on the stack.
1634 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001635
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 // For X86-64, if there are vararg parameters that are passed via
1637 // registers, then we must store them to their spots on the stack so they
1638 // may be loaded by deferencing the result of va_next.
1639 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1641 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001642 TotalNumXMMRegs * 16, 16,
1643 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001644
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SmallVector<SDValue, 8> MemOps;
1647 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001648 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001649 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1651 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001652 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1653 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001656 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001657 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001658 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001660 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662
Dan Gohmanface41a2009-08-16 21:24:25 +00001663 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1664 // Now store the XMM (fp + vector) parameter registers.
1665 SmallVector<SDValue, 11> SaveXMMOps;
1666 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667
Dan Gohmanface41a2009-08-16 21:24:25 +00001668 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1669 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1670 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671
Dan Gohmanface41a2009-08-16 21:24:25 +00001672 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1673 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674
Dan Gohmanface41a2009-08-16 21:24:25 +00001675 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1676 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1677 X86::VR128RegisterClass);
1678 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1679 SaveXMMOps.push_back(Val);
1680 }
1681 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1682 MVT::Other,
1683 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001685
1686 if (!MemOps.empty())
1687 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1688 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001695 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001696 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001698 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001699 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001700 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001701
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 if (!Is64Bit) {
1703 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1706 }
Evan Cheng25caf632006-05-23 21:06:34 +00001707
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001708 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001711}
1712
Dan Gohman475871a2008-07-27 21:46:04 +00001713SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1715 SDValue StackPtr, SDValue Arg,
1716 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001717 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001719 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001720 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001722 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001723 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001724 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001725 }
Dale Johannesenace16102009-02-03 19:33:06 +00001726 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001727 PseudoSourceValue::getStack(), LocMemOffset,
1728 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001729}
1730
Bill Wendling64e87322009-01-16 19:25:27 +00001731/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001732/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001733SDValue
1734X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001735 SDValue &OutRetAddr, SDValue Chain,
1736 bool IsTailCall, bool Is64Bit,
1737 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001739 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001741
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001743 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001744 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001745}
1746
1747/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1748/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001749static SDValue
1750EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001752 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001753 // Store the return address to the appropriate stack slot.
1754 if (!FPDiff) return Chain;
1755 // Calculate the new stack slot for the return address.
1756 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001757 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001758 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001761 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001762 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1763 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001764 return Chain;
1765}
1766
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001768X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001769 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001770 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 const SmallVectorImpl<ISD::OutputArg> &Outs,
1772 const SmallVectorImpl<ISD::InputArg> &Ins,
1773 DebugLoc dl, SelectionDAG &DAG,
1774 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 MachineFunction &MF = DAG.getMachineFunction();
1776 bool Is64Bit = Subtarget->is64Bit();
1777 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001778 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779
Evan Cheng5f941932010-02-05 02:21:12 +00001780 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001781 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001782 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1783 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001784
1785 // Sibcalls are automatically detected tailcalls which do not require
1786 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001787 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001788 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001789
1790 if (isTailCall)
1791 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001792 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001793
Chris Lattner29689432010-03-11 00:22:57 +00001794 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1795 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001796
Chris Lattner638402b2007-02-28 07:00:42 +00001797 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001798 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1800 ArgLocs, *DAG.getContext());
1801 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001802
Chris Lattner423c5f42007-02-28 05:31:48 +00001803 // Get a count of how many bytes are to be pushed on the stack.
1804 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001805 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001806 // This is a sibcall. The memory operands are available in caller's
1807 // own caller's stack.
1808 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001809 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001810 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001815 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001816 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1817 FPDiff = NumBytesCallerPushed - NumBytes;
1818
1819 // Set the delta of movement of the returnaddr stackslot.
1820 // But only set if delta is greater than previous delta.
1821 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1822 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1823 }
1824
Evan Chengf22f9b32010-02-06 03:28:46 +00001825 if (!IsSibcall)
1826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001830 if (isTailCall && FPDiff)
1831 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1832 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001833
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1835 SmallVector<SDValue, 8> MemOpChains;
1836 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001837
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001838 // Walk the register/memloc assignments, inserting copies/loads. In the case
1839 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 SDValue Arg = Outs[i].Val;
1844 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001845 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001846
Chris Lattner423c5f42007-02-28 05:31:48 +00001847 // Promote the value if needed.
1848 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001849 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 case CCValAssign::Full: break;
1851 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 break;
1854 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1859 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1861 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1862 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 } else
1864 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1865 break;
1866 case CCValAssign::BCvt:
1867 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001869 case CCValAssign::Indirect: {
1870 // Store the argument.
1871 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001872 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001874 PseudoSourceValue::getFixedStack(FI), 0,
1875 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Arg = SpillSlot;
1877 break;
1878 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Chris Lattner423c5f42007-02-28 05:31:48 +00001881 if (VA.isRegLoc()) {
1882 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001883 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001884 assert(VA.isMemLoc());
1885 if (StackPtr.getNode() == 0)
1886 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Evan Cheng32fe1032006-05-25 00:59:30 +00001892 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001894 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001895
Evan Cheng347d5f72006-04-28 21:29:37 +00001896 // Build a sequence of copy-to-reg nodes chained together with token chain
1897 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001898 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001899 // Tail call byval lowering might overwrite argument registers so in case of
1900 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001903 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001904 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 InFlag = Chain.getValue(1);
1906 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001907
Chris Lattner88e1fd52009-07-09 04:24:46 +00001908 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001909 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1910 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001912 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1913 DAG.getNode(X86ISD::GlobalBaseReg,
1914 DebugLoc::getUnknownLoc(),
1915 getPointerTy()),
1916 InFlag);
1917 InFlag = Chain.getValue(1);
1918 } else {
1919 // If we are tail calling and generating PIC/GOT style code load the
1920 // address of the callee into ECX. The value in ecx is used as target of
1921 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1922 // for tail calls on PIC/GOT architectures. Normally we would just put the
1923 // address of GOT into ebx and then call target@PLT. But for tail calls
1924 // ebx would be restored (since ebx is callee saved) before jumping to the
1925 // target@PLT.
1926
1927 // Note: The actual moving to ECX is done further down.
1928 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1929 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1930 !G->getGlobal()->hasProtectedVisibility())
1931 Callee = LowerGlobalAddress(Callee, DAG);
1932 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001933 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001934 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001935 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001936
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 if (Is64Bit && isVarArg) {
1938 // From AMD64 ABI document:
1939 // For calls that may call functions that use varargs or stdargs
1940 // (prototype-less calls or calls to functions containing ellipsis (...) in
1941 // the declaration) %al is used as hidden argument to specify the number
1942 // of SSE registers used. The contents of %al do not need to match exactly
1943 // the number of registers, but must be an ubound on the number of SSE
1944 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945
1946 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 // Count the number of XMM registers allocated.
1948 static const unsigned XMMArgRegs[] = {
1949 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1950 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1951 };
1952 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001953 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Dale Johannesendd64c412009-02-04 00:33:20 +00001956 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 InFlag = Chain.getValue(1);
1959 }
1960
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001961
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001962 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963 if (isTailCall) {
1964 // Force all the incoming stack arguments to be loaded from the stack
1965 // before any new outgoing arguments are stored to the stack, because the
1966 // outgoing stack slots may alias the incoming argument stack slots, and
1967 // the alias isn't otherwise explicit. This is slightly more conservative
1968 // than necessary, because it means that each store effectively depends
1969 // on every argument instead of just those arguments it would clobber.
1970 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1971
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SmallVector<SDValue, 8> MemOpChains2;
1973 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001975 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001976 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001977 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001978 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1979 CCValAssign &VA = ArgLocs[i];
1980 if (VA.isRegLoc())
1981 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002006 PseudoSourceValue::getFixedStack(FI), 0,
2007 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002008 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 }
2010 }
2011
2012 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002014 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002015
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 // Copy arguments to their registers.
2017 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002018 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002019 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 InFlag = Chain.getValue(1);
2021 }
Dan Gohman475871a2008-07-27 21:46:04 +00002022 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002023
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002025 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002026 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 }
2028
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002029 bool WasGlobalOrExternal = false;
2030 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2031 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2032 // In the 64-bit large code model, we have to make all calls
2033 // through a register, since the call instruction's 32-bit
2034 // pc-relative offset may not be large enough to hold the whole
2035 // address.
2036 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2037 WasGlobalOrExternal = true;
2038 // If the callee is a GlobalAddress node (quite common, every direct call
2039 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2040 // it.
2041
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002042 // We should use extra load for direct calls to dllimported functions in
2043 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002044 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002045 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002046 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002047
Chris Lattner48a7d022009-07-09 05:02:21 +00002048 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2049 // external symbols most go through the PLT in PIC mode. If the symbol
2050 // has hidden or protected visibility, or if it is static or local, then
2051 // we don't need to use the PLT - we can directly call it.
2052 if (Subtarget->isTargetELF() &&
2053 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002054 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002056 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002057 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2058 Subtarget->getDarwinVers() < 9) {
2059 // PC-relative references to external symbols should go through $stub,
2060 // unless we're building with the leopard linker or later, which
2061 // automatically synthesizes these stubs.
2062 OpFlags = X86II::MO_DARWIN_STUB;
2063 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002064
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002066 G->getOffset(), OpFlags);
2067 }
Bill Wendling056292f2008-09-16 21:48:12 +00002068 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002069 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002070 unsigned char OpFlags = 0;
2071
2072 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2073 // symbols should go through the PLT.
2074 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002076 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002077 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 Subtarget->getDarwinVers() < 9) {
2079 // PC-relative references to external symbols should go through $stub,
2080 // unless we're building with the leopard linker or later, which
2081 // automatically synthesizes these stubs.
2082 OpFlags = X86II::MO_DARWIN_STUB;
2083 }
Eric Christopherfd179292009-08-27 18:07:15 +00002084
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2086 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002087 }
2088
2089 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002090 // Force the address into a (call preserved) caller-saved register since
2091 // tailcall must happen after callee-saved registers are poped.
2092 // FIXME: Give it a special register class that contains caller-saved
2093 // register instead?
Bill Wendlingc6678b02010-03-11 19:50:31 +00002094 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002096 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002098 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002100
Chris Lattnerd96d0722007-02-25 06:40:16 +00002101 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002104
Evan Chengf22f9b32010-02-06 03:28:46 +00002105 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002106 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2107 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002110
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002111 Ops.push_back(Chain);
2112 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002113
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002116
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 // Add argument registers to the end of the list so that they are known live
2118 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002119 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2120 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2121 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002125 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2126
2127 // Add an implicit use of AL for x86 vararg functions.
2128 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002130
Gabor Greifba36cb52008-08-28 21:40:38 +00002131 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002132 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002133
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 if (isTailCall) {
2135 // If this is the first return lowered for this function, add the regs
2136 // to the liveout set for the function.
2137 if (MF.getRegInfo().liveout_empty()) {
2138 SmallVector<CCValAssign, 16> RVLocs;
2139 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2140 *DAG.getContext());
2141 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2142 for (unsigned i = 0; i != RVLocs.size(); ++i)
2143 if (RVLocs[i].isRegLoc())
2144 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002146
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 assert(((Callee.getOpcode() == ISD::Register &&
Bill Wendlingc6678b02010-03-11 19:50:31 +00002148 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002149 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2151 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002152 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153
2154 return DAG.getNode(X86ISD::TC_RETURN, dl,
2155 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002156 }
2157
Dale Johannesenace16102009-02-03 19:33:06 +00002158 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002159 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002160
Chris Lattner2d297092006-05-23 18:50:38 +00002161 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002165 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002166 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002167 // pops the hidden struct pointer, so we have to push it back.
2168 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Gordon Henriksenae636f82008-01-03 16:47:34 +00002173 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (!IsSibcall) {
2175 Chain = DAG.getCALLSEQ_END(Chain,
2176 DAG.getIntPtrConstant(NumBytes, true),
2177 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2178 true),
2179 InFlag);
2180 InFlag = Chain.getValue(1);
2181 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002182
Chris Lattner3085e152007-02-25 08:59:22 +00002183 // Handle result values, copying them out of physregs into vregs that we
2184 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2186 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187}
2188
Evan Cheng25ab6902006-09-08 06:48:29 +00002189
2190//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002191// Fast Calling Convention (tail call) implementation
2192//===----------------------------------------------------------------------===//
2193
2194// Like std call, callee cleans arguments, convention except that ECX is
2195// reserved for storing the tail called function address. Only 2 registers are
2196// free for argument passing (inreg). Tail call optimization is performed
2197// provided:
2198// * tailcallopt is enabled
2199// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002200// On X86_64 architecture with GOT-style position independent code only local
2201// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002202// To keep the stack aligned according to platform abi the function
2203// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2204// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002205// If a tail called function callee has more arguments than the caller the
2206// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002207// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002208// original REtADDR, but before the saved framepointer or the spilled registers
2209// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2210// stack layout:
2211// arg1
2212// arg2
2213// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002214// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002215// move area ]
2216// (possible EBP)
2217// ESI
2218// EDI
2219// local1 ..
2220
2221/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2222/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002223unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002225 MachineFunction &MF = DAG.getMachineFunction();
2226 const TargetMachine &TM = MF.getTarget();
2227 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2228 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002229 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002230 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002231 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002232 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2233 // Number smaller than 12 so just add the difference.
2234 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2235 } else {
2236 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002237 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002239 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002240 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002241}
2242
Evan Cheng5f941932010-02-05 02:21:12 +00002243/// MatchingStackOffset - Return true if the given stack call argument is
2244/// already available in the same position (relatively) of the caller's
2245/// incoming argument stack.
2246static
2247bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2248 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2249 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002250 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2251 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002252 if (Arg.getOpcode() == ISD::CopyFromReg) {
2253 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2254 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2255 return false;
2256 MachineInstr *Def = MRI->getVRegDef(VR);
2257 if (!Def)
2258 return false;
2259 if (!Flags.isByVal()) {
2260 if (!TII->isLoadFromStackSlot(Def, FI))
2261 return false;
2262 } else {
2263 unsigned Opcode = Def->getOpcode();
2264 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2265 Def->getOperand(1).isFI()) {
2266 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002268 } else
2269 return false;
2270 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002271 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2272 if (Flags.isByVal())
2273 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002274 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 // define @foo(%struct.X* %A) {
2276 // tail call @bar(%struct.X* byval %A)
2277 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002278 return false;
2279 SDValue Ptr = Ld->getBasePtr();
2280 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2281 if (!FINode)
2282 return false;
2283 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002284 } else
2285 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002286
Evan Cheng4cae1332010-03-05 08:38:04 +00002287 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002288 if (!MFI->isFixedObjectIndex(FI))
2289 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002290 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002291}
2292
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2294/// for tail call optimization. Targets which want to do tail call
2295/// optimization should implement this function.
2296bool
2297X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002298 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002300 const SmallVectorImpl<ISD::OutputArg> &Outs,
2301 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002303 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002304 CalleeCC != CallingConv::C)
2305 return false;
2306
Evan Cheng7096ae42010-01-29 06:45:59 +00002307 // If -tailcallopt is specified, make fastcc functions tail-callable.
2308 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002309 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002310 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002311 CallerF->getCallingConv() == CalleeCC)
2312 return true;
2313 return false;
2314 }
2315
Evan Chengb2c92902010-02-02 02:22:50 +00002316 // Look for obvious safe cases to perform tail call optimization that does not
2317 // requite ABI changes. This is what gcc calls sibcall.
2318
Evan Cheng843bd692010-01-31 06:44:49 +00002319 // Do not tail call optimize vararg calls for now.
2320 if (isVarArg)
2321 return false;
2322
Evan Chenga6bff982010-01-30 01:22:00 +00002323 // If the callee takes no arguments then go on to check the results of the
2324 // call.
2325 if (!Outs.empty()) {
2326 // Check if stack adjustment is needed. For now, do not do this if any
2327 // argument is passed on the stack.
2328 SmallVector<CCValAssign, 16> ArgLocs;
2329 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2330 ArgLocs, *DAG.getContext());
2331 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002332 if (CCInfo.getNextStackOffset()) {
2333 MachineFunction &MF = DAG.getMachineFunction();
2334 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2335 return false;
2336 if (Subtarget->isTargetWin64())
2337 // Win64 ABI has additional complications.
2338 return false;
2339
2340 // Check if the arguments are already laid out in the right way as
2341 // the caller's fixed stack objects.
2342 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002343 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2344 const X86InstrInfo *TII =
2345 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002346 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2347 CCValAssign &VA = ArgLocs[i];
2348 EVT RegVT = VA.getLocVT();
2349 SDValue Arg = Outs[i].Val;
2350 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002351 if (VA.getLocInfo() == CCValAssign::Indirect)
2352 return false;
2353 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002354 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2355 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002356 return false;
2357 }
2358 }
2359 }
Evan Chenga6bff982010-01-30 01:22:00 +00002360 }
Evan Chengb1712452010-01-27 06:25:16 +00002361
Evan Cheng86809cc2010-02-03 03:28:02 +00002362 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002363}
2364
Dan Gohman3df24e62008-09-03 23:12:08 +00002365FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002366X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2367 DwarfWriter *dw,
2368 DenseMap<const Value *, unsigned> &vm,
2369 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2370 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002371#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002372 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002373#endif
2374 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002375 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002376#ifndef NDEBUG
2377 , cil
2378#endif
2379 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002380}
2381
2382
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002383//===----------------------------------------------------------------------===//
2384// Other Lowering Hooks
2385//===----------------------------------------------------------------------===//
2386
2387
Dan Gohman475871a2008-07-27 21:46:04 +00002388SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002389 MachineFunction &MF = DAG.getMachineFunction();
2390 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2391 int ReturnAddrIndex = FuncInfo->getRAIndex();
2392
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002393 if (ReturnAddrIndex == 0) {
2394 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002395 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002396 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002397 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002398 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002399 }
2400
Evan Cheng25ab6902006-09-08 06:48:29 +00002401 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002402}
2403
2404
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002405bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2406 bool hasSymbolicDisplacement) {
2407 // Offset should fit into 32 bit immediate field.
2408 if (!isInt32(Offset))
2409 return false;
2410
2411 // If we don't have a symbolic displacement - we don't have any extra
2412 // restrictions.
2413 if (!hasSymbolicDisplacement)
2414 return true;
2415
2416 // FIXME: Some tweaks might be needed for medium code model.
2417 if (M != CodeModel::Small && M != CodeModel::Kernel)
2418 return false;
2419
2420 // For small code model we assume that latest object is 16MB before end of 31
2421 // bits boundary. We may also accept pretty large negative constants knowing
2422 // that all objects are in the positive half of address space.
2423 if (M == CodeModel::Small && Offset < 16*1024*1024)
2424 return true;
2425
2426 // For kernel code model we know that all object resist in the negative half
2427 // of 32bits address space. We may not accept negative offsets, since they may
2428 // be just off and we may accept pretty large positive ones.
2429 if (M == CodeModel::Kernel && Offset > 0)
2430 return true;
2431
2432 return false;
2433}
2434
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2436/// specific condition code, returning the condition code and the LHS/RHS of the
2437/// comparison to make.
2438static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2439 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002440 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002441 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2442 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2443 // X > -1 -> X == 0, jump !sign.
2444 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002445 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002446 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2447 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002448 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002449 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002450 // X < 1 -> X <= 0
2451 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002452 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002453 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002454 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002455
Evan Chengd9558e02006-01-06 00:43:03 +00002456 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002457 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002458 case ISD::SETEQ: return X86::COND_E;
2459 case ISD::SETGT: return X86::COND_G;
2460 case ISD::SETGE: return X86::COND_GE;
2461 case ISD::SETLT: return X86::COND_L;
2462 case ISD::SETLE: return X86::COND_LE;
2463 case ISD::SETNE: return X86::COND_NE;
2464 case ISD::SETULT: return X86::COND_B;
2465 case ISD::SETUGT: return X86::COND_A;
2466 case ISD::SETULE: return X86::COND_BE;
2467 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002468 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002470
Chris Lattner4c78e022008-12-23 23:42:27 +00002471 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002472
Chris Lattner4c78e022008-12-23 23:42:27 +00002473 // If LHS is a foldable load, but RHS is not, flip the condition.
2474 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2475 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2476 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2477 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002478 }
2479
Chris Lattner4c78e022008-12-23 23:42:27 +00002480 switch (SetCCOpcode) {
2481 default: break;
2482 case ISD::SETOLT:
2483 case ISD::SETOLE:
2484 case ISD::SETUGT:
2485 case ISD::SETUGE:
2486 std::swap(LHS, RHS);
2487 break;
2488 }
2489
2490 // On a floating point condition, the flags are set as follows:
2491 // ZF PF CF op
2492 // 0 | 0 | 0 | X > Y
2493 // 0 | 0 | 1 | X < Y
2494 // 1 | 0 | 0 | X == Y
2495 // 1 | 1 | 1 | unordered
2496 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002497 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002498 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002499 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002500 case ISD::SETOLT: // flipped
2501 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002502 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002503 case ISD::SETOLE: // flipped
2504 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002505 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 case ISD::SETUGT: // flipped
2507 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002508 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002509 case ISD::SETUGE: // flipped
2510 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002511 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002512 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002513 case ISD::SETNE: return X86::COND_NE;
2514 case ISD::SETUO: return X86::COND_P;
2515 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002516 case ISD::SETOEQ:
2517 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002518 }
Evan Chengd9558e02006-01-06 00:43:03 +00002519}
2520
Evan Cheng4a460802006-01-11 00:33:36 +00002521/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2522/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002523/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002524static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002525 switch (X86CC) {
2526 default:
2527 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002528 case X86::COND_B:
2529 case X86::COND_BE:
2530 case X86::COND_E:
2531 case X86::COND_P:
2532 case X86::COND_A:
2533 case X86::COND_AE:
2534 case X86::COND_NE:
2535 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002536 return true;
2537 }
2538}
2539
Evan Chengeb2f9692009-10-27 19:56:55 +00002540/// isFPImmLegal - Returns true if the target can instruction select the
2541/// specified FP immediate natively. If false, the legalizer will
2542/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002543bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002544 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2545 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2546 return true;
2547 }
2548 return false;
2549}
2550
Nate Begeman9008ca62009-04-27 18:41:29 +00002551/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2552/// the specified range (L, H].
2553static bool isUndefOrInRange(int Val, int Low, int Hi) {
2554 return (Val < 0) || (Val >= Low && Val < Hi);
2555}
2556
2557/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2558/// specified value.
2559static bool isUndefOrEqual(int Val, int CmpVal) {
2560 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002561 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002563}
2564
Nate Begeman9008ca62009-04-27 18:41:29 +00002565/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2566/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2567/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002568static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 return (Mask[0] < 2 && Mask[1] < 2);
2573 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002574}
2575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002577 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 N->getMask(M);
2579 return ::isPSHUFDMask(M, N->getValueType(0));
2580}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2583/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002584static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 // Lower quadword copied in order or undef.
2589 for (int i = 0; i != 4; ++i)
2590 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Evan Cheng506d3df2006-03-29 23:07:14 +00002593 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 for (int i = 4; i != 8; ++i)
2595 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002597
Evan Cheng506d3df2006-03-29 23:07:14 +00002598 return true;
2599}
2600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002602 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 N->getMask(M);
2604 return ::isPSHUFHWMask(M, N->getValueType(0));
2605}
Evan Cheng506d3df2006-03-29 23:07:14 +00002606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2608/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002609static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 for (int i = 4; i != 8; ++i)
2615 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Rafael Espindola15684b22009-04-24 12:40:33 +00002618 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 for (int i = 0; i != 4; ++i)
2620 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002624}
2625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002627 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 N->getMask(M);
2629 return ::isPSHUFLWMask(M, N->getValueType(0));
2630}
2631
Nate Begemana09008b2009-10-19 02:17:23 +00002632/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2633/// is suitable for input to PALIGNR.
2634static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2635 bool hasSSSE3) {
2636 int i, e = VT.getVectorNumElements();
2637
2638 // Do not handle v2i64 / v2f64 shuffles with palignr.
2639 if (e < 4 || !hasSSSE3)
2640 return false;
2641
2642 for (i = 0; i != e; ++i)
2643 if (Mask[i] >= 0)
2644 break;
2645
2646 // All undef, not a palignr.
2647 if (i == e)
2648 return false;
2649
2650 // Determine if it's ok to perform a palignr with only the LHS, since we
2651 // don't have access to the actual shuffle elements to see if RHS is undef.
2652 bool Unary = Mask[i] < (int)e;
2653 bool NeedsUnary = false;
2654
2655 int s = Mask[i] - i;
2656
2657 // Check the rest of the elements to see if they are consecutive.
2658 for (++i; i != e; ++i) {
2659 int m = Mask[i];
2660 if (m < 0)
2661 continue;
2662
2663 Unary = Unary && (m < (int)e);
2664 NeedsUnary = NeedsUnary || (m < s);
2665
2666 if (NeedsUnary && !Unary)
2667 return false;
2668 if (Unary && m != ((s+i) & (e-1)))
2669 return false;
2670 if (!Unary && m != (s+i))
2671 return false;
2672 }
2673 return true;
2674}
2675
2676bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isPALIGNRMask(M, N->getValueType(0), true);
2680}
2681
Evan Cheng14aed5e2006-03-24 01:18:28 +00002682/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2683/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002684static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 int NumElems = VT.getVectorNumElements();
2686 if (NumElems != 2 && NumElems != 4)
2687 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 int Half = NumElems / 2;
2690 for (int i = 0; i < Half; ++i)
2691 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002692 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 for (int i = Half; i < NumElems; ++i)
2694 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Evan Cheng14aed5e2006-03-24 01:18:28 +00002697 return true;
2698}
2699
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2701 SmallVector<int, 8> M;
2702 N->getMask(M);
2703 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002704}
2705
Evan Cheng213d2cf2007-05-17 18:45:50 +00002706/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002707/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2708/// half elements to come from vector 1 (which would equal the dest.) and
2709/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002712
2713 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 int Half = NumElems / 2;
2717 for (int i = 0; i < Half; ++i)
2718 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002719 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 for (int i = Half; i < NumElems; ++i)
2721 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002722 return false;
2723 return true;
2724}
2725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2727 SmallVector<int, 8> M;
2728 N->getMask(M);
2729 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002730}
2731
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002732/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2733/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002734bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2735 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002736 return false;
2737
Evan Cheng2064a2b2006-03-28 06:50:32 +00002738 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2740 isUndefOrEqual(N->getMaskElt(1), 7) &&
2741 isUndefOrEqual(N->getMaskElt(2), 2) &&
2742 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002743}
2744
Nate Begeman0b10b912009-11-07 23:17:15 +00002745/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2746/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2747/// <2, 3, 2, 3>
2748bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2749 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2750
2751 if (NumElems != 4)
2752 return false;
2753
2754 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2755 isUndefOrEqual(N->getMaskElt(1), 3) &&
2756 isUndefOrEqual(N->getMaskElt(2), 2) &&
2757 isUndefOrEqual(N->getMaskElt(3), 3);
2758}
2759
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2761/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002762bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2763 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002764
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765 if (NumElems != 2 && NumElems != 4)
2766 return false;
2767
Evan Chengc5cdff22006-04-07 21:53:05 +00002768 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002770 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771
Evan Chengc5cdff22006-04-07 21:53:05 +00002772 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002774 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775
2776 return true;
2777}
2778
Nate Begeman0b10b912009-11-07 23:17:15 +00002779/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2780/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2781bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784 if (NumElems != 2 && NumElems != 4)
2785 return false;
2786
Evan Chengc5cdff22006-04-07 21:53:05 +00002787 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002789 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 for (unsigned i = 0; i < NumElems/2; ++i)
2792 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794
2795 return true;
2796}
2797
Evan Cheng0038e592006-03-28 00:39:58 +00002798/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2799/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002800static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002801 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002803 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002804 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002805
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2807 int BitI = Mask[i];
2808 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002809 if (!isUndefOrEqual(BitI, j))
2810 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002811 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002812 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002813 return false;
2814 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002815 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002816 return false;
2817 }
Evan Cheng0038e592006-03-28 00:39:58 +00002818 }
Evan Cheng0038e592006-03-28 00:39:58 +00002819 return true;
2820}
2821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2823 SmallVector<int, 8> M;
2824 N->getMask(M);
2825 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002826}
2827
Evan Cheng4fcb9222006-03-28 02:43:26 +00002828/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2829/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002830static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002831 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002833 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002834 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002835
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2837 int BitI = Mask[i];
2838 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002839 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002840 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002841 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002842 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002843 return false;
2844 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002845 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002846 return false;
2847 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002848 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002849 return true;
2850}
2851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2853 SmallVector<int, 8> M;
2854 N->getMask(M);
2855 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002856}
2857
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002858/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2859/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2860/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002861static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002863 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002864 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2867 int BitI = Mask[i];
2868 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002869 if (!isUndefOrEqual(BitI, j))
2870 return false;
2871 if (!isUndefOrEqual(BitI1, j))
2872 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002873 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002874 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2878 SmallVector<int, 8> M;
2879 N->getMask(M);
2880 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2881}
2882
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002883/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2884/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2885/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002886static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002888 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2889 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2892 int BitI = Mask[i];
2893 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002894 if (!isUndefOrEqual(BitI, j))
2895 return false;
2896 if (!isUndefOrEqual(BitI1, j))
2897 return false;
2898 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002899 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002900}
2901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2903 SmallVector<int, 8> M;
2904 N->getMask(M);
2905 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2906}
2907
Evan Cheng017dcc62006-04-21 01:05:10 +00002908/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2909/// specifies a shuffle of elements that is suitable for input to MOVSS,
2910/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002911static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002912 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002913 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002914
2915 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 1; i < NumElts; ++i)
2921 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002924 return true;
2925}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002926
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2928 SmallVector<int, 8> M;
2929 N->getMask(M);
2930 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002931}
2932
Evan Cheng017dcc62006-04-21 01:05:10 +00002933/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2934/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002935/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002936static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 bool V2IsSplat = false, bool V2IsUndef = false) {
2938 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002939 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002940 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002943 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 for (int i = 1; i < NumOps; ++i)
2946 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2947 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2948 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002949 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002950
Evan Cheng39623da2006-04-20 08:58:49 +00002951 return true;
2952}
2953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002955 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 SmallVector<int, 8> M;
2957 N->getMask(M);
2958 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002959}
2960
Evan Chengd9539472006-04-14 21:59:03 +00002961/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2962/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002963bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2964 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002965 return false;
2966
2967 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002968 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 int Elt = N->getMaskElt(i);
2970 if (Elt >= 0 && Elt != 1)
2971 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002972 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002973
2974 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002975 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int Elt = N->getMaskElt(i);
2977 if (Elt >= 0 && Elt != 3)
2978 return false;
2979 if (Elt == 3)
2980 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002981 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002982 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002984 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002985}
2986
2987/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2988/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002989bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2990 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002991 return false;
2992
2993 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 for (unsigned i = 0; i < 2; ++i)
2995 if (N->getMaskElt(i) > 0)
2996 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002997
2998 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002999 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 int Elt = N->getMaskElt(i);
3001 if (Elt >= 0 && Elt != 2)
3002 return false;
3003 if (Elt == 2)
3004 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003005 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003007 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003008}
3009
Evan Cheng0b457f02008-09-25 20:50:48 +00003010/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3011/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003012bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3013 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 0; i < e; ++i)
3016 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003017 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 for (int i = 0; i < e; ++i)
3019 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003020 return false;
3021 return true;
3022}
3023
Evan Cheng63d33002006-03-22 08:01:21 +00003024/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003025/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003026unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3028 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3029
Evan Chengb9df0ca2006-03-22 02:53:00 +00003030 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3031 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 for (int i = 0; i < NumOperands; ++i) {
3033 int Val = SVOp->getMaskElt(NumOperands-i-1);
3034 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003035 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003036 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003037 if (i != NumOperands - 1)
3038 Mask <<= Shift;
3039 }
Evan Cheng63d33002006-03-22 08:01:21 +00003040 return Mask;
3041}
3042
Evan Cheng506d3df2006-03-29 23:07:14 +00003043/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003044/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003045unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003047 unsigned Mask = 0;
3048 // 8 nodes, but we only care about the last 4.
3049 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 int Val = SVOp->getMaskElt(i);
3051 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003052 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 if (i != 4)
3054 Mask <<= 2;
3055 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003056 return Mask;
3057}
3058
3059/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003060/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003061unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003063 unsigned Mask = 0;
3064 // 8 nodes, but we only care about the first 4.
3065 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 int Val = SVOp->getMaskElt(i);
3067 if (Val >= 0)
3068 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003069 if (i != 0)
3070 Mask <<= 2;
3071 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003072 return Mask;
3073}
3074
Nate Begemana09008b2009-10-19 02:17:23 +00003075/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3076/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3077unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3078 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3079 EVT VVT = N->getValueType(0);
3080 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3081 int Val = 0;
3082
3083 unsigned i, e;
3084 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3085 Val = SVOp->getMaskElt(i);
3086 if (Val >= 0)
3087 break;
3088 }
3089 return (Val - i) * EltSize;
3090}
3091
Evan Cheng37b73872009-07-30 08:33:02 +00003092/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3093/// constant +0.0.
3094bool X86::isZeroNode(SDValue Elt) {
3095 return ((isa<ConstantSDNode>(Elt) &&
3096 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3097 (isa<ConstantFPSDNode>(Elt) &&
3098 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3099}
3100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3102/// their permute mask.
3103static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3104 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003105 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003106 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003108
Nate Begeman5a5ca152009-04-29 05:20:52 +00003109 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int idx = SVOp->getMaskElt(i);
3111 if (idx < 0)
3112 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003113 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003115 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003117 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3119 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003120}
3121
Evan Cheng779ccea2007-12-07 21:30:01 +00003122/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3123/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003124static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003125 unsigned NumElems = VT.getVectorNumElements();
3126 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 int idx = Mask[i];
3128 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003129 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003130 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003132 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003134 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003135}
3136
Evan Cheng533a0aa2006-04-19 20:35:22 +00003137/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3138/// match movhlps. The lower half elements should come from upper half of
3139/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003140/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003141static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3142 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003143 return false;
3144 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003146 return false;
3147 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003149 return false;
3150 return true;
3151}
3152
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003154/// is promoted to a vector. It also returns the LoadSDNode by reference if
3155/// required.
3156static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003157 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3158 return false;
3159 N = N->getOperand(0).getNode();
3160 if (!ISD::isNON_EXTLoad(N))
3161 return false;
3162 if (LD)
3163 *LD = cast<LoadSDNode>(N);
3164 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165}
3166
Evan Cheng533a0aa2006-04-19 20:35:22 +00003167/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3168/// match movlp{s|d}. The lower half elements should come from lower half of
3169/// V1 (and in order), and the upper half elements should come from the upper
3170/// half of V2 (and in order). And since V1 will become the source of the
3171/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003172static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3173 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003174 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003175 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003176 // Is V2 is a vector load, don't do this transformation. We will try to use
3177 // load folding shufps op.
3178 if (ISD::isNON_EXTLoad(V2))
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180
Nate Begeman5a5ca152009-04-29 05:20:52 +00003181 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Evan Cheng533a0aa2006-04-19 20:35:22 +00003183 if (NumElems != 2 && NumElems != 4)
3184 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003185 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003187 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003188 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190 return false;
3191 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192}
3193
Evan Cheng39623da2006-04-20 08:58:49 +00003194/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3195/// all the same.
3196static bool isSplatVector(SDNode *N) {
3197 if (N->getOpcode() != ISD::BUILD_VECTOR)
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199
Dan Gohman475871a2008-07-27 21:46:04 +00003200 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003201 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3202 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003203 return false;
3204 return true;
3205}
3206
Evan Cheng213d2cf2007-05-17 18:45:50 +00003207/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003208/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003210static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003211 SDValue V1 = N->getOperand(0);
3212 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003213 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3214 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3219 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003220 if (Opc != ISD::BUILD_VECTOR ||
3221 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 return false;
3223 } else if (Idx >= 0) {
3224 unsigned Opc = V1.getOpcode();
3225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003227 if (Opc != ISD::BUILD_VECTOR ||
3228 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003229 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003230 }
3231 }
3232 return true;
3233}
3234
3235/// getZeroVector - Returns a vector of specified type with all zero elements.
3236///
Owen Andersone50ed302009-08-10 22:56:29 +00003237static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003238 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003240
Chris Lattner8a594482007-11-25 00:24:49 +00003241 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3242 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003244 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3246 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003247 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003250 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003253 }
Dale Johannesenace16102009-02-03 19:33:06 +00003254 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003255}
3256
Chris Lattner8a594482007-11-25 00:24:49 +00003257/// getOnesVector - Returns a vector of specified type with all bits set.
3258///
Owen Andersone50ed302009-08-10 22:56:29 +00003259static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003260 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003261
Chris Lattner8a594482007-11-25 00:24:49 +00003262 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3263 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003266 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003268 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003270 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003271}
3272
3273
Evan Cheng39623da2006-04-20 08:58:49 +00003274/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3275/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003276static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003277 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003278 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003279
Evan Cheng39623da2006-04-20 08:58:49 +00003280 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SmallVector<int, 8> MaskVec;
3282 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003283
Nate Begeman5a5ca152009-04-29 05:20:52 +00003284 for (unsigned i = 0; i != NumElems; ++i) {
3285 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 MaskVec[i] = NumElems;
3287 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003288 }
Evan Cheng39623da2006-04-20 08:58:49 +00003289 }
Evan Cheng39623da2006-04-20 08:58:49 +00003290 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3292 SVOp->getOperand(1), &MaskVec[0]);
3293 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003294}
3295
Evan Cheng017dcc62006-04-21 01:05:10 +00003296/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3297/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003298static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 SDValue V2) {
3300 unsigned NumElems = VT.getVectorNumElements();
3301 SmallVector<int, 8> Mask;
3302 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003303 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 Mask.push_back(i);
3305 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003306}
3307
Nate Begeman9008ca62009-04-27 18:41:29 +00003308/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003309static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 SDValue V2) {
3311 unsigned NumElems = VT.getVectorNumElements();
3312 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003313 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 Mask.push_back(i);
3315 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003316 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003318}
3319
Nate Begeman9008ca62009-04-27 18:41:29 +00003320/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SDValue V2) {
3323 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003324 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003326 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 Mask.push_back(i + Half);
3328 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003329 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003331}
3332
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003333/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003334static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 bool HasSSE2) {
3336 if (SV->getValueType(0).getVectorNumElements() <= 4)
3337 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003340 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 DebugLoc dl = SV->getDebugLoc();
3342 SDValue V1 = SV->getOperand(0);
3343 int NumElems = VT.getVectorNumElements();
3344 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003345
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 // unpack elements to the correct location
3347 while (NumElems > 4) {
3348 if (EltNo < NumElems/2) {
3349 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3350 } else {
3351 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3352 EltNo -= NumElems/2;
3353 }
3354 NumElems >>= 1;
3355 }
Eric Christopherfd179292009-08-27 18:07:15 +00003356
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 // Perform the splat.
3358 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003359 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3361 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003362}
3363
Evan Chengba05f722006-04-21 23:03:30 +00003364/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003365/// vector of zero or undef vector. This produces a shuffle where the low
3366/// element of V2 is swizzled into the zero/undef vector, landing at element
3367/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003368static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003369 bool isZero, bool HasSSE2,
3370 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003371 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3374 unsigned NumElems = VT.getVectorNumElements();
3375 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003376 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 // If this is the insertion idx, put the low elt of V2 here.
3378 MaskVec.push_back(i == Idx ? NumElems : i);
3379 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003380}
3381
Evan Chengf26ffe92008-05-29 08:22:04 +00003382/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3383/// a shuffle that is zero.
3384static
Nate Begeman9008ca62009-04-27 18:41:29 +00003385unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3386 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003387 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003389 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int Idx = SVOp->getMaskElt(Index);
3391 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 ++NumZeros;
3393 continue;
3394 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003396 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 ++NumZeros;
3398 else
3399 break;
3400 }
3401 return NumZeros;
3402}
3403
3404/// isVectorShift - Returns true if the shuffle can be implemented as a
3405/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003406/// FIXME: split into pslldqi, psrldqi, palignr variants.
3407static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003408 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003410
3411 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003413 if (!NumZeros) {
3414 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003416 if (!NumZeros)
3417 return false;
3418 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003419 bool SeenV1 = false;
3420 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 for (int i = NumZeros; i < NumElems; ++i) {
3422 int Val = isLeft ? (i - NumZeros) : i;
3423 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3424 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003427 SeenV1 = true;
3428 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003430 SeenV2 = true;
3431 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003433 return false;
3434 }
3435 if (SeenV1 && SeenV2)
3436 return false;
3437
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003439 ShAmt = NumZeros;
3440 return true;
3441}
3442
3443
Evan Chengc78d3b42006-04-24 18:01:45 +00003444/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3445///
Dan Gohman475871a2008-07-27 21:46:04 +00003446static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003448 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003449 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003450 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003451
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003452 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003454 bool First = true;
3455 for (unsigned i = 0; i < 16; ++i) {
3456 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3457 if (ThisIsNonZero && First) {
3458 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003462 First = false;
3463 }
3464
3465 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3468 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003469 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003471 }
3472 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3474 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3475 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003478 } else
3479 ThisElt = LastElt;
3480
Gabor Greifba36cb52008-08-28 21:40:38 +00003481 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003483 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 }
3485 }
3486
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003488}
3489
Bill Wendlinga348c562007-03-22 18:42:45 +00003490/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003491///
Dan Gohman475871a2008-07-27 21:46:04 +00003492static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003493 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003494 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003496 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003497
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003498 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003500 bool First = true;
3501 for (unsigned i = 0; i < 8; ++i) {
3502 bool isNonZero = (NonZeros & (1 << i)) != 0;
3503 if (isNonZero) {
3504 if (First) {
3505 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 First = false;
3510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003513 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003514 }
3515 }
3516
3517 return V;
3518}
3519
Evan Chengf26ffe92008-05-29 08:22:04 +00003520/// getVShift - Return a vector logical shift node.
3521///
Owen Andersone50ed302009-08-10 22:56:29 +00003522static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 unsigned NumBits, SelectionDAG &DAG,
3524 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003525 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003527 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003528 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3530 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003531 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003532}
3533
Dan Gohman475871a2008-07-27 21:46:04 +00003534SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003535X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3536 SelectionDAG &DAG) {
3537
3538 // Check if the scalar load can be widened into a vector load. And if
3539 // the address is "base + cst" see if the cst can be "absorbed" into
3540 // the shuffle mask.
3541 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3542 SDValue Ptr = LD->getBasePtr();
3543 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3544 return SDValue();
3545 EVT PVT = LD->getValueType(0);
3546 if (PVT != MVT::i32 && PVT != MVT::f32)
3547 return SDValue();
3548
3549 int FI = -1;
3550 int64_t Offset = 0;
3551 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3552 FI = FINode->getIndex();
3553 Offset = 0;
3554 } else if (Ptr.getOpcode() == ISD::ADD &&
3555 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3556 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3557 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3558 Offset = Ptr.getConstantOperandVal(1);
3559 Ptr = Ptr.getOperand(0);
3560 } else {
3561 return SDValue();
3562 }
3563
3564 SDValue Chain = LD->getChain();
3565 // Make sure the stack object alignment is at least 16.
3566 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3567 if (DAG.InferPtrAlignment(Ptr) < 16) {
3568 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003569 // Can't change the alignment. FIXME: It's possible to compute
3570 // the exact stack offset and reference FI + adjust offset instead.
3571 // If someone *really* cares about this. That's the way to implement it.
3572 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003573 } else {
3574 MFI->setObjectAlignment(FI, 16);
3575 }
3576 }
3577
3578 // (Offset % 16) must be multiple of 4. Then address is then
3579 // Ptr + (Offset & ~15).
3580 if (Offset < 0)
3581 return SDValue();
3582 if ((Offset % 16) & 3)
3583 return SDValue();
3584 int64_t StartOffset = Offset & ~15;
3585 if (StartOffset)
3586 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3587 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3588
3589 int EltNo = (Offset - StartOffset) >> 2;
3590 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3591 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003592 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3593 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003594 // Canonicalize it to a v4i32 shuffle.
3595 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3596 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3597 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3598 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3599 }
3600
3601 return SDValue();
3602}
3603
3604SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003605X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003606 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003607 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003608 if (ISD::isBuildVectorAllZeros(Op.getNode())
3609 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003610 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3611 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3612 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003614 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003615
Gabor Greifba36cb52008-08-28 21:40:38 +00003616 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003617 return getOnesVector(Op.getValueType(), DAG, dl);
3618 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003619 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620
Owen Andersone50ed302009-08-10 22:56:29 +00003621 EVT VT = Op.getValueType();
3622 EVT ExtVT = VT.getVectorElementType();
3623 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003624
3625 unsigned NumElems = Op.getNumOperands();
3626 unsigned NumZero = 0;
3627 unsigned NumNonZero = 0;
3628 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003629 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003630 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003631 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003632 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003633 if (Elt.getOpcode() == ISD::UNDEF)
3634 continue;
3635 Values.insert(Elt);
3636 if (Elt.getOpcode() != ISD::Constant &&
3637 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003638 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003639 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003640 NumZero++;
3641 else {
3642 NonZeros |= (1 << i);
3643 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003644 }
3645 }
3646
Dan Gohman7f321562007-06-25 16:23:39 +00003647 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003648 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003649 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003650 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003651
Chris Lattner67f453a2008-03-09 05:42:06 +00003652 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003653 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003654 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003655 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattner62098042008-03-09 01:05:04 +00003657 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3658 // the value are obviously zero, truncate the value to i32 and do the
3659 // insertion that way. Only do this if the value is non-constant or if the
3660 // value is a constant being inserted into element 0. It is cheaper to do
3661 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003663 (!IsAllConstants || Idx == 0)) {
3664 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3665 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3667 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003668
Chris Lattner62098042008-03-09 01:05:04 +00003669 // Truncate the value (which may itself be a constant) to i32, and
3670 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003672 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003673 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3674 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003675
Chris Lattner62098042008-03-09 01:05:04 +00003676 // Now we have our 32-bit value zero extended in the low element of
3677 // a vector. If Idx != 0, swizzle it into place.
3678 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 SmallVector<int, 4> Mask;
3680 Mask.push_back(Idx);
3681 for (unsigned i = 1; i != VecElts; ++i)
3682 Mask.push_back(i);
3683 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003684 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003686 }
Dale Johannesenace16102009-02-03 19:33:06 +00003687 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003688 }
3689 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003690
Chris Lattner19f79692008-03-08 22:59:52 +00003691 // If we have a constant or non-constant insertion into the low element of
3692 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3693 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003694 // depending on what the source datatype is.
3695 if (Idx == 0) {
3696 if (NumZero == 0) {
3697 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3699 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003700 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3701 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3702 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3703 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3705 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3706 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003707 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3708 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3709 Subtarget->hasSSE2(), DAG);
3710 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3711 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003712 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003713
3714 // Is it a vector logical left shift?
3715 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003716 X86::isZeroNode(Op.getOperand(0)) &&
3717 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003718 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003719 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003720 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003721 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003722 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003723 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003724
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003725 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003726 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727
Chris Lattner19f79692008-03-08 22:59:52 +00003728 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3729 // is a non-constant being inserted into an element other than the low one,
3730 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3731 // movd/movss) to move this into the low element, then shuffle it into
3732 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003733 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003734 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003735
Evan Cheng0db9fe62006-04-25 20:13:52 +00003736 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003737 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3738 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 MaskVec.push_back(i == Idx ? 0 : 1);
3742 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003743 }
3744 }
3745
Chris Lattner67f453a2008-03-09 05:42:06 +00003746 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003747 if (Values.size() == 1) {
3748 if (EVTBits == 32) {
3749 // Instead of a shuffle like this:
3750 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3751 // Check if it's possible to issue this instead.
3752 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3753 unsigned Idx = CountTrailingZeros_32(NonZeros);
3754 SDValue Item = Op.getOperand(Idx);
3755 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3756 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3757 }
Dan Gohman475871a2008-07-27 21:46:04 +00003758 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003759 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003760
Dan Gohmana3941172007-07-24 22:55:08 +00003761 // A vector full of immediates; various special cases are already
3762 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003763 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003764 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003765
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003766 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003767 if (EVTBits == 64) {
3768 if (NumNonZero == 1) {
3769 // One half is zero or undef.
3770 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003771 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003772 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003773 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3774 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003775 }
Dan Gohman475871a2008-07-27 21:46:04 +00003776 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003777 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778
3779 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003780 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003781 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003782 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003783 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 }
3785
Bill Wendling826f36f2007-03-28 00:57:11 +00003786 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003787 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003788 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003789 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 }
3791
3792 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003794 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795 if (NumElems == 4 && NumZero > 0) {
3796 for (unsigned i = 0; i < 4; ++i) {
3797 bool isZero = !(NonZeros & (1 << i));
3798 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003799 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 else
Dale Johannesenace16102009-02-03 19:33:06 +00003801 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802 }
3803
3804 for (unsigned i = 0; i < 2; ++i) {
3805 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3806 default: break;
3807 case 0:
3808 V[i] = V[i*2]; // Must be a zero vector.
3809 break;
3810 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812 break;
3813 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 break;
3816 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 break;
3819 }
3820 }
3821
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003823 bool Reverse = (NonZeros & 0x3) == 2;
3824 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3827 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3829 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 }
3831
3832 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3834 // values to be inserted is equal to the number of elements, in which case
3835 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003836 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003838 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 getSubtarget()->hasSSE41()) {
3840 V[0] = DAG.getUNDEF(VT);
3841 for (unsigned i = 0; i < NumElems; ++i)
3842 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3843 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3844 Op.getOperand(i), DAG.getIntPtrConstant(i));
3845 return V[0];
3846 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003847 // Expand into a number of unpckl*.
3848 // e.g. for v4f32
3849 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3850 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3851 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003852 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003853 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003854 NumElems >>= 1;
3855 while (NumElems != 0) {
3856 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003857 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858 NumElems >>= 1;
3859 }
3860 return V[0];
3861 }
3862
Dan Gohman475871a2008-07-27 21:46:04 +00003863 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864}
3865
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003866SDValue
3867X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3868 // We support concatenate two MMX registers and place them in a MMX
3869 // register. This is better than doing a stack convert.
3870 DebugLoc dl = Op.getDebugLoc();
3871 EVT ResVT = Op.getValueType();
3872 assert(Op.getNumOperands() == 2);
3873 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3874 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3875 int Mask[2];
3876 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3877 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3878 InVec = Op.getOperand(1);
3879 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3880 unsigned NumElts = ResVT.getVectorNumElements();
3881 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3882 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3883 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3884 } else {
3885 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3886 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3887 Mask[0] = 0; Mask[1] = 2;
3888 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3889 }
3890 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3891}
3892
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893// v8i16 shuffles - Prefer shuffles in the following order:
3894// 1. [all] pshuflw, pshufhw, optional move
3895// 2. [ssse3] 1 x pshufb
3896// 3. [ssse3] 2 x pshufb + 1 x por
3897// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003898static
Nate Begeman9008ca62009-04-27 18:41:29 +00003899SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3900 SelectionDAG &DAG, X86TargetLowering &TLI) {
3901 SDValue V1 = SVOp->getOperand(0);
3902 SDValue V2 = SVOp->getOperand(1);
3903 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003905
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 // Determine if more than 1 of the words in each of the low and high quadwords
3907 // of the result come from the same quadword of one of the two inputs. Undef
3908 // mask values count as coming from any quadword, for better codegen.
3909 SmallVector<unsigned, 4> LoQuad(4);
3910 SmallVector<unsigned, 4> HiQuad(4);
3911 BitVector InputQuads(4);
3912 for (unsigned i = 0; i < 8; ++i) {
3913 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 MaskVals.push_back(EltIdx);
3916 if (EltIdx < 0) {
3917 ++Quad[0];
3918 ++Quad[1];
3919 ++Quad[2];
3920 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003921 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 }
3923 ++Quad[EltIdx / 4];
3924 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003925 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003926
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003928 unsigned MaxQuad = 1;
3929 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 if (LoQuad[i] > MaxQuad) {
3931 BestLoQuad = i;
3932 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003933 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003934 }
3935
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003937 MaxQuad = 1;
3938 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003939 if (HiQuad[i] > MaxQuad) {
3940 BestHiQuad = i;
3941 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003942 }
3943 }
3944
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003946 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003947 // single pshufb instruction is necessary. If There are more than 2 input
3948 // quads, disable the next transformation since it does not help SSSE3.
3949 bool V1Used = InputQuads[0] || InputQuads[1];
3950 bool V2Used = InputQuads[2] || InputQuads[3];
3951 if (TLI.getSubtarget()->hasSSSE3()) {
3952 if (InputQuads.count() == 2 && V1Used && V2Used) {
3953 BestLoQuad = InputQuads.find_first();
3954 BestHiQuad = InputQuads.find_next(BestLoQuad);
3955 }
3956 if (InputQuads.count() > 2) {
3957 BestLoQuad = -1;
3958 BestHiQuad = -1;
3959 }
3960 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003961
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3963 // the shuffle mask. If a quad is scored as -1, that means that it contains
3964 // words from all 4 input quadwords.
3965 SDValue NewV;
3966 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 SmallVector<int, 8> MaskV;
3968 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3969 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003970 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3972 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3973 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003974
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3976 // source words for the shuffle, to aid later transformations.
3977 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003978 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003979 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003981 if (idx != (int)i)
3982 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003984 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 AllWordsInNewV = false;
3986 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003987 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003988
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3990 if (AllWordsInNewV) {
3991 for (int i = 0; i != 8; ++i) {
3992 int idx = MaskVals[i];
3993 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003994 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003995 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 if ((idx != i) && idx < 4)
3997 pshufhw = false;
3998 if ((idx != i) && idx > 3)
3999 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004000 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 V1 = NewV;
4002 V2Used = false;
4003 BestLoQuad = 0;
4004 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004005 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004006
Nate Begemanb9a47b82009-02-23 08:49:38 +00004007 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4008 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004009 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004010 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004012 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004013 }
Eric Christopherfd179292009-08-27 18:07:15 +00004014
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 // If we have SSSE3, and all words of the result are from 1 input vector,
4016 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4017 // is present, fall back to case 4.
4018 if (TLI.getSubtarget()->hasSSSE3()) {
4019 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004020
Nate Begemanb9a47b82009-02-23 08:49:38 +00004021 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004022 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 // mask, and elements that come from V1 in the V2 mask, so that the two
4024 // results can be OR'd together.
4025 bool TwoInputs = V1Used && V2Used;
4026 for (unsigned i = 0; i != 8; ++i) {
4027 int EltIdx = MaskVals[i] * 2;
4028 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4030 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 continue;
4032 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4034 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004037 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004038 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004042
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 // Calculate the shuffle mask for the second input, shuffle it, and
4044 // OR it with the first shuffled input.
4045 pshufbMask.clear();
4046 for (unsigned i = 0; i != 8; ++i) {
4047 int EltIdx = MaskVals[i] * 2;
4048 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4050 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 continue;
4052 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4054 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004057 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004058 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 MVT::v16i8, &pshufbMask[0], 16));
4060 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4061 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 }
4063
4064 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4065 // and update MaskVals with new element order.
4066 BitVector InOrder(8);
4067 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 for (int i = 0; i != 4; ++i) {
4070 int idx = MaskVals[i];
4071 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 InOrder.set(i);
4074 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 InOrder.set(i);
4077 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 }
4080 }
4081 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 }
Eric Christopherfd179292009-08-27 18:07:15 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4088 // and update MaskVals with the new element order.
4089 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 for (unsigned i = 4; i != 8; ++i) {
4094 int idx = MaskVals[i];
4095 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 InOrder.set(i);
4098 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 InOrder.set(i);
4101 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 }
4104 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 }
Eric Christopherfd179292009-08-27 18:07:15 +00004108
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 // In case BestHi & BestLo were both -1, which means each quadword has a word
4110 // from each of the four input quadwords, calculate the InOrder bitvector now
4111 // before falling through to the insert/extract cleanup.
4112 if (BestLoQuad == -1 && BestHiQuad == -1) {
4113 NewV = V1;
4114 for (int i = 0; i != 8; ++i)
4115 if (MaskVals[i] < 0 || MaskVals[i] == i)
4116 InOrder.set(i);
4117 }
Eric Christopherfd179292009-08-27 18:07:15 +00004118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // The other elements are put in the right place using pextrw and pinsrw.
4120 for (unsigned i = 0; i != 8; ++i) {
4121 if (InOrder[i])
4122 continue;
4123 int EltIdx = MaskVals[i];
4124 if (EltIdx < 0)
4125 continue;
4126 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 DAG.getIntPtrConstant(i));
4133 }
4134 return NewV;
4135}
4136
4137// v16i8 shuffles - Prefer shuffles in the following order:
4138// 1. [ssse3] 1 x pshufb
4139// 2. [ssse3] 2 x pshufb + 1 x por
4140// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4141static
Nate Begeman9008ca62009-04-27 18:41:29 +00004142SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4143 SelectionDAG &DAG, X86TargetLowering &TLI) {
4144 SDValue V1 = SVOp->getOperand(0);
4145 SDValue V2 = SVOp->getOperand(1);
4146 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004149
Nate Begemanb9a47b82009-02-23 08:49:38 +00004150 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004151 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 // present, fall back to case 3.
4153 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4154 bool V1Only = true;
4155 bool V2Only = true;
4156 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 if (EltIdx < 0)
4159 continue;
4160 if (EltIdx < 16)
4161 V2Only = false;
4162 else
4163 V1Only = false;
4164 }
Eric Christopherfd179292009-08-27 18:07:15 +00004165
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4167 if (TLI.getSubtarget()->hasSSSE3()) {
4168 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004171 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 //
4173 // Otherwise, we have elements from both input vectors, and must zero out
4174 // elements that come from V2 in the first mask, and V1 in the second mask
4175 // so that we can OR them together.
4176 bool TwoInputs = !(V1Only || V2Only);
4177 for (unsigned i = 0; i != 16; ++i) {
4178 int EltIdx = MaskVals[i];
4179 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 continue;
4182 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 }
4185 // If all the elements are from V2, assign it to V1 and return after
4186 // building the first pshufb.
4187 if (V2Only)
4188 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004190 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 if (!TwoInputs)
4193 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // Calculate the shuffle mask for the second input, shuffle it, and
4196 // OR it with the first shuffled input.
4197 pshufbMask.clear();
4198 for (unsigned i = 0; i != 16; ++i) {
4199 int EltIdx = MaskVals[i];
4200 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 continue;
4203 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004207 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 MVT::v16i8, &pshufbMask[0], 16));
4209 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 }
Eric Christopherfd179292009-08-27 18:07:15 +00004211
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 // No SSSE3 - Calculate in place words and then fix all out of place words
4213 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4214 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4216 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 SDValue NewV = V2Only ? V2 : V1;
4218 for (int i = 0; i != 8; ++i) {
4219 int Elt0 = MaskVals[i*2];
4220 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004221
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 // This word of the result is all undef, skip it.
4223 if (Elt0 < 0 && Elt1 < 0)
4224 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004225
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 // This word of the result is already in the correct place, skip it.
4227 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4228 continue;
4229 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4230 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004231
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4233 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4234 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004235
4236 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4237 // using a single extract together, load it and store it.
4238 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004240 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004242 DAG.getIntPtrConstant(i));
4243 continue;
4244 }
4245
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004247 // source byte is not also odd, shift the extracted word left 8 bits
4248 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 DAG.getIntPtrConstant(Elt1 / 2));
4252 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004255 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4257 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 }
4259 // If Elt0 is defined, extract it from the appropriate source. If the
4260 // source byte is not also even, shift the extracted word right 8 bits. If
4261 // Elt1 was also defined, OR the extracted values together before
4262 // inserting them in the result.
4263 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004265 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4266 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004269 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4271 DAG.getConstant(0x00FF, MVT::i16));
4272 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 : InsElt0;
4274 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 DAG.getIntPtrConstant(i));
4277 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004279}
4280
Evan Cheng7a831ce2007-12-15 03:00:47 +00004281/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4282/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4283/// done when every pair / quad of shuffle mask elements point to elements in
4284/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004285/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4286static
Nate Begeman9008ca62009-04-27 18:41:29 +00004287SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4288 SelectionDAG &DAG,
4289 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004290 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 SDValue V1 = SVOp->getOperand(0);
4292 SDValue V2 = SVOp->getOperand(1);
4293 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004294 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004296 EVT MaskEltVT = MaskVT.getVectorElementType();
4297 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004299 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 case MVT::v4f32: NewVT = MVT::v2f64; break;
4301 case MVT::v4i32: NewVT = MVT::v2i64; break;
4302 case MVT::v8i16: NewVT = MVT::v4i32; break;
4303 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004304 }
4305
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004306 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004307 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004309 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004311 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 int Scale = NumElems / NewWidth;
4313 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004314 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 int StartIdx = -1;
4316 for (int j = 0; j < Scale; ++j) {
4317 int EltIdx = SVOp->getMaskElt(i+j);
4318 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004319 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004321 StartIdx = EltIdx - (EltIdx % Scale);
4322 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004323 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004324 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 if (StartIdx == -1)
4326 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004327 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004329 }
4330
Dale Johannesenace16102009-02-03 19:33:06 +00004331 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4332 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004334}
4335
Evan Chengd880b972008-05-09 21:53:03 +00004336/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004337///
Owen Andersone50ed302009-08-10 22:56:29 +00004338static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 SDValue SrcOp, SelectionDAG &DAG,
4340 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004342 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004343 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004344 LD = dyn_cast<LoadSDNode>(SrcOp);
4345 if (!LD) {
4346 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4347 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004348 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4349 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004350 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4351 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004352 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004353 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004355 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4356 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4357 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4358 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004359 SrcOp.getOperand(0)
4360 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004361 }
4362 }
4363 }
4364
Dale Johannesenace16102009-02-03 19:33:06 +00004365 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4366 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004367 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004368 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004369}
4370
Evan Chengace3c172008-07-22 21:13:36 +00004371/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4372/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004373static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004374LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4375 SDValue V1 = SVOp->getOperand(0);
4376 SDValue V2 = SVOp->getOperand(1);
4377 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004378 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Evan Chengace3c172008-07-22 21:13:36 +00004380 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004381 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 SmallVector<int, 8> Mask1(4U, -1);
4383 SmallVector<int, 8> PermMask;
4384 SVOp->getMask(PermMask);
4385
Evan Chengace3c172008-07-22 21:13:36 +00004386 unsigned NumHi = 0;
4387 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004388 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 int Idx = PermMask[i];
4390 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004391 Locs[i] = std::make_pair(-1, -1);
4392 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4394 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004395 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004397 NumLo++;
4398 } else {
4399 Locs[i] = std::make_pair(1, NumHi);
4400 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004402 NumHi++;
4403 }
4404 }
4405 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004406
Evan Chengace3c172008-07-22 21:13:36 +00004407 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004408 // If no more than two elements come from either vector. This can be
4409 // implemented with two shuffles. First shuffle gather the elements.
4410 // The second shuffle, which takes the first shuffle as both of its
4411 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004413
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004415
Evan Chengace3c172008-07-22 21:13:36 +00004416 for (unsigned i = 0; i != 4; ++i) {
4417 if (Locs[i].first == -1)
4418 continue;
4419 else {
4420 unsigned Idx = (i < 2) ? 0 : 4;
4421 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004423 }
4424 }
4425
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004427 } else if (NumLo == 3 || NumHi == 3) {
4428 // Otherwise, we must have three elements from one vector, call it X, and
4429 // one element from the other, call it Y. First, use a shufps to build an
4430 // intermediate vector with the one element from Y and the element from X
4431 // that will be in the same half in the final destination (the indexes don't
4432 // matter). Then, use a shufps to build the final vector, taking the half
4433 // containing the element from Y from the intermediate, and the other half
4434 // from X.
4435 if (NumHi == 3) {
4436 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004438 std::swap(V1, V2);
4439 }
4440
4441 // Find the element from V2.
4442 unsigned HiIndex;
4443 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 int Val = PermMask[HiIndex];
4445 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004446 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004447 if (Val >= 4)
4448 break;
4449 }
4450
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 Mask1[0] = PermMask[HiIndex];
4452 Mask1[1] = -1;
4453 Mask1[2] = PermMask[HiIndex^1];
4454 Mask1[3] = -1;
4455 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004456
4457 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 Mask1[0] = PermMask[0];
4459 Mask1[1] = PermMask[1];
4460 Mask1[2] = HiIndex & 1 ? 6 : 4;
4461 Mask1[3] = HiIndex & 1 ? 4 : 6;
4462 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004463 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 Mask1[0] = HiIndex & 1 ? 2 : 0;
4465 Mask1[1] = HiIndex & 1 ? 0 : 2;
4466 Mask1[2] = PermMask[2];
4467 Mask1[3] = PermMask[3];
4468 if (Mask1[2] >= 0)
4469 Mask1[2] += 4;
4470 if (Mask1[3] >= 0)
4471 Mask1[3] += 4;
4472 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004473 }
Evan Chengace3c172008-07-22 21:13:36 +00004474 }
4475
4476 // Break it into (shuffle shuffle_hi, shuffle_lo).
4477 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 SmallVector<int,8> LoMask(4U, -1);
4479 SmallVector<int,8> HiMask(4U, -1);
4480
4481 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004482 unsigned MaskIdx = 0;
4483 unsigned LoIdx = 0;
4484 unsigned HiIdx = 2;
4485 for (unsigned i = 0; i != 4; ++i) {
4486 if (i == 2) {
4487 MaskPtr = &HiMask;
4488 MaskIdx = 1;
4489 LoIdx = 0;
4490 HiIdx = 2;
4491 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 int Idx = PermMask[i];
4493 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004494 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004496 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004498 LoIdx++;
4499 } else {
4500 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004502 HiIdx++;
4503 }
4504 }
4505
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4507 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4508 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004509 for (unsigned i = 0; i != 4; ++i) {
4510 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004511 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004512 } else {
4513 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004515 }
4516 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004518}
4519
Dan Gohman475871a2008-07-27 21:46:04 +00004520SDValue
4521X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004523 SDValue V1 = Op.getOperand(0);
4524 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004525 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004526 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004528 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004529 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4530 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004531 bool V1IsSplat = false;
4532 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004533
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004535 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004536
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 // Promote splats to v4f32.
4538 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004539 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 return Op;
4541 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004542 }
4543
Evan Cheng7a831ce2007-12-15 03:00:47 +00004544 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4545 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004548 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004549 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004550 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004552 // FIXME: Figure out a cleaner way to do this.
4553 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004554 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004556 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4558 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4559 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004560 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004561 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4563 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004564 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004566 }
4567 }
Eric Christopherfd179292009-08-27 18:07:15 +00004568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 if (X86::isPSHUFDMask(SVOp))
4570 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004571
Evan Chengf26ffe92008-05-29 08:22:04 +00004572 // Check if this can be converted into a logical shift.
4573 bool isLeft = false;
4574 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004577 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004578 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004579 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004580 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004581 EVT EltVT = VT.getVectorElementType();
4582 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004583 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004584 }
Eric Christopherfd179292009-08-27 18:07:15 +00004585
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004587 if (V1IsUndef)
4588 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004589 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004590 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004591 if (!isMMX)
4592 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004593 }
Eric Christopherfd179292009-08-27 18:07:15 +00004594
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 // FIXME: fold these into legal mask.
4596 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4597 X86::isMOVSLDUPMask(SVOp) ||
4598 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004599 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004601 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 if (ShouldXformToMOVHLPS(SVOp) ||
4604 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4605 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606
Evan Chengf26ffe92008-05-29 08:22:04 +00004607 if (isShift) {
4608 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004609 EVT EltVT = VT.getVectorElementType();
4610 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004611 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004612 }
Eric Christopherfd179292009-08-27 18:07:15 +00004613
Evan Cheng9eca5e82006-10-25 21:49:50 +00004614 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004615 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4616 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004617 V1IsSplat = isSplatVector(V1.getNode());
4618 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner8a594482007-11-25 00:24:49 +00004620 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004621 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 Op = CommuteVectorShuffle(SVOp, DAG);
4623 SVOp = cast<ShuffleVectorSDNode>(Op);
4624 V1 = SVOp->getOperand(0);
4625 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004626 std::swap(V1IsSplat, V2IsSplat);
4627 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004628 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004629 }
4630
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4632 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004633 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 return V1;
4635 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4636 // the instruction selector will not match, so get a canonical MOVL with
4637 // swapped operands to undo the commute.
4638 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004639 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004640
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4642 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4643 X86::isUNPCKLMask(SVOp) ||
4644 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004645 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004646
Evan Cheng9bbbb982006-10-25 20:48:19 +00004647 if (V2IsSplat) {
4648 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004649 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004650 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 SDValue NewMask = NormalizeMask(SVOp, DAG);
4652 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4653 if (NSVOp != SVOp) {
4654 if (X86::isUNPCKLMask(NSVOp, true)) {
4655 return NewMask;
4656 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4657 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658 }
4659 }
4660 }
4661
Evan Cheng9eca5e82006-10-25 21:49:50 +00004662 if (Commuted) {
4663 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 // FIXME: this seems wrong.
4665 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4666 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4667 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4668 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4669 X86::isUNPCKLMask(NewSVOp) ||
4670 X86::isUNPCKHMask(NewSVOp))
4671 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004672 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004673
Nate Begemanb9a47b82009-02-23 08:49:38 +00004674 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004675
4676 // Normalize the node to match x86 shuffle ops if needed
4677 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4678 return CommuteVectorShuffle(SVOp, DAG);
4679
4680 // Check for legal shuffle and return?
4681 SmallVector<int, 16> PermMask;
4682 SVOp->getMask(PermMask);
4683 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004684 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004685
Evan Cheng14b32e12007-12-11 01:46:18 +00004686 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004689 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004690 return NewOp;
4691 }
4692
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004695 if (NewOp.getNode())
4696 return NewOp;
4697 }
Eric Christopherfd179292009-08-27 18:07:15 +00004698
Evan Chengace3c172008-07-22 21:13:36 +00004699 // Handle all 4 wide cases with a number of shuffles except for MMX.
4700 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004702
Dan Gohman475871a2008-07-27 21:46:04 +00004703 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704}
4705
Dan Gohman475871a2008-07-27 21:46:04 +00004706SDValue
4707X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004708 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004709 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004710 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004711 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004713 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004715 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004716 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004717 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004718 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4719 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4720 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4722 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004723 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004725 Op.getOperand(0)),
4726 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004728 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004730 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004731 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004733 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4734 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004735 // result has a single use which is a store or a bitcast to i32. And in
4736 // the case of a store, it's not worth it if the index is a constant 0,
4737 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004738 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004739 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004740 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004741 if ((User->getOpcode() != ISD::STORE ||
4742 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4743 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004744 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004746 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4748 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004749 Op.getOperand(0)),
4750 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4752 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004753 // ExtractPS works with constant index.
4754 if (isa<ConstantSDNode>(Op.getOperand(1)))
4755 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004756 }
Dan Gohman475871a2008-07-27 21:46:04 +00004757 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004758}
4759
4760
Dan Gohman475871a2008-07-27 21:46:04 +00004761SDValue
4762X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004764 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765
Evan Cheng62a3f152008-03-24 21:52:23 +00004766 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004768 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004769 return Res;
4770 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004771
Owen Andersone50ed302009-08-10 22:56:29 +00004772 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004773 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004775 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004777 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004778 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4780 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004781 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004783 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004784 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004785 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004786 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004787 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004788 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004789 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004791 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004792 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004793 if (Idx == 0)
4794 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004795
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004798 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004799 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004801 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004802 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004803 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004804 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4805 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4806 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004807 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808 if (Idx == 0)
4809 return Op;
4810
4811 // UNPCKHPD the element to the lowest double word, then movsd.
4812 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4813 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004815 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004816 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004817 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004818 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004819 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 }
4821
Dan Gohman475871a2008-07-27 21:46:04 +00004822 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823}
4824
Dan Gohman475871a2008-07-27 21:46:04 +00004825SDValue
4826X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004827 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004828 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004829 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004830
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SDValue N0 = Op.getOperand(0);
4832 SDValue N1 = Op.getOperand(1);
4833 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004834
Dan Gohman8a55ce42009-09-23 21:02:20 +00004835 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004836 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004837 unsigned Opc;
4838 if (VT == MVT::v8i16)
4839 Opc = X86ISD::PINSRW;
4840 else if (VT == MVT::v4i16)
4841 Opc = X86ISD::MMX_PINSRW;
4842 else if (VT == MVT::v16i8)
4843 Opc = X86ISD::PINSRB;
4844 else
4845 Opc = X86ISD::PINSRB;
4846
Nate Begeman14d12ca2008-02-11 04:19:36 +00004847 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4848 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 if (N1.getValueType() != MVT::i32)
4850 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4851 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004852 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004853 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004854 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004855 // Bits [7:6] of the constant are the source select. This will always be
4856 // zero here. The DAG Combiner may combine an extract_elt index into these
4857 // bits. For example (insert (extract, 3), 2) could be matched by putting
4858 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004859 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004861 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004862 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004863 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004864 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004866 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004867 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004868 // PINSR* works with constant index.
4869 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004870 }
Dan Gohman475871a2008-07-27 21:46:04 +00004871 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004872}
4873
Dan Gohman475871a2008-07-27 21:46:04 +00004874SDValue
4875X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004876 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004877 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004878
4879 if (Subtarget->hasSSE41())
4880 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4881
Dan Gohman8a55ce42009-09-23 21:02:20 +00004882 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004883 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004884
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004885 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004886 SDValue N0 = Op.getOperand(0);
4887 SDValue N1 = Op.getOperand(1);
4888 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004889
Dan Gohman8a55ce42009-09-23 21:02:20 +00004890 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004891 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4892 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 if (N1.getValueType() != MVT::i32)
4894 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4895 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004896 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004897 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4898 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004899 }
Dan Gohman475871a2008-07-27 21:46:04 +00004900 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901}
4902
Dan Gohman475871a2008-07-27 21:46:04 +00004903SDValue
4904X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 if (Op.getValueType() == MVT::v2f32)
4907 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4908 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4909 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004910 Op.getOperand(0))));
4911
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4913 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004914
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4916 EVT VT = MVT::v2i32;
4917 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004918 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004919 case MVT::v16i8:
4920 case MVT::v8i16:
4921 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004922 break;
4923 }
Dale Johannesenace16102009-02-03 19:33:06 +00004924 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4925 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004926}
4927
Bill Wendling056292f2008-09-16 21:48:12 +00004928// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4929// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4930// one of the above mentioned nodes. It has to be wrapped because otherwise
4931// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4932// be used to form addressing mode. These wrapped nodes will be selected
4933// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004934SDValue
4935X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004937
Chris Lattner41621a22009-06-26 19:22:52 +00004938 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4939 // global base reg.
4940 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004941 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004942 CodeModel::Model M = getTargetMachine().getCodeModel();
4943
Chris Lattner4f066492009-07-11 20:29:19 +00004944 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004945 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004946 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004947 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004948 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004949 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004950 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004951
Evan Cheng1606e8e2009-03-13 07:51:59 +00004952 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004953 CP->getAlignment(),
4954 CP->getOffset(), OpFlag);
4955 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004956 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004957 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004958 if (OpFlag) {
4959 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004960 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004961 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004962 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 }
4964
4965 return Result;
4966}
4967
Chris Lattner18c59872009-06-27 04:16:01 +00004968SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4969 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004970
Chris Lattner18c59872009-06-27 04:16:01 +00004971 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4972 // global base reg.
4973 unsigned char OpFlag = 0;
4974 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004975 CodeModel::Model M = getTargetMachine().getCodeModel();
4976
Chris Lattner4f066492009-07-11 20:29:19 +00004977 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004978 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004979 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004980 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004981 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004982 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004983 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004984
Chris Lattner18c59872009-06-27 04:16:01 +00004985 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4986 OpFlag);
4987 DebugLoc DL = JT->getDebugLoc();
4988 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004989
Chris Lattner18c59872009-06-27 04:16:01 +00004990 // With PIC, the address is actually $g + Offset.
4991 if (OpFlag) {
4992 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4993 DAG.getNode(X86ISD::GlobalBaseReg,
4994 DebugLoc::getUnknownLoc(), getPointerTy()),
4995 Result);
4996 }
Eric Christopherfd179292009-08-27 18:07:15 +00004997
Chris Lattner18c59872009-06-27 04:16:01 +00004998 return Result;
4999}
5000
5001SDValue
5002X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5003 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005004
Chris Lattner18c59872009-06-27 04:16:01 +00005005 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5006 // global base reg.
5007 unsigned char OpFlag = 0;
5008 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005009 CodeModel::Model M = getTargetMachine().getCodeModel();
5010
Chris Lattner4f066492009-07-11 20:29:19 +00005011 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005012 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005013 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005014 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005015 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005016 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005017 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005018
Chris Lattner18c59872009-06-27 04:16:01 +00005019 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005020
Chris Lattner18c59872009-06-27 04:16:01 +00005021 DebugLoc DL = Op.getDebugLoc();
5022 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005023
5024
Chris Lattner18c59872009-06-27 04:16:01 +00005025 // With PIC, the address is actually $g + Offset.
5026 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005027 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005028 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5029 DAG.getNode(X86ISD::GlobalBaseReg,
5030 DebugLoc::getUnknownLoc(),
5031 getPointerTy()),
5032 Result);
5033 }
Eric Christopherfd179292009-08-27 18:07:15 +00005034
Chris Lattner18c59872009-06-27 04:16:01 +00005035 return Result;
5036}
5037
Dan Gohman475871a2008-07-27 21:46:04 +00005038SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005039X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005040 // Create the TargetBlockAddressAddress node.
5041 unsigned char OpFlags =
5042 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005043 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005044 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5045 DebugLoc dl = Op.getDebugLoc();
5046 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5047 /*isTarget=*/true, OpFlags);
5048
Dan Gohmanf705adb2009-10-30 01:28:02 +00005049 if (Subtarget->isPICStyleRIPRel() &&
5050 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005051 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5052 else
5053 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005054
Dan Gohman29cbade2009-11-20 23:18:13 +00005055 // With PIC, the address is actually $g + Offset.
5056 if (isGlobalRelativeToPICBase(OpFlags)) {
5057 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5058 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5059 Result);
5060 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005061
5062 return Result;
5063}
5064
5065SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005066X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005067 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005068 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005069 // Create the TargetGlobalAddress node, folding in the constant
5070 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005071 unsigned char OpFlags =
5072 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005073 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005074 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005075 if (OpFlags == X86II::MO_NO_FLAG &&
5076 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005077 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005078 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005079 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005080 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005081 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005082 }
Eric Christopherfd179292009-08-27 18:07:15 +00005083
Chris Lattner4f066492009-07-11 20:29:19 +00005084 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005085 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005086 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5087 else
5088 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005089
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005090 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005091 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005092 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5093 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005094 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner36c25012009-07-10 07:34:39 +00005097 // For globals that require a load from a stub to get the address, emit the
5098 // load.
5099 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005100 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005101 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102
Dan Gohman6520e202008-10-18 02:06:02 +00005103 // If there was a non-zero offset that we didn't fold, create an explicit
5104 // addition for it.
5105 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005106 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005107 DAG.getConstant(Offset, getPointerTy()));
5108
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 return Result;
5110}
5111
Evan Chengda43bcf2008-09-24 00:05:32 +00005112SDValue
5113X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5114 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005115 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005116 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005117}
5118
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005119static SDValue
5120GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005121 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005122 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005123 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005125 DebugLoc dl = GA->getDebugLoc();
5126 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5127 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005128 GA->getOffset(),
5129 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005130 if (InFlag) {
5131 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005132 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005133 } else {
5134 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005135 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005136 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005137
5138 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5139 MFI->setHasCalls(true);
5140
Rafael Espindola15f1b662009-04-24 12:59:40 +00005141 SDValue Flag = Chain.getValue(1);
5142 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005143}
5144
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005145// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005146static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005147LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005148 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005149 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005150 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5151 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005152 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005153 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005154 PtrVT), InFlag);
5155 InFlag = Chain.getValue(1);
5156
Chris Lattnerb903bed2009-06-26 21:20:29 +00005157 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005158}
5159
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005160// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005161static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005162LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005163 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005164 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5165 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005166}
5167
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005168// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5169// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005170static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005171 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005172 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005173 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005174 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005175 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5176 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005177 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005178 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005179
5180 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005181 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005182
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005184 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5185 // initialexec.
5186 unsigned WrapperKind = X86ISD::Wrapper;
5187 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005188 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005189 } else if (is64Bit) {
5190 assert(model == TLSModel::InitialExec);
5191 OperandFlags = X86II::MO_GOTTPOFF;
5192 WrapperKind = X86ISD::WrapperRIP;
5193 } else {
5194 assert(model == TLSModel::InitialExec);
5195 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005196 }
Eric Christopherfd179292009-08-27 18:07:15 +00005197
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005198 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5199 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005200 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005201 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005202 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005203
Rafael Espindola9a580232009-02-27 13:37:18 +00005204 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005205 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005206 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005207
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005208 // The address of the thread local variable is the add of the thread
5209 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005210 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005211}
5212
Dan Gohman475871a2008-07-27 21:46:04 +00005213SDValue
5214X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005215 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005216 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005217 assert(Subtarget->isTargetELF() &&
5218 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005219 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005220 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005221
Chris Lattnerb903bed2009-06-26 21:20:29 +00005222 // If GV is an alias then use the aliasee for determining
5223 // thread-localness.
5224 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5225 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005226
Chris Lattnerb903bed2009-06-26 21:20:29 +00005227 TLSModel::Model model = getTLSModel(GV,
5228 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005229
Chris Lattnerb903bed2009-06-26 21:20:29 +00005230 switch (model) {
5231 case TLSModel::GeneralDynamic:
5232 case TLSModel::LocalDynamic: // not implemented
5233 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005234 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005235 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005236
Chris Lattnerb903bed2009-06-26 21:20:29 +00005237 case TLSModel::InitialExec:
5238 case TLSModel::LocalExec:
5239 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5240 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005241 }
Eric Christopherfd179292009-08-27 18:07:15 +00005242
Torok Edwinc23197a2009-07-14 16:55:14 +00005243 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005244 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005245}
5246
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005248/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005249/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005250SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005251 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005252 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005253 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005254 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005255 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005256 SDValue ShOpLo = Op.getOperand(0);
5257 SDValue ShOpHi = Op.getOperand(1);
5258 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005259 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005261 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005262
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005264 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005265 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5266 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005267 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005268 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5269 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005270 }
Evan Chenge3413162006-01-09 18:33:28 +00005271
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5273 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005274 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005276
Dan Gohman475871a2008-07-27 21:46:04 +00005277 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005279 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5280 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005281
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005282 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005283 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5284 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005285 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005286 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5287 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005288 }
5289
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005291 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292}
Evan Chenga3195e82006-01-12 22:54:21 +00005293
Dan Gohman475871a2008-07-27 21:46:04 +00005294SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005295 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005296
5297 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005299 return Op;
5300 }
5301 return SDValue();
5302 }
5303
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005305 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Eli Friedman36df4992009-05-27 00:47:34 +00005307 // These are really Legal; return the operand so the caller accepts it as
5308 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005310 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005312 Subtarget->is64Bit()) {
5313 return Op;
5314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005315
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005316 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005317 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005319 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005320 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005321 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005322 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005323 PseudoSourceValue::getFixedStack(SSFI), 0,
5324 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005325 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5326}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327
Owen Andersone50ed302009-08-10 22:56:29 +00005328SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005329 SDValue StackSlot,
5330 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005332 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005333 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005334 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005335 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005336 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005337 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005339 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005340 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005341 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005343 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005346
5347 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5348 // shouldn't be necessary except that RFP cannot be live across
5349 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005350 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005351 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005354 SDValue Ops[] = {
5355 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5356 };
5357 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005358 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005359 PseudoSourceValue::getFixedStack(SSFI), 0,
5360 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005361 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005362
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363 return Result;
5364}
5365
Bill Wendling8b8a6362009-01-17 03:56:04 +00005366// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5367SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5368 // This algorithm is not obvious. Here it is in C code, more or less:
5369 /*
5370 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5371 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5372 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005373
Bill Wendling8b8a6362009-01-17 03:56:04 +00005374 // Copy ints to xmm registers.
5375 __m128i xh = _mm_cvtsi32_si128( hi );
5376 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005377
Bill Wendling8b8a6362009-01-17 03:56:04 +00005378 // Combine into low half of a single xmm register.
5379 __m128i x = _mm_unpacklo_epi32( xh, xl );
5380 __m128d d;
5381 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005382
Bill Wendling8b8a6362009-01-17 03:56:04 +00005383 // Merge in appropriate exponents to give the integer bits the right
5384 // magnitude.
5385 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005386
Bill Wendling8b8a6362009-01-17 03:56:04 +00005387 // Subtract away the biases to deal with the IEEE-754 double precision
5388 // implicit 1.
5389 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005390
Bill Wendling8b8a6362009-01-17 03:56:04 +00005391 // All conversions up to here are exact. The correctly rounded result is
5392 // calculated using the current rounding mode using the following
5393 // horizontal add.
5394 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5395 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5396 // store doesn't really need to be here (except
5397 // maybe to zero the other double)
5398 return sd;
5399 }
5400 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005401
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005402 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005403 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005404
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005405 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005406 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005407 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5408 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5409 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5410 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005411 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005412 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005413
Bill Wendling8b8a6362009-01-17 03:56:04 +00005414 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005415 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005416 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005417 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005418 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005419 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005420 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005421
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5423 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005424 Op.getOperand(0),
5425 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5427 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005428 Op.getOperand(0),
5429 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5431 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005433 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5435 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5436 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005437 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005438 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005440
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005441 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005442 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5444 DAG.getUNDEF(MVT::v2f64), ShufMask);
5445 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5446 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005447 DAG.getIntPtrConstant(0));
5448}
5449
Bill Wendling8b8a6362009-01-17 03:56:04 +00005450// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5451SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005452 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453 // FP constant to bias correct the final result.
5454 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005456
5457 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5459 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005460 Op.getOperand(0),
5461 DAG.getIntPtrConstant(0)));
5462
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005465 DAG.getIntPtrConstant(0));
5466
5467 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5469 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005470 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 MVT::v2f64, Load)),
5472 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005473 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 MVT::v2f64, Bias)));
5475 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5476 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005477 DAG.getIntPtrConstant(0));
5478
5479 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481
5482 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005483 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005484
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005486 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005487 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005489 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005490 }
5491
5492 // Handle final rounding.
5493 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494}
5495
5496SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005497 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005498 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005499
Evan Chenga06ec9e2009-01-19 08:08:22 +00005500 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5501 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5502 // the optimization here.
5503 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005504 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005505
Owen Andersone50ed302009-08-10 22:56:29 +00005506 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005508 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005510 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005511
Bill Wendling8b8a6362009-01-17 03:56:04 +00005512 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005514 return LowerUINT_TO_FP_i32(Op, DAG);
5515 }
5516
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005518
5519 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005521 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5522 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5523 getPointerTy(), StackSlot, WordOff);
5524 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005525 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005527 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005529}
5530
Dan Gohman475871a2008-07-27 21:46:04 +00005531std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005532FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005533 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005534
Owen Andersone50ed302009-08-10 22:56:29 +00005535 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005536
5537 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5539 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005540 }
5541
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5543 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005546 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005548 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005549 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005550 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005552 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005553 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005554
Evan Cheng87c89352007-10-15 20:11:21 +00005555 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5556 // stack slot.
5557 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005558 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005559 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005561
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005564 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5566 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5567 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005569
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue Chain = DAG.getEntryNode();
5571 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005572 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005574 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005575 PseudoSourceValue::getFixedStack(SSFI), 0,
5576 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005579 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5580 };
Dale Johannesenace16102009-02-03 19:33:06 +00005581 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005583 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005584 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5585 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005586
Evan Cheng0db9fe62006-04-25 20:13:52 +00005587 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005590
Chris Lattner27a6c732007-11-24 07:07:01 +00005591 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005592}
5593
Dan Gohman475871a2008-07-27 21:46:04 +00005594SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005595 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 if (Op.getValueType() == MVT::v2i32 &&
5597 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005598 return Op;
5599 }
5600 return SDValue();
5601 }
5602
Eli Friedman948e95a2009-05-23 09:59:16 +00005603 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005604 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005605 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5606 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Chris Lattner27a6c732007-11-24 07:07:01 +00005608 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005609 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005610 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005611}
5612
Eli Friedman948e95a2009-05-23 09:59:16 +00005613SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5614 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5615 SDValue FIST = Vals.first, StackSlot = Vals.second;
5616 assert(FIST.getNode() && "Unexpected failure");
5617
5618 // Load the result.
5619 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005620 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005621}
5622
Dan Gohman475871a2008-07-27 21:46:04 +00005623SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005624 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005625 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005626 EVT VT = Op.getValueType();
5627 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005628 if (VT.isVector())
5629 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005632 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005633 CV.push_back(C);
5634 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005635 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005636 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005637 CV.push_back(C);
5638 CV.push_back(C);
5639 CV.push_back(C);
5640 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005641 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005642 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005643 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005644 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005645 PseudoSourceValue::getConstantPool(), 0,
5646 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005647 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005648}
5649
Dan Gohman475871a2008-07-27 21:46:04 +00005650SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005651 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005652 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005653 EVT VT = Op.getValueType();
5654 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005655 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005656 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005657 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005659 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005660 CV.push_back(C);
5661 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005663 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005664 CV.push_back(C);
5665 CV.push_back(C);
5666 CV.push_back(C);
5667 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005668 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005669 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005670 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005671 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005672 PseudoSourceValue::getConstantPool(), 0,
5673 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005674 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005675 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5677 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005678 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005680 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005681 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005682 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683}
5684
Dan Gohman475871a2008-07-27 21:46:04 +00005685SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005686 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005687 SDValue Op0 = Op.getOperand(0);
5688 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005689 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005690 EVT VT = Op.getValueType();
5691 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005692
5693 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005694 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005695 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005696 SrcVT = VT;
5697 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005698 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005699 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005700 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005701 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005702 }
5703
5704 // At this point the operands and the result should have the same
5705 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005706
Evan Cheng68c47cb2007-01-05 07:55:56 +00005707 // First get the sign bit of second operand.
5708 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005710 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5711 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005712 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005713 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5714 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5715 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5716 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005717 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005718 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005719 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005720 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005721 PseudoSourceValue::getConstantPool(), 0,
5722 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005723 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005724
5725 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005726 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 // Op0 is MVT::f32, Op1 is MVT::f64.
5728 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5729 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5730 DAG.getConstant(32, MVT::i32));
5731 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5732 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005733 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005734 }
5735
Evan Cheng73d6cf12007-01-05 21:37:56 +00005736 // Clear first operand sign bit.
5737 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005739 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5740 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005741 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005742 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5743 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5744 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5745 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005746 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005747 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005748 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005749 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005750 PseudoSourceValue::getConstantPool(), 0,
5751 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005752 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005753
5754 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005755 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005756}
5757
Dan Gohman076aee32009-03-04 19:44:21 +00005758/// Emit nodes that will be selected as "test Op0,Op0", or something
5759/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005760SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5761 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005762 DebugLoc dl = Op.getDebugLoc();
5763
Dan Gohman31125812009-03-07 01:58:32 +00005764 // CF and OF aren't always set the way we want. Determine which
5765 // of these we need.
5766 bool NeedCF = false;
5767 bool NeedOF = false;
5768 switch (X86CC) {
5769 case X86::COND_A: case X86::COND_AE:
5770 case X86::COND_B: case X86::COND_BE:
5771 NeedCF = true;
5772 break;
5773 case X86::COND_G: case X86::COND_GE:
5774 case X86::COND_L: case X86::COND_LE:
5775 case X86::COND_O: case X86::COND_NO:
5776 NeedOF = true;
5777 break;
5778 default: break;
5779 }
5780
Dan Gohman076aee32009-03-04 19:44:21 +00005781 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005782 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5783 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5784 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005785 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005786 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005787 switch (Op.getNode()->getOpcode()) {
5788 case ISD::ADD:
5789 // Due to an isel shortcoming, be conservative if this add is likely to
5790 // be selected as part of a load-modify-store instruction. When the root
5791 // node in a match is a store, isel doesn't know how to remap non-chain
5792 // non-flag uses of other nodes in the match, such as the ADD in this
5793 // case. This leads to the ADD being left around and reselected, with
5794 // the result being two adds in the output.
5795 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5796 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5797 if (UI->getOpcode() == ISD::STORE)
5798 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005799 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005800 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5801 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005802 if (C->getAPIntValue() == 1) {
5803 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005804 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005805 break;
5806 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005807 // An add of negative one (subtract of one) will be selected as a DEC.
5808 if (C->getAPIntValue().isAllOnesValue()) {
5809 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005810 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005811 break;
5812 }
5813 }
Dan Gohman076aee32009-03-04 19:44:21 +00005814 // Otherwise use a regular EFLAGS-setting add.
5815 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005816 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005817 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005818 case ISD::AND: {
5819 // If the primary and result isn't used, don't bother using X86ISD::AND,
5820 // because a TEST instruction will be better.
5821 bool NonFlagUse = false;
5822 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005823 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5824 SDNode *User = *UI;
5825 unsigned UOpNo = UI.getOperandNo();
5826 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5827 // Look pass truncate.
5828 UOpNo = User->use_begin().getOperandNo();
5829 User = *User->use_begin();
5830 }
5831 if (User->getOpcode() != ISD::BRCOND &&
5832 User->getOpcode() != ISD::SETCC &&
5833 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005834 NonFlagUse = true;
5835 break;
5836 }
Evan Cheng17751da2010-01-07 00:54:06 +00005837 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005838 if (!NonFlagUse)
5839 break;
5840 }
5841 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005842 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005843 case ISD::OR:
5844 case ISD::XOR:
5845 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005846 // likely to be selected as part of a load-modify-store instruction.
5847 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5848 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5849 if (UI->getOpcode() == ISD::STORE)
5850 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005851 // Otherwise use a regular EFLAGS-setting instruction.
5852 switch (Op.getNode()->getOpcode()) {
5853 case ISD::SUB: Opcode = X86ISD::SUB; break;
5854 case ISD::OR: Opcode = X86ISD::OR; break;
5855 case ISD::XOR: Opcode = X86ISD::XOR; break;
5856 case ISD::AND: Opcode = X86ISD::AND; break;
5857 default: llvm_unreachable("unexpected operator!");
5858 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005859 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005860 break;
5861 case X86ISD::ADD:
5862 case X86ISD::SUB:
5863 case X86ISD::INC:
5864 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005865 case X86ISD::OR:
5866 case X86ISD::XOR:
5867 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005868 return SDValue(Op.getNode(), 1);
5869 default:
5870 default_case:
5871 break;
5872 }
5873 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005875 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005876 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005877 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005878 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005879 DAG.ReplaceAllUsesWith(Op, New);
5880 return SDValue(New.getNode(), 1);
5881 }
5882 }
5883
5884 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005886 DAG.getConstant(0, Op.getValueType()));
5887}
5888
5889/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5890/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005891SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5892 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5894 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005895 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005896
5897 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005899}
5900
Evan Chengd40d03e2010-01-06 19:38:29 +00005901/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5902/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005903static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005904 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005905 SDValue Op0 = And.getOperand(0);
5906 SDValue Op1 = And.getOperand(1);
5907 if (Op0.getOpcode() == ISD::TRUNCATE)
5908 Op0 = Op0.getOperand(0);
5909 if (Op1.getOpcode() == ISD::TRUNCATE)
5910 Op1 = Op1.getOperand(0);
5911
Evan Chengd40d03e2010-01-06 19:38:29 +00005912 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005913 if (Op1.getOpcode() == ISD::SHL) {
5914 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5915 if (And10C->getZExtValue() == 1) {
5916 LHS = Op0;
5917 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005918 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005919 } else if (Op0.getOpcode() == ISD::SHL) {
5920 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
5921 if (And00C->getZExtValue() == 1) {
5922 LHS = Op1;
5923 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00005924 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005925 } else if (Op1.getOpcode() == ISD::Constant) {
5926 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
5927 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00005928 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5929 LHS = AndLHS.getOperand(0);
5930 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005931 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005932 }
Evan Cheng0488db92007-09-25 01:57:46 +00005933
Evan Chengd40d03e2010-01-06 19:38:29 +00005934 if (LHS.getNode()) {
5935 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5936 // instruction. Since the shift amount is in-range-or-undefined, we know
5937 // that doing a bittest on the i16 value is ok. We extend to i32 because
5938 // the encoding for the i16 version is larger than the i32 version.
5939 if (LHS.getValueType() == MVT::i8)
5940 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005941
Evan Chengd40d03e2010-01-06 19:38:29 +00005942 // If the operand types disagree, extend the shift amount to match. Since
5943 // BT ignores high bits (like shifts) we can use anyextend.
5944 if (LHS.getValueType() != RHS.getValueType())
5945 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005946
Evan Chengd40d03e2010-01-06 19:38:29 +00005947 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5948 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5949 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5950 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005951 }
5952
Evan Cheng54de3ea2010-01-05 06:52:31 +00005953 return SDValue();
5954}
5955
5956SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5957 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5958 SDValue Op0 = Op.getOperand(0);
5959 SDValue Op1 = Op.getOperand(1);
5960 DebugLoc dl = Op.getDebugLoc();
5961 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5962
5963 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005964 // Lower (X & (1 << N)) == 0 to BT(X, N).
5965 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5966 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5967 if (Op0.getOpcode() == ISD::AND &&
5968 Op0.hasOneUse() &&
5969 Op1.getOpcode() == ISD::Constant &&
5970 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5971 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5972 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5973 if (NewSetCC.getNode())
5974 return NewSetCC;
5975 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005976
Evan Cheng2c755ba2010-02-27 07:36:59 +00005977 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
5978 if (Op0.getOpcode() == X86ISD::SETCC &&
5979 Op1.getOpcode() == ISD::Constant &&
5980 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
5981 cast<ConstantSDNode>(Op1)->isNullValue()) &&
5982 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5983 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
5984 bool Invert = (CC == ISD::SETNE) ^
5985 cast<ConstantSDNode>(Op1)->isNullValue();
5986 if (Invert)
5987 CCode = X86::GetOppositeBranchCondition(CCode);
5988 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5989 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
5990 }
5991
Chris Lattnere55484e2008-12-25 05:34:37 +00005992 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5993 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005994 if (X86CC == X86::COND_INVALID)
5995 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005996
Dan Gohman31125812009-03-07 01:58:32 +00005997 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005998
5999 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006000 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006001 return DAG.getNode(ISD::AND, dl, MVT::i8,
6002 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6003 DAG.getConstant(X86CC, MVT::i8), Cond),
6004 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006005
Owen Anderson825b72b2009-08-11 20:47:22 +00006006 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6007 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006008}
6009
Dan Gohman475871a2008-07-27 21:46:04 +00006010SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6011 SDValue Cond;
6012 SDValue Op0 = Op.getOperand(0);
6013 SDValue Op1 = Op.getOperand(1);
6014 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006015 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006016 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6017 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006018 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006019
6020 if (isFP) {
6021 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006022 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006023 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6024 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006025 bool Swap = false;
6026
6027 switch (SetCCOpcode) {
6028 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006029 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006030 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006031 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006032 case ISD::SETGT: Swap = true; // Fallthrough
6033 case ISD::SETLT:
6034 case ISD::SETOLT: SSECC = 1; break;
6035 case ISD::SETOGE:
6036 case ISD::SETGE: Swap = true; // Fallthrough
6037 case ISD::SETLE:
6038 case ISD::SETOLE: SSECC = 2; break;
6039 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006040 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006041 case ISD::SETNE: SSECC = 4; break;
6042 case ISD::SETULE: Swap = true;
6043 case ISD::SETUGE: SSECC = 5; break;
6044 case ISD::SETULT: Swap = true;
6045 case ISD::SETUGT: SSECC = 6; break;
6046 case ISD::SETO: SSECC = 7; break;
6047 }
6048 if (Swap)
6049 std::swap(Op0, Op1);
6050
Nate Begemanfb8ead02008-07-25 19:05:58 +00006051 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006052 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006053 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006054 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006055 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6056 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006057 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006058 }
6059 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006061 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6062 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006063 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006064 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006065 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006066 }
6067 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006070
Nate Begeman30a0de92008-07-17 16:51:19 +00006071 // We are handling one of the integer comparisons here. Since SSE only has
6072 // GT and EQ comparisons for integer, swapping operands and multiple
6073 // operations may be required for some comparisons.
6074 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6075 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006076
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006078 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006079 case MVT::v8i8:
6080 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6081 case MVT::v4i16:
6082 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6083 case MVT::v2i32:
6084 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6085 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006087
Nate Begeman30a0de92008-07-17 16:51:19 +00006088 switch (SetCCOpcode) {
6089 default: break;
6090 case ISD::SETNE: Invert = true;
6091 case ISD::SETEQ: Opc = EQOpc; break;
6092 case ISD::SETLT: Swap = true;
6093 case ISD::SETGT: Opc = GTOpc; break;
6094 case ISD::SETGE: Swap = true;
6095 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6096 case ISD::SETULT: Swap = true;
6097 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6098 case ISD::SETUGE: Swap = true;
6099 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6100 }
6101 if (Swap)
6102 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006103
Nate Begeman30a0de92008-07-17 16:51:19 +00006104 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6105 // bits of the inputs before performing those operations.
6106 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006107 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006108 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6109 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006110 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006111 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6112 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006113 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6114 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006116
Dale Johannesenace16102009-02-03 19:33:06 +00006117 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006118
6119 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006120 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006121 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006122
Nate Begeman30a0de92008-07-17 16:51:19 +00006123 return Result;
6124}
Evan Cheng0488db92007-09-25 01:57:46 +00006125
Evan Cheng370e5342008-12-03 08:38:43 +00006126// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006127static bool isX86LogicalCmp(SDValue Op) {
6128 unsigned Opc = Op.getNode()->getOpcode();
6129 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6130 return true;
6131 if (Op.getResNo() == 1 &&
6132 (Opc == X86ISD::ADD ||
6133 Opc == X86ISD::SUB ||
6134 Opc == X86ISD::SMUL ||
6135 Opc == X86ISD::UMUL ||
6136 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006137 Opc == X86ISD::DEC ||
6138 Opc == X86ISD::OR ||
6139 Opc == X86ISD::XOR ||
6140 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006141 return true;
6142
6143 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006144}
6145
Dan Gohman475871a2008-07-27 21:46:04 +00006146SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006147 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006148 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006149 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006150 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006151
Dan Gohman1a492952009-10-20 16:22:37 +00006152 if (Cond.getOpcode() == ISD::SETCC) {
6153 SDValue NewCond = LowerSETCC(Cond, DAG);
6154 if (NewCond.getNode())
6155 Cond = NewCond;
6156 }
Evan Cheng734503b2006-09-11 02:19:56 +00006157
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006158 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6159 SDValue Op1 = Op.getOperand(1);
6160 SDValue Op2 = Op.getOperand(2);
6161 if (Cond.getOpcode() == X86ISD::SETCC &&
6162 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6163 SDValue Cmp = Cond.getOperand(1);
6164 if (Cmp.getOpcode() == X86ISD::CMP) {
6165 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6166 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6167 ConstantSDNode *RHSC =
6168 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6169 if (N1C && N1C->isAllOnesValue() &&
6170 N2C && N2C->isNullValue() &&
6171 RHSC && RHSC->isNullValue()) {
6172 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006173 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006174 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6175 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6176 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6177 }
6178 }
6179 }
6180
Evan Chengad9c0a32009-12-15 00:53:42 +00006181 // Look pass (and (setcc_carry (cmp ...)), 1).
6182 if (Cond.getOpcode() == ISD::AND &&
6183 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6184 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6185 if (C && C->getAPIntValue() == 1)
6186 Cond = Cond.getOperand(0);
6187 }
6188
Evan Cheng3f41d662007-10-08 22:16:29 +00006189 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6190 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006191 if (Cond.getOpcode() == X86ISD::SETCC ||
6192 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006193 CC = Cond.getOperand(0);
6194
Dan Gohman475871a2008-07-27 21:46:04 +00006195 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006196 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006197 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006198
Evan Cheng3f41d662007-10-08 22:16:29 +00006199 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006200 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006201 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006202 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006203
Chris Lattnerd1980a52009-03-12 06:52:53 +00006204 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6205 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006206 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006207 addTest = false;
6208 }
6209 }
6210
6211 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006212 // Look pass the truncate.
6213 if (Cond.getOpcode() == ISD::TRUNCATE)
6214 Cond = Cond.getOperand(0);
6215
6216 // We know the result of AND is compared against zero. Try to match
6217 // it to BT.
6218 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6219 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6220 if (NewSetCC.getNode()) {
6221 CC = NewSetCC.getOperand(0);
6222 Cond = NewSetCC.getOperand(1);
6223 addTest = false;
6224 }
6225 }
6226 }
6227
6228 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006230 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006231 }
6232
Evan Cheng0488db92007-09-25 01:57:46 +00006233 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6234 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006235 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6236 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006237 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006238}
6239
Evan Cheng370e5342008-12-03 08:38:43 +00006240// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6241// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6242// from the AND / OR.
6243static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6244 Opc = Op.getOpcode();
6245 if (Opc != ISD::OR && Opc != ISD::AND)
6246 return false;
6247 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6248 Op.getOperand(0).hasOneUse() &&
6249 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6250 Op.getOperand(1).hasOneUse());
6251}
6252
Evan Cheng961d6d42009-02-02 08:19:07 +00006253// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6254// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006255static bool isXor1OfSetCC(SDValue Op) {
6256 if (Op.getOpcode() != ISD::XOR)
6257 return false;
6258 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6259 if (N1C && N1C->getAPIntValue() == 1) {
6260 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6261 Op.getOperand(0).hasOneUse();
6262 }
6263 return false;
6264}
6265
Dan Gohman475871a2008-07-27 21:46:04 +00006266SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006267 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue Chain = Op.getOperand(0);
6269 SDValue Cond = Op.getOperand(1);
6270 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006271 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006272 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006273
Dan Gohman1a492952009-10-20 16:22:37 +00006274 if (Cond.getOpcode() == ISD::SETCC) {
6275 SDValue NewCond = LowerSETCC(Cond, DAG);
6276 if (NewCond.getNode())
6277 Cond = NewCond;
6278 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006279#if 0
6280 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006281 else if (Cond.getOpcode() == X86ISD::ADD ||
6282 Cond.getOpcode() == X86ISD::SUB ||
6283 Cond.getOpcode() == X86ISD::SMUL ||
6284 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006285 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006286#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006287
Evan Chengad9c0a32009-12-15 00:53:42 +00006288 // Look pass (and (setcc_carry (cmp ...)), 1).
6289 if (Cond.getOpcode() == ISD::AND &&
6290 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6291 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6292 if (C && C->getAPIntValue() == 1)
6293 Cond = Cond.getOperand(0);
6294 }
6295
Evan Cheng3f41d662007-10-08 22:16:29 +00006296 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6297 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006298 if (Cond.getOpcode() == X86ISD::SETCC ||
6299 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006300 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006301
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006303 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006304 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006305 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006306 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006307 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006308 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006309 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006310 default: break;
6311 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006312 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006313 // These can only come from an arithmetic instruction with overflow,
6314 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006315 Cond = Cond.getNode()->getOperand(1);
6316 addTest = false;
6317 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006318 }
Evan Cheng0488db92007-09-25 01:57:46 +00006319 }
Evan Cheng370e5342008-12-03 08:38:43 +00006320 } else {
6321 unsigned CondOpc;
6322 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6323 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006324 if (CondOpc == ISD::OR) {
6325 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6326 // two branches instead of an explicit OR instruction with a
6327 // separate test.
6328 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006329 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006330 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006331 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006332 Chain, Dest, CC, Cmp);
6333 CC = Cond.getOperand(1).getOperand(0);
6334 Cond = Cmp;
6335 addTest = false;
6336 }
6337 } else { // ISD::AND
6338 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6339 // two branches instead of an explicit AND instruction with a
6340 // separate test. However, we only do this if this block doesn't
6341 // have a fall-through edge, because this requires an explicit
6342 // jmp when the condition is false.
6343 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006344 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006345 Op.getNode()->hasOneUse()) {
6346 X86::CondCode CCode =
6347 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6348 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006349 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006350 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6351 // Look for an unconditional branch following this conditional branch.
6352 // We need this because we need to reverse the successors in order
6353 // to implement FCMP_OEQ.
6354 if (User.getOpcode() == ISD::BR) {
6355 SDValue FalseBB = User.getOperand(1);
6356 SDValue NewBR =
6357 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6358 assert(NewBR == User);
6359 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006360
Dale Johannesene4d209d2009-02-03 20:21:25 +00006361 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006362 Chain, Dest, CC, Cmp);
6363 X86::CondCode CCode =
6364 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6365 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006366 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006367 Cond = Cmp;
6368 addTest = false;
6369 }
6370 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006371 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006372 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6373 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6374 // It should be transformed during dag combiner except when the condition
6375 // is set by a arithmetics with overflow node.
6376 X86::CondCode CCode =
6377 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6378 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006380 Cond = Cond.getOperand(0).getOperand(1);
6381 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006382 }
Evan Cheng0488db92007-09-25 01:57:46 +00006383 }
6384
6385 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006386 // Look pass the truncate.
6387 if (Cond.getOpcode() == ISD::TRUNCATE)
6388 Cond = Cond.getOperand(0);
6389
6390 // We know the result of AND is compared against zero. Try to match
6391 // it to BT.
6392 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6393 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6394 if (NewSetCC.getNode()) {
6395 CC = NewSetCC.getOperand(0);
6396 Cond = NewSetCC.getOperand(1);
6397 addTest = false;
6398 }
6399 }
6400 }
6401
6402 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006404 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006405 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006406 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006407 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006408}
6409
Anton Korobeynikove060b532007-04-17 19:34:00 +00006410
6411// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6412// Calls to _alloca is needed to probe the stack when allocating more than 4k
6413// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6414// that the guard pages used by the OS virtual memory manager are allocated in
6415// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006416SDValue
6417X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006418 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006419 assert(Subtarget->isTargetCygMing() &&
6420 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006421 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006422
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006423 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006424 SDValue Chain = Op.getOperand(0);
6425 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006426 // FIXME: Ensure alignment here
6427
Dan Gohman475871a2008-07-27 21:46:04 +00006428 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006429
Owen Andersone50ed302009-08-10 22:56:29 +00006430 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006432
Dale Johannesendd64c412009-02-04 00:33:20 +00006433 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006434 Flag = Chain.getValue(1);
6435
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006436 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006437
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006438 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6439 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006440
Dale Johannesendd64c412009-02-04 00:33:20 +00006441 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006442
Dan Gohman475871a2008-07-27 21:46:04 +00006443 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006444 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006445}
6446
Dan Gohman475871a2008-07-27 21:46:04 +00006447SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006448X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006449 SDValue Chain,
6450 SDValue Dst, SDValue Src,
6451 SDValue Size, unsigned Align,
6452 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006453 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006454 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006455
Bill Wendling6f287b22008-09-30 21:22:07 +00006456 // If not DWORD aligned or size is more than the threshold, call the library.
6457 // The libc version is likely to be faster for these cases. It can use the
6458 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006459 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006460 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006461 ConstantSize->getZExtValue() >
6462 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006463 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006464
6465 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006466 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006467
Bill Wendling6158d842008-10-01 00:59:58 +00006468 if (const char *bzeroEntry = V &&
6469 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006470 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006471 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006472 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006473 TargetLowering::ArgListEntry Entry;
6474 Entry.Node = Dst;
6475 Entry.Ty = IntPtrTy;
6476 Args.push_back(Entry);
6477 Entry.Node = Size;
6478 Args.push_back(Entry);
6479 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006480 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6481 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006482 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006483 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006484 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006485 }
6486
Dan Gohman707e0182008-04-12 04:36:06 +00006487 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006488 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006489 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006490
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006491 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006492 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006493 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006494 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006495 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006496 unsigned BytesLeft = 0;
6497 bool TwoRepStos = false;
6498 if (ValC) {
6499 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006500 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006501
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502 // If the value is a constant, then we can potentially use larger sets.
6503 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006504 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 ValReg = X86::AX;
6507 Val = (Val << 8) | Val;
6508 break;
6509 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006511 ValReg = X86::EAX;
6512 Val = (Val << 8) | Val;
6513 Val = (Val << 16) | Val;
6514 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006516 ValReg = X86::RAX;
6517 Val = (Val << 32) | Val;
6518 }
6519 break;
6520 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006522 ValReg = X86::AL;
6523 Count = DAG.getIntPtrConstant(SizeVal);
6524 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006525 }
6526
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006528 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006529 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6530 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006531 }
6532
Dale Johannesen0f502f62009-02-03 22:26:09 +00006533 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534 InFlag);
6535 InFlag = Chain.getValue(1);
6536 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006537 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006538 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006539 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006541 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006542
Scott Michelfdc40a02009-02-17 22:15:04 +00006543 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006544 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006545 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006547 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006548 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006549 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006551
Owen Anderson825b72b2009-08-11 20:47:22 +00006552 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006553 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6554 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006555
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556 if (TwoRepStos) {
6557 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006558 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006559 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006560 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6562 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006563 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006564 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006565 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006566 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006567 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6568 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006569 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006570 // Handle the last 1 - 7 bytes.
6571 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006572 EVT AddrVT = Dst.getValueType();
6573 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006574
Dale Johannesen0f502f62009-02-03 22:26:09 +00006575 Chain = DAG.getMemset(Chain, dl,
6576 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006577 DAG.getConstant(Offset, AddrVT)),
6578 Src,
6579 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006580 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006581 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006582
Dan Gohman707e0182008-04-12 04:36:06 +00006583 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584 return Chain;
6585}
Evan Cheng11e15b32006-04-03 20:53:28 +00006586
Dan Gohman475871a2008-07-27 21:46:04 +00006587SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006588X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006589 SDValue Chain, SDValue Dst, SDValue Src,
6590 SDValue Size, unsigned Align,
6591 bool AlwaysInline,
6592 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006593 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006594 // This requires the copy size to be a constant, preferrably
6595 // within a subtarget-specific limit.
6596 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6597 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006598 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006599 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006600 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006601 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006602
Evan Cheng1887c1c2008-08-21 21:00:15 +00006603 /// If not DWORD aligned, call the library.
6604 if ((Align & 3) != 0)
6605 return SDValue();
6606
6607 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006609 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611
Duncan Sands83ec4b62008-06-06 12:08:01 +00006612 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006613 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006614 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006615 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006616
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006618 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006619 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006620 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006622 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006623 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006624 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006626 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006627 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006628 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006629 InFlag = Chain.getValue(1);
6630
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006632 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6633 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6634 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635
Dan Gohman475871a2008-07-27 21:46:04 +00006636 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006637 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006638 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006639 // Handle the last 1 - 7 bytes.
6640 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006641 EVT DstVT = Dst.getValueType();
6642 EVT SrcVT = Src.getValueType();
6643 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006644 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006645 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006646 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006647 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006648 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006649 DAG.getConstant(BytesLeft, SizeVT),
6650 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006651 DstSV, DstSVOff + Offset,
6652 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006653 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006654
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006656 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657}
6658
Dan Gohman475871a2008-07-27 21:46:04 +00006659SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006660 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006661 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006662
Evan Cheng25ab6902006-09-08 06:48:29 +00006663 if (!Subtarget->is64Bit()) {
6664 // vastart just stores the address of the VarArgsFrameIndex slot into the
6665 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006666 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006667 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6668 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006669 }
6670
6671 // __va_list_tag:
6672 // gp_offset (0 - 6 * 8)
6673 // fp_offset (48 - 48 + 8 * 16)
6674 // overflow_arg_area (point to parameters coming in memory).
6675 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006676 SmallVector<SDValue, 8> MemOps;
6677 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006678 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006680 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6681 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006682 MemOps.push_back(Store);
6683
6684 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006685 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 FIN, DAG.getIntPtrConstant(4));
6687 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006689 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006690 MemOps.push_back(Store);
6691
6692 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006693 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006695 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006696 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6697 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006698 MemOps.push_back(Store);
6699
6700 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006704 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6705 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006706 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006708 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709}
6710
Dan Gohman475871a2008-07-27 21:46:04 +00006711SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006712 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6713 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue Chain = Op.getOperand(0);
6715 SDValue SrcPtr = Op.getOperand(1);
6716 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006717
Torok Edwindac237e2009-07-08 20:53:28 +00006718 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006719 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006720}
6721
Dan Gohman475871a2008-07-27 21:46:04 +00006722SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006723 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006724 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006725 SDValue Chain = Op.getOperand(0);
6726 SDValue DstPtr = Op.getOperand(1);
6727 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006728 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6729 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006730 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006731
Dale Johannesendd64c412009-02-04 00:33:20 +00006732 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006733 DAG.getIntPtrConstant(24), 8, false,
6734 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006735}
6736
Dan Gohman475871a2008-07-27 21:46:04 +00006737SDValue
6738X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006739 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006740 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006742 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006743 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 case Intrinsic::x86_sse_comieq_ss:
6745 case Intrinsic::x86_sse_comilt_ss:
6746 case Intrinsic::x86_sse_comile_ss:
6747 case Intrinsic::x86_sse_comigt_ss:
6748 case Intrinsic::x86_sse_comige_ss:
6749 case Intrinsic::x86_sse_comineq_ss:
6750 case Intrinsic::x86_sse_ucomieq_ss:
6751 case Intrinsic::x86_sse_ucomilt_ss:
6752 case Intrinsic::x86_sse_ucomile_ss:
6753 case Intrinsic::x86_sse_ucomigt_ss:
6754 case Intrinsic::x86_sse_ucomige_ss:
6755 case Intrinsic::x86_sse_ucomineq_ss:
6756 case Intrinsic::x86_sse2_comieq_sd:
6757 case Intrinsic::x86_sse2_comilt_sd:
6758 case Intrinsic::x86_sse2_comile_sd:
6759 case Intrinsic::x86_sse2_comigt_sd:
6760 case Intrinsic::x86_sse2_comige_sd:
6761 case Intrinsic::x86_sse2_comineq_sd:
6762 case Intrinsic::x86_sse2_ucomieq_sd:
6763 case Intrinsic::x86_sse2_ucomilt_sd:
6764 case Intrinsic::x86_sse2_ucomile_sd:
6765 case Intrinsic::x86_sse2_ucomigt_sd:
6766 case Intrinsic::x86_sse2_ucomige_sd:
6767 case Intrinsic::x86_sse2_ucomineq_sd: {
6768 unsigned Opc = 0;
6769 ISD::CondCode CC = ISD::SETCC_INVALID;
6770 switch (IntNo) {
6771 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006772 case Intrinsic::x86_sse_comieq_ss:
6773 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 Opc = X86ISD::COMI;
6775 CC = ISD::SETEQ;
6776 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006777 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006778 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006779 Opc = X86ISD::COMI;
6780 CC = ISD::SETLT;
6781 break;
6782 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006783 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784 Opc = X86ISD::COMI;
6785 CC = ISD::SETLE;
6786 break;
6787 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006788 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789 Opc = X86ISD::COMI;
6790 CC = ISD::SETGT;
6791 break;
6792 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006793 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 Opc = X86ISD::COMI;
6795 CC = ISD::SETGE;
6796 break;
6797 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 Opc = X86ISD::COMI;
6800 CC = ISD::SETNE;
6801 break;
6802 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006803 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 Opc = X86ISD::UCOMI;
6805 CC = ISD::SETEQ;
6806 break;
6807 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 Opc = X86ISD::UCOMI;
6810 CC = ISD::SETLT;
6811 break;
6812 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006813 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 Opc = X86ISD::UCOMI;
6815 CC = ISD::SETLE;
6816 break;
6817 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006818 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 Opc = X86ISD::UCOMI;
6820 CC = ISD::SETGT;
6821 break;
6822 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006823 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 Opc = X86ISD::UCOMI;
6825 CC = ISD::SETGE;
6826 break;
6827 case Intrinsic::x86_sse_ucomineq_ss:
6828 case Intrinsic::x86_sse2_ucomineq_sd:
6829 Opc = X86ISD::UCOMI;
6830 CC = ISD::SETNE;
6831 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006832 }
Evan Cheng734503b2006-09-11 02:19:56 +00006833
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SDValue LHS = Op.getOperand(1);
6835 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006836 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006837 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6839 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6840 DAG.getConstant(X86CC, MVT::i8), Cond);
6841 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006842 }
Eric Christopher71c67532009-07-29 00:28:05 +00006843 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006844 // an integer value, not just an instruction so lower it to the ptest
6845 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006846 case Intrinsic::x86_sse41_ptestz:
6847 case Intrinsic::x86_sse41_ptestc:
6848 case Intrinsic::x86_sse41_ptestnzc:{
6849 unsigned X86CC = 0;
6850 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006851 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006852 case Intrinsic::x86_sse41_ptestz:
6853 // ZF = 1
6854 X86CC = X86::COND_E;
6855 break;
6856 case Intrinsic::x86_sse41_ptestc:
6857 // CF = 1
6858 X86CC = X86::COND_B;
6859 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006860 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006861 // ZF and CF = 0
6862 X86CC = X86::COND_A;
6863 break;
6864 }
Eric Christopherfd179292009-08-27 18:07:15 +00006865
Eric Christopher71c67532009-07-29 00:28:05 +00006866 SDValue LHS = Op.getOperand(1);
6867 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006868 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6869 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6870 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6871 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006872 }
Evan Cheng5759f972008-05-04 09:15:50 +00006873
6874 // Fix vector shift instructions where the last operand is a non-immediate
6875 // i32 value.
6876 case Intrinsic::x86_sse2_pslli_w:
6877 case Intrinsic::x86_sse2_pslli_d:
6878 case Intrinsic::x86_sse2_pslli_q:
6879 case Intrinsic::x86_sse2_psrli_w:
6880 case Intrinsic::x86_sse2_psrli_d:
6881 case Intrinsic::x86_sse2_psrli_q:
6882 case Intrinsic::x86_sse2_psrai_w:
6883 case Intrinsic::x86_sse2_psrai_d:
6884 case Intrinsic::x86_mmx_pslli_w:
6885 case Intrinsic::x86_mmx_pslli_d:
6886 case Intrinsic::x86_mmx_pslli_q:
6887 case Intrinsic::x86_mmx_psrli_w:
6888 case Intrinsic::x86_mmx_psrli_d:
6889 case Intrinsic::x86_mmx_psrli_q:
6890 case Intrinsic::x86_mmx_psrai_w:
6891 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006893 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006894 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006895
6896 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006898 switch (IntNo) {
6899 case Intrinsic::x86_sse2_pslli_w:
6900 NewIntNo = Intrinsic::x86_sse2_psll_w;
6901 break;
6902 case Intrinsic::x86_sse2_pslli_d:
6903 NewIntNo = Intrinsic::x86_sse2_psll_d;
6904 break;
6905 case Intrinsic::x86_sse2_pslli_q:
6906 NewIntNo = Intrinsic::x86_sse2_psll_q;
6907 break;
6908 case Intrinsic::x86_sse2_psrli_w:
6909 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6910 break;
6911 case Intrinsic::x86_sse2_psrli_d:
6912 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6913 break;
6914 case Intrinsic::x86_sse2_psrli_q:
6915 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6916 break;
6917 case Intrinsic::x86_sse2_psrai_w:
6918 NewIntNo = Intrinsic::x86_sse2_psra_w;
6919 break;
6920 case Intrinsic::x86_sse2_psrai_d:
6921 NewIntNo = Intrinsic::x86_sse2_psra_d;
6922 break;
6923 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006925 switch (IntNo) {
6926 case Intrinsic::x86_mmx_pslli_w:
6927 NewIntNo = Intrinsic::x86_mmx_psll_w;
6928 break;
6929 case Intrinsic::x86_mmx_pslli_d:
6930 NewIntNo = Intrinsic::x86_mmx_psll_d;
6931 break;
6932 case Intrinsic::x86_mmx_pslli_q:
6933 NewIntNo = Intrinsic::x86_mmx_psll_q;
6934 break;
6935 case Intrinsic::x86_mmx_psrli_w:
6936 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6937 break;
6938 case Intrinsic::x86_mmx_psrli_d:
6939 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6940 break;
6941 case Intrinsic::x86_mmx_psrli_q:
6942 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6943 break;
6944 case Intrinsic::x86_mmx_psrai_w:
6945 NewIntNo = Intrinsic::x86_mmx_psra_w;
6946 break;
6947 case Intrinsic::x86_mmx_psrai_d:
6948 NewIntNo = Intrinsic::x86_mmx_psra_d;
6949 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006950 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006951 }
6952 break;
6953 }
6954 }
Mon P Wangefa42202009-09-03 19:56:25 +00006955
6956 // The vector shift intrinsics with scalars uses 32b shift amounts but
6957 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6958 // to be zero.
6959 SDValue ShOps[4];
6960 ShOps[0] = ShAmt;
6961 ShOps[1] = DAG.getConstant(0, MVT::i32);
6962 if (ShAmtVT == MVT::v4i32) {
6963 ShOps[2] = DAG.getUNDEF(MVT::i32);
6964 ShOps[3] = DAG.getUNDEF(MVT::i32);
6965 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6966 } else {
6967 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6968 }
6969
Owen Andersone50ed302009-08-10 22:56:29 +00006970 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006971 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006974 Op.getOperand(1), ShAmt);
6975 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006976 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006977}
Evan Cheng72261582005-12-20 06:22:03 +00006978
Dan Gohman475871a2008-07-27 21:46:04 +00006979SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006980 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006981 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006982
6983 if (Depth > 0) {
6984 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6985 SDValue Offset =
6986 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006989 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006990 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006991 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006992 }
6993
6994 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006995 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006996 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006997 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006998}
6999
Dan Gohman475871a2008-07-27 21:46:04 +00007000SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007001 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7002 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007003 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007004 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007005 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7006 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007007 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007008 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007009 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7010 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007011 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007012}
7013
Dan Gohman475871a2008-07-27 21:46:04 +00007014SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007015 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007016 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007017}
7018
Dan Gohman475871a2008-07-27 21:46:04 +00007019SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007020{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007021 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007022 SDValue Chain = Op.getOperand(0);
7023 SDValue Offset = Op.getOperand(1);
7024 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007025 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007026
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007027 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7028 getPointerTy());
7029 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007030
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007032 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007033 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007034 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007035 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007036 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007037
Dale Johannesene4d209d2009-02-03 20:21:25 +00007038 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007040 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007041}
7042
Dan Gohman475871a2008-07-27 21:46:04 +00007043SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007044 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007045 SDValue Root = Op.getOperand(0);
7046 SDValue Trmp = Op.getOperand(1); // trampoline
7047 SDValue FPtr = Op.getOperand(2); // nested function
7048 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007049 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007050
Dan Gohman69de1932008-02-06 22:27:42 +00007051 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007052
7053 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007054 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007055
7056 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007057 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7058 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007059
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007060 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7061 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007062
7063 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7064
7065 // Load the pointer to the nested function into R11.
7066 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007067 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007069 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007070
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7072 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007073 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7074 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007075
7076 // Load the 'nest' parameter value into R10.
7077 // R10 is specified in X86CallingConv.td
7078 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7080 DAG.getConstant(10, MVT::i64));
7081 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007082 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007083
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7085 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007086 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7087 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007088
7089 // Jump to the nested function.
7090 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7092 DAG.getConstant(20, MVT::i64));
7093 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007094 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007095
7096 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7098 DAG.getConstant(22, MVT::i64));
7099 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007100 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007101
Dan Gohman475871a2008-07-27 21:46:04 +00007102 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007103 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007104 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007106 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007108 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007109 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110
7111 switch (CC) {
7112 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007113 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007115 case CallingConv::X86_StdCall: {
7116 // Pass 'nest' parameter in ECX.
7117 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007118 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007119
7120 // Check that ECX wasn't needed by an 'inreg' parameter.
7121 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007122 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123
Chris Lattner58d74912008-03-12 17:45:29 +00007124 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007125 unsigned InRegCount = 0;
7126 unsigned Idx = 1;
7127
7128 for (FunctionType::param_iterator I = FTy->param_begin(),
7129 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007130 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007132 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007133
7134 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007135 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136 }
7137 }
7138 break;
7139 }
7140 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007141 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007142 // Pass 'nest' parameter in EAX.
7143 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007144 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007145 break;
7146 }
7147
Dan Gohman475871a2008-07-27 21:46:04 +00007148 SDValue OutChains[4];
7149 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007150
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7152 DAG.getConstant(10, MVT::i32));
7153 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007154
Chris Lattnera62fe662010-02-05 19:20:30 +00007155 // This is storing the opcode for MOV32ri.
7156 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007157 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007158 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007160 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007161
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7163 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007164 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7165 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007166
Chris Lattnera62fe662010-02-05 19:20:30 +00007167 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7169 DAG.getConstant(5, MVT::i32));
7170 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007171 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007172
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7174 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007175 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7176 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007177
Dan Gohman475871a2008-07-27 21:46:04 +00007178 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007180 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007181 }
7182}
7183
Dan Gohman475871a2008-07-27 21:46:04 +00007184SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007185 /*
7186 The rounding mode is in bits 11:10 of FPSR, and has the following
7187 settings:
7188 00 Round to nearest
7189 01 Round to -inf
7190 10 Round to +inf
7191 11 Round to 0
7192
7193 FLT_ROUNDS, on the other hand, expects the following:
7194 -1 Undefined
7195 0 Round to 0
7196 1 Round to nearest
7197 2 Round to +inf
7198 3 Round to -inf
7199
7200 To perform the conversion, we do:
7201 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7202 */
7203
7204 MachineFunction &MF = DAG.getMachineFunction();
7205 const TargetMachine &TM = MF.getTarget();
7206 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7207 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007208 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007209 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007210
7211 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007212 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007213 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007214
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007216 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007217
7218 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007219 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7220 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007221
7222 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 DAG.getNode(ISD::SRL, dl, MVT::i16,
7225 DAG.getNode(ISD::AND, dl, MVT::i16,
7226 CWD, DAG.getConstant(0x800, MVT::i16)),
7227 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007228 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 DAG.getNode(ISD::SRL, dl, MVT::i16,
7230 DAG.getNode(ISD::AND, dl, MVT::i16,
7231 CWD, DAG.getConstant(0x400, MVT::i16)),
7232 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007233
Dan Gohman475871a2008-07-27 21:46:04 +00007234 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 DAG.getNode(ISD::AND, dl, MVT::i16,
7236 DAG.getNode(ISD::ADD, dl, MVT::i16,
7237 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7238 DAG.getConstant(1, MVT::i16)),
7239 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007240
7241
Duncan Sands83ec4b62008-06-06 12:08:01 +00007242 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007243 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007244}
7245
Dan Gohman475871a2008-07-27 21:46:04 +00007246SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007247 EVT VT = Op.getValueType();
7248 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007249 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007250 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007251
7252 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007254 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007257 }
Evan Cheng18efe262007-12-14 02:13:44 +00007258
Evan Cheng152804e2007-12-14 08:30:15 +00007259 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007262
7263 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007264 SDValue Ops[] = {
7265 Op,
7266 DAG.getConstant(NumBits+NumBits-1, OpVT),
7267 DAG.getConstant(X86::COND_E, MVT::i8),
7268 Op.getValue(1)
7269 };
7270 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007271
7272 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007274
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 if (VT == MVT::i8)
7276 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007277 return Op;
7278}
7279
Dan Gohman475871a2008-07-27 21:46:04 +00007280SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007281 EVT VT = Op.getValueType();
7282 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007283 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007284 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007285
7286 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 if (VT == MVT::i8) {
7288 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007290 }
Evan Cheng152804e2007-12-14 08:30:15 +00007291
7292 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007295
7296 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007297 SDValue Ops[] = {
7298 Op,
7299 DAG.getConstant(NumBits, OpVT),
7300 DAG.getConstant(X86::COND_E, MVT::i8),
7301 Op.getValue(1)
7302 };
7303 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007304
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 if (VT == MVT::i8)
7306 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007307 return Op;
7308}
7309
Mon P Wangaf9b9522008-12-18 21:42:19 +00007310SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007311 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007313 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007314
Mon P Wangaf9b9522008-12-18 21:42:19 +00007315 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7316 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7317 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7318 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7319 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7320 //
7321 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7322 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7323 // return AloBlo + AloBhi + AhiBlo;
7324
7325 SDValue A = Op.getOperand(0);
7326 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007327
Dale Johannesene4d209d2009-02-03 20:21:25 +00007328 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007329 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7330 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007331 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7333 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007334 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007336 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007337 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007339 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007340 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007341 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007342 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7345 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7348 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7350 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007351 return Res;
7352}
7353
7354
Bill Wendling74c37652008-12-09 22:08:41 +00007355SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7356 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7357 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007358 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7359 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007360 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007361 SDValue LHS = N->getOperand(0);
7362 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007363 unsigned BaseOp = 0;
7364 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007365 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007366
7367 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007368 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007369 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007370 // A subtract of one will be selected as a INC. Note that INC doesn't
7371 // set CF, so we can't do this for UADDO.
7372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7373 if (C->getAPIntValue() == 1) {
7374 BaseOp = X86ISD::INC;
7375 Cond = X86::COND_O;
7376 break;
7377 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007378 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007379 Cond = X86::COND_O;
7380 break;
7381 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007382 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007383 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007384 break;
7385 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007386 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7387 // set CF, so we can't do this for USUBO.
7388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7389 if (C->getAPIntValue() == 1) {
7390 BaseOp = X86ISD::DEC;
7391 Cond = X86::COND_O;
7392 break;
7393 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007394 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007395 Cond = X86::COND_O;
7396 break;
7397 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007398 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007399 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007400 break;
7401 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007402 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007403 Cond = X86::COND_O;
7404 break;
7405 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007406 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007407 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007408 break;
7409 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007410
Bill Wendling61edeb52008-12-02 01:06:39 +00007411 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007414
Bill Wendling61edeb52008-12-02 01:06:39 +00007415 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007418
Bill Wendling61edeb52008-12-02 01:06:39 +00007419 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7420 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007421}
7422
Dan Gohman475871a2008-07-27 21:46:04 +00007423SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007424 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007425 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007426 unsigned Reg = 0;
7427 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007429 default:
7430 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 case MVT::i8: Reg = X86::AL; size = 1; break;
7432 case MVT::i16: Reg = X86::AX; size = 2; break;
7433 case MVT::i32: Reg = X86::EAX; size = 4; break;
7434 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007435 assert(Subtarget->is64Bit() && "Node not type legal!");
7436 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007437 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007438 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007439 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007440 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007441 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007442 Op.getOperand(1),
7443 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007445 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007448 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007449 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007450 return cpOut;
7451}
7452
Duncan Sands1607f052008-12-01 11:39:25 +00007453SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007454 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007455 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007457 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007458 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7461 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007462 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7464 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007465 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007467 rdx.getValue(1)
7468 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007470}
7471
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007472SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7473 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007475 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007477 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007479 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007480 Node->getOperand(0),
7481 Node->getOperand(1), negOp,
7482 cast<AtomicSDNode>(Node)->getSrcValue(),
7483 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007484}
7485
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486/// LowerOperation - Provide custom lowering hooks for some operations.
7487///
Dan Gohman475871a2008-07-27 21:46:04 +00007488SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007489 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007490 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007491 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7492 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007493 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007494 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7496 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7497 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7498 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7499 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7500 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007501 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007502 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007503 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007504 case ISD::SHL_PARTS:
7505 case ISD::SRA_PARTS:
7506 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7507 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007508 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007510 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 case ISD::FABS: return LowerFABS(Op, DAG);
7512 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007513 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007514 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007515 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007516 case ISD::SELECT: return LowerSELECT(Op, DAG);
7517 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007520 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007521 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007523 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7524 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007525 case ISD::FRAME_TO_ARGS_OFFSET:
7526 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007527 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007528 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007529 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007530 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007531 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7532 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007533 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007534 case ISD::SADDO:
7535 case ISD::UADDO:
7536 case ISD::SSUBO:
7537 case ISD::USUBO:
7538 case ISD::SMULO:
7539 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007540 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007541 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007542}
7543
Duncan Sands1607f052008-12-01 11:39:25 +00007544void X86TargetLowering::
7545ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7546 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007547 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007550
7551 SDValue Chain = Node->getOperand(0);
7552 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007554 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007556 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007557 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007559 SDValue Result =
7560 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7561 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007562 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007564 Results.push_back(Result.getValue(2));
7565}
7566
Duncan Sands126d9072008-07-04 11:47:58 +00007567/// ReplaceNodeResults - Replace a node with an illegal result type
7568/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007569void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7570 SmallVectorImpl<SDValue>&Results,
7571 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007573 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007574 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007575 assert(false && "Do not know how to custom type legalize this operation!");
7576 return;
7577 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007578 std::pair<SDValue,SDValue> Vals =
7579 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007580 SDValue FIST = Vals.first, StackSlot = Vals.second;
7581 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007582 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007583 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007584 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7585 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007586 }
7587 return;
7588 }
7589 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007591 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007594 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007596 eax.getValue(2));
7597 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7598 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007600 Results.push_back(edx.getValue(1));
7601 return;
7602 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007603 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007604 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007606 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7608 DAG.getConstant(0, MVT::i32));
7609 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7610 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007611 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7612 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007613 cpInL.getValue(1));
7614 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7616 DAG.getConstant(0, MVT::i32));
7617 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7618 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007619 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007620 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007621 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007622 swapInL.getValue(1));
7623 SDValue Ops[] = { swapInH.getValue(0),
7624 N->getOperand(1),
7625 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007627 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007628 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007630 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007632 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007634 Results.push_back(cpOutH.getValue(1));
7635 return;
7636 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007637 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007638 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7639 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007640 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007641 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7642 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007643 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007644 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7645 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007646 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007647 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7648 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007649 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007650 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7651 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007652 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007653 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7654 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007655 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007656 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7657 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007658 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007659}
7660
Evan Cheng72261582005-12-20 06:22:03 +00007661const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7662 switch (Opcode) {
7663 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007664 case X86ISD::BSF: return "X86ISD::BSF";
7665 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007666 case X86ISD::SHLD: return "X86ISD::SHLD";
7667 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007668 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007669 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007670 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007671 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007672 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007673 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007674 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7675 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7676 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007677 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007678 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007679 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007680 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007681 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007682 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007683 case X86ISD::COMI: return "X86ISD::COMI";
7684 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007685 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007686 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007687 case X86ISD::CMOV: return "X86ISD::CMOV";
7688 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007689 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007690 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7691 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007692 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007693 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007694 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007695 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007696 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007697 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7698 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007699 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007700 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007701 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007702 case X86ISD::FMAX: return "X86ISD::FMAX";
7703 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007704 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7705 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007706 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007707 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007708 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007709 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007710 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007711 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7712 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007713 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7714 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7715 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7716 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7717 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7718 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007719 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7720 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007721 case X86ISD::VSHL: return "X86ISD::VSHL";
7722 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007723 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7724 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7725 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7726 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7727 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7728 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7729 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7730 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7731 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7732 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007733 case X86ISD::ADD: return "X86ISD::ADD";
7734 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007735 case X86ISD::SMUL: return "X86ISD::SMUL";
7736 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007737 case X86ISD::INC: return "X86ISD::INC";
7738 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007739 case X86ISD::OR: return "X86ISD::OR";
7740 case X86ISD::XOR: return "X86ISD::XOR";
7741 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007742 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007743 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007744 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007745 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007746 }
7747}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007748
Chris Lattnerc9addb72007-03-30 23:15:24 +00007749// isLegalAddressingMode - Return true if the addressing mode represented
7750// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007751bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007752 const Type *Ty) const {
7753 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007754 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007755
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007757 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007758 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007759
Chris Lattnerc9addb72007-03-30 23:15:24 +00007760 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007761 unsigned GVFlags =
7762 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007763
Chris Lattnerdfed4132009-07-10 07:38:24 +00007764 // If a reference to this global requires an extra load, we can't fold it.
7765 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007766 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007767
Chris Lattnerdfed4132009-07-10 07:38:24 +00007768 // If BaseGV requires a register for the PIC base, we cannot also have a
7769 // BaseReg specified.
7770 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007771 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007772
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007773 // If lower 4G is not available, then we must use rip-relative addressing.
7774 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7775 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007777
Chris Lattnerc9addb72007-03-30 23:15:24 +00007778 switch (AM.Scale) {
7779 case 0:
7780 case 1:
7781 case 2:
7782 case 4:
7783 case 8:
7784 // These scales always work.
7785 break;
7786 case 3:
7787 case 5:
7788 case 9:
7789 // These scales are formed with basereg+scalereg. Only accept if there is
7790 // no basereg yet.
7791 if (AM.HasBaseReg)
7792 return false;
7793 break;
7794 default: // Other stuff never works.
7795 return false;
7796 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007797
Chris Lattnerc9addb72007-03-30 23:15:24 +00007798 return true;
7799}
7800
7801
Evan Cheng2bd122c2007-10-26 01:56:11 +00007802bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007803 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007804 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007805 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7806 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007807 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007808 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007809 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007810}
7811
Owen Andersone50ed302009-08-10 22:56:29 +00007812bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007813 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007814 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007815 unsigned NumBits1 = VT1.getSizeInBits();
7816 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007817 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007818 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007819 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007820}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007821
Dan Gohman97121ba2009-04-08 00:15:30 +00007822bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007823 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007824 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007825}
7826
Owen Andersone50ed302009-08-10 22:56:29 +00007827bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007828 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007830}
7831
Owen Andersone50ed302009-08-10 22:56:29 +00007832bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007833 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007835}
7836
Evan Cheng60c07e12006-07-05 22:17:51 +00007837/// isShuffleMaskLegal - Targets can use this to indicate that they only
7838/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7839/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7840/// are assumed to be legal.
7841bool
Eric Christopherfd179292009-08-27 18:07:15 +00007842X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007843 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007844 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007845 if (VT.getSizeInBits() == 64)
7846 return false;
7847
Nate Begemana09008b2009-10-19 02:17:23 +00007848 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007849 return (VT.getVectorNumElements() == 2 ||
7850 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7851 isMOVLMask(M, VT) ||
7852 isSHUFPMask(M, VT) ||
7853 isPSHUFDMask(M, VT) ||
7854 isPSHUFHWMask(M, VT) ||
7855 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007856 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007857 isUNPCKLMask(M, VT) ||
7858 isUNPCKHMask(M, VT) ||
7859 isUNPCKL_v_undef_Mask(M, VT) ||
7860 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007861}
7862
Dan Gohman7d8143f2008-04-09 20:09:42 +00007863bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007864X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007865 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007866 unsigned NumElts = VT.getVectorNumElements();
7867 // FIXME: This collection of masks seems suspect.
7868 if (NumElts == 2)
7869 return true;
7870 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7871 return (isMOVLMask(Mask, VT) ||
7872 isCommutedMOVLMask(Mask, VT, true) ||
7873 isSHUFPMask(Mask, VT) ||
7874 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007875 }
7876 return false;
7877}
7878
7879//===----------------------------------------------------------------------===//
7880// X86 Scheduler Hooks
7881//===----------------------------------------------------------------------===//
7882
Mon P Wang63307c32008-05-05 19:05:59 +00007883// private utility function
7884MachineBasicBlock *
7885X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7886 MachineBasicBlock *MBB,
7887 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007888 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007889 unsigned LoadOpc,
7890 unsigned CXchgOpc,
7891 unsigned copyOpc,
7892 unsigned notOpc,
7893 unsigned EAXreg,
7894 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007895 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007896 // For the atomic bitwise operator, we generate
7897 // thisMBB:
7898 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007899 // ld t1 = [bitinstr.addr]
7900 // op t2 = t1, [bitinstr.val]
7901 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007902 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7903 // bz newMBB
7904 // fallthrough -->nextMBB
7905 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7906 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007907 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007908 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Mon P Wang63307c32008-05-05 19:05:59 +00007910 /// First build the CFG
7911 MachineFunction *F = MBB->getParent();
7912 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007913 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7914 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7915 F->insert(MBBIter, newMBB);
7916 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007917
Mon P Wang63307c32008-05-05 19:05:59 +00007918 // Move all successors to thisMBB to nextMBB
7919 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Mon P Wang63307c32008-05-05 19:05:59 +00007921 // Update thisMBB to fall through to newMBB
7922 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007923
Mon P Wang63307c32008-05-05 19:05:59 +00007924 // newMBB jumps to itself and fall through to nextMBB
7925 newMBB->addSuccessor(nextMBB);
7926 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007927
Mon P Wang63307c32008-05-05 19:05:59 +00007928 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007929 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007930 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007931 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007932 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007933 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007934 int numArgs = bInstr->getNumOperands() - 1;
7935 for (int i=0; i < numArgs; ++i)
7936 argOpers[i] = &bInstr->getOperand(i+1);
7937
7938 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007939 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7940 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007941
Dale Johannesen140be2d2008-08-19 18:47:28 +00007942 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007943 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007944 for (int i=0; i <= lastAddrIndx; ++i)
7945 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007946
Dale Johannesen140be2d2008-08-19 18:47:28 +00007947 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007948 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007949 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007951 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007952 tt = t1;
7953
Dale Johannesen140be2d2008-08-19 18:47:28 +00007954 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007955 assert((argOpers[valArgIndx]->isReg() ||
7956 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007957 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007958 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007959 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007960 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007961 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007962 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007963 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007964
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007966 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007967
Dale Johannesene4d209d2009-02-03 20:21:25 +00007968 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007969 for (int i=0; i <= lastAddrIndx; ++i)
7970 (*MIB).addOperand(*argOpers[i]);
7971 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007972 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007973 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7974 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007975
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007977 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007978
Mon P Wang63307c32008-05-05 19:05:59 +00007979 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007980 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007981
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007982 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007983 return nextMBB;
7984}
7985
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007986// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007987MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7989 MachineBasicBlock *MBB,
7990 unsigned regOpcL,
7991 unsigned regOpcH,
7992 unsigned immOpcL,
7993 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007994 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 // For the atomic bitwise operator, we generate
7996 // thisMBB (instructions are in pairs, except cmpxchg8b)
7997 // ld t1,t2 = [bitinstr.addr]
7998 // newMBB:
7999 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8000 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008001 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008002 // mov ECX, EBX <- t5, t6
8003 // mov EAX, EDX <- t1, t2
8004 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8005 // mov t3, t4 <- EAX, EDX
8006 // bz newMBB
8007 // result in out1, out2
8008 // fallthrough -->nextMBB
8009
8010 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8011 const unsigned LoadOpc = X86::MOV32rm;
8012 const unsigned copyOpc = X86::MOV32rr;
8013 const unsigned NotOpc = X86::NOT32r;
8014 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8015 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8016 MachineFunction::iterator MBBIter = MBB;
8017 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 /// First build the CFG
8020 MachineFunction *F = MBB->getParent();
8021 MachineBasicBlock *thisMBB = MBB;
8022 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8023 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8024 F->insert(MBBIter, newMBB);
8025 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008027 // Move all successors to thisMBB to nextMBB
8028 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008029
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 // Update thisMBB to fall through to newMBB
8031 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008032
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 // newMBB jumps to itself and fall through to nextMBB
8034 newMBB->addSuccessor(nextMBB);
8035 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008036
Dale Johannesene4d209d2009-02-03 20:21:25 +00008037 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 // Insert instructions into newMBB based on incoming instruction
8039 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008040 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008041 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008042 MachineOperand& dest1Oper = bInstr->getOperand(0);
8043 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008044 MachineOperand* argOpers[2 + X86AddrNumOperands];
8045 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008046 argOpers[i] = &bInstr->getOperand(i+2);
8047
Evan Chengad5b52f2010-01-08 19:14:57 +00008048 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008049 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008050
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008051 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008053 for (int i=0; i <= lastAddrIndx; ++i)
8054 (*MIB).addOperand(*argOpers[i]);
8055 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008056 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008057 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008058 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008059 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008060 MachineOperand newOp3 = *(argOpers[3]);
8061 if (newOp3.isImm())
8062 newOp3.setImm(newOp3.getImm()+4);
8063 else
8064 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008066 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067
8068 // t3/4 are defined later, at the bottom of the loop
8069 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8070 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008071 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8075
Evan Cheng306b4ca2010-01-08 23:41:50 +00008076 // The subsequent operations should be using the destination registers of
8077 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008078 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008079 t1 = F->getRegInfo().createVirtualRegister(RC);
8080 t2 = F->getRegInfo().createVirtualRegister(RC);
8081 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8082 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008084 t1 = dest1Oper.getReg();
8085 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 }
8087
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008088 int valArgIndx = lastAddrIndx + 1;
8089 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008090 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008091 "invalid operand");
8092 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8093 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008094 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008097 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008098 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008099 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008100 (*MIB).addOperand(*argOpers[valArgIndx]);
8101 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008102 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008103 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008104 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008105 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008109 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008110 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008111 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008112
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 MIB.addReg(t2);
8117
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008121 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 for (int i=0; i <= lastAddrIndx; ++i)
8125 (*MIB).addOperand(*argOpers[i]);
8126
8127 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008128 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8129 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130
Dale Johannesene4d209d2009-02-03 20:21:25 +00008131 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008132 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008133 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008134 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008135
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008137 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138
8139 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8140 return nextMBB;
8141}
8142
8143// private utility function
8144MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008145X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8146 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008147 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008148 // For the atomic min/max operator, we generate
8149 // thisMBB:
8150 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008151 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008152 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008153 // cmp t1, t2
8154 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008155 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008156 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8157 // bz newMBB
8158 // fallthrough -->nextMBB
8159 //
8160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8161 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008162 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008163 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
Mon P Wang63307c32008-05-05 19:05:59 +00008165 /// First build the CFG
8166 MachineFunction *F = MBB->getParent();
8167 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008168 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8169 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8170 F->insert(MBBIter, newMBB);
8171 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008172
Dan Gohmand6708ea2009-08-15 01:38:56 +00008173 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008174 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008175
Mon P Wang63307c32008-05-05 19:05:59 +00008176 // Update thisMBB to fall through to newMBB
8177 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008178
Mon P Wang63307c32008-05-05 19:05:59 +00008179 // newMBB jumps to newMBB and fall through to nextMBB
8180 newMBB->addSuccessor(nextMBB);
8181 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008182
Dale Johannesene4d209d2009-02-03 20:21:25 +00008183 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008184 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008185 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008186 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008187 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008188 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008189 int numArgs = mInstr->getNumOperands() - 1;
8190 for (int i=0; i < numArgs; ++i)
8191 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008192
Mon P Wang63307c32008-05-05 19:05:59 +00008193 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008194 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8195 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008196
Mon P Wangab3e7472008-05-05 22:56:23 +00008197 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008199 for (int i=0; i <= lastAddrIndx; ++i)
8200 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008201
Mon P Wang63307c32008-05-05 19:05:59 +00008202 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008203 assert((argOpers[valArgIndx]->isReg() ||
8204 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008205 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008206
8207 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008208 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008210 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008212 (*MIB).addOperand(*argOpers[valArgIndx]);
8213
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008215 MIB.addReg(t1);
8216
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008218 MIB.addReg(t1);
8219 MIB.addReg(t2);
8220
8221 // Generate movc
8222 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008224 MIB.addReg(t2);
8225 MIB.addReg(t1);
8226
8227 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008229 for (int i=0; i <= lastAddrIndx; ++i)
8230 (*MIB).addOperand(*argOpers[i]);
8231 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008232 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008233 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8234 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008235
Dale Johannesene4d209d2009-02-03 20:21:25 +00008236 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008237 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008238
Mon P Wang63307c32008-05-05 19:05:59 +00008239 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008240 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008241
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008242 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008243 return nextMBB;
8244}
8245
Eric Christopherf83a5de2009-08-27 18:08:16 +00008246// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8247// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008248MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008249X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008250 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008251
8252 MachineFunction *F = BB->getParent();
8253 DebugLoc dl = MI->getDebugLoc();
8254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8255
8256 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008257 if (memArg)
8258 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8259 else
8260 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008261
8262 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8263
8264 for (unsigned i = 0; i < numArgs; ++i) {
8265 MachineOperand &Op = MI->getOperand(i+1);
8266
8267 if (!(Op.isReg() && Op.isImplicit()))
8268 MIB.addOperand(Op);
8269 }
8270
8271 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8272 .addReg(X86::XMM0);
8273
8274 F->DeleteMachineInstr(MI);
8275
8276 return BB;
8277}
8278
8279MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008280X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8281 MachineInstr *MI,
8282 MachineBasicBlock *MBB) const {
8283 // Emit code to save XMM registers to the stack. The ABI says that the
8284 // number of registers to save is given in %al, so it's theoretically
8285 // possible to do an indirect jump trick to avoid saving all of them,
8286 // however this code takes a simpler approach and just executes all
8287 // of the stores if %al is non-zero. It's less code, and it's probably
8288 // easier on the hardware branch predictor, and stores aren't all that
8289 // expensive anyway.
8290
8291 // Create the new basic blocks. One block contains all the XMM stores,
8292 // and one block is the final destination regardless of whether any
8293 // stores were performed.
8294 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8295 MachineFunction *F = MBB->getParent();
8296 MachineFunction::iterator MBBIter = MBB;
8297 ++MBBIter;
8298 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8299 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8300 F->insert(MBBIter, XMMSaveMBB);
8301 F->insert(MBBIter, EndMBB);
8302
8303 // Set up the CFG.
8304 // Move any original successors of MBB to the end block.
8305 EndMBB->transferSuccessors(MBB);
8306 // The original block will now fall through to the XMM save block.
8307 MBB->addSuccessor(XMMSaveMBB);
8308 // The XMMSaveMBB will fall through to the end block.
8309 XMMSaveMBB->addSuccessor(EndMBB);
8310
8311 // Now add the instructions.
8312 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8313 DebugLoc DL = MI->getDebugLoc();
8314
8315 unsigned CountReg = MI->getOperand(0).getReg();
8316 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8317 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8318
8319 if (!Subtarget->isTargetWin64()) {
8320 // If %al is 0, branch around the XMM save block.
8321 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008322 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008323 MBB->addSuccessor(EndMBB);
8324 }
8325
8326 // In the XMM save block, save all the XMM argument registers.
8327 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8328 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008329 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008330 F->getMachineMemOperand(
8331 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8332 MachineMemOperand::MOStore, Offset,
8333 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008334 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8335 .addFrameIndex(RegSaveFrameIndex)
8336 .addImm(/*Scale=*/1)
8337 .addReg(/*IndexReg=*/0)
8338 .addImm(/*Disp=*/Offset)
8339 .addReg(/*Segment=*/0)
8340 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008341 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008342 }
8343
8344 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8345
8346 return EndMBB;
8347}
Mon P Wang63307c32008-05-05 19:05:59 +00008348
Evan Cheng60c07e12006-07-05 22:17:51 +00008349MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008350X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008351 MachineBasicBlock *BB,
8352 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8354 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008355
Chris Lattner52600972009-09-02 05:57:00 +00008356 // To "insert" a SELECT_CC instruction, we actually have to insert the
8357 // diamond control-flow pattern. The incoming instruction knows the
8358 // destination vreg to set, the condition code register to branch on, the
8359 // true/false values to select between, and a branch opcode to use.
8360 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8361 MachineFunction::iterator It = BB;
8362 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008363
Chris Lattner52600972009-09-02 05:57:00 +00008364 // thisMBB:
8365 // ...
8366 // TrueVal = ...
8367 // cmpTY ccX, r1, r2
8368 // bCC copy1MBB
8369 // fallthrough --> copy0MBB
8370 MachineBasicBlock *thisMBB = BB;
8371 MachineFunction *F = BB->getParent();
8372 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8373 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8374 unsigned Opc =
8375 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8376 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8377 F->insert(It, copy0MBB);
8378 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008379 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008380 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008381 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008382 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008383 E = BB->succ_end(); I != E; ++I) {
8384 EM->insert(std::make_pair(*I, sinkMBB));
8385 sinkMBB->addSuccessor(*I);
8386 }
8387 // Next, remove all successors of the current block, and add the true
8388 // and fallthrough blocks as its successors.
8389 while (!BB->succ_empty())
8390 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008391 // Add the true and fallthrough blocks as its successors.
8392 BB->addSuccessor(copy0MBB);
8393 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008394
Chris Lattner52600972009-09-02 05:57:00 +00008395 // copy0MBB:
8396 // %FalseValue = ...
8397 // # fallthrough to sinkMBB
8398 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008399
Chris Lattner52600972009-09-02 05:57:00 +00008400 // Update machine-CFG edges
8401 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008402
Chris Lattner52600972009-09-02 05:57:00 +00008403 // sinkMBB:
8404 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8405 // ...
8406 BB = sinkMBB;
8407 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8408 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8409 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8410
8411 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8412 return BB;
8413}
8414
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008415MachineBasicBlock *
8416X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8417 MachineBasicBlock *BB,
8418 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8419 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8420 DebugLoc DL = MI->getDebugLoc();
8421 MachineFunction *F = BB->getParent();
8422
8423 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8424 // non-trivial part is impdef of ESP.
8425 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8426 // mingw-w64.
8427
8428 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8429 .addExternalSymbol("_alloca")
8430 .addReg(X86::EAX, RegState::Implicit)
8431 .addReg(X86::ESP, RegState::Implicit)
8432 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8433 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8434
8435 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8436 return BB;
8437}
Chris Lattner52600972009-09-02 05:57:00 +00008438
8439MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008440X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008441 MachineBasicBlock *BB,
8442 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 switch (MI->getOpcode()) {
8444 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008445 case X86::MINGW_ALLOCA:
8446 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008447 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008448 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008449 case X86::CMOV_FR32:
8450 case X86::CMOV_FR64:
8451 case X86::CMOV_V4F32:
8452 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008453 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008454 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008455
Dale Johannesen849f2142007-07-03 00:53:03 +00008456 case X86::FP32_TO_INT16_IN_MEM:
8457 case X86::FP32_TO_INT32_IN_MEM:
8458 case X86::FP32_TO_INT64_IN_MEM:
8459 case X86::FP64_TO_INT16_IN_MEM:
8460 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008461 case X86::FP64_TO_INT64_IN_MEM:
8462 case X86::FP80_TO_INT16_IN_MEM:
8463 case X86::FP80_TO_INT32_IN_MEM:
8464 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008465 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8466 DebugLoc DL = MI->getDebugLoc();
8467
Evan Cheng60c07e12006-07-05 22:17:51 +00008468 // Change the floating point control register to use "round towards zero"
8469 // mode when truncating to an integer value.
8470 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008471 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008472 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008473
8474 // Load the old value of the high byte of the control word...
8475 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008476 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008477 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008478 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008479
8480 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008481 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008482 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008483
8484 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008485 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008486
8487 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008488 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008489 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008490
8491 // Get the X86 opcode to use.
8492 unsigned Opc;
8493 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008494 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008495 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8496 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8497 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8498 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8499 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8500 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008501 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8502 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8503 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008504 }
8505
8506 X86AddressMode AM;
8507 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008508 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008509 AM.BaseType = X86AddressMode::RegBase;
8510 AM.Base.Reg = Op.getReg();
8511 } else {
8512 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008513 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008514 }
8515 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008516 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008517 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008518 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008519 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008520 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008521 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008522 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008523 AM.GV = Op.getGlobal();
8524 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008525 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008526 }
Chris Lattner52600972009-09-02 05:57:00 +00008527 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008528 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008529
8530 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008531 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008532
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008533 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008534 return BB;
8535 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008536 // DBG_VALUE. Only the frame index case is done here.
8537 case X86::DBG_VALUE: {
8538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8539 DebugLoc DL = MI->getDebugLoc();
8540 X86AddressMode AM;
8541 MachineFunction *F = BB->getParent();
8542 AM.BaseType = X86AddressMode::FrameIndexBase;
8543 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8544 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8545 addImm(MI->getOperand(1).getImm()).
8546 addMetadata(MI->getOperand(2).getMetadata());
8547 F->DeleteMachineInstr(MI); // Remove pseudo.
8548 return BB;
8549 }
8550
Eric Christopherb120ab42009-08-18 22:50:32 +00008551 // String/text processing lowering.
8552 case X86::PCMPISTRM128REG:
8553 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8554 case X86::PCMPISTRM128MEM:
8555 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8556 case X86::PCMPESTRM128REG:
8557 return EmitPCMP(MI, BB, 5, false /* in mem */);
8558 case X86::PCMPESTRM128MEM:
8559 return EmitPCMP(MI, BB, 5, true /* in mem */);
8560
8561 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008562 case X86::ATOMAND32:
8563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008564 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008565 X86::LCMPXCHG32, X86::MOV32rr,
8566 X86::NOT32r, X86::EAX,
8567 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008568 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8570 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008571 X86::LCMPXCHG32, X86::MOV32rr,
8572 X86::NOT32r, X86::EAX,
8573 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008574 case X86::ATOMXOR32:
8575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008576 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008577 X86::LCMPXCHG32, X86::MOV32rr,
8578 X86::NOT32r, X86::EAX,
8579 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008580 case X86::ATOMNAND32:
8581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008582 X86::AND32ri, X86::MOV32rm,
8583 X86::LCMPXCHG32, X86::MOV32rr,
8584 X86::NOT32r, X86::EAX,
8585 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008586 case X86::ATOMMIN32:
8587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8588 case X86::ATOMMAX32:
8589 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8590 case X86::ATOMUMIN32:
8591 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8592 case X86::ATOMUMAX32:
8593 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008594
8595 case X86::ATOMAND16:
8596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8597 X86::AND16ri, X86::MOV16rm,
8598 X86::LCMPXCHG16, X86::MOV16rr,
8599 X86::NOT16r, X86::AX,
8600 X86::GR16RegisterClass);
8601 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008603 X86::OR16ri, X86::MOV16rm,
8604 X86::LCMPXCHG16, X86::MOV16rr,
8605 X86::NOT16r, X86::AX,
8606 X86::GR16RegisterClass);
8607 case X86::ATOMXOR16:
8608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8609 X86::XOR16ri, X86::MOV16rm,
8610 X86::LCMPXCHG16, X86::MOV16rr,
8611 X86::NOT16r, X86::AX,
8612 X86::GR16RegisterClass);
8613 case X86::ATOMNAND16:
8614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8615 X86::AND16ri, X86::MOV16rm,
8616 X86::LCMPXCHG16, X86::MOV16rr,
8617 X86::NOT16r, X86::AX,
8618 X86::GR16RegisterClass, true);
8619 case X86::ATOMMIN16:
8620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8621 case X86::ATOMMAX16:
8622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8623 case X86::ATOMUMIN16:
8624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8625 case X86::ATOMUMAX16:
8626 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8627
8628 case X86::ATOMAND8:
8629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8630 X86::AND8ri, X86::MOV8rm,
8631 X86::LCMPXCHG8, X86::MOV8rr,
8632 X86::NOT8r, X86::AL,
8633 X86::GR8RegisterClass);
8634 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008636 X86::OR8ri, X86::MOV8rm,
8637 X86::LCMPXCHG8, X86::MOV8rr,
8638 X86::NOT8r, X86::AL,
8639 X86::GR8RegisterClass);
8640 case X86::ATOMXOR8:
8641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8642 X86::XOR8ri, X86::MOV8rm,
8643 X86::LCMPXCHG8, X86::MOV8rr,
8644 X86::NOT8r, X86::AL,
8645 X86::GR8RegisterClass);
8646 case X86::ATOMNAND8:
8647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8648 X86::AND8ri, X86::MOV8rm,
8649 X86::LCMPXCHG8, X86::MOV8rr,
8650 X86::NOT8r, X86::AL,
8651 X86::GR8RegisterClass, true);
8652 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008654 case X86::ATOMAND64:
8655 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008656 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008657 X86::LCMPXCHG64, X86::MOV64rr,
8658 X86::NOT64r, X86::RAX,
8659 X86::GR64RegisterClass);
8660 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008661 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8662 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008663 X86::LCMPXCHG64, X86::MOV64rr,
8664 X86::NOT64r, X86::RAX,
8665 X86::GR64RegisterClass);
8666 case X86::ATOMXOR64:
8667 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008668 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008669 X86::LCMPXCHG64, X86::MOV64rr,
8670 X86::NOT64r, X86::RAX,
8671 X86::GR64RegisterClass);
8672 case X86::ATOMNAND64:
8673 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8674 X86::AND64ri32, X86::MOV64rm,
8675 X86::LCMPXCHG64, X86::MOV64rr,
8676 X86::NOT64r, X86::RAX,
8677 X86::GR64RegisterClass, true);
8678 case X86::ATOMMIN64:
8679 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8680 case X86::ATOMMAX64:
8681 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8682 case X86::ATOMUMIN64:
8683 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8684 case X86::ATOMUMAX64:
8685 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008686
8687 // This group does 64-bit operations on a 32-bit host.
8688 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008689 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008690 X86::AND32rr, X86::AND32rr,
8691 X86::AND32ri, X86::AND32ri,
8692 false);
8693 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008694 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695 X86::OR32rr, X86::OR32rr,
8696 X86::OR32ri, X86::OR32ri,
8697 false);
8698 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008699 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008700 X86::XOR32rr, X86::XOR32rr,
8701 X86::XOR32ri, X86::XOR32ri,
8702 false);
8703 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008704 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008705 X86::AND32rr, X86::AND32rr,
8706 X86::AND32ri, X86::AND32ri,
8707 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008709 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 X86::ADD32rr, X86::ADC32rr,
8711 X86::ADD32ri, X86::ADC32ri,
8712 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008713 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008715 X86::SUB32rr, X86::SBB32rr,
8716 X86::SUB32ri, X86::SBB32ri,
8717 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008718 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008720 X86::MOV32rr, X86::MOV32rr,
8721 X86::MOV32ri, X86::MOV32ri,
8722 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008723 case X86::VASTART_SAVE_XMM_REGS:
8724 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008725 }
8726}
8727
8728//===----------------------------------------------------------------------===//
8729// X86 Optimization Hooks
8730//===----------------------------------------------------------------------===//
8731
Dan Gohman475871a2008-07-27 21:46:04 +00008732void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008733 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008734 APInt &KnownZero,
8735 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008736 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008737 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008738 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008739 assert((Opc >= ISD::BUILTIN_OP_END ||
8740 Opc == ISD::INTRINSIC_WO_CHAIN ||
8741 Opc == ISD::INTRINSIC_W_CHAIN ||
8742 Opc == ISD::INTRINSIC_VOID) &&
8743 "Should use MaskedValueIsZero if you don't know whether Op"
8744 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008745
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008746 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008747 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008748 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008749 case X86ISD::ADD:
8750 case X86ISD::SUB:
8751 case X86ISD::SMUL:
8752 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008753 case X86ISD::INC:
8754 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008755 case X86ISD::OR:
8756 case X86ISD::XOR:
8757 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008758 // These nodes' second result is a boolean.
8759 if (Op.getResNo() == 0)
8760 break;
8761 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008762 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008763 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8764 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008765 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008766 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008767}
Chris Lattner259e97c2006-01-31 19:43:35 +00008768
Evan Cheng206ee9d2006-07-07 08:33:52 +00008769/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008770/// node is a GlobalAddress + offset.
8771bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8772 GlobalValue* &GA, int64_t &Offset) const{
8773 if (N->getOpcode() == X86ISD::Wrapper) {
8774 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008775 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008776 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008777 return true;
8778 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008779 }
Evan Chengad4196b2008-05-12 19:56:52 +00008780 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008781}
8782
Nate Begeman9008ca62009-04-27 18:41:29 +00008783static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008784 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008785 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008786 SelectionDAG &DAG, MachineFrameInfo *MFI,
8787 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008788 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008789 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008790 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008791 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008792 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008793 return false;
8794 continue;
8795 }
8796
Dan Gohman475871a2008-07-27 21:46:04 +00008797 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008798 if (!Elt.getNode() ||
8799 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008800 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008801 if (!LDBase) {
8802 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008803 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008804 LDBase = cast<LoadSDNode>(Elt.getNode());
8805 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008806 continue;
8807 }
8808 if (Elt.getOpcode() == ISD::UNDEF)
8809 continue;
8810
Nate Begemanabc01992009-06-05 21:37:30 +00008811 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008812 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008813 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008814 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008815 }
8816 return true;
8817}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008818
8819/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8820/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8821/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008822/// order. In the case of v2i64, it will see if it can rewrite the
8823/// shuffle to be an appropriate build vector so it can take advantage of
8824// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008825static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008826 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008827 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008828 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008829 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008830 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8831 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008832
Eli Friedman7a5e5552009-06-07 06:52:44 +00008833 if (VT.getSizeInBits() != 128)
8834 return SDValue();
8835
Mon P Wang1e955802009-04-03 02:43:30 +00008836 // Try to combine a vector_shuffle into a 128-bit load.
8837 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008838 LoadSDNode *LD = NULL;
8839 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008840 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008841 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008842 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008843
Eli Friedman7a5e5552009-06-07 06:52:44 +00008844 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008845 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008846 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8847 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008848 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008849 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008850 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008851 LD->isVolatile(), LD->isNonTemporal(),
8852 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008853 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008854 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008855 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8856 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008857 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8858 }
8859 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008860}
Evan Chengd880b972008-05-09 21:53:03 +00008861
Chris Lattner83e6c992006-10-04 06:57:07 +00008862/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008863static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008864 const X86Subtarget *Subtarget) {
8865 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008866 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008867 // Get the LHS/RHS of the select.
8868 SDValue LHS = N->getOperand(1);
8869 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008870
Dan Gohman670e5392009-09-21 18:03:22 +00008871 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008872 // instructions match the semantics of the common C idiom x<y?x:y but not
8873 // x<=y?x:y, because of how they handle negative zero (which can be
8874 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008875 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008876 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008877 Cond.getOpcode() == ISD::SETCC) {
8878 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008879
Chris Lattner47b4ce82009-03-11 05:48:52 +00008880 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008881 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008882 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8883 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008884 switch (CC) {
8885 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008886 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008887 // Converting this to a min would handle NaNs incorrectly, and swapping
8888 // the operands would cause it to handle comparisons between positive
8889 // and negative zero incorrectly.
8890 if (!FiniteOnlyFPMath() &&
8891 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8892 if (!UnsafeFPMath &&
8893 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8894 break;
8895 std::swap(LHS, RHS);
8896 }
Dan Gohman670e5392009-09-21 18:03:22 +00008897 Opcode = X86ISD::FMIN;
8898 break;
8899 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008900 // Converting this to a min would handle comparisons between positive
8901 // and negative zero incorrectly.
8902 if (!UnsafeFPMath &&
8903 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8904 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008905 Opcode = X86ISD::FMIN;
8906 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008907 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008908 // Converting this to a min would handle both negative zeros and NaNs
8909 // incorrectly, but we can swap the operands to fix both.
8910 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008911 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008912 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008913 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008914 Opcode = X86ISD::FMIN;
8915 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008916
Dan Gohman670e5392009-09-21 18:03:22 +00008917 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008918 // Converting this to a max would handle comparisons between positive
8919 // and negative zero incorrectly.
8920 if (!UnsafeFPMath &&
8921 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8922 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008923 Opcode = X86ISD::FMAX;
8924 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008925 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008926 // Converting this to a max would handle NaNs incorrectly, and swapping
8927 // the operands would cause it to handle comparisons between positive
8928 // and negative zero incorrectly.
8929 if (!FiniteOnlyFPMath() &&
8930 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8931 if (!UnsafeFPMath &&
8932 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8933 break;
8934 std::swap(LHS, RHS);
8935 }
Dan Gohman670e5392009-09-21 18:03:22 +00008936 Opcode = X86ISD::FMAX;
8937 break;
8938 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008939 // Converting this to a max would handle both negative zeros and NaNs
8940 // incorrectly, but we can swap the operands to fix both.
8941 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008942 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008944 case ISD::SETGE:
8945 Opcode = X86ISD::FMAX;
8946 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008947 }
Dan Gohman670e5392009-09-21 18:03:22 +00008948 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008949 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8950 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008951 switch (CC) {
8952 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008953 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008954 // Converting this to a min would handle comparisons between positive
8955 // and negative zero incorrectly, and swapping the operands would
8956 // cause it to handle NaNs incorrectly.
8957 if (!UnsafeFPMath &&
8958 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8959 if (!FiniteOnlyFPMath() &&
8960 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8961 break;
8962 std::swap(LHS, RHS);
8963 }
Dan Gohman670e5392009-09-21 18:03:22 +00008964 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008965 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008966 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008967 // Converting this to a min would handle NaNs incorrectly.
8968 if (!UnsafeFPMath &&
8969 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8970 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008971 Opcode = X86ISD::FMIN;
8972 break;
8973 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008974 // Converting this to a min would handle both negative zeros and NaNs
8975 // incorrectly, but we can swap the operands to fix both.
8976 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008977 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008978 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008979 case ISD::SETGE:
8980 Opcode = X86ISD::FMIN;
8981 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008982
Dan Gohman670e5392009-09-21 18:03:22 +00008983 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008984 // Converting this to a max would handle NaNs incorrectly.
8985 if (!FiniteOnlyFPMath() &&
8986 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8987 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008988 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008989 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008990 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008991 // Converting this to a max would handle comparisons between positive
8992 // and negative zero incorrectly, and swapping the operands would
8993 // cause it to handle NaNs incorrectly.
8994 if (!UnsafeFPMath &&
8995 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
8996 if (!FiniteOnlyFPMath() &&
8997 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8998 break;
8999 std::swap(LHS, RHS);
9000 }
Dan Gohman670e5392009-09-21 18:03:22 +00009001 Opcode = X86ISD::FMAX;
9002 break;
9003 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009004 // Converting this to a max would handle both negative zeros and NaNs
9005 // incorrectly, but we can swap the operands to fix both.
9006 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009007 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009008 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009009 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009010 Opcode = X86ISD::FMAX;
9011 break;
9012 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009013 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009014
Chris Lattner47b4ce82009-03-11 05:48:52 +00009015 if (Opcode)
9016 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009017 }
Eric Christopherfd179292009-08-27 18:07:15 +00009018
Chris Lattnerd1980a52009-03-12 06:52:53 +00009019 // If this is a select between two integer constants, try to do some
9020 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009021 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9022 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009023 // Don't do this for crazy integer types.
9024 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9025 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009026 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009027 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009028
Chris Lattnercee56e72009-03-13 05:53:31 +00009029 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009030 // Efficiently invertible.
9031 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9032 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9033 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9034 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009035 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009039 if (FalseC->getAPIntValue() == 0 &&
9040 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009041 if (NeedsCondInvert) // Invert the condition if needed.
9042 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9043 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009044
Chris Lattnerd1980a52009-03-12 06:52:53 +00009045 // Zero extend the condition if needed.
9046 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009047
Chris Lattnercee56e72009-03-13 05:53:31 +00009048 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009049 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009050 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009051 }
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Chris Lattner97a29a52009-03-13 05:22:11 +00009053 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009055 if (NeedsCondInvert) // Invert the condition if needed.
9056 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9057 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Chris Lattner97a29a52009-03-13 05:22:11 +00009059 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009060 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9061 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009062 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009063 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009064 }
Eric Christopherfd179292009-08-27 18:07:15 +00009065
Chris Lattnercee56e72009-03-13 05:53:31 +00009066 // Optimize cases that will turn into an LEA instruction. This requires
9067 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009068 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009069 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009070 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009071
Chris Lattnercee56e72009-03-13 05:53:31 +00009072 bool isFastMultiplier = false;
9073 if (Diff < 10) {
9074 switch ((unsigned char)Diff) {
9075 default: break;
9076 case 1: // result = add base, cond
9077 case 2: // result = lea base( , cond*2)
9078 case 3: // result = lea base(cond, cond*2)
9079 case 4: // result = lea base( , cond*4)
9080 case 5: // result = lea base(cond, cond*4)
9081 case 8: // result = lea base( , cond*8)
9082 case 9: // result = lea base(cond, cond*8)
9083 isFastMultiplier = true;
9084 break;
9085 }
9086 }
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Chris Lattnercee56e72009-03-13 05:53:31 +00009088 if (isFastMultiplier) {
9089 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9090 if (NeedsCondInvert) // Invert the condition if needed.
9091 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9092 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 // Zero extend the condition if needed.
9095 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9096 Cond);
9097 // Scale the condition by the difference.
9098 if (Diff != 1)
9099 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9100 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009101
Chris Lattnercee56e72009-03-13 05:53:31 +00009102 // Add the base if non-zero.
9103 if (FalseC->getAPIntValue() != 0)
9104 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9105 SDValue(FalseC, 0));
9106 return Cond;
9107 }
Eric Christopherfd179292009-08-27 18:07:15 +00009108 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009109 }
9110 }
Eric Christopherfd179292009-08-27 18:07:15 +00009111
Dan Gohman475871a2008-07-27 21:46:04 +00009112 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009113}
9114
Chris Lattnerd1980a52009-03-12 06:52:53 +00009115/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9116static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9117 TargetLowering::DAGCombinerInfo &DCI) {
9118 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009119
Chris Lattnerd1980a52009-03-12 06:52:53 +00009120 // If the flag operand isn't dead, don't touch this CMOV.
9121 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9122 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009123
Chris Lattnerd1980a52009-03-12 06:52:53 +00009124 // If this is a select between two integer constants, try to do some
9125 // optimizations. Note that the operands are ordered the opposite of SELECT
9126 // operands.
9127 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9128 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9129 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9130 // larger than FalseC (the false value).
9131 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9134 CC = X86::GetOppositeBranchCondition(CC);
9135 std::swap(TrueC, FalseC);
9136 }
Eric Christopherfd179292009-08-27 18:07:15 +00009137
Chris Lattnerd1980a52009-03-12 06:52:53 +00009138 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 // This is efficient for any integer data type (including i8/i16) and
9140 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009141 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9142 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9144 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009145
Chris Lattnerd1980a52009-03-12 06:52:53 +00009146 // Zero extend the condition if needed.
9147 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnerd1980a52009-03-12 06:52:53 +00009149 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9150 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009152 if (N->getNumValues() == 2) // Dead flag value?
9153 return DCI.CombineTo(N, Cond, SDValue());
9154 return Cond;
9155 }
Eric Christopherfd179292009-08-27 18:07:15 +00009156
Chris Lattnercee56e72009-03-13 05:53:31 +00009157 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9158 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009159 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9160 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009161 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9162 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattner97a29a52009-03-13 05:22:11 +00009164 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9166 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009167 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9168 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattner97a29a52009-03-13 05:22:11 +00009170 if (N->getNumValues() == 2) // Dead flag value?
9171 return DCI.CombineTo(N, Cond, SDValue());
9172 return Cond;
9173 }
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 // Optimize cases that will turn into an LEA instruction. This requires
9176 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009178 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattnercee56e72009-03-13 05:53:31 +00009181 bool isFastMultiplier = false;
9182 if (Diff < 10) {
9183 switch ((unsigned char)Diff) {
9184 default: break;
9185 case 1: // result = add base, cond
9186 case 2: // result = lea base( , cond*2)
9187 case 3: // result = lea base(cond, cond*2)
9188 case 4: // result = lea base( , cond*4)
9189 case 5: // result = lea base(cond, cond*4)
9190 case 8: // result = lea base( , cond*8)
9191 case 9: // result = lea base(cond, cond*8)
9192 isFastMultiplier = true;
9193 break;
9194 }
9195 }
Eric Christopherfd179292009-08-27 18:07:15 +00009196
Chris Lattnercee56e72009-03-13 05:53:31 +00009197 if (isFastMultiplier) {
9198 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9199 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9201 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009202 // Zero extend the condition if needed.
9203 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9204 Cond);
9205 // Scale the condition by the difference.
9206 if (Diff != 1)
9207 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9208 DAG.getConstant(Diff, Cond.getValueType()));
9209
9210 // Add the base if non-zero.
9211 if (FalseC->getAPIntValue() != 0)
9212 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9213 SDValue(FalseC, 0));
9214 if (N->getNumValues() == 2) // Dead flag value?
9215 return DCI.CombineTo(N, Cond, SDValue());
9216 return Cond;
9217 }
Eric Christopherfd179292009-08-27 18:07:15 +00009218 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009219 }
9220 }
9221 return SDValue();
9222}
9223
9224
Evan Cheng0b0cd912009-03-28 05:57:29 +00009225/// PerformMulCombine - Optimize a single multiply with constant into two
9226/// in order to implement it with two cheaper instructions, e.g.
9227/// LEA + SHL, LEA + LEA.
9228static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9229 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009230 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9231 return SDValue();
9232
Owen Andersone50ed302009-08-10 22:56:29 +00009233 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009234 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009235 return SDValue();
9236
9237 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9238 if (!C)
9239 return SDValue();
9240 uint64_t MulAmt = C->getZExtValue();
9241 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9242 return SDValue();
9243
9244 uint64_t MulAmt1 = 0;
9245 uint64_t MulAmt2 = 0;
9246 if ((MulAmt % 9) == 0) {
9247 MulAmt1 = 9;
9248 MulAmt2 = MulAmt / 9;
9249 } else if ((MulAmt % 5) == 0) {
9250 MulAmt1 = 5;
9251 MulAmt2 = MulAmt / 5;
9252 } else if ((MulAmt % 3) == 0) {
9253 MulAmt1 = 3;
9254 MulAmt2 = MulAmt / 3;
9255 }
9256 if (MulAmt2 &&
9257 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9258 DebugLoc DL = N->getDebugLoc();
9259
9260 if (isPowerOf2_64(MulAmt2) &&
9261 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9262 // If second multiplifer is pow2, issue it first. We want the multiply by
9263 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9264 // is an add.
9265 std::swap(MulAmt1, MulAmt2);
9266
9267 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009268 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009269 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009271 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009272 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009273 DAG.getConstant(MulAmt1, VT));
9274
Eric Christopherfd179292009-08-27 18:07:15 +00009275 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009276 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009278 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009279 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009280 DAG.getConstant(MulAmt2, VT));
9281
9282 // Do not add new nodes to DAG combiner worklist.
9283 DCI.CombineTo(N, NewMul, false);
9284 }
9285 return SDValue();
9286}
9287
Evan Chengad9c0a32009-12-15 00:53:42 +00009288static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9289 SDValue N0 = N->getOperand(0);
9290 SDValue N1 = N->getOperand(1);
9291 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9292 EVT VT = N0.getValueType();
9293
9294 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9295 // since the result of setcc_c is all zero's or all ones.
9296 if (N1C && N0.getOpcode() == ISD::AND &&
9297 N0.getOperand(1).getOpcode() == ISD::Constant) {
9298 SDValue N00 = N0.getOperand(0);
9299 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9300 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9301 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9302 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9303 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9304 APInt ShAmt = N1C->getAPIntValue();
9305 Mask = Mask.shl(ShAmt);
9306 if (Mask != 0)
9307 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9308 N00, DAG.getConstant(Mask, VT));
9309 }
9310 }
9311
9312 return SDValue();
9313}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009314
Nate Begeman740ab032009-01-26 00:52:55 +00009315/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9316/// when possible.
9317static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9318 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009319 EVT VT = N->getValueType(0);
9320 if (!VT.isVector() && VT.isInteger() &&
9321 N->getOpcode() == ISD::SHL)
9322 return PerformSHLCombine(N, DAG);
9323
Nate Begeman740ab032009-01-26 00:52:55 +00009324 // On X86 with SSE2 support, we can transform this to a vector shift if
9325 // all elements are shifted by the same amount. We can't do this in legalize
9326 // because the a constant vector is typically transformed to a constant pool
9327 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009328 if (!Subtarget->hasSSE2())
9329 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009330
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009332 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009333
Mon P Wang3becd092009-01-28 08:12:05 +00009334 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009335 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009336 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009337 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009338 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9339 unsigned NumElts = VT.getVectorNumElements();
9340 unsigned i = 0;
9341 for (; i != NumElts; ++i) {
9342 SDValue Arg = ShAmtOp.getOperand(i);
9343 if (Arg.getOpcode() == ISD::UNDEF) continue;
9344 BaseShAmt = Arg;
9345 break;
9346 }
9347 for (; i != NumElts; ++i) {
9348 SDValue Arg = ShAmtOp.getOperand(i);
9349 if (Arg.getOpcode() == ISD::UNDEF) continue;
9350 if (Arg != BaseShAmt) {
9351 return SDValue();
9352 }
9353 }
9354 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009355 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009356 SDValue InVec = ShAmtOp.getOperand(0);
9357 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9358 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9359 unsigned i = 0;
9360 for (; i != NumElts; ++i) {
9361 SDValue Arg = InVec.getOperand(i);
9362 if (Arg.getOpcode() == ISD::UNDEF) continue;
9363 BaseShAmt = Arg;
9364 break;
9365 }
9366 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009368 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009369 if (C->getZExtValue() == SplatIdx)
9370 BaseShAmt = InVec.getOperand(1);
9371 }
9372 }
9373 if (BaseShAmt.getNode() == 0)
9374 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9375 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009376 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009377 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009378
Mon P Wangefa42202009-09-03 19:56:25 +00009379 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 if (EltVT.bitsGT(MVT::i32))
9381 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9382 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009383 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009384
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009385 // The shift amount is identical so we can do a vector shift.
9386 SDValue ValOp = N->getOperand(0);
9387 switch (N->getOpcode()) {
9388 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009389 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009390 break;
9391 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009392 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009394 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009395 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009396 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009397 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009398 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009399 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009402 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009403 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009404 break;
9405 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009407 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009409 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009410 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009412 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009413 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009414 break;
9415 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009417 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009418 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009419 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009420 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009423 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009426 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009428 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009429 }
9430 return SDValue();
9431}
9432
Evan Cheng760d1942010-01-04 21:22:48 +00009433static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9434 const X86Subtarget *Subtarget) {
9435 EVT VT = N->getValueType(0);
9436 if (VT != MVT::i64 || !Subtarget->is64Bit())
9437 return SDValue();
9438
9439 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9440 SDValue N0 = N->getOperand(0);
9441 SDValue N1 = N->getOperand(1);
9442 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9443 std::swap(N0, N1);
9444 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9445 return SDValue();
9446
9447 SDValue ShAmt0 = N0.getOperand(1);
9448 if (ShAmt0.getValueType() != MVT::i8)
9449 return SDValue();
9450 SDValue ShAmt1 = N1.getOperand(1);
9451 if (ShAmt1.getValueType() != MVT::i8)
9452 return SDValue();
9453 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9454 ShAmt0 = ShAmt0.getOperand(0);
9455 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9456 ShAmt1 = ShAmt1.getOperand(0);
9457
9458 DebugLoc DL = N->getDebugLoc();
9459 unsigned Opc = X86ISD::SHLD;
9460 SDValue Op0 = N0.getOperand(0);
9461 SDValue Op1 = N1.getOperand(0);
9462 if (ShAmt0.getOpcode() == ISD::SUB) {
9463 Opc = X86ISD::SHRD;
9464 std::swap(Op0, Op1);
9465 std::swap(ShAmt0, ShAmt1);
9466 }
9467
9468 if (ShAmt1.getOpcode() == ISD::SUB) {
9469 SDValue Sum = ShAmt1.getOperand(0);
9470 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9471 if (SumC->getSExtValue() == 64 &&
9472 ShAmt1.getOperand(1) == ShAmt0)
9473 return DAG.getNode(Opc, DL, VT,
9474 Op0, Op1,
9475 DAG.getNode(ISD::TRUNCATE, DL,
9476 MVT::i8, ShAmt0));
9477 }
9478 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9479 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9480 if (ShAmt0C &&
9481 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9482 return DAG.getNode(Opc, DL, VT,
9483 N0.getOperand(0), N1.getOperand(0),
9484 DAG.getNode(ISD::TRUNCATE, DL,
9485 MVT::i8, ShAmt0));
9486 }
9487
9488 return SDValue();
9489}
9490
Chris Lattner149a4e52008-02-22 02:09:43 +00009491/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009492static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009493 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009494 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9495 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009496 // A preferable solution to the general problem is to figure out the right
9497 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009498
9499 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009500 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009501 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009502 if (VT.getSizeInBits() != 64)
9503 return SDValue();
9504
Devang Patel578efa92009-06-05 21:57:13 +00009505 const Function *F = DAG.getMachineFunction().getFunction();
9506 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009507 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009508 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009509 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009511 isa<LoadSDNode>(St->getValue()) &&
9512 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9513 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009514 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009515 LoadSDNode *Ld = 0;
9516 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009517 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009518 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009519 // Must be a store of a load. We currently handle two cases: the load
9520 // is a direct child, and it's under an intervening TokenFactor. It is
9521 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009522 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009523 Ld = cast<LoadSDNode>(St->getChain());
9524 else if (St->getValue().hasOneUse() &&
9525 ChainVal->getOpcode() == ISD::TokenFactor) {
9526 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009527 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009528 TokenFactorIndex = i;
9529 Ld = cast<LoadSDNode>(St->getValue());
9530 } else
9531 Ops.push_back(ChainVal->getOperand(i));
9532 }
9533 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009534
Evan Cheng536e6672009-03-12 05:59:15 +00009535 if (!Ld || !ISD::isNormalLoad(Ld))
9536 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009537
Evan Cheng536e6672009-03-12 05:59:15 +00009538 // If this is not the MMX case, i.e. we are just turning i64 load/store
9539 // into f64 load/store, avoid the transformation if there are multiple
9540 // uses of the loaded value.
9541 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9542 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009543
Evan Cheng536e6672009-03-12 05:59:15 +00009544 DebugLoc LdDL = Ld->getDebugLoc();
9545 DebugLoc StDL = N->getDebugLoc();
9546 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9547 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9548 // pair instead.
9549 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009551 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9552 Ld->getBasePtr(), Ld->getSrcValue(),
9553 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009554 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009555 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009556 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009557 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009559 Ops.size());
9560 }
Evan Cheng536e6672009-03-12 05:59:15 +00009561 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009562 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009563 St->isVolatile(), St->isNonTemporal(),
9564 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009565 }
Evan Cheng536e6672009-03-12 05:59:15 +00009566
9567 // Otherwise, lower to two pairs of 32-bit loads / stores.
9568 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009569 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9570 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009571
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009573 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009574 Ld->isVolatile(), Ld->isNonTemporal(),
9575 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009577 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009578 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009579 MinAlign(Ld->getAlignment(), 4));
9580
9581 SDValue NewChain = LoLd.getValue(1);
9582 if (TokenFactorIndex != -1) {
9583 Ops.push_back(LoLd);
9584 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009586 Ops.size());
9587 }
9588
9589 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9591 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009592
9593 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9594 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009595 St->isVolatile(), St->isNonTemporal(),
9596 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009597 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9598 St->getSrcValue(),
9599 St->getSrcValueOffset() + 4,
9600 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009601 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009602 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009604 }
Dan Gohman475871a2008-07-27 21:46:04 +00009605 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009606}
9607
Chris Lattner6cf73262008-01-25 06:14:17 +00009608/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9609/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009610static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009611 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9612 // F[X]OR(0.0, x) -> x
9613 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009614 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9615 if (C->getValueAPF().isPosZero())
9616 return N->getOperand(1);
9617 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9618 if (C->getValueAPF().isPosZero())
9619 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009620 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009621}
9622
9623/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009624static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009625 // FAND(0.0, x) -> 0.0
9626 // FAND(x, 0.0) -> 0.0
9627 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9628 if (C->getValueAPF().isPosZero())
9629 return N->getOperand(0);
9630 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9631 if (C->getValueAPF().isPosZero())
9632 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009633 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009634}
9635
Dan Gohmane5af2d32009-01-29 01:59:02 +00009636static SDValue PerformBTCombine(SDNode *N,
9637 SelectionDAG &DAG,
9638 TargetLowering::DAGCombinerInfo &DCI) {
9639 // BT ignores high bits in the bit index operand.
9640 SDValue Op1 = N->getOperand(1);
9641 if (Op1.hasOneUse()) {
9642 unsigned BitWidth = Op1.getValueSizeInBits();
9643 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9644 APInt KnownZero, KnownOne;
9645 TargetLowering::TargetLoweringOpt TLO(DAG);
9646 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9647 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9648 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9649 DCI.CommitTargetLoweringOpt(TLO);
9650 }
9651 return SDValue();
9652}
Chris Lattner83e6c992006-10-04 06:57:07 +00009653
Eli Friedman7a5e5552009-06-07 06:52:44 +00009654static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9655 SDValue Op = N->getOperand(0);
9656 if (Op.getOpcode() == ISD::BIT_CONVERT)
9657 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009658 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009659 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009660 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009661 OpVT.getVectorElementType().getSizeInBits()) {
9662 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9663 }
9664 return SDValue();
9665}
9666
Owen Anderson99177002009-06-29 18:04:45 +00009667// On X86 and X86-64, atomic operations are lowered to locked instructions.
9668// Locked instructions, in turn, have implicit fence semantics (all memory
9669// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009670// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009671// fence-atomic-fence.
9672static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9673 SDValue atomic = N->getOperand(0);
9674 switch (atomic.getOpcode()) {
9675 case ISD::ATOMIC_CMP_SWAP:
9676 case ISD::ATOMIC_SWAP:
9677 case ISD::ATOMIC_LOAD_ADD:
9678 case ISD::ATOMIC_LOAD_SUB:
9679 case ISD::ATOMIC_LOAD_AND:
9680 case ISD::ATOMIC_LOAD_OR:
9681 case ISD::ATOMIC_LOAD_XOR:
9682 case ISD::ATOMIC_LOAD_NAND:
9683 case ISD::ATOMIC_LOAD_MIN:
9684 case ISD::ATOMIC_LOAD_MAX:
9685 case ISD::ATOMIC_LOAD_UMIN:
9686 case ISD::ATOMIC_LOAD_UMAX:
9687 break;
9688 default:
9689 return SDValue();
9690 }
Eric Christopherfd179292009-08-27 18:07:15 +00009691
Owen Anderson99177002009-06-29 18:04:45 +00009692 SDValue fence = atomic.getOperand(0);
9693 if (fence.getOpcode() != ISD::MEMBARRIER)
9694 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009695
Owen Anderson99177002009-06-29 18:04:45 +00009696 switch (atomic.getOpcode()) {
9697 case ISD::ATOMIC_CMP_SWAP:
9698 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9699 atomic.getOperand(1), atomic.getOperand(2),
9700 atomic.getOperand(3));
9701 case ISD::ATOMIC_SWAP:
9702 case ISD::ATOMIC_LOAD_ADD:
9703 case ISD::ATOMIC_LOAD_SUB:
9704 case ISD::ATOMIC_LOAD_AND:
9705 case ISD::ATOMIC_LOAD_OR:
9706 case ISD::ATOMIC_LOAD_XOR:
9707 case ISD::ATOMIC_LOAD_NAND:
9708 case ISD::ATOMIC_LOAD_MIN:
9709 case ISD::ATOMIC_LOAD_MAX:
9710 case ISD::ATOMIC_LOAD_UMIN:
9711 case ISD::ATOMIC_LOAD_UMAX:
9712 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9713 atomic.getOperand(1), atomic.getOperand(2));
9714 default:
9715 return SDValue();
9716 }
9717}
9718
Evan Cheng2e489c42009-12-16 00:53:11 +00009719static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9720 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9721 // (and (i32 x86isd::setcc_carry), 1)
9722 // This eliminates the zext. This transformation is necessary because
9723 // ISD::SETCC is always legalized to i8.
9724 DebugLoc dl = N->getDebugLoc();
9725 SDValue N0 = N->getOperand(0);
9726 EVT VT = N->getValueType(0);
9727 if (N0.getOpcode() == ISD::AND &&
9728 N0.hasOneUse() &&
9729 N0.getOperand(0).hasOneUse()) {
9730 SDValue N00 = N0.getOperand(0);
9731 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9732 return SDValue();
9733 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9734 if (!C || C->getZExtValue() != 1)
9735 return SDValue();
9736 return DAG.getNode(ISD::AND, dl, VT,
9737 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9738 N00.getOperand(0), N00.getOperand(1)),
9739 DAG.getConstant(1, VT));
9740 }
9741
9742 return SDValue();
9743}
9744
Dan Gohman475871a2008-07-27 21:46:04 +00009745SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009746 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009747 SelectionDAG &DAG = DCI.DAG;
9748 switch (N->getOpcode()) {
9749 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009750 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009751 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009752 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009753 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009754 case ISD::SHL:
9755 case ISD::SRA:
9756 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009757 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009758 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009759 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009760 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9761 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009762 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009763 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009764 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009765 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009766 }
9767
Dan Gohman475871a2008-07-27 21:46:04 +00009768 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009769}
9770
Evan Cheng60c07e12006-07-05 22:17:51 +00009771//===----------------------------------------------------------------------===//
9772// X86 Inline Assembly Support
9773//===----------------------------------------------------------------------===//
9774
Chris Lattnerb8105652009-07-20 17:51:36 +00009775static bool LowerToBSwap(CallInst *CI) {
9776 // FIXME: this should verify that we are targetting a 486 or better. If not,
9777 // we will turn this bswap into something that will be lowered to logical ops
9778 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9779 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009780
Chris Lattnerb8105652009-07-20 17:51:36 +00009781 // Verify this is a simple bswap.
9782 if (CI->getNumOperands() != 2 ||
9783 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009784 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009786
Chris Lattnerb8105652009-07-20 17:51:36 +00009787 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9788 if (!Ty || Ty->getBitWidth() % 16 != 0)
9789 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009790
Chris Lattnerb8105652009-07-20 17:51:36 +00009791 // Okay, we can do this xform, do so now.
9792 const Type *Tys[] = { Ty };
9793 Module *M = CI->getParent()->getParent()->getParent();
9794 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009795
Chris Lattnerb8105652009-07-20 17:51:36 +00009796 Value *Op = CI->getOperand(1);
9797 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009798
Chris Lattnerb8105652009-07-20 17:51:36 +00009799 CI->replaceAllUsesWith(Op);
9800 CI->eraseFromParent();
9801 return true;
9802}
9803
9804bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9805 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9806 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9807
9808 std::string AsmStr = IA->getAsmString();
9809
9810 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009811 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009812 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9813
9814 switch (AsmPieces.size()) {
9815 default: return false;
9816 case 1:
9817 AsmStr = AsmPieces[0];
9818 AsmPieces.clear();
9819 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9820
9821 // bswap $0
9822 if (AsmPieces.size() == 2 &&
9823 (AsmPieces[0] == "bswap" ||
9824 AsmPieces[0] == "bswapq" ||
9825 AsmPieces[0] == "bswapl") &&
9826 (AsmPieces[1] == "$0" ||
9827 AsmPieces[1] == "${0:q}")) {
9828 // No need to check constraints, nothing other than the equivalent of
9829 // "=r,0" would be valid here.
9830 return LowerToBSwap(CI);
9831 }
9832 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009833 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009834 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009835 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009836 AsmPieces[1] == "$$8," &&
9837 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009838 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9839 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009840 const std::string &Constraints = IA->getConstraintString();
9841 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009842 std::sort(AsmPieces.begin(), AsmPieces.end());
9843 if (AsmPieces.size() == 4 &&
9844 AsmPieces[0] == "~{cc}" &&
9845 AsmPieces[1] == "~{dirflag}" &&
9846 AsmPieces[2] == "~{flags}" &&
9847 AsmPieces[3] == "~{fpsr}") {
9848 return LowerToBSwap(CI);
9849 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009850 }
9851 break;
9852 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009853 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009854 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009855 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9856 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9857 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009858 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009859 SplitString(AsmPieces[0], Words, " \t");
9860 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9861 Words.clear();
9862 SplitString(AsmPieces[1], Words, " \t");
9863 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9864 Words.clear();
9865 SplitString(AsmPieces[2], Words, " \t,");
9866 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9867 Words[2] == "%edx") {
9868 return LowerToBSwap(CI);
9869 }
9870 }
9871 }
9872 }
9873 break;
9874 }
9875 return false;
9876}
9877
9878
9879
Chris Lattnerf4dff842006-07-11 02:54:03 +00009880/// getConstraintType - Given a constraint letter, return the type of
9881/// constraint it is for this target.
9882X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009883X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9884 if (Constraint.size() == 1) {
9885 switch (Constraint[0]) {
9886 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009887 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009888 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009889 case 'r':
9890 case 'R':
9891 case 'l':
9892 case 'q':
9893 case 'Q':
9894 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009895 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009896 case 'Y':
9897 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009898 case 'e':
9899 case 'Z':
9900 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009901 default:
9902 break;
9903 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009904 }
Chris Lattner4234f572007-03-25 02:14:49 +00009905 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009906}
9907
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009908/// LowerXConstraint - try to replace an X constraint, which matches anything,
9909/// with another that has more specific requirements based on the type of the
9910/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009911const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009912LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009913 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9914 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009915 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009916 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009917 return "Y";
9918 if (Subtarget->hasSSE1())
9919 return "x";
9920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009921
Chris Lattner5e764232008-04-26 23:02:14 +00009922 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009923}
9924
Chris Lattner48884cd2007-08-25 00:47:38 +00009925/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9926/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009927void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009928 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009929 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009930 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009931 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009932 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009933
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009934 switch (Constraint) {
9935 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009936 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009938 if (C->getZExtValue() <= 31) {
9939 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009940 break;
9941 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009942 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009943 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009944 case 'J':
9945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009946 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009947 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9948 break;
9949 }
9950 }
9951 return;
9952 case 'K':
9953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009954 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009955 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9956 break;
9957 }
9958 }
9959 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009960 case 'N':
9961 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009962 if (C->getZExtValue() <= 255) {
9963 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009964 break;
9965 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009966 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009967 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009968 case 'e': {
9969 // 32-bit signed value
9970 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9971 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009972 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9973 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009974 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009976 break;
9977 }
9978 // FIXME gcc accepts some relocatable values here too, but only in certain
9979 // memory models; it's complicated.
9980 }
9981 return;
9982 }
9983 case 'Z': {
9984 // 32-bit unsigned value
9985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9986 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009987 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9988 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009989 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9990 break;
9991 }
9992 }
9993 // FIXME gcc accepts some relocatable values here too, but only in certain
9994 // memory models; it's complicated.
9995 return;
9996 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009997 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009998 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009999 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010000 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010002 break;
10003 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010004
Chris Lattnerdc43a882007-05-03 16:52:29 +000010005 // If we are in non-pic codegen mode, we allow the address of a global (with
10006 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010007 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010008 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010009
Chris Lattner49921962009-05-08 18:23:14 +000010010 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10011 while (1) {
10012 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10013 Offset += GA->getOffset();
10014 break;
10015 } else if (Op.getOpcode() == ISD::ADD) {
10016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10017 Offset += C->getZExtValue();
10018 Op = Op.getOperand(0);
10019 continue;
10020 }
10021 } else if (Op.getOpcode() == ISD::SUB) {
10022 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10023 Offset += -C->getZExtValue();
10024 Op = Op.getOperand(0);
10025 continue;
10026 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010027 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010028
Chris Lattner49921962009-05-08 18:23:14 +000010029 // Otherwise, this isn't something we can handle, reject it.
10030 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010031 }
Eric Christopherfd179292009-08-27 18:07:15 +000010032
Chris Lattner36c25012009-07-10 07:34:39 +000010033 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010034 // If we require an extra load to get this address, as in PIC mode, we
10035 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010036 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10037 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010038 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010039
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010040 if (hasMemory)
10041 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10042 else
10043 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010044 Result = Op;
10045 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010046 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Gabor Greifba36cb52008-08-28 21:40:38 +000010049 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010050 Ops.push_back(Result);
10051 return;
10052 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010053 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10054 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010055}
10056
Chris Lattner259e97c2006-01-31 19:43:35 +000010057std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010058getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010059 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010060 if (Constraint.size() == 1) {
10061 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010062 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010063 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010064 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10065 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010066 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010067 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10068 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10069 X86::R10D,X86::R11D,X86::R12D,
10070 X86::R13D,X86::R14D,X86::R15D,
10071 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010073 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10074 X86::SI, X86::DI, X86::R8W,X86::R9W,
10075 X86::R10W,X86::R11W,X86::R12W,
10076 X86::R13W,X86::R14W,X86::R15W,
10077 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010079 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10080 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10081 X86::R10B,X86::R11B,X86::R12B,
10082 X86::R13B,X86::R14B,X86::R15B,
10083 X86::BPL, X86::SPL, 0);
10084
Owen Anderson825b72b2009-08-11 20:47:22 +000010085 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010086 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10087 X86::RSI, X86::RDI, X86::R8, X86::R9,
10088 X86::R10, X86::R11, X86::R12,
10089 X86::R13, X86::R14, X86::R15,
10090 X86::RBP, X86::RSP, 0);
10091
10092 break;
10093 }
Eric Christopherfd179292009-08-27 18:07:15 +000010094 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010095 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010096 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010097 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010099 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010100 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010101 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010103 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10104 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010105 }
10106 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010107
Chris Lattner1efa40f2006-02-22 00:56:39 +000010108 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010109}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010110
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010111std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010112X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010113 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010114 // First, see if this is a constraint that directly corresponds to an LLVM
10115 // register class.
10116 if (Constraint.size() == 1) {
10117 // GCC Constraint Letters
10118 switch (Constraint[0]) {
10119 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010120 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010121 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010122 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010123 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010125 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010126 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010127 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010128 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010129 case 'R': // LEGACY_REGS
10130 if (VT == MVT::i8)
10131 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10132 if (VT == MVT::i16)
10133 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10134 if (VT == MVT::i32 || !Subtarget->is64Bit())
10135 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10136 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010137 case 'f': // FP Stack registers.
10138 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10139 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010140 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010141 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010143 return std::make_pair(0U, X86::RFP64RegisterClass);
10144 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010145 case 'y': // MMX_REGS if MMX allowed.
10146 if (!Subtarget->hasMMX()) break;
10147 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010148 case 'Y': // SSE_REGS if SSE2 allowed
10149 if (!Subtarget->hasSSE2()) break;
10150 // FALL THROUGH.
10151 case 'x': // SSE_REGS if SSE1 allowed
10152 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010153
Owen Anderson825b72b2009-08-11 20:47:22 +000010154 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010155 default: break;
10156 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 case MVT::f32:
10158 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010159 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 case MVT::f64:
10161 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010162 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010163 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 case MVT::v16i8:
10165 case MVT::v8i16:
10166 case MVT::v4i32:
10167 case MVT::v2i64:
10168 case MVT::v4f32:
10169 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010170 return std::make_pair(0U, X86::VR128RegisterClass);
10171 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010172 break;
10173 }
10174 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010175
Chris Lattnerf76d1802006-07-31 23:26:50 +000010176 // Use the default implementation in TargetLowering to convert the register
10177 // constraint into a member of a register class.
10178 std::pair<unsigned, const TargetRegisterClass*> Res;
10179 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010180
10181 // Not found as a standard register?
10182 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010183 // Map st(0) -> st(7) -> ST0
10184 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10185 tolower(Constraint[1]) == 's' &&
10186 tolower(Constraint[2]) == 't' &&
10187 Constraint[3] == '(' &&
10188 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10189 Constraint[5] == ')' &&
10190 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010191
Chris Lattner56d77c72009-09-13 22:41:48 +000010192 Res.first = X86::ST0+Constraint[4]-'0';
10193 Res.second = X86::RFP80RegisterClass;
10194 return Res;
10195 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010196
Chris Lattner56d77c72009-09-13 22:41:48 +000010197 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010198 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010199 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010200 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010201 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010202 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010203
10204 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010205 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010206 Res.first = X86::EFLAGS;
10207 Res.second = X86::CCRRegisterClass;
10208 return Res;
10209 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010210
Dale Johannesen330169f2008-11-13 21:52:36 +000010211 // 'A' means EAX + EDX.
10212 if (Constraint == "A") {
10213 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010214 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010215 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010216 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010217 return Res;
10218 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010219
Chris Lattnerf76d1802006-07-31 23:26:50 +000010220 // Otherwise, check to see if this is a register class of the wrong value
10221 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10222 // turn into {ax},{dx}.
10223 if (Res.second->hasType(VT))
10224 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010225
Chris Lattnerf76d1802006-07-31 23:26:50 +000010226 // All of the single-register GCC register classes map their values onto
10227 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10228 // really want an 8-bit or 32-bit register, map to the appropriate register
10229 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010230 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010232 unsigned DestReg = 0;
10233 switch (Res.first) {
10234 default: break;
10235 case X86::AX: DestReg = X86::AL; break;
10236 case X86::DX: DestReg = X86::DL; break;
10237 case X86::CX: DestReg = X86::CL; break;
10238 case X86::BX: DestReg = X86::BL; break;
10239 }
10240 if (DestReg) {
10241 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010242 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010243 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010244 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010245 unsigned DestReg = 0;
10246 switch (Res.first) {
10247 default: break;
10248 case X86::AX: DestReg = X86::EAX; break;
10249 case X86::DX: DestReg = X86::EDX; break;
10250 case X86::CX: DestReg = X86::ECX; break;
10251 case X86::BX: DestReg = X86::EBX; break;
10252 case X86::SI: DestReg = X86::ESI; break;
10253 case X86::DI: DestReg = X86::EDI; break;
10254 case X86::BP: DestReg = X86::EBP; break;
10255 case X86::SP: DestReg = X86::ESP; break;
10256 }
10257 if (DestReg) {
10258 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010259 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010260 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010262 unsigned DestReg = 0;
10263 switch (Res.first) {
10264 default: break;
10265 case X86::AX: DestReg = X86::RAX; break;
10266 case X86::DX: DestReg = X86::RDX; break;
10267 case X86::CX: DestReg = X86::RCX; break;
10268 case X86::BX: DestReg = X86::RBX; break;
10269 case X86::SI: DestReg = X86::RSI; break;
10270 case X86::DI: DestReg = X86::RDI; break;
10271 case X86::BP: DestReg = X86::RBP; break;
10272 case X86::SP: DestReg = X86::RSP; break;
10273 }
10274 if (DestReg) {
10275 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010276 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010277 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010278 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010279 } else if (Res.second == X86::FR32RegisterClass ||
10280 Res.second == X86::FR64RegisterClass ||
10281 Res.second == X86::VR128RegisterClass) {
10282 // Handle references to XMM physical registers that got mapped into the
10283 // wrong class. This can happen with constraints like {xmm0} where the
10284 // target independent register mapper will just pick the first match it can
10285 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010287 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010288 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010289 Res.second = X86::FR64RegisterClass;
10290 else if (X86::VR128RegisterClass->hasType(VT))
10291 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010293
Chris Lattnerf76d1802006-07-31 23:26:50 +000010294 return Res;
10295}