blob: 1caadd694dafc4a554e2b5fe0fe52bd4b0d0caff [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000311
Bob Wilson9d84fb32010-09-14 20:59:49 +0000312class VLDQQPseudo<InstrItinClass itin>
313 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
314class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000315 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000316 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000317 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000318class VLDQQWBfixedPseudo<InstrItinClass itin>
319 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
320 (ins addrmode6:$addr), itin,
321 "$addr.addr = $wb">;
322class VLDQQWBregisterPseudo<InstrItinClass itin>
323 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
324 (ins addrmode6:$addr, rGPR:$offset), itin,
325 "$addr.addr = $wb">;
326
327
Bob Wilson7de68142011-02-07 17:43:15 +0000328class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000329 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
330 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000332 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000333 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000334 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000335
Bob Wilson2a0e9742010-11-27 06:35:16 +0000336let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
337
Bob Wilson205a5ca2009-07-08 18:11:30 +0000338// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000339class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000340 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000341 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000342 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000343 let Rm = 0b1111;
344 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000346}
Bob Wilson621f1952010-03-23 05:25:43 +0000347class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000348 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000350 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000351 let Rm = 0b1111;
352 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000354}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000355
Owen Andersond9aa7d32010-11-02 00:05:05 +0000356def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
357def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
358def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
359def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000360
Owen Andersond9aa7d32010-11-02 00:05:05 +0000361def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
362def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
363def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
364def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000365
Evan Chengd2ca8132010-10-09 01:03:04 +0000366def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
367def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
368def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
369def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000370
Bob Wilson99493b22010-03-20 17:59:03 +0000371// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000372multiclass VLD1DWB<bits<4> op7_4, string Dt> {
373 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
374 (ins addrmode6:$Rn), IIC_VLD1u,
375 "vld1", Dt, "$Vd, $Rn!",
376 "$Rn.addr = $wb", []> {
377 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
378 let Inst{4} = Rn{4};
379 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000380 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000381 }
382 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
383 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
384 "vld1", Dt, "$Vd, $Rn, $Rm",
385 "$Rn.addr = $wb", []> {
386 let Inst{4} = Rn{4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000391multiclass VLD1QWB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
397 let Inst{5-4} = Rn{5-4};
398 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000399 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400 }
401 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
405 let Inst{5-4} = Rn{5-4};
406 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000407 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson99493b22010-03-20 17:59:03 +0000410
Jim Grosbach10b90a92011-10-24 21:45:13 +0000411defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
412defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
413defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
414defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
415defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
416defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
417defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
418defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000419
Jim Grosbach10b90a92011-10-24 21:45:13 +0000420def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
421def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
422def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
423def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
424def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
425def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
426def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
427def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000428
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000429// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000430class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000431 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000433 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 let Rm = 0b1111;
435 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000437}
Jim Grosbach59216752011-10-24 23:26:05 +0000438multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
439 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
440 (ins addrmode6:$Rn), IIC_VLD1x2u,
441 "vld1", Dt, "$Vd, $Rn!",
442 "$Rn.addr = $wb", []> {
443 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000444 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000445 let DecoderMethod = "DecodeVLDInstruction";
446 let AsmMatchConverter = "cvtVLDwbFixed";
447 }
448 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
449 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
450 "vld1", Dt, "$Vd, $Rn, $Rm",
451 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000452 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000453 let DecoderMethod = "DecodeVLDInstruction";
454 let AsmMatchConverter = "cvtVLDwbRegister";
455 }
Owen Andersone85bd772010-11-02 00:24:52 +0000456}
Bob Wilson052ba452010-03-22 18:22:06 +0000457
Owen Andersone85bd772010-11-02 00:24:52 +0000458def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
459def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
460def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
461def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000462
Jim Grosbach59216752011-10-24 23:26:05 +0000463defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
464defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
465defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
466defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000467
Jim Grosbach59216752011-10-24 23:26:05 +0000468def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000469
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000470// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000471class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000472 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000474 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000475 let Rm = 0b1111;
476 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000478}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000479multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
480 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
481 (ins addrmode6:$Rn), IIC_VLD1x2u,
482 "vld1", Dt, "$Vd, $Rn!",
483 "$Rn.addr = $wb", []> {
484 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
485 let Inst{5-4} = Rn{5-4};
486 let DecoderMethod = "DecodeVLDInstruction";
487 let AsmMatchConverter = "cvtVLDwbFixed";
488 }
489 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
490 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
491 "vld1", Dt, "$Vd, $Rn, $Rm",
492 "$Rn.addr = $wb", []> {
493 let Inst{5-4} = Rn{5-4};
494 let DecoderMethod = "DecodeVLDInstruction";
495 let AsmMatchConverter = "cvtVLDwbRegister";
496 }
Owen Andersone85bd772010-11-02 00:24:52 +0000497}
Johnny Chend7283d92010-02-23 20:51:23 +0000498
Owen Andersone85bd772010-11-02 00:24:52 +0000499def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
500def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
501def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
502def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000503
Jim Grosbach399cdca2011-10-25 00:14:01 +0000504defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
505defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
506defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
507defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000508
Jim Grosbach399cdca2011-10-25 00:14:01 +0000509def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000510
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000511// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000512class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
513 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000514 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000515 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000516 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 let Rm = 0b1111;
518 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000520}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000521
Jim Grosbach2af50d92011-12-09 19:07:20 +0000522def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
523def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
524def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000525
Jim Grosbach2af50d92011-12-09 19:07:20 +0000526def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
527def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
528def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000529
Bob Wilson9d84fb32010-09-14 20:59:49 +0000530def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
531def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
532def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Evan Chengd2ca8132010-10-09 01:03:04 +0000534def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
535def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
536def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000537
Bob Wilson92cb9322010-03-20 20:10:51 +0000538// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000539multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
540 RegisterOperand VdTy, InstrItinClass itin> {
541 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
542 (ins addrmode6:$Rn), itin,
543 "vld2", Dt, "$Vd, $Rn!",
544 "$Rn.addr = $wb", []> {
545 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
546 let Inst{5-4} = Rn{5-4};
547 let DecoderMethod = "DecodeVLDInstruction";
548 let AsmMatchConverter = "cvtVLDwbFixed";
549 }
550 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
551 (ins addrmode6:$Rn, rGPR:$Rm), itin,
552 "vld2", Dt, "$Vd, $Rn, $Rm",
553 "$Rn.addr = $wb", []> {
554 let Inst{5-4} = Rn{5-4};
555 let DecoderMethod = "DecodeVLDInstruction";
556 let AsmMatchConverter = "cvtVLDwbRegister";
557 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000558}
Bob Wilson92cb9322010-03-20 20:10:51 +0000559
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
561defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
562defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000563
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000564defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
565defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
566defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000567
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000568def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
569def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
570def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
571def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
572def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
573def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000574
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000575def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
576def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
577def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
578def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
579def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
580def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000581
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000582// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000583def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
584def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
585def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
586defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
587defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
588defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000589
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000590// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000591class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000592 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000593 (ins addrmode6:$Rn), IIC_VLD3,
594 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
595 let Rm = 0b1111;
596 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000598}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000599
Owen Andersoncf667be2010-11-02 01:24:55 +0000600def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
601def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
602def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000603
Bob Wilson9d84fb32010-09-14 20:59:49 +0000604def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
605def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
606def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000607
Bob Wilson92cb9322010-03-20 20:10:51 +0000608// ...with address register writeback:
609class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
610 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000611 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000612 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
613 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
614 "$Rn.addr = $wb", []> {
615 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000616 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000617}
Bob Wilson92cb9322010-03-20 20:10:51 +0000618
Owen Andersoncf667be2010-11-02 01:24:55 +0000619def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
620def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
621def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000622
Evan Cheng84f69e82010-10-09 01:45:34 +0000623def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
624def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
625def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000626
Bob Wilson7de68142011-02-07 17:43:15 +0000627// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000628def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
629def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
630def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
631def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
632def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
633def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000634
Evan Cheng84f69e82010-10-09 01:45:34 +0000635def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
636def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
637def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000638
Bob Wilson92cb9322010-03-20 20:10:51 +0000639// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000640def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
641def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
642def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
645def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
646def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000647
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000648// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000649class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
650 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000651 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 (ins addrmode6:$Rn), IIC_VLD4,
653 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
654 let Rm = 0b1111;
655 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000657}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000658
Owen Andersoncf667be2010-11-02 01:24:55 +0000659def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
660def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
661def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000662
Bob Wilson9d84fb32010-09-14 20:59:49 +0000663def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
664def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
665def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000666
Bob Wilson92cb9322010-03-20 20:10:51 +0000667// ...with address register writeback:
668class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
669 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000670 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000671 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
673 "$Rn.addr = $wb", []> {
674 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000676}
Bob Wilson92cb9322010-03-20 20:10:51 +0000677
Owen Andersoncf667be2010-11-02 01:24:55 +0000678def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
679def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
680def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000681
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000682def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
683def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
684def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000685
Bob Wilson7de68142011-02-07 17:43:15 +0000686// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000687def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
688def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
689def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
690def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
691def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
692def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000693
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000694def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
695def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
696def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000697
Bob Wilson92cb9322010-03-20 20:10:51 +0000698// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000699def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
700def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
701def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
702
703def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
704def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
705def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000706
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000707} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
708
Bob Wilson8466fa12010-09-13 23:01:35 +0000709// Classes for VLD*LN pseudo-instructions with multi-register operands.
710// These are expanded to real instructions after register allocation.
711class VLDQLNPseudo<InstrItinClass itin>
712 : PseudoNLdSt<(outs QPR:$dst),
713 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
714 itin, "$src = $dst">;
715class VLDQLNWBPseudo<InstrItinClass itin>
716 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
717 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
718 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
719class VLDQQLNPseudo<InstrItinClass itin>
720 : PseudoNLdSt<(outs QQPR:$dst),
721 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
722 itin, "$src = $dst">;
723class VLDQQLNWBPseudo<InstrItinClass itin>
724 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
725 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
726 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
727class VLDQQQQLNPseudo<InstrItinClass itin>
728 : PseudoNLdSt<(outs QQQQPR:$dst),
729 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
730 itin, "$src = $dst">;
731class VLDQQQQLNWBPseudo<InstrItinClass itin>
732 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
733 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
734 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
735
Bob Wilsonb07c1712009-10-07 21:53:04 +0000736// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000737class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
738 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000739 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000740 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
741 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742 "$src = $Vd",
743 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000746 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000747 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748}
Mon P Wang183c6272011-05-09 17:47:27 +0000749class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
750 PatFrag LoadOp>
751 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
752 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
753 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
754 "$src = $Vd",
755 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
756 (i32 (LoadOp addrmode6oneL32:$Rn)),
757 imm:$lane))]> {
758 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000759 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000760}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000761class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
762 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
763 (i32 (LoadOp addrmode6:$addr)),
764 imm:$lane))];
765}
766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
771 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000772 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000773}
Mon P Wang183c6272011-05-09 17:47:27 +0000774def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000775 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000776 let Inst{5} = Rn{4};
777 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000779
780def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
781def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
782def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
783
Bob Wilson746fa172010-12-10 22:13:32 +0000784def : Pat<(vector_insert (v2f32 DPR:$src),
785 (f32 (load addrmode6:$addr)), imm:$lane),
786 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
787def : Pat<(vector_insert (v4f32 QPR:$src),
788 (f32 (load addrmode6:$addr)), imm:$lane),
789 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
790
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000791let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
792
793// ...with address register writeback:
794class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000795 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000797 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000799 "$src = $Vd, $Rn.addr = $wb", []> {
800 let DecoderMethod = "DecodeVLD1LN";
801}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
804 let Inst{7-5} = lane{2-0};
805}
806def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
807 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809}
810def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
811 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000812 let Inst{5} = Rn{4};
813 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000815
816def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
817def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
818def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000819
Bob Wilson243fcc52009-09-01 04:26:28 +0000820// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000821class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000822 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000823 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
824 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Rm = 0b1111;
827 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000828 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000829}
Bob Wilson243fcc52009-09-01 04:26:28 +0000830
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000831def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
832 let Inst{7-5} = lane{2-0};
833}
834def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
835 let Inst{7-6} = lane{1-0};
836}
837def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
838 let Inst{7} = lane{0};
839}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000840
Evan Chengd2ca8132010-10-09 01:03:04 +0000841def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
842def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
843def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000844
Bob Wilson41315282010-03-20 20:39:53 +0000845// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000846def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
847 let Inst{7-6} = lane{1-0};
848}
849def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
850 let Inst{7} = lane{0};
851}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000852
Evan Chengd2ca8132010-10-09 01:03:04 +0000853def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
854def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000855
Bob Wilsona1023642010-03-20 20:47:18 +0000856// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000857class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000858 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000859 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000860 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000861 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
862 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000864 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000865}
Bob Wilsona1023642010-03-20 20:47:18 +0000866
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
868 let Inst{7-5} = lane{2-0};
869}
870def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
871 let Inst{7-6} = lane{1-0};
872}
873def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
874 let Inst{7} = lane{0};
875}
Bob Wilsona1023642010-03-20 20:47:18 +0000876
Evan Chengd2ca8132010-10-09 01:03:04 +0000877def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
878def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
879def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000880
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000881def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
882 let Inst{7-6} = lane{1-0};
883}
884def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
885 let Inst{7} = lane{0};
886}
Bob Wilsona1023642010-03-20 20:47:18 +0000887
Evan Chengd2ca8132010-10-09 01:03:04 +0000888def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
889def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000890
Bob Wilson243fcc52009-09-01 04:26:28 +0000891// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000892class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000893 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000895 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000899 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000900}
Bob Wilson243fcc52009-09-01 04:26:28 +0000901
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000902def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
903 let Inst{7-5} = lane{2-0};
904}
905def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
906 let Inst{7-6} = lane{1-0};
907}
908def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
909 let Inst{7} = lane{0};
910}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000911
Evan Cheng84f69e82010-10-09 01:45:34 +0000912def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
913def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
914def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson41315282010-03-20 20:39:53 +0000916// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
918 let Inst{7-6} = lane{1-0};
919}
920def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
921 let Inst{7} = lane{0};
922}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000923
Evan Cheng84f69e82010-10-09 01:45:34 +0000924def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
925def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000926
Bob Wilsona1023642010-03-20 20:47:18 +0000927// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000928class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000929 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000932 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000933 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000934 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
935 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000936 []> {
937 let DecoderMethod = "DecodeVLD3LN";
938}
Bob Wilsona1023642010-03-20 20:47:18 +0000939
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
941 let Inst{7-5} = lane{2-0};
942}
943def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
944 let Inst{7-6} = lane{1-0};
945}
946def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
947 let Inst{7} = lane{0};
948}
Bob Wilsona1023642010-03-20 20:47:18 +0000949
Evan Cheng84f69e82010-10-09 01:45:34 +0000950def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
951def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
952def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000953
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Cheng84f69e82010-10-09 01:45:34 +0000961def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
962def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000963
Bob Wilson243fcc52009-09-01 04:26:28 +0000964// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000965class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000966 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000967 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000969 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000972 let Rm = 0b1111;
973 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000974 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000975}
Bob Wilson243fcc52009-09-01 04:26:28 +0000976
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000977def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
978 let Inst{7-5} = lane{2-0};
979}
980def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilson62e053e2009-10-08 22:53:57 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
989def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
990def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000991
Bob Wilson41315282010-03-20 20:39:53 +0000992// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
997 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000998 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999}
Bob Wilson62e053e2009-10-08 22:53:57 +00001000
Evan Cheng10dc63f2010-10-09 04:07:58 +00001001def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1002def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001003
Bob Wilsona1023642010-03-20 20:47:18 +00001004// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001005class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001006 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001007 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001008 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001009 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001010 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001011"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1012"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001013 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001014 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001015 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016}
Bob Wilsona1023642010-03-20 20:47:18 +00001017
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001018def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1019 let Inst{7-5} = lane{2-0};
1020}
1021def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1022 let Inst{7-6} = lane{1-0};
1023}
1024def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1025 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001026 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001027}
Bob Wilsona1023642010-03-20 20:47:18 +00001028
Evan Cheng10dc63f2010-10-09 04:07:58 +00001029def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1030def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1031def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001032
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001033def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1034 let Inst{7-6} = lane{1-0};
1035}
1036def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1037 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001038 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001039}
Bob Wilsona1023642010-03-20 20:47:18 +00001040
Evan Cheng10dc63f2010-10-09 04:07:58 +00001041def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1042def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001043
Bob Wilson2a0e9742010-11-27 06:35:16 +00001044} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1045
Bob Wilsonb07c1712009-10-07 21:53:04 +00001046// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001047class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001048 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1049 (ins addrmode6dup:$Rn),
1050 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1051 [(set VecListOneDAllLanes:$Vd,
1052 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001053 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001054 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001056}
1057class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1058 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001059 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001060}
1061
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001062def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1063def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1064def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001065
1066def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1067def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1068def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1069
Bob Wilson746fa172010-12-10 22:13:32 +00001070def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1071 (VLD1DUPd32 addrmode6:$addr)>;
1072def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1073 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1074
Bob Wilson2a0e9742010-11-27 06:35:16 +00001075let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1076
Bob Wilson20d55152010-12-10 22:13:24 +00001077class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001078 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001080 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001081 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001082 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001084}
1085
Bob Wilson20d55152010-12-10 22:13:24 +00001086def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1087def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1088def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001089
1090// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001091multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1092 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1093 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1094 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1095 "vld1", Dt, "$Vd, $Rn!",
1096 "$Rn.addr = $wb", []> {
1097 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1098 let Inst{4} = Rn{4};
1099 let DecoderMethod = "DecodeVLD1DupInstruction";
1100 let AsmMatchConverter = "cvtVLDwbFixed";
1101 }
1102 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1103 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1104 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1105 "vld1", Dt, "$Vd, $Rn, $Rm",
1106 "$Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
1108 let DecoderMethod = "DecodeVLD1DupInstruction";
1109 let AsmMatchConverter = "cvtVLDwbRegister";
1110 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001111}
Jim Grosbach096334e2011-11-30 19:35:44 +00001112multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1113 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1114 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1115 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1116 "vld1", Dt, "$Vd, $Rn!",
1117 "$Rn.addr = $wb", []> {
1118 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1119 let Inst{4} = Rn{4};
1120 let DecoderMethod = "DecodeVLD1DupInstruction";
1121 let AsmMatchConverter = "cvtVLDwbFixed";
1122 }
1123 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1124 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1125 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1126 "vld1", Dt, "$Vd, $Rn, $Rm",
1127 "$Rn.addr = $wb", []> {
1128 let Inst{4} = Rn{4};
1129 let DecoderMethod = "DecodeVLD1DupInstruction";
1130 let AsmMatchConverter = "cvtVLDwbRegister";
1131 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001132}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001133
Jim Grosbach096334e2011-11-30 19:35:44 +00001134defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1135defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1136defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137
Jim Grosbach096334e2011-11-30 19:35:44 +00001138defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1139defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1140defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001141
Jim Grosbach096334e2011-11-30 19:35:44 +00001142def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1143def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1144def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1145def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1146def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1147def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001148
Bob Wilsonb07c1712009-10-07 21:53:04 +00001149// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001150class VLD2DUP<bits<4> op7_4, string Dt>
1151 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001152 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001153 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1154 let Rm = 0b1111;
1155 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001156 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001157}
1158
1159def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1160def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1161def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1162
1163def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1164def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1165def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1166
1167// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001168def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1169def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1170def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001171
1172// ...with address register writeback:
1173class VLD2DUPWB<bits<4> op7_4, string Dt>
1174 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001175 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001176 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1177 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001178 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001179}
1180
1181def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1182def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1183def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1184
Bob Wilson173fb142010-11-30 00:00:38 +00001185def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1186def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1187def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001188
1189def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1190def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1191def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1192
Bob Wilsonb07c1712009-10-07 21:53:04 +00001193// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001194class VLD3DUP<bits<4> op7_4, string Dt>
1195 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001196 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001197 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1198 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001199 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001201}
1202
1203def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1204def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1205def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1206
1207def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1208def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1209def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1210
1211// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001212def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1213def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1214def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001215
1216// ...with address register writeback:
1217class VLD3DUPWB<bits<4> op7_4, string Dt>
1218 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001219 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001220 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1221 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001222 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001224}
1225
1226def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1227def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1228def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1229
Bob Wilson173fb142010-11-30 00:00:38 +00001230def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1231def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1232def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001233
1234def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1235def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1236def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1237
Bob Wilsonb07c1712009-10-07 21:53:04 +00001238// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001239class VLD4DUP<bits<4> op7_4, string Dt>
1240 : NLdSt<1, 0b10, 0b1111, op7_4,
1241 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001242 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001243 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1244 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001246 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001247}
1248
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001249def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1250def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1251def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001252
1253def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1254def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1255def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1256
1257// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001258def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1259def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1260def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001261
1262// ...with address register writeback:
1263class VLD4DUPWB<bits<4> op7_4, string Dt>
1264 : NLdSt<1, 0b10, 0b1111, op7_4,
1265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001266 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001267 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001268 "$Rn.addr = $wb", []> {
1269 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001271}
1272
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001273def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1274def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1275def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1276
1277def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1278def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1279def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001280
1281def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1282def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1283def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1284
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001285} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001286
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001287let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001288
Bob Wilson709d5922010-08-25 23:27:42 +00001289// Classes for VST* pseudo-instructions with multi-register operands.
1290// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001291class VSTQPseudo<InstrItinClass itin>
1292 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1293class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001294 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001295 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001296 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001297class VSTQWBfixedPseudo<InstrItinClass itin>
1298 : PseudoNLdSt<(outs GPR:$wb),
1299 (ins addrmode6:$addr, QPR:$src), itin,
1300 "$addr.addr = $wb">;
1301class VSTQWBregisterPseudo<InstrItinClass itin>
1302 : PseudoNLdSt<(outs GPR:$wb),
1303 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1304 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001305class VSTQQPseudo<InstrItinClass itin>
1306 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1307class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001308 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001309 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001310 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001311class VSTQQQQPseudo<InstrItinClass itin>
1312 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001313class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001314 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001315 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001316 "$addr.addr = $wb">;
1317
Bob Wilson11d98992010-03-23 06:20:33 +00001318// VST1 : Vector Store (multiple single elements)
1319class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001320 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1321 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 let Rm = 0b1111;
1323 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001325}
Bob Wilson11d98992010-03-23 06:20:33 +00001326class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001327 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1328 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001329 let Rm = 0b1111;
1330 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001331 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001332}
Bob Wilson11d98992010-03-23 06:20:33 +00001333
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001334def VST1d8 : VST1D<{0,0,0,?}, "8">;
1335def VST1d16 : VST1D<{0,1,0,?}, "16">;
1336def VST1d32 : VST1D<{1,0,0,?}, "32">;
1337def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001338
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001339def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1340def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1341def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1342def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001343
Evan Cheng60ff8792010-10-11 22:03:18 +00001344def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1345def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1346def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1347def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001348
Bob Wilson25eb5012010-03-20 20:54:36 +00001349// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001350multiclass VST1DWB<bits<4> op7_4, string Dt> {
1351 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1352 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1353 "vst1", Dt, "$Vd, $Rn!",
1354 "$Rn.addr = $wb", []> {
1355 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1356 let Inst{4} = Rn{4};
1357 let DecoderMethod = "DecodeVSTInstruction";
1358 let AsmMatchConverter = "cvtVSTwbFixed";
1359 }
1360 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1361 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1362 IIC_VLD1u,
1363 "vst1", Dt, "$Vd, $Rn, $Rm",
1364 "$Rn.addr = $wb", []> {
1365 let Inst{4} = Rn{4};
1366 let DecoderMethod = "DecodeVSTInstruction";
1367 let AsmMatchConverter = "cvtVSTwbRegister";
1368 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001369}
Jim Grosbach4334e032011-10-31 21:50:31 +00001370multiclass VST1QWB<bits<4> op7_4, string Dt> {
1371 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1372 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1373 "vst1", Dt, "$Vd, $Rn!",
1374 "$Rn.addr = $wb", []> {
1375 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1376 let Inst{5-4} = Rn{5-4};
1377 let DecoderMethod = "DecodeVSTInstruction";
1378 let AsmMatchConverter = "cvtVSTwbFixed";
1379 }
1380 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1381 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1382 IIC_VLD1x2u,
1383 "vst1", Dt, "$Vd, $Rn, $Rm",
1384 "$Rn.addr = $wb", []> {
1385 let Inst{5-4} = Rn{5-4};
1386 let DecoderMethod = "DecodeVSTInstruction";
1387 let AsmMatchConverter = "cvtVSTwbRegister";
1388 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001389}
Bob Wilson25eb5012010-03-20 20:54:36 +00001390
Jim Grosbach4334e032011-10-31 21:50:31 +00001391defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1392defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1393defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1394defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001395
Jim Grosbach4334e032011-10-31 21:50:31 +00001396defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1397defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1398defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1399defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001400
Jim Grosbach4334e032011-10-31 21:50:31 +00001401def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1402def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1403def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1404def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1405def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1406def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1407def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1408def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001409
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001410// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001411class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001412 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001413 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1414 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 let Rm = 0b1111;
1416 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001417 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001418}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001419multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1420 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1421 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1422 "vst1", Dt, "$Vd, $Rn!",
1423 "$Rn.addr = $wb", []> {
1424 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1425 let Inst{5-4} = Rn{5-4};
1426 let DecoderMethod = "DecodeVSTInstruction";
1427 let AsmMatchConverter = "cvtVSTwbFixed";
1428 }
1429 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1430 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1431 IIC_VLD1x3u,
1432 "vst1", Dt, "$Vd, $Rn, $Rm",
1433 "$Rn.addr = $wb", []> {
1434 let Inst{5-4} = Rn{5-4};
1435 let DecoderMethod = "DecodeVSTInstruction";
1436 let AsmMatchConverter = "cvtVSTwbRegister";
1437 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001438}
Bob Wilson052ba452010-03-22 18:22:06 +00001439
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001440def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1441def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1442def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1443def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001444
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001445defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1446defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1447defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1448defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001449
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001450def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1451def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1452def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001453
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001454// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001455class VST1D4<bits<4> op7_4, string Dt>
1456 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001457 (ins addrmode6:$Rn, VecListFourD:$Vd),
1458 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001459 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001460 let Rm = 0b1111;
1461 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001463}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001464multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1465 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1466 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1467 "vst1", Dt, "$Vd, $Rn!",
1468 "$Rn.addr = $wb", []> {
1469 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1470 let Inst{5-4} = Rn{5-4};
1471 let DecoderMethod = "DecodeVSTInstruction";
1472 let AsmMatchConverter = "cvtVSTwbFixed";
1473 }
1474 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1475 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1476 IIC_VLD1x4u,
1477 "vst1", Dt, "$Vd, $Rn, $Rm",
1478 "$Rn.addr = $wb", []> {
1479 let Inst{5-4} = Rn{5-4};
1480 let DecoderMethod = "DecodeVSTInstruction";
1481 let AsmMatchConverter = "cvtVSTwbRegister";
1482 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001483}
Bob Wilson25eb5012010-03-20 20:54:36 +00001484
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001485def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1486def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1487def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1488def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001489
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001490defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1491defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1492defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1493defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001494
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001495def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1496def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1497def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001498
Bob Wilsonb36ec862009-08-06 18:47:44 +00001499// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001500class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1501 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001502 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001503 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001504 let Rm = 0b1111;
1505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001507}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001508
Jim Grosbach20accfc2011-12-14 20:59:15 +00001509def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1510def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1511def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001512
Jim Grosbach20accfc2011-12-14 20:59:15 +00001513def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1514def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1515def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001516
Evan Cheng60ff8792010-10-11 22:03:18 +00001517def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1518def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1519def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001520
Evan Cheng60ff8792010-10-11 22:03:18 +00001521def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1522def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1523def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001524
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001525// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001526multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1527 RegisterOperand VdTy> {
1528 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1529 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1530 "vst2", Dt, "$Vd, $Rn!",
1531 "$Rn.addr = $wb", []> {
1532 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001533 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001534 let DecoderMethod = "DecodeVSTInstruction";
1535 let AsmMatchConverter = "cvtVSTwbFixed";
1536 }
1537 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1538 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1539 "vst2", Dt, "$Vd, $Rn, $Rm",
1540 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001541 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001542 let DecoderMethod = "DecodeVSTInstruction";
1543 let AsmMatchConverter = "cvtVSTwbRegister";
1544 }
Owen Andersond2f37942010-11-02 21:16:58 +00001545}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001546multiclass VST2QWB<bits<4> op7_4, string Dt> {
1547 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1548 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1549 "vst2", Dt, "$Vd, $Rn!",
1550 "$Rn.addr = $wb", []> {
1551 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001552 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001553 let DecoderMethod = "DecodeVSTInstruction";
1554 let AsmMatchConverter = "cvtVSTwbFixed";
1555 }
1556 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1557 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1558 IIC_VLD1u,
1559 "vst2", Dt, "$Vd, $Rn, $Rm",
1560 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001561 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001562 let DecoderMethod = "DecodeVSTInstruction";
1563 let AsmMatchConverter = "cvtVSTwbRegister";
1564 }
Owen Andersond2f37942010-11-02 21:16:58 +00001565}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001566
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001567defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1568defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1569defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001570
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001571defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1572defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1573defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001574
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001575def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1576def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1577def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1578def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1579def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1580def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001581
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001582def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1583def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1584def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1585def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1586def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1587def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001588
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001589// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001590def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1591def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1592def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001593defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1594defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1595defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001596
Bob Wilsonb36ec862009-08-06 18:47:44 +00001597// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001598class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1599 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001600 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1601 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1602 let Rm = 0b1111;
1603 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001604 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001605}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001606
Owen Andersona1a45fd2010-11-02 21:47:03 +00001607def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1608def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1609def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001610
Evan Cheng60ff8792010-10-11 22:03:18 +00001611def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1612def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1613def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001614
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001615// ...with address register writeback:
1616class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1617 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001619 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001620 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1621 "$Rn.addr = $wb", []> {
1622 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001623 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001624}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001625
Owen Andersona1a45fd2010-11-02 21:47:03 +00001626def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1627def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1628def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001629
Evan Cheng60ff8792010-10-11 22:03:18 +00001630def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1631def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1632def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001633
Bob Wilson7de68142011-02-07 17:43:15 +00001634// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001635def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1636def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1637def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1638def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1639def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1640def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001641
Evan Cheng60ff8792010-10-11 22:03:18 +00001642def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1643def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1644def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001645
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001646// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001647def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1648def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1649def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1650
Evan Cheng60ff8792010-10-11 22:03:18 +00001651def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1652def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1653def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001654
Bob Wilsonb36ec862009-08-06 18:47:44 +00001655// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001656class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1657 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001658 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1659 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001660 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001661 let Rm = 0b1111;
1662 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001663 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001664}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001665
Owen Andersona1a45fd2010-11-02 21:47:03 +00001666def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1667def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1668def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001669
Evan Cheng60ff8792010-10-11 22:03:18 +00001670def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1671def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1672def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001673
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001674// ...with address register writeback:
1675class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1676 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001677 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001678 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001679 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1680 "$Rn.addr = $wb", []> {
1681 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001682 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001683}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001684
Owen Andersona1a45fd2010-11-02 21:47:03 +00001685def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1686def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1687def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001688
Evan Cheng60ff8792010-10-11 22:03:18 +00001689def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1690def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1691def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001692
Bob Wilson7de68142011-02-07 17:43:15 +00001693// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001694def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1695def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1696def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1697def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1698def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1699def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001700
Evan Cheng60ff8792010-10-11 22:03:18 +00001701def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1702def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1703def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001704
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001705// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001706def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1707def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1708def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1709
Evan Cheng60ff8792010-10-11 22:03:18 +00001710def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1711def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1712def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001713
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001714} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1715
Bob Wilson8466fa12010-09-13 23:01:35 +00001716// Classes for VST*LN pseudo-instructions with multi-register operands.
1717// These are expanded to real instructions after register allocation.
1718class VSTQLNPseudo<InstrItinClass itin>
1719 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1720 itin, "">;
1721class VSTQLNWBPseudo<InstrItinClass itin>
1722 : PseudoNLdSt<(outs GPR:$wb),
1723 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1724 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1725class VSTQQLNPseudo<InstrItinClass itin>
1726 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1727 itin, "">;
1728class VSTQQLNWBPseudo<InstrItinClass itin>
1729 : PseudoNLdSt<(outs GPR:$wb),
1730 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1731 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1732class VSTQQQQLNPseudo<InstrItinClass itin>
1733 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1734 itin, "">;
1735class VSTQQQQLNWBPseudo<InstrItinClass itin>
1736 : PseudoNLdSt<(outs GPR:$wb),
1737 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1738 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1739
Bob Wilsonb07c1712009-10-07 21:53:04 +00001740// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001741class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1742 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001743 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001744 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001745 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1746 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001747 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001748 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001749}
Mon P Wang183c6272011-05-09 17:47:27 +00001750class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1751 PatFrag StoreOp, SDNode ExtractOp>
1752 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1753 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1754 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001755 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001756 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001757 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001758}
Bob Wilsond168cef2010-11-03 16:24:53 +00001759class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1760 : VSTQLNPseudo<IIC_VST1ln> {
1761 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1762 addrmode6:$addr)];
1763}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001764
Bob Wilsond168cef2010-11-03 16:24:53 +00001765def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1766 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001767 let Inst{7-5} = lane{2-0};
1768}
Bob Wilsond168cef2010-11-03 16:24:53 +00001769def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1770 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001771 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001772 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001773}
Mon P Wang183c6272011-05-09 17:47:27 +00001774
1775def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001776 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001777 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001778}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001779
Bob Wilsond168cef2010-11-03 16:24:53 +00001780def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1781def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1782def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001783
Bob Wilson746fa172010-12-10 22:13:32 +00001784def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1785 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1786def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1787 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1788
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001789// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001790class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1791 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001792 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001794 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001795 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001796 "$Rn.addr = $wb",
1797 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001798 addrmode6:$Rn, am6offset:$Rm))]> {
1799 let DecoderMethod = "DecodeVST1LN";
1800}
Bob Wilsonda525062011-02-25 06:42:42 +00001801class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1802 : VSTQLNWBPseudo<IIC_VST1lnu> {
1803 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1804 addrmode6:$addr, am6offset:$offset))];
1805}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001806
Bob Wilsonda525062011-02-25 06:42:42 +00001807def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1808 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001809 let Inst{7-5} = lane{2-0};
1810}
Bob Wilsonda525062011-02-25 06:42:42 +00001811def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1812 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001813 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001814 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001815}
Bob Wilsonda525062011-02-25 06:42:42 +00001816def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1817 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001818 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001819 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001820}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001821
Bob Wilsonda525062011-02-25 06:42:42 +00001822def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1823def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1824def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1825
1826let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001827
Bob Wilson8a3198b2009-09-01 18:51:56 +00001828// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001829class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001830 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001831 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1832 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001833 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001834 let Rm = 0b1111;
1835 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001836 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001837}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001838
Owen Andersonb20594f2010-11-02 22:18:18 +00001839def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1840 let Inst{7-5} = lane{2-0};
1841}
1842def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1843 let Inst{7-6} = lane{1-0};
1844}
1845def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1846 let Inst{7} = lane{0};
1847}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001848
Evan Cheng60ff8792010-10-11 22:03:18 +00001849def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1850def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1851def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001852
Bob Wilson41315282010-03-20 20:39:53 +00001853// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001854def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1855 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001856 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001857}
1858def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1859 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001860 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001861}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001862
Evan Cheng60ff8792010-10-11 22:03:18 +00001863def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1864def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001865
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001866// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001867class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001868 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001869 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001870 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001871 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001872 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001873 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001874 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001875}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001876
Owen Andersonb20594f2010-11-02 22:18:18 +00001877def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1878 let Inst{7-5} = lane{2-0};
1879}
1880def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1881 let Inst{7-6} = lane{1-0};
1882}
1883def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1884 let Inst{7} = lane{0};
1885}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001886
Evan Cheng60ff8792010-10-11 22:03:18 +00001887def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1888def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1889def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001890
Owen Andersonb20594f2010-11-02 22:18:18 +00001891def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1892 let Inst{7-6} = lane{1-0};
1893}
1894def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1895 let Inst{7} = lane{0};
1896}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001897
Evan Cheng60ff8792010-10-11 22:03:18 +00001898def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1899def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001900
Bob Wilson8a3198b2009-09-01 18:51:56 +00001901// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001902class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001903 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001904 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001905 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001906 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1907 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001908 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001909}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001910
Owen Andersonb20594f2010-11-02 22:18:18 +00001911def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1912 let Inst{7-5} = lane{2-0};
1913}
1914def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1915 let Inst{7-6} = lane{1-0};
1916}
1917def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1918 let Inst{7} = lane{0};
1919}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001920
Evan Cheng60ff8792010-10-11 22:03:18 +00001921def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1922def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1923def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001924
Bob Wilson41315282010-03-20 20:39:53 +00001925// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001926def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1927 let Inst{7-6} = lane{1-0};
1928}
1929def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1930 let Inst{7} = lane{0};
1931}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001932
Evan Cheng60ff8792010-10-11 22:03:18 +00001933def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1934def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001935
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001936// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001937class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001938 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001939 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001940 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001941 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001942 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001943 "$Rn.addr = $wb", []> {
1944 let DecoderMethod = "DecodeVST3LN";
1945}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001946
Owen Andersonb20594f2010-11-02 22:18:18 +00001947def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1948 let Inst{7-5} = lane{2-0};
1949}
1950def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1951 let Inst{7-6} = lane{1-0};
1952}
1953def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1954 let Inst{7} = lane{0};
1955}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001956
Evan Cheng60ff8792010-10-11 22:03:18 +00001957def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1958def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1959def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001960
Owen Andersonb20594f2010-11-02 22:18:18 +00001961def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1962 let Inst{7-6} = lane{1-0};
1963}
1964def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1965 let Inst{7} = lane{0};
1966}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001967
Evan Cheng60ff8792010-10-11 22:03:18 +00001968def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1969def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001970
Bob Wilson8a3198b2009-09-01 18:51:56 +00001971// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001972class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001973 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001974 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001975 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001976 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001977 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001978 let Rm = 0b1111;
1979 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001980 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001981}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001982
Owen Andersonb20594f2010-11-02 22:18:18 +00001983def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1984 let Inst{7-5} = lane{2-0};
1985}
1986def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1987 let Inst{7-6} = lane{1-0};
1988}
1989def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1990 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001991 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001992}
Bob Wilson56311392009-10-09 00:01:36 +00001993
Evan Cheng60ff8792010-10-11 22:03:18 +00001994def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1995def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1996def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001997
Bob Wilson41315282010-03-20 20:39:53 +00001998// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001999def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2000 let Inst{7-6} = lane{1-0};
2001}
2002def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2003 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002004 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002005}
Bob Wilson56311392009-10-09 00:01:36 +00002006
Evan Cheng60ff8792010-10-11 22:03:18 +00002007def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2008def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002009
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002010// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002011class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002012 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002013 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002014 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002015 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002016 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2017 "$Rn.addr = $wb", []> {
2018 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002019 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002020}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002021
Owen Andersonb20594f2010-11-02 22:18:18 +00002022def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2023 let Inst{7-5} = lane{2-0};
2024}
2025def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2026 let Inst{7-6} = lane{1-0};
2027}
2028def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2029 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002030 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002031}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002032
Evan Cheng60ff8792010-10-11 22:03:18 +00002033def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2034def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2035def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002036
Owen Andersonb20594f2010-11-02 22:18:18 +00002037def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2038 let Inst{7-6} = lane{1-0};
2039}
2040def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2041 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002042 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002043}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002044
Evan Cheng60ff8792010-10-11 22:03:18 +00002045def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2046def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002047
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002048} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002049
Bob Wilson205a5ca2009-07-08 18:11:30 +00002050
Bob Wilson5bafff32009-06-22 23:27:02 +00002051//===----------------------------------------------------------------------===//
2052// NEON pattern fragments
2053//===----------------------------------------------------------------------===//
2054
2055// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002056def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002057 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2058 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002059}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002060def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002061 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2062 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002063}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002064def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002065 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2066 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002067}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002068def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002069 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2070 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002071}]>;
2072
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002073// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002074def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002075 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2076 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002077}]>;
2078
Bob Wilson5bafff32009-06-22 23:27:02 +00002079// Translate lane numbers from Q registers to D subregs.
2080def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002082}]>;
2083def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002085}]>;
2086def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002088}]>;
2089
2090//===----------------------------------------------------------------------===//
2091// Instruction Classes
2092//===----------------------------------------------------------------------===//
2093
Bob Wilson4711d5c2010-12-13 23:02:37 +00002094// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002095class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002096 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2097 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002098 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2099 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2100 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002101class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002102 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2103 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002104 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2105 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2106 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002107
Bob Wilson69bfbd62010-02-17 22:42:54 +00002108// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002109class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002110 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002111 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002112 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002113 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2114 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2115 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002116class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002117 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002120 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2121 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2122 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
Bob Wilson973a0742010-08-30 20:02:30 +00002124// Narrow 2-register operations.
2125class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2126 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2127 InstrItinClass itin, string OpcodeStr, string Dt,
2128 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002129 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2130 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2131 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002132
Bob Wilson5bafff32009-06-22 23:27:02 +00002133// Narrow 2-register intrinsics.
2134class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2135 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002137 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002138 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2139 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2140 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002141
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002142// Long 2-register operations (currently only used for VMOVL).
2143class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2144 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2145 InstrItinClass itin, string OpcodeStr, string Dt,
2146 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002147 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2148 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2149 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
Bob Wilson04063562010-12-15 22:14:12 +00002151// Long 2-register intrinsics.
2152class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2153 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2154 InstrItinClass itin, string OpcodeStr, string Dt,
2155 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2156 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2157 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2158 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2159
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002160// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002161class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002163 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002164 OpcodeStr, Dt, "$Vd, $Vm",
2165 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002166class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002168 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2169 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2170 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002171
Bob Wilson4711d5c2010-12-13 23:02:37 +00002172// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002173class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002174 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002175 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002177 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2178 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2179 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002180 let isCommutable = Commutable;
2181}
2182// Same as N3VD but no data type.
2183class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2184 InstrItinClass itin, string OpcodeStr,
2185 ValueType ResTy, ValueType OpTy,
2186 SDNode OpNode, bit Commutable>
2187 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002188 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2189 OpcodeStr, "$Vd, $Vn, $Vm", "",
2190 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 let isCommutable = Commutable;
2192}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002193
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002194class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 InstrItinClass itin, string OpcodeStr, string Dt,
2196 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002197 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002198 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2199 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002200 [(set (Ty DPR:$Vd),
2201 (Ty (ShOp (Ty DPR:$Vn),
2202 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002203 let isCommutable = 0;
2204}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002205class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002206 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002207 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002208 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2209 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002210 [(set (Ty DPR:$Vd),
2211 (Ty (ShOp (Ty DPR:$Vn),
2212 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002213 let isCommutable = 0;
2214}
2215
Bob Wilson5bafff32009-06-22 23:27:02 +00002216class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002218 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002220 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2221 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2222 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002223 let isCommutable = Commutable;
2224}
2225class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2226 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002227 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002228 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002229 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2230 OpcodeStr, "$Vd, $Vn, $Vm", "",
2231 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002232 let isCommutable = Commutable;
2233}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002234class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002236 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002237 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002238 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2239 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002240 [(set (ResTy QPR:$Vd),
2241 (ResTy (ShOp (ResTy QPR:$Vn),
2242 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002243 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002244 let isCommutable = 0;
2245}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002246class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002248 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002249 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2250 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002251 [(set (ResTy QPR:$Vd),
2252 (ResTy (ShOp (ResTy QPR:$Vn),
2253 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002254 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002255 let isCommutable = 0;
2256}
Bob Wilson5bafff32009-06-22 23:27:02 +00002257
2258// Basic 3-register intrinsics, both double- and quad-register.
2259class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002260 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002261 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002262 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002263 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2264 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2265 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 let isCommutable = Commutable;
2267}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002268class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002270 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002271 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2272 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002273 [(set (Ty DPR:$Vd),
2274 (Ty (IntOp (Ty DPR:$Vn),
2275 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002276 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002277 let isCommutable = 0;
2278}
David Goodwin658ea602009-09-25 18:38:29 +00002279class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002281 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002282 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2283 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 [(set (Ty DPR:$Vd),
2285 (Ty (IntOp (Ty DPR:$Vn),
2286 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002287 let isCommutable = 0;
2288}
Owen Anderson3557d002010-10-26 20:56:57 +00002289class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2290 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002291 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002292 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2293 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2294 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2295 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002296 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002297}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002298
Bob Wilson5bafff32009-06-22 23:27:02 +00002299class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002300 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002301 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002302 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002303 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2304 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2305 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 let isCommutable = Commutable;
2307}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002308class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 string OpcodeStr, string Dt,
2310 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002311 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002312 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2313 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 [(set (ResTy QPR:$Vd),
2315 (ResTy (IntOp (ResTy QPR:$Vn),
2316 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002317 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002318 let isCommutable = 0;
2319}
David Goodwin658ea602009-09-25 18:38:29 +00002320class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 string OpcodeStr, string Dt,
2322 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002323 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002324 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2325 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002326 [(set (ResTy QPR:$Vd),
2327 (ResTy (IntOp (ResTy QPR:$Vn),
2328 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002329 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002330 let isCommutable = 0;
2331}
Owen Anderson3557d002010-10-26 20:56:57 +00002332class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2333 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002334 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002335 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2336 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2337 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2338 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002339 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002340}
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
Bob Wilson4711d5c2010-12-13 23:02:37 +00002342// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002343class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002345 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002346 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002347 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2348 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2349 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2350 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2351
David Goodwin658ea602009-09-25 18:38:29 +00002352class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002354 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002355 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002357 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002358 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002359 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002360 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002361 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 (Ty (MulOp DPR:$Vn,
2363 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002364 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002365class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 string OpcodeStr, string Dt,
2367 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002368 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002369 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002370 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002371 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002372 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002373 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002374 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002375 (Ty (MulOp DPR:$Vn,
2376 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002377 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002378
Bob Wilson5bafff32009-06-22 23:27:02 +00002379class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002381 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002383 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2384 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2385 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2386 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002387class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002389 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002390 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002392 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002393 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002394 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002396 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 (ResTy (MulOp QPR:$Vn,
2398 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002399 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002400class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 string OpcodeStr, string Dt,
2402 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002403 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002404 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002406 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002407 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002408 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002410 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002411 (ResTy (MulOp QPR:$Vn,
2412 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002413 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002414
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002415// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2416class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2417 InstrItinClass itin, string OpcodeStr, string Dt,
2418 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2419 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002420 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2421 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2422 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2423 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002424class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2425 InstrItinClass itin, string OpcodeStr, string Dt,
2426 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2427 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002428 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2429 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2430 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2431 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002432
Bob Wilson5bafff32009-06-22 23:27:02 +00002433// Neon 3-argument intrinsics, both double- and quad-register.
2434// The destination register is also used as the first source operand register.
2435class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002437 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002439 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2440 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2441 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2442 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002443class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002444 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002445 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002446 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002447 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2448 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2449 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2450 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002452// Long Multiply-Add/Sub operations.
2453class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2454 InstrItinClass itin, string OpcodeStr, string Dt,
2455 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2456 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002457 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2458 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2459 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2460 (TyQ (MulOp (TyD DPR:$Vn),
2461 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002462class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2463 InstrItinClass itin, string OpcodeStr, string Dt,
2464 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002465 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002466 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002467 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002468 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002469 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002470 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002471 (TyQ (MulOp (TyD DPR:$Vn),
2472 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002473 imm:$lane))))))]>;
2474class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2475 InstrItinClass itin, string OpcodeStr, string Dt,
2476 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002477 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002478 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002479 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002480 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002481 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002482 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 (TyQ (MulOp (TyD DPR:$Vn),
2484 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002485 imm:$lane))))))]>;
2486
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002487// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2488class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2489 InstrItinClass itin, string OpcodeStr, string Dt,
2490 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2491 SDNode OpNode>
2492 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002493 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2494 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2495 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2496 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2497 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002498
Bob Wilson5bafff32009-06-22 23:27:02 +00002499// Neon Long 3-argument intrinsic. The destination register is
2500// a quad-register and is also used as the first source operand register.
2501class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002503 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002505 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2506 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2507 [(set QPR:$Vd,
2508 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002509class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 string OpcodeStr, string Dt,
2511 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002512 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002514 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002515 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002516 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002518 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 (OpTy DPR:$Vn),
2520 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002521 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002522class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2523 InstrItinClass itin, string OpcodeStr, string Dt,
2524 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002525 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002527 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002528 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002529 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002530 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002531 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002532 (OpTy DPR:$Vn),
2533 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002534 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002535
Bob Wilson5bafff32009-06-22 23:27:02 +00002536// Narrowing 3-register intrinsics.
2537class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002538 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 Intrinsic IntOp, bit Commutable>
2540 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002541 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2542 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2543 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002544 let isCommutable = Commutable;
2545}
2546
Bob Wilson04d6c282010-08-29 05:57:34 +00002547// Long 3-register operations.
2548class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2549 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002550 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2551 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002552 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2553 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2554 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002555 let isCommutable = Commutable;
2556}
2557class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2558 InstrItinClass itin, string OpcodeStr, string Dt,
2559 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002560 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002561 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2562 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 [(set QPR:$Vd,
2564 (TyQ (OpNode (TyD DPR:$Vn),
2565 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002566class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2567 InstrItinClass itin, string OpcodeStr, string Dt,
2568 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002569 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002570 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2571 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002572 [(set QPR:$Vd,
2573 (TyQ (OpNode (TyD DPR:$Vn),
2574 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002575
2576// Long 3-register operations with explicitly extended operands.
2577class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2578 InstrItinClass itin, string OpcodeStr, string Dt,
2579 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2580 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002581 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2583 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2584 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2585 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002586 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002587}
2588
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002589// Long 3-register intrinsics with explicit extend (VABDL).
2590class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2591 InstrItinClass itin, string OpcodeStr, string Dt,
2592 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2593 bit Commutable>
2594 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002595 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2596 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2597 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2598 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002599 let isCommutable = Commutable;
2600}
2601
Bob Wilson5bafff32009-06-22 23:27:02 +00002602// Long 3-register intrinsics.
2603class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002604 InstrItinClass itin, string OpcodeStr, string Dt,
2605 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002606 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002607 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2608 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2609 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002610 let isCommutable = Commutable;
2611}
David Goodwin658ea602009-09-25 18:38:29 +00002612class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002613 string OpcodeStr, string Dt,
2614 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002615 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002616 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2617 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 [(set (ResTy QPR:$Vd),
2619 (ResTy (IntOp (OpTy DPR:$Vn),
2620 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002621 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2623 InstrItinClass itin, string OpcodeStr, string Dt,
2624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002625 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002626 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2627 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002628 [(set (ResTy QPR:$Vd),
2629 (ResTy (IntOp (OpTy DPR:$Vn),
2630 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002631 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002632
Bob Wilson04d6c282010-08-29 05:57:34 +00002633// Wide 3-register operations.
2634class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2635 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2636 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2639 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2640 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2641 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 let isCommutable = Commutable;
2643}
2644
2645// Pairwise long 2-register intrinsics, both double- and quad-register.
2646class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002647 bits<2> op17_16, bits<5> op11_7, bit op4,
2648 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002649 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002650 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2651 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2652 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002653class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002654 bits<2> op17_16, bits<5> op11_7, bit op4,
2655 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002656 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002657 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2658 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2659 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660
2661// Pairwise long 2-register accumulate intrinsics,
2662// both double- and quad-register.
2663// The destination register is also used as the first source operand register.
2664class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 bits<2> op17_16, bits<5> op11_7, bit op4,
2666 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002667 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2668 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002669 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2670 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2671 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 bits<2> op17_16, bits<5> op11_7, bit op4,
2674 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002675 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2676 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002677 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2678 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2679 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002680
2681// Shift by immediate,
2682// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002683class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002684 Format f, InstrItinClass itin, Operand ImmTy,
2685 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002686 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002687 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002688 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2689 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002690class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002691 Format f, InstrItinClass itin, Operand ImmTy,
2692 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002693 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002694 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002695 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2696 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697
Johnny Chen6c8648b2010-03-17 23:26:50 +00002698// Long shift by immediate.
2699class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2700 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002701 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002702 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002703 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002704 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2705 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002706 (i32 imm:$SIMM))))]>;
2707
Bob Wilson5bafff32009-06-22 23:27:02 +00002708// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002709class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002711 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002712 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002713 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002714 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2715 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 (i32 imm:$SIMM))))]>;
2717
2718// Shift right by immediate and accumulate,
2719// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002720class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002721 Operand ImmTy, string OpcodeStr, string Dt,
2722 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002723 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002724 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002725 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2726 [(set DPR:$Vd, (Ty (add DPR:$src1,
2727 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002728class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002729 Operand ImmTy, string OpcodeStr, string Dt,
2730 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002731 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002732 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002733 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2734 [(set QPR:$Vd, (Ty (add QPR:$src1,
2735 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002736
2737// Shift by immediate and insert,
2738// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002739class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002740 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2741 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002742 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002743 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002744 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2745 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002746class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002747 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2748 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002749 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002750 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002751 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2752 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002753
2754// Convert, with fractional bits immediate,
2755// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002756class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002759 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002760 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2761 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2762 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002763class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002766 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002767 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2768 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2769 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002770
2771//===----------------------------------------------------------------------===//
2772// Multiclasses
2773//===----------------------------------------------------------------------===//
2774
Bob Wilson916ac5b2009-10-03 04:44:16 +00002775// Abbreviations used in multiclass suffixes:
2776// Q = quarter int (8 bit) elements
2777// H = half int (16 bit) elements
2778// S = single int (32 bit) elements
2779// D = double int (64 bit) elements
2780
Bob Wilson094dd802010-12-18 00:42:58 +00002781// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002782
Bob Wilson094dd802010-12-18 00:42:58 +00002783// Neon 2-register comparisons.
2784// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002785multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2786 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002787 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002788 // 64-bit vector types.
2789 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002790 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002791 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002792 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002793 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002794 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002795 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002796 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002797 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002798 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002799 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002800 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002801 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002802 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002803 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002804 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002805 let Inst{10} = 1; // overwrite F = 1
2806 }
2807
2808 // 128-bit vector types.
2809 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002810 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002811 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002812 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002813 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002814 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002815 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002816 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002817 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002818 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002819 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002820 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002821 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002822 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002823 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002824 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002825 let Inst{10} = 1; // overwrite F = 1
2826 }
2827}
2828
Bob Wilson094dd802010-12-18 00:42:58 +00002829
2830// Neon 2-register vector intrinsics,
2831// element sizes of 8, 16 and 32 bits:
2832multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2833 bits<5> op11_7, bit op4,
2834 InstrItinClass itinD, InstrItinClass itinQ,
2835 string OpcodeStr, string Dt, Intrinsic IntOp> {
2836 // 64-bit vector types.
2837 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2838 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2839 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2840 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2841 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2842 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2843
2844 // 128-bit vector types.
2845 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2846 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2847 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2848 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2849 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2850 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2851}
2852
2853
2854// Neon Narrowing 2-register vector operations,
2855// source operand element sizes of 16, 32 and 64 bits:
2856multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2857 bits<5> op11_7, bit op6, bit op4,
2858 InstrItinClass itin, string OpcodeStr, string Dt,
2859 SDNode OpNode> {
2860 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2861 itin, OpcodeStr, !strconcat(Dt, "16"),
2862 v8i8, v8i16, OpNode>;
2863 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2864 itin, OpcodeStr, !strconcat(Dt, "32"),
2865 v4i16, v4i32, OpNode>;
2866 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2867 itin, OpcodeStr, !strconcat(Dt, "64"),
2868 v2i32, v2i64, OpNode>;
2869}
2870
2871// Neon Narrowing 2-register vector intrinsics,
2872// source operand element sizes of 16, 32 and 64 bits:
2873multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2874 bits<5> op11_7, bit op6, bit op4,
2875 InstrItinClass itin, string OpcodeStr, string Dt,
2876 Intrinsic IntOp> {
2877 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2878 itin, OpcodeStr, !strconcat(Dt, "16"),
2879 v8i8, v8i16, IntOp>;
2880 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2881 itin, OpcodeStr, !strconcat(Dt, "32"),
2882 v4i16, v4i32, IntOp>;
2883 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2884 itin, OpcodeStr, !strconcat(Dt, "64"),
2885 v2i32, v2i64, IntOp>;
2886}
2887
2888
2889// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2890// source operand element sizes of 16, 32 and 64 bits:
2891multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2892 string OpcodeStr, string Dt, SDNode OpNode> {
2893 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2894 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2895 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2896 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2897 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2898 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2899}
2900
2901
Bob Wilson5bafff32009-06-22 23:27:02 +00002902// Neon 3-register vector operations.
2903
2904// First with only element sizes of 8, 16 and 32 bits:
2905multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002906 InstrItinClass itinD16, InstrItinClass itinD32,
2907 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002908 string OpcodeStr, string Dt,
2909 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002911 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "8"),
2913 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002914 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002915 OpcodeStr, !strconcat(Dt, "16"),
2916 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002917 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002918 OpcodeStr, !strconcat(Dt, "32"),
2919 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002922 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002923 OpcodeStr, !strconcat(Dt, "8"),
2924 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002925 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002926 OpcodeStr, !strconcat(Dt, "16"),
2927 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002928 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002929 OpcodeStr, !strconcat(Dt, "32"),
2930 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931}
2932
Jim Grosbach45755a72011-12-05 20:09:44 +00002933multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002934 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2935 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002936 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002937 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002938 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002939}
2940
Bob Wilson5bafff32009-06-22 23:27:02 +00002941// ....then also with element size 64 bits:
2942multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002943 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 string OpcodeStr, string Dt,
2945 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002946 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002948 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "64"),
2950 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002951 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "64"),
2953 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954}
2955
2956
Bob Wilson5bafff32009-06-22 23:27:02 +00002957// Neon 3-register vector intrinsics.
2958
2959// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002960multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002961 InstrItinClass itinD16, InstrItinClass itinD32,
2962 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002963 string OpcodeStr, string Dt,
2964 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002965 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002966 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002969 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002971 v2i32, v2i32, IntOp, Commutable>;
2972
2973 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002974 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002977 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002978 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002979 v4i32, v4i32, IntOp, Commutable>;
2980}
Owen Anderson3557d002010-10-26 20:56:57 +00002981multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2982 InstrItinClass itinD16, InstrItinClass itinD32,
2983 InstrItinClass itinQ16, InstrItinClass itinQ32,
2984 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002985 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002986 // 64-bit vector types.
2987 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2988 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002989 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002990 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2991 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002992 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002993
2994 // 128-bit vector types.
2995 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2996 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002997 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002998 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2999 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003000 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003001}
Bob Wilson5bafff32009-06-22 23:27:02 +00003002
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003003multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003004 InstrItinClass itinD16, InstrItinClass itinD32,
3005 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003007 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003009 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003011 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003012 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003013 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003015}
3016
Bob Wilson5bafff32009-06-22 23:27:02 +00003017// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003018multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003019 InstrItinClass itinD16, InstrItinClass itinD32,
3020 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 string OpcodeStr, string Dt,
3022 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003023 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003025 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003026 OpcodeStr, !strconcat(Dt, "8"),
3027 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003028 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "8"),
3030 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031}
Owen Anderson3557d002010-10-26 20:56:57 +00003032multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3033 InstrItinClass itinD16, InstrItinClass itinD32,
3034 InstrItinClass itinQ16, InstrItinClass itinQ32,
3035 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003036 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003037 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003038 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003039 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3040 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003041 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003042 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3043 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003044 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003045}
3046
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
3048// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003049multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003050 InstrItinClass itinD16, InstrItinClass itinD32,
3051 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 string OpcodeStr, string Dt,
3053 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003054 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003056 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003057 OpcodeStr, !strconcat(Dt, "64"),
3058 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003059 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003060 OpcodeStr, !strconcat(Dt, "64"),
3061 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062}
Owen Anderson3557d002010-10-26 20:56:57 +00003063multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3064 InstrItinClass itinD16, InstrItinClass itinD32,
3065 InstrItinClass itinQ16, InstrItinClass itinQ32,
3066 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003067 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003068 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003069 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003070 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3071 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003072 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003073 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3074 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003075 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003076}
Bob Wilson5bafff32009-06-22 23:27:02 +00003077
Bob Wilson5bafff32009-06-22 23:27:02 +00003078// Neon Narrowing 3-register vector intrinsics,
3079// source operand element sizes of 16, 32 and 64 bits:
3080multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003081 string OpcodeStr, string Dt,
3082 Intrinsic IntOp, bit Commutable = 0> {
3083 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3084 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003086 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3087 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003089 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3090 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003091 v2i32, v2i64, IntOp, Commutable>;
3092}
3093
3094
Bob Wilson04d6c282010-08-29 05:57:34 +00003095// Neon Long 3-register vector operations.
3096
3097multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3098 InstrItinClass itin16, InstrItinClass itin32,
3099 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003100 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003101 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3102 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003103 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003104 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003105 OpcodeStr, !strconcat(Dt, "16"),
3106 v4i32, v4i16, OpNode, Commutable>;
3107 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3108 OpcodeStr, !strconcat(Dt, "32"),
3109 v2i64, v2i32, OpNode, Commutable>;
3110}
3111
3112multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3113 InstrItinClass itin, string OpcodeStr, string Dt,
3114 SDNode OpNode> {
3115 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3116 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3117 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3118 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3119}
3120
3121multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3122 InstrItinClass itin16, InstrItinClass itin32,
3123 string OpcodeStr, string Dt,
3124 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3125 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3126 OpcodeStr, !strconcat(Dt, "8"),
3127 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003128 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003129 OpcodeStr, !strconcat(Dt, "16"),
3130 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3131 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3132 OpcodeStr, !strconcat(Dt, "32"),
3133 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003134}
3135
Bob Wilson5bafff32009-06-22 23:27:02 +00003136// Neon Long 3-register vector intrinsics.
3137
3138// First with only element sizes of 16 and 32 bits:
3139multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003140 InstrItinClass itin16, InstrItinClass itin32,
3141 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003142 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003143 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt, "16"),
3145 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003146 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003147 OpcodeStr, !strconcat(Dt, "32"),
3148 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149}
3150
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003151multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 InstrItinClass itin, string OpcodeStr, string Dt,
3153 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003154 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003156 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003158}
3159
Bob Wilson5bafff32009-06-22 23:27:02 +00003160// ....then also with element size of 8 bits:
3161multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003162 InstrItinClass itin16, InstrItinClass itin32,
3163 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003164 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003165 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003167 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 OpcodeStr, !strconcat(Dt, "8"),
3169 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003170}
3171
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003172// ....with explicit extend (VABDL).
3173multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3174 InstrItinClass itin, string OpcodeStr, string Dt,
3175 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3176 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3177 OpcodeStr, !strconcat(Dt, "8"),
3178 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003179 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003180 OpcodeStr, !strconcat(Dt, "16"),
3181 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3182 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3183 OpcodeStr, !strconcat(Dt, "32"),
3184 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3185}
3186
Bob Wilson5bafff32009-06-22 23:27:02 +00003187
3188// Neon Wide 3-register vector intrinsics,
3189// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003190multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3191 string OpcodeStr, string Dt,
3192 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3193 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3194 OpcodeStr, !strconcat(Dt, "8"),
3195 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3196 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3197 OpcodeStr, !strconcat(Dt, "16"),
3198 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3199 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3200 OpcodeStr, !strconcat(Dt, "32"),
3201 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202}
3203
3204
3205// Neon Multiply-Op vector operations,
3206// element sizes of 8, 16 and 32 bits:
3207multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003208 InstrItinClass itinD16, InstrItinClass itinD32,
3209 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003211 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003212 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003213 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003214 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003216 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003220 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003221 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003222 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003224 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226}
3227
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003228multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003229 InstrItinClass itinD16, InstrItinClass itinD32,
3230 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003232 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003234 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003236 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003237 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3238 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003239 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003240 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3241 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003242}
Bob Wilson5bafff32009-06-22 23:27:02 +00003243
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003244// Neon Intrinsic-Op vector operations,
3245// element sizes of 8, 16 and 32 bits:
3246multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3247 InstrItinClass itinD, InstrItinClass itinQ,
3248 string OpcodeStr, string Dt, Intrinsic IntOp,
3249 SDNode OpNode> {
3250 // 64-bit vector types.
3251 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3252 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3253 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3254 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3255 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3256 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3257
3258 // 128-bit vector types.
3259 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3260 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3261 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3262 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3263 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3264 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3265}
3266
Bob Wilson5bafff32009-06-22 23:27:02 +00003267// Neon 3-argument intrinsics,
3268// element sizes of 8, 16 and 32 bits:
3269multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003270 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003272 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003273 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003274 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003275 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003276 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003277 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003278 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279
3280 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003281 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003282 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003283 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003284 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003285 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003286 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287}
3288
3289
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003290// Neon Long Multiply-Op vector operations,
3291// element sizes of 8, 16 and 32 bits:
3292multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3293 InstrItinClass itin16, InstrItinClass itin32,
3294 string OpcodeStr, string Dt, SDNode MulOp,
3295 SDNode OpNode> {
3296 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3297 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3298 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3299 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3300 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3301 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3302}
3303
3304multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3305 string Dt, SDNode MulOp, SDNode OpNode> {
3306 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3307 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3308 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3309 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3310}
3311
3312
Bob Wilson5bafff32009-06-22 23:27:02 +00003313// Neon Long 3-argument intrinsics.
3314
3315// First with only element sizes of 16 and 32 bits:
3316multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003317 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003318 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003319 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003321 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003323}
3324
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003325multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003327 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003329 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003330 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003331}
3332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// ....then also with element size of 8 bits:
3334multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003335 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003337 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3338 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003340}
3341
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003342// ....with explicit extend (VABAL).
3343multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3344 InstrItinClass itin, string OpcodeStr, string Dt,
3345 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3346 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3347 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3348 IntOp, ExtOp, OpNode>;
3349 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3350 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3351 IntOp, ExtOp, OpNode>;
3352 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3353 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3354 IntOp, ExtOp, OpNode>;
3355}
3356
Bob Wilson5bafff32009-06-22 23:27:02 +00003357
Bob Wilson5bafff32009-06-22 23:27:02 +00003358// Neon Pairwise long 2-register intrinsics,
3359// element sizes of 8, 16 and 32 bits:
3360multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3361 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003363 // 64-bit vector types.
3364 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003365 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003367 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003368 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003370
3371 // 128-bit vector types.
3372 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003373 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003375 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003376 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003377 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003378}
3379
3380
3381// Neon Pairwise long 2-register accumulate intrinsics,
3382// element sizes of 8, 16 and 32 bits:
3383multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3384 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003386 // 64-bit vector types.
3387 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003391 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003392 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003393
3394 // 128-bit vector types.
3395 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003400 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003401}
3402
3403
3404// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003405// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003406// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003407multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3408 InstrItinClass itin, string OpcodeStr, string Dt,
3409 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003411 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003413 let Inst{21-19} = 0b001; // imm6 = 001xxx
3414 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003415 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003417 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3418 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003419 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003421 let Inst{21} = 0b1; // imm6 = 1xxxxx
3422 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003423 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003425 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003426
3427 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003428 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003430 let Inst{21-19} = 0b001; // imm6 = 001xxx
3431 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003432 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003434 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3435 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003436 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003438 let Inst{21} = 0b1; // imm6 = 1xxxxx
3439 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003440 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3441 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3442 // imm6 = xxxxxx
3443}
3444multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3445 InstrItinClass itin, string OpcodeStr, string Dt,
3446 SDNode OpNode> {
3447 // 64-bit vector types.
3448 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3449 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3450 let Inst{21-19} = 0b001; // imm6 = 001xxx
3451 }
3452 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3453 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3454 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3455 }
3456 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3457 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3458 let Inst{21} = 0b1; // imm6 = 1xxxxx
3459 }
3460 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3461 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3462 // imm6 = xxxxxx
3463
3464 // 128-bit vector types.
3465 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3466 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3467 let Inst{21-19} = 0b001; // imm6 = 001xxx
3468 }
3469 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3470 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3471 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3472 }
3473 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3474 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3475 let Inst{21} = 0b1; // imm6 = 1xxxxx
3476 }
3477 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003479 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003480}
3481
Bob Wilson5bafff32009-06-22 23:27:02 +00003482// Neon Shift-Accumulate vector operations,
3483// element sizes of 8, 16, 32 and 64 bits:
3484multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003485 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003487 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003489 let Inst{21-19} = 0b001; // imm6 = 001xxx
3490 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003491 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003492 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003493 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3494 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003495 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003496 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003497 let Inst{21} = 0b1; // imm6 = 1xxxxx
3498 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003499 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003501 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003502
3503 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003504 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003505 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003506 let Inst{21-19} = 0b001; // imm6 = 001xxx
3507 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003508 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003510 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3511 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003512 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003514 let Inst{21} = 0b1; // imm6 = 1xxxxx
3515 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003516 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003518 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003519}
3520
Bob Wilson5bafff32009-06-22 23:27:02 +00003521// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003522// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003523// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003524multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3525 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003526 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003527 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3528 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003529 let Inst{21-19} = 0b001; // imm6 = 001xxx
3530 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003531 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3532 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003533 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3534 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003535 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3536 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003537 let Inst{21} = 0b1; // imm6 = 1xxxxx
3538 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003539 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3540 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003541 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003542
3543 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003544 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3545 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003546 let Inst{21-19} = 0b001; // imm6 = 001xxx
3547 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003548 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3549 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003550 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3551 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003552 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3553 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003554 let Inst{21} = 0b1; // imm6 = 1xxxxx
3555 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003556 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3557 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3558 // imm6 = xxxxxx
3559}
3560multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3561 string OpcodeStr> {
3562 // 64-bit vector types.
3563 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3564 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3565 let Inst{21-19} = 0b001; // imm6 = 001xxx
3566 }
3567 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3568 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3569 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3570 }
3571 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3572 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3573 let Inst{21} = 0b1; // imm6 = 1xxxxx
3574 }
3575 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3576 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3577 // imm6 = xxxxxx
3578
3579 // 128-bit vector types.
3580 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3581 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3582 let Inst{21-19} = 0b001; // imm6 = 001xxx
3583 }
3584 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3585 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3586 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3587 }
3588 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3589 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3590 let Inst{21} = 0b1; // imm6 = 1xxxxx
3591 }
3592 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3593 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003594 // imm6 = xxxxxx
3595}
3596
3597// Neon Shift Long operations,
3598// element sizes of 8, 16, 32 bits:
3599multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003600 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003601 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003602 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21-19} = 0b001; // imm6 = 001xxx
3604 }
3605 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003606 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3608 }
3609 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003610 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21} = 0b1; // imm6 = 1xxxxx
3612 }
3613}
3614
3615// Neon Shift Narrow operations,
3616// element sizes of 16, 32, 64 bits:
3617multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003619 SDNode OpNode> {
3620 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003621 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003622 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003623 let Inst{21-19} = 0b001; // imm6 = 001xxx
3624 }
3625 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003626 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003627 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003628 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3629 }
3630 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003631 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003632 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003633 let Inst{21} = 0b1; // imm6 = 1xxxxx
3634 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003635}
3636
3637//===----------------------------------------------------------------------===//
3638// Instruction Definitions.
3639//===----------------------------------------------------------------------===//
3640
3641// Vector Add Operations.
3642
3643// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003644defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003645 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003646def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003647 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003648def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003649 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003650// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003651defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3652 "vaddl", "s", add, sext, 1>;
3653defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3654 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003656defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3657defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003659defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3660 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3661 "vhadd", "s", int_arm_neon_vhadds, 1>;
3662defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3663 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3664 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003665// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003666defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3667 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3668 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3669defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3670 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3671 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003672// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003673defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3674 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3675 "vqadd", "s", int_arm_neon_vqadds, 1>;
3676defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3677 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3678 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003680defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3681 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003683defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3684 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685
3686// Vector Multiply Operations.
3687
3688// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003689defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003690 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003691def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3692 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3693def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3694 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003695def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003696 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003697def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003698 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003699defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003700def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3701def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3702 v2f32, fmul>;
3703
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3705 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3706 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3707 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003708 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003709 (SubReg_i16_lane imm:$lane)))>;
3710def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3711 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3712 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3713 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003714 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003715 (SubReg_i32_lane imm:$lane)))>;
3716def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3717 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3718 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3719 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003720 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003721 (SubReg_i32_lane imm:$lane)))>;
3722
Bob Wilson5bafff32009-06-22 23:27:02 +00003723// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003724defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003725 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003726 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003727defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3728 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003729 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003730def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003731 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3732 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003733 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3734 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003735 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736 (SubReg_i16_lane imm:$lane)))>;
3737def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003738 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3739 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003740 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3741 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003742 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003743 (SubReg_i32_lane imm:$lane)))>;
3744
Bob Wilson5bafff32009-06-22 23:27:02 +00003745// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003746defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3747 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003748 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003749defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3750 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003751 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003752def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003753 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3754 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003755 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3756 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003757 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003758 (SubReg_i16_lane imm:$lane)))>;
3759def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003760 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3761 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003762 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3763 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003765 (SubReg_i32_lane imm:$lane)))>;
3766
Bob Wilson5bafff32009-06-22 23:27:02 +00003767// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003768defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3769 "vmull", "s", NEONvmulls, 1>;
3770defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3771 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003772def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003773 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003774defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3775defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003776
Bob Wilson5bafff32009-06-22 23:27:02 +00003777// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003778defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3779 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3780defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3781 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003782
3783// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3784
3785// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003786defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003787 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3788def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003789 v2f32, fmul_su, fadd_mlx>,
3790 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003791def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003792 v4f32, fmul_su, fadd_mlx>,
3793 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003794defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003795 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3796def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003797 v2f32, fmul_su, fadd_mlx>,
3798 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003799def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003800 v4f32, v2f32, fmul_su, fadd_mlx>,
3801 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003802
3803def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003804 (mul (v8i16 QPR:$src2),
3805 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3806 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003807 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003808 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003809 (SubReg_i16_lane imm:$lane)))>;
3810
3811def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003812 (mul (v4i32 QPR:$src2),
3813 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3814 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003815 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003816 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003817 (SubReg_i32_lane imm:$lane)))>;
3818
Evan Cheng48575f62010-12-05 22:04:16 +00003819def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3820 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003821 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003822 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3823 (v4f32 QPR:$src2),
3824 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003825 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003826 (SubReg_i32_lane imm:$lane)))>,
3827 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003828
Bob Wilson5bafff32009-06-22 23:27:02 +00003829// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003830defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3831 "vmlal", "s", NEONvmulls, add>;
3832defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3833 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003834
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003835defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3836defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003837
Bob Wilson5bafff32009-06-22 23:27:02 +00003838// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003839defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003840 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003841defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003842
Bob Wilson5bafff32009-06-22 23:27:02 +00003843// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003844defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003845 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3846def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003847 v2f32, fmul_su, fsub_mlx>,
3848 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003849def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003850 v4f32, fmul_su, fsub_mlx>,
3851 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003852defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003853 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3854def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003855 v2f32, fmul_su, fsub_mlx>,
3856 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003857def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003858 v4f32, v2f32, fmul_su, fsub_mlx>,
3859 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003860
3861def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003862 (mul (v8i16 QPR:$src2),
3863 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3864 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003866 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003867 (SubReg_i16_lane imm:$lane)))>;
3868
3869def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003870 (mul (v4i32 QPR:$src2),
3871 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3872 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003873 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003874 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003875 (SubReg_i32_lane imm:$lane)))>;
3876
Evan Cheng48575f62010-12-05 22:04:16 +00003877def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3878 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003879 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3880 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003881 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003882 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003883 (SubReg_i32_lane imm:$lane)))>,
3884 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003885
Bob Wilson5bafff32009-06-22 23:27:02 +00003886// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003887defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3888 "vmlsl", "s", NEONvmulls, sub>;
3889defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3890 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003891
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003892defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3893defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003894
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003896defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003897 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003898defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003899
3900// Vector Subtract Operations.
3901
3902// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003903defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003904 "vsub", "i", sub, 0>;
3905def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003906 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003907def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003908 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003910defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3911 "vsubl", "s", sub, sext, 0>;
3912defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3913 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003914// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003915defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3916defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003918defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003919 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003920 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003921defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003922 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003923 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003924// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003925defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003926 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003927 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003928defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003929 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003930 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003931// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003932defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3933 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003934// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003935defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3936 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003937
3938// Vector Comparisons.
3939
3940// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003941defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3942 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003943def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003944 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003945def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003946 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003947
Johnny Chen363ac582010-02-23 01:42:58 +00003948defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003949 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003950
Bob Wilson5bafff32009-06-22 23:27:02 +00003951// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003952defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3953 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003954defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003955 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003956def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3957 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003958def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003959 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003960
Johnny Chen363ac582010-02-23 01:42:58 +00003961defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003962 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003963defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003964 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003965
Bob Wilson5bafff32009-06-22 23:27:02 +00003966// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003967defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3968 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3969defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3970 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003971def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003972 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003973def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003974 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003975
Johnny Chen363ac582010-02-23 01:42:58 +00003976defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003977 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003978defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003979 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003980
Bob Wilson5bafff32009-06-22 23:27:02 +00003981// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003982def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3983 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3984def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3985 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003986// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003987def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3988 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3989def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3990 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003992defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003993 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003994
3995// Vector Bitwise Operations.
3996
Bob Wilsoncba270d2010-07-13 21:16:48 +00003997def vnotd : PatFrag<(ops node:$in),
3998 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3999def vnotq : PatFrag<(ops node:$in),
4000 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004001
4002
Bob Wilson5bafff32009-06-22 23:27:02 +00004003// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004004def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4005 v2i32, v2i32, and, 1>;
4006def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4007 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008
4009// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004010def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4011 v2i32, v2i32, xor, 1>;
4012def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4013 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004014
4015// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004016def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4017 v2i32, v2i32, or, 1>;
4018def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4019 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004020
Owen Andersond9668172010-11-03 22:44:51 +00004021def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004022 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004023 IIC_VMOVImm,
4024 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4025 [(set DPR:$Vd,
4026 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4027 let Inst{9} = SIMM{9};
4028}
4029
Owen Anderson080c0922010-11-05 19:27:46 +00004030def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004031 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004032 IIC_VMOVImm,
4033 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4034 [(set DPR:$Vd,
4035 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004036 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004037}
4038
4039def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004040 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004041 IIC_VMOVImm,
4042 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4043 [(set QPR:$Vd,
4044 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4045 let Inst{9} = SIMM{9};
4046}
4047
Owen Anderson080c0922010-11-05 19:27:46 +00004048def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004049 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004050 IIC_VMOVImm,
4051 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4052 [(set QPR:$Vd,
4053 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004054 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004055}
4056
4057
Bob Wilson5bafff32009-06-22 23:27:02 +00004058// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004059def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4060 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4061 "vbic", "$Vd, $Vn, $Vm", "",
4062 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4063 (vnotd DPR:$Vm))))]>;
4064def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4065 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4066 "vbic", "$Vd, $Vn, $Vm", "",
4067 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4068 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069
Owen Anderson080c0922010-11-05 19:27:46 +00004070def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004071 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004072 IIC_VMOVImm,
4073 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4074 [(set DPR:$Vd,
4075 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4076 let Inst{9} = SIMM{9};
4077}
4078
4079def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004080 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004081 IIC_VMOVImm,
4082 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4083 [(set DPR:$Vd,
4084 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4085 let Inst{10-9} = SIMM{10-9};
4086}
4087
4088def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004089 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004090 IIC_VMOVImm,
4091 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4092 [(set QPR:$Vd,
4093 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4094 let Inst{9} = SIMM{9};
4095}
4096
4097def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004098 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004099 IIC_VMOVImm,
4100 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4101 [(set QPR:$Vd,
4102 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4103 let Inst{10-9} = SIMM{10-9};
4104}
4105
Bob Wilson5bafff32009-06-22 23:27:02 +00004106// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004107def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4108 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4109 "vorn", "$Vd, $Vn, $Vm", "",
4110 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4111 (vnotd DPR:$Vm))))]>;
4112def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4113 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4114 "vorn", "$Vd, $Vn, $Vm", "",
4115 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4116 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004117
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004118// VMVN : Vector Bitwise NOT (Immediate)
4119
4120let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004121
Owen Andersonca6945e2010-12-01 00:28:25 +00004122def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004123 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004124 "vmvn", "i16", "$Vd, $SIMM", "",
4125 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004126 let Inst{9} = SIMM{9};
4127}
4128
Owen Andersonca6945e2010-12-01 00:28:25 +00004129def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004130 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004131 "vmvn", "i16", "$Vd, $SIMM", "",
4132 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004133 let Inst{9} = SIMM{9};
4134}
4135
Owen Andersonca6945e2010-12-01 00:28:25 +00004136def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004137 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004138 "vmvn", "i32", "$Vd, $SIMM", "",
4139 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004140 let Inst{11-8} = SIMM{11-8};
4141}
4142
Owen Andersonca6945e2010-12-01 00:28:25 +00004143def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004144 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004145 "vmvn", "i32", "$Vd, $SIMM", "",
4146 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004147 let Inst{11-8} = SIMM{11-8};
4148}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004149}
4150
Bob Wilson5bafff32009-06-22 23:27:02 +00004151// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004152def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004153 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4154 "vmvn", "$Vd, $Vm", "",
4155 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004156def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004157 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4158 "vmvn", "$Vd, $Vm", "",
4159 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004160def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4161def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004162
4163// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004164def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4165 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004166 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004167 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004168 [(set DPR:$Vd,
4169 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004170
4171def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4172 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4173 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4174
Owen Anderson4110b432010-10-25 20:13:13 +00004175def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4176 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004177 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004178 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004179 [(set QPR:$Vd,
4180 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004181
4182def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4183 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4184 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004187// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004188// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004189def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004190 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004191 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004192 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004193 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004194def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004195 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004196 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004197 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004198 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004199
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004201// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004202// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004203def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004204 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004205 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004206 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004207 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004208def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004209 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004210 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004211 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004212 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004213
4214// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004215// for equivalent operations with different register constraints; it just
4216// inserts copies.
4217
4218// Vector Absolute Differences.
4219
4220// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004221defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004222 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004223 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004224defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004225 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004226 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004227def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004228 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004229def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004230 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004233defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4234 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4235defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4236 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004237
4238// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004239defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4240 "vaba", "s", int_arm_neon_vabds, add>;
4241defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4242 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004243
4244// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004245defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4246 "vabal", "s", int_arm_neon_vabds, zext, add>;
4247defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4248 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004249
4250// Vector Maximum and Minimum.
4251
4252// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004253defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004254 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004255 "vmax", "s", int_arm_neon_vmaxs, 1>;
4256defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004257 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004258 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004259def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4260 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004261 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004262def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4263 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004264 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4265
4266// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004267defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4268 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4269 "vmin", "s", int_arm_neon_vmins, 1>;
4270defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4271 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4272 "vmin", "u", int_arm_neon_vminu, 1>;
4273def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4274 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004275 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004276def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4277 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004278 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// Vector Pairwise Operations.
4281
4282// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004283def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4284 "vpadd", "i8",
4285 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4286def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4287 "vpadd", "i16",
4288 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4289def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4290 "vpadd", "i32",
4291 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004292def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004293 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004294 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004295
4296// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004297defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004298 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004299defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004300 int_arm_neon_vpaddlu>;
4301
4302// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004303defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004304 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004305defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004306 int_arm_neon_vpadalu>;
4307
4308// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004309def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004310 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004311def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004313def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004314 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004315def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004316 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004317def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004318 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004319def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004320 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004321def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004322 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
4324// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004325def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004326 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004327def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004328 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004329def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004330 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004331def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004332 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004333def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004334 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004335def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004336 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004337def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004338 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339
4340// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4341
4342// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004343def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004344 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004345 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004346def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004347 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004348 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004349def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004350 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004351 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004352def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004353 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004354 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004355
4356// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004357def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004358 IIC_VRECSD, "vrecps", "f32",
4359 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004360def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004361 IIC_VRECSQ, "vrecps", "f32",
4362 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004365def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004366 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004367 v2i32, v2i32, int_arm_neon_vrsqrte>;
4368def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004369 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004370 v4i32, v4i32, int_arm_neon_vrsqrte>;
4371def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004372 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004373 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004374def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004375 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004376 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
4378// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004379def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004380 IIC_VRECSD, "vrsqrts", "f32",
4381 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004382def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004383 IIC_VRECSQ, "vrsqrts", "f32",
4384 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004385
4386// Vector Shifts.
4387
4388// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004389defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004390 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004391 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004392defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004393 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004394 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004395
Bob Wilson5bafff32009-06-22 23:27:02 +00004396// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004397defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4398
Bob Wilson5bafff32009-06-22 23:27:02 +00004399// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004400defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4401defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004402
4403// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004404defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4405defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004406
4407// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004408class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004409 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004410 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004411 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004412 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004413 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004414 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004415}
Evan Chengf81bf152009-11-23 21:57:23 +00004416def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004417 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004418def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004419 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004420def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004421 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422
4423// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004424defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004425 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
4427// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004428defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004429 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004430 "vrshl", "s", int_arm_neon_vrshifts>;
4431defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004432 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004433 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004434// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004435defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4436defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004437
4438// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004439defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004440 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004441
4442// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004443defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004445 "vqshl", "s", int_arm_neon_vqshifts>;
4446defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004447 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004448 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004449// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004450defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4451defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4452
Bob Wilson5bafff32009-06-22 23:27:02 +00004453// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004454defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004455
4456// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004457defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004458 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004459defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004460 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004463defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004464 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004465
4466// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004467defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004468 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004469 "vqrshl", "s", int_arm_neon_vqrshifts>;
4470defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004471 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004472 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004473
4474// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004475defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004476 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004477defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004478 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004479
4480// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004481defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004482 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004483
4484// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004485defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4486defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004487// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004488defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4489defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
4491// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004492defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4493
Bob Wilson5bafff32009-06-22 23:27:02 +00004494// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004495defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496
4497// Vector Absolute and Saturating Absolute.
4498
4499// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004500defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004501 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004502 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004503def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004504 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004505 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004506def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004507 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004508 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004509
4510// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004511defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004512 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004513 int_arm_neon_vqabs>;
4514
4515// Vector Negate.
4516
Bob Wilsoncba270d2010-07-13 21:16:48 +00004517def vnegd : PatFrag<(ops node:$in),
4518 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4519def vnegq : PatFrag<(ops node:$in),
4520 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004521
Evan Chengf81bf152009-11-23 21:57:23 +00004522class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004523 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4524 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4525 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004526class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004527 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4528 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4529 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004530
Chris Lattner0a00ed92010-03-28 08:39:10 +00004531// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004532def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4533def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4534def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4535def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4536def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4537def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004538
4539// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004540def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004541 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4542 "vneg", "f32", "$Vd, $Vm", "",
4543 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004544def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004545 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4546 "vneg", "f32", "$Vd, $Vm", "",
4547 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004548
Bob Wilsoncba270d2010-07-13 21:16:48 +00004549def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4550def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4551def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4552def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4553def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4554def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004555
4556// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004557defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004558 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004559 int_arm_neon_vqneg>;
4560
4561// Vector Bit Counting Operations.
4562
4563// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004564defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004565 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004566 int_arm_neon_vcls>;
4567// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004568defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004569 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004570 int_arm_neon_vclz>;
4571// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004572def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004573 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004574 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004575def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004576 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004577 v16i8, v16i8, int_arm_neon_vcnt>;
4578
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004579// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004580def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004581 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4582 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004583def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004584 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4585 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004586
Bob Wilson5bafff32009-06-22 23:27:02 +00004587// Vector Move Operations.
4588
4589// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004590def : InstAlias<"vmov${p} $Vd, $Vm",
4591 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4592def : InstAlias<"vmov${p} $Vd, $Vm",
4593 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
Bob Wilson5bafff32009-06-22 23:27:02 +00004595// VMOV : Vector Move (Immediate)
4596
Evan Cheng47006be2010-05-17 21:54:50 +00004597let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004598def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004599 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004600 "vmov", "i8", "$Vd, $SIMM", "",
4601 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4602def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004603 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004604 "vmov", "i8", "$Vd, $SIMM", "",
4605 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004606
Owen Andersonca6945e2010-12-01 00:28:25 +00004607def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004608 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004609 "vmov", "i16", "$Vd, $SIMM", "",
4610 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004611 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004612}
4613
Owen Andersonca6945e2010-12-01 00:28:25 +00004614def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004615 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004616 "vmov", "i16", "$Vd, $SIMM", "",
4617 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004618 let Inst{9} = SIMM{9};
4619}
Bob Wilson5bafff32009-06-22 23:27:02 +00004620
Owen Andersonca6945e2010-12-01 00:28:25 +00004621def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004622 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004623 "vmov", "i32", "$Vd, $SIMM", "",
4624 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004625 let Inst{11-8} = SIMM{11-8};
4626}
4627
Owen Andersonca6945e2010-12-01 00:28:25 +00004628def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004629 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004630 "vmov", "i32", "$Vd, $SIMM", "",
4631 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004632 let Inst{11-8} = SIMM{11-8};
4633}
Bob Wilson5bafff32009-06-22 23:27:02 +00004634
Owen Andersonca6945e2010-12-01 00:28:25 +00004635def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004636 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004637 "vmov", "i64", "$Vd, $SIMM", "",
4638 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4639def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004640 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004641 "vmov", "i64", "$Vd, $SIMM", "",
4642 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004643
4644def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4645 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4646 "vmov", "f32", "$Vd, $SIMM", "",
4647 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4648def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4649 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4650 "vmov", "f32", "$Vd, $SIMM", "",
4651 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004652} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004653
4654// VMOV : Vector Get Lane (move scalar to ARM core register)
4655
Johnny Chen131c4a52009-11-23 17:48:17 +00004656def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004657 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4658 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004659 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4660 imm:$lane))]> {
4661 let Inst{21} = lane{2};
4662 let Inst{6-5} = lane{1-0};
4663}
Johnny Chen131c4a52009-11-23 17:48:17 +00004664def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004665 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4666 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004667 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4668 imm:$lane))]> {
4669 let Inst{21} = lane{1};
4670 let Inst{6} = lane{0};
4671}
Johnny Chen131c4a52009-11-23 17:48:17 +00004672def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004673 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4674 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004675 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4676 imm:$lane))]> {
4677 let Inst{21} = lane{2};
4678 let Inst{6-5} = lane{1-0};
4679}
Johnny Chen131c4a52009-11-23 17:48:17 +00004680def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004681 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4682 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004683 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4684 imm:$lane))]> {
4685 let Inst{21} = lane{1};
4686 let Inst{6} = lane{0};
4687}
Johnny Chen131c4a52009-11-23 17:48:17 +00004688def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004689 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4690 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004691 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4692 imm:$lane))]> {
4693 let Inst{21} = lane{0};
4694}
Bob Wilson5bafff32009-06-22 23:27:02 +00004695// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4696def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4697 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004698 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004699 (SubReg_i8_lane imm:$lane))>;
4700def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4701 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004702 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004703 (SubReg_i16_lane imm:$lane))>;
4704def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4705 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004706 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004707 (SubReg_i8_lane imm:$lane))>;
4708def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4709 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004710 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004711 (SubReg_i16_lane imm:$lane))>;
4712def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4713 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004714 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004715 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004716def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004717 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004718 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004719def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004720 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004721 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004722//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004723// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004725 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004726
4727
4728// VMOV : Vector Set Lane (move ARM core register to scalar)
4729
Owen Andersond2fbdb72010-10-27 21:28:09 +00004730let Constraints = "$src1 = $V" in {
4731def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004732 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4733 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004734 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4735 GPR:$R, imm:$lane))]> {
4736 let Inst{21} = lane{2};
4737 let Inst{6-5} = lane{1-0};
4738}
4739def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004740 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4741 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004742 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4743 GPR:$R, imm:$lane))]> {
4744 let Inst{21} = lane{1};
4745 let Inst{6} = lane{0};
4746}
4747def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004748 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4749 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004750 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4751 GPR:$R, imm:$lane))]> {
4752 let Inst{21} = lane{0};
4753}
Bob Wilson5bafff32009-06-22 23:27:02 +00004754}
4755def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004756 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004757 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004758 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004759 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004760 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004761def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004762 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004763 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004764 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004765 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004766 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004767def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004768 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004769 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004770 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004771 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004772 (DSubReg_i32_reg imm:$lane)))>;
4773
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004774def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004775 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4776 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004777def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004778 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4779 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004780
4781//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004782// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004783def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004784 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004785
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004786def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004787 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004788def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004789 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004790def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004791 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004792
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004793def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4794 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4795def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4796 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4797def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4798 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4799
4800def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4801 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4802 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004803 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004804def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4805 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4806 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004807 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004808def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4809 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4810 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004811 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004812
Bob Wilson5bafff32009-06-22 23:27:02 +00004813// VDUP : Vector Duplicate (from ARM core register to all elements)
4814
Evan Chengf81bf152009-11-23 21:57:23 +00004815class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004816 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4817 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4818 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004819class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004820 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4821 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4822 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823
Evan Chengf81bf152009-11-23 21:57:23 +00004824def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4825def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4826def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4827def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4828def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4829def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004830
Jim Grosbach958108a2011-03-11 20:44:08 +00004831def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4832def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004833
4834// VDUP : Vector Duplicate Lane (from scalar to all elements)
4835
Johnny Chene4614f72010-03-25 17:01:27 +00004836class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004837 ValueType Ty, Operand IdxTy>
4838 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4839 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004840 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004841
Johnny Chene4614f72010-03-25 17:01:27 +00004842class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004843 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4844 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4845 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004846 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004847 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004848
Bob Wilson507df402009-10-21 02:15:46 +00004849// Inst{19-16} is partially specified depending on the element size.
4850
Jim Grosbach460a9052011-10-07 23:56:00 +00004851def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4852 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004853 let Inst{19-17} = lane{2-0};
4854}
Jim Grosbach460a9052011-10-07 23:56:00 +00004855def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4856 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004857 let Inst{19-18} = lane{1-0};
4858}
Jim Grosbach460a9052011-10-07 23:56:00 +00004859def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4860 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004861 let Inst{19} = lane{0};
4862}
Jim Grosbach460a9052011-10-07 23:56:00 +00004863def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4864 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004865 let Inst{19-17} = lane{2-0};
4866}
Jim Grosbach460a9052011-10-07 23:56:00 +00004867def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4868 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004869 let Inst{19-18} = lane{1-0};
4870}
Jim Grosbach460a9052011-10-07 23:56:00 +00004871def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4872 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004873 let Inst{19} = lane{0};
4874}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004875
4876def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4877 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4878
4879def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4880 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004881
Bob Wilson0ce37102009-08-14 05:08:32 +00004882def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4883 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4884 (DSubReg_i8_reg imm:$lane))),
4885 (SubReg_i8_lane imm:$lane)))>;
4886def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4887 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4888 (DSubReg_i16_reg imm:$lane))),
4889 (SubReg_i16_lane imm:$lane)))>;
4890def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4891 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4892 (DSubReg_i32_reg imm:$lane))),
4893 (SubReg_i32_lane imm:$lane)))>;
4894def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004895 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004896 (DSubReg_i32_reg imm:$lane))),
4897 (SubReg_i32_lane imm:$lane)))>;
4898
Jim Grosbach65dc3032010-10-06 21:16:16 +00004899def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004900 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004901def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004902 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004903
Bob Wilson5bafff32009-06-22 23:27:02 +00004904// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004905defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004906 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004907// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004908defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4909 "vqmovn", "s", int_arm_neon_vqmovns>;
4910defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4911 "vqmovn", "u", int_arm_neon_vqmovnu>;
4912defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4913 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004914// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004915defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4916defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004917
4918// Vector Conversions.
4919
Johnny Chen9e088762010-03-17 17:52:21 +00004920// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004921def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4922 v2i32, v2f32, fp_to_sint>;
4923def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4924 v2i32, v2f32, fp_to_uint>;
4925def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4926 v2f32, v2i32, sint_to_fp>;
4927def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4928 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004929
Johnny Chen6c8648b2010-03-17 23:26:50 +00004930def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4931 v4i32, v4f32, fp_to_sint>;
4932def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4933 v4i32, v4f32, fp_to_uint>;
4934def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4935 v4f32, v4i32, sint_to_fp>;
4936def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4937 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004938
4939// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004940let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004941def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004942 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004943def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004944 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004945def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004946 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004947def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004948 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004949}
Bob Wilson5bafff32009-06-22 23:27:02 +00004950
Owen Andersonb589be92011-11-15 19:55:00 +00004951let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004952def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004953 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004954def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004955 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004956def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004957 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004958def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004959 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004960}
Bob Wilson5bafff32009-06-22 23:27:02 +00004961
Bob Wilson04063562010-12-15 22:14:12 +00004962// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4963def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4964 IIC_VUNAQ, "vcvt", "f16.f32",
4965 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4966 Requires<[HasNEON, HasFP16]>;
4967def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4968 IIC_VUNAQ, "vcvt", "f32.f16",
4969 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4970 Requires<[HasNEON, HasFP16]>;
4971
Bob Wilsond8e17572009-08-12 22:31:50 +00004972// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004973
4974// VREV64 : Vector Reverse elements within 64-bit doublewords
4975
Evan Chengf81bf152009-11-23 21:57:23 +00004976class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004977 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4978 (ins DPR:$Vm), IIC_VMOVD,
4979 OpcodeStr, Dt, "$Vd, $Vm", "",
4980 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004981class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004982 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4983 (ins QPR:$Vm), IIC_VMOVQ,
4984 OpcodeStr, Dt, "$Vd, $Vm", "",
4985 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004986
Evan Chengf81bf152009-11-23 21:57:23 +00004987def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4988def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4989def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004990def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004991
Evan Chengf81bf152009-11-23 21:57:23 +00004992def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4993def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4994def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004995def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004996
4997// VREV32 : Vector Reverse elements within 32-bit words
4998
Evan Chengf81bf152009-11-23 21:57:23 +00004999class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005000 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5001 (ins DPR:$Vm), IIC_VMOVD,
5002 OpcodeStr, Dt, "$Vd, $Vm", "",
5003 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005004class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005005 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5006 (ins QPR:$Vm), IIC_VMOVQ,
5007 OpcodeStr, Dt, "$Vd, $Vm", "",
5008 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005009
Evan Chengf81bf152009-11-23 21:57:23 +00005010def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5011def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005012
Evan Chengf81bf152009-11-23 21:57:23 +00005013def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5014def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005015
5016// VREV16 : Vector Reverse elements within 16-bit halfwords
5017
Evan Chengf81bf152009-11-23 21:57:23 +00005018class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005019 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5020 (ins DPR:$Vm), IIC_VMOVD,
5021 OpcodeStr, Dt, "$Vd, $Vm", "",
5022 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005023class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005024 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5025 (ins QPR:$Vm), IIC_VMOVQ,
5026 OpcodeStr, Dt, "$Vd, $Vm", "",
5027 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005028
Evan Chengf81bf152009-11-23 21:57:23 +00005029def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5030def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005031
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005032// Other Vector Shuffles.
5033
Bob Wilson5e8b8332011-01-07 04:59:04 +00005034// Aligned extractions: really just dropping registers
5035
5036class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5037 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5038 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5039
5040def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5041
5042def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5043
5044def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5045
5046def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5047
5048def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5049
5050
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005051// VEXT : Vector Extract
5052
Jim Grosbach587f5062011-12-02 23:34:39 +00005053class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005054 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005055 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005056 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5057 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005058 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005059 bits<4> index;
5060 let Inst{11-8} = index{3-0};
5061}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005062
Jim Grosbach587f5062011-12-02 23:34:39 +00005063class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005064 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005065 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005066 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5067 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005068 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005069 bits<4> index;
5070 let Inst{11-8} = index{3-0};
5071}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005072
Jim Grosbach587f5062011-12-02 23:34:39 +00005073def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005074 let Inst{11-8} = index{3-0};
5075}
Jim Grosbach587f5062011-12-02 23:34:39 +00005076def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005077 let Inst{11-9} = index{2-0};
5078 let Inst{8} = 0b0;
5079}
Jim Grosbach587f5062011-12-02 23:34:39 +00005080def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005081 let Inst{11-10} = index{1-0};
5082 let Inst{9-8} = 0b00;
5083}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005084def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5085 (v2f32 DPR:$Vm),
5086 (i32 imm:$index))),
5087 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005088
Jim Grosbach587f5062011-12-02 23:34:39 +00005089def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005090 let Inst{11-8} = index{3-0};
5091}
Jim Grosbach587f5062011-12-02 23:34:39 +00005092def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005093 let Inst{11-9} = index{2-0};
5094 let Inst{8} = 0b0;
5095}
Jim Grosbach587f5062011-12-02 23:34:39 +00005096def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005097 let Inst{11-10} = index{1-0};
5098 let Inst{9-8} = 0b00;
5099}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005100def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005101 let Inst{11} = index{0};
5102 let Inst{10-8} = 0b000;
5103}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005104def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5105 (v4f32 QPR:$Vm),
5106 (i32 imm:$index))),
5107 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005108
Bob Wilson64efd902009-08-08 05:53:00 +00005109// VTRN : Vector Transpose
5110
Evan Chengf81bf152009-11-23 21:57:23 +00005111def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5112def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5113def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005114
Evan Chengf81bf152009-11-23 21:57:23 +00005115def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5116def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5117def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005118
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005119// VUZP : Vector Unzip (Deinterleave)
5120
Evan Chengf81bf152009-11-23 21:57:23 +00005121def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5122def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5123def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005124
Evan Chengf81bf152009-11-23 21:57:23 +00005125def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5126def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5127def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005128
5129// VZIP : Vector Zip (Interleave)
5130
Evan Chengf81bf152009-11-23 21:57:23 +00005131def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5132def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5133def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005134
Evan Chengf81bf152009-11-23 21:57:23 +00005135def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5136def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5137def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005138
Bob Wilson114a2662009-08-12 20:51:55 +00005139// Vector Table Lookup and Table Extension.
5140
5141// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005142let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005143def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005144 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005145 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5146 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5147 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005148let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005149def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005150 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5151 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5152 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005153def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005154 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5155 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5156 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005157def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005158 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5159 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005160 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005161 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005162} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005163
Bob Wilsonbd916c52010-09-13 23:55:10 +00005164def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005165 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005166def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005167 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005168def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005169 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005170
Bob Wilson114a2662009-08-12 20:51:55 +00005171// VTBX : Vector Table Extension
5172def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005173 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005174 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5175 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005176 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005177 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005178let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005179def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005180 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5181 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5182 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005183def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005184 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5185 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005186 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005187 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5188 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005189def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005190 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5191 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5192 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5193 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005194} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005195
Bob Wilsonbd916c52010-09-13 23:55:10 +00005196def VTBX2Pseudo
5197 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005198 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005199def VTBX3Pseudo
5200 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005201 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005202def VTBX4Pseudo
5203 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005204 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005205} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005206
Bob Wilson5bafff32009-06-22 23:27:02 +00005207//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005208// NEON instructions for single-precision FP math
5209//===----------------------------------------------------------------------===//
5210
Bob Wilson0e6d5402010-12-13 23:02:31 +00005211class N2VSPat<SDNode OpNode, NeonI Inst>
5212 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005213 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005214 (v2f32 (COPY_TO_REGCLASS (Inst
5215 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005216 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5217 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005218
5219class N3VSPat<SDNode OpNode, NeonI Inst>
5220 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005221 (EXTRACT_SUBREG
5222 (v2f32 (COPY_TO_REGCLASS (Inst
5223 (INSERT_SUBREG
5224 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5225 SPR:$a, ssub_0),
5226 (INSERT_SUBREG
5227 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5228 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005229
5230class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5231 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005232 (EXTRACT_SUBREG
5233 (v2f32 (COPY_TO_REGCLASS (Inst
5234 (INSERT_SUBREG
5235 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5236 SPR:$acc, ssub_0),
5237 (INSERT_SUBREG
5238 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5239 SPR:$a, ssub_0),
5240 (INSERT_SUBREG
5241 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5242 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005243
Bob Wilson4711d5c2010-12-13 23:02:37 +00005244def : N3VSPat<fadd, VADDfd>;
5245def : N3VSPat<fsub, VSUBfd>;
5246def : N3VSPat<fmul, VMULfd>;
5247def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005248 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005249def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005250 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005251def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005252def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005253def : N3VSPat<NEONfmax, VMAXfd>;
5254def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005255def : N2VSPat<arm_ftosi, VCVTf2sd>;
5256def : N2VSPat<arm_ftoui, VCVTf2ud>;
5257def : N2VSPat<arm_sitof, VCVTs2fd>;
5258def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005259
Evan Cheng1d2426c2009-08-07 19:30:41 +00005260//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005261// Non-Instruction Patterns
5262//===----------------------------------------------------------------------===//
5263
5264// bit_convert
5265def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5266def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5267def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5268def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5269def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5270def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5271def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5272def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5273def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5274def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5275def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5276def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5277def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5278def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5279def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5280def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5281def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5282def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5283def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5284def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5285def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5286def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5287def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5288def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5289def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5290def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5291def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5292def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5293def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5294def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5295
5296def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5297def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5298def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5299def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5300def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5301def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5302def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5303def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5304def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5305def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5306def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5307def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5308def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5309def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5310def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5311def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5312def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5313def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5314def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5315def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5316def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5317def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5318def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5319def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5320def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5321def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5322def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5323def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5324def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5325def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005326
5327
5328//===----------------------------------------------------------------------===//
5329// Assembler aliases
5330//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005331
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005332def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5333 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5334def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5335 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5336
Jim Grosbachef448762011-11-14 23:11:19 +00005337
Jim Grosbachd9004412011-12-07 22:52:54 +00005338// VADD two-operand aliases.
5339def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5340 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5341def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5342 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5343def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5344 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5345def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5346 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5347
5348def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5349 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5350def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5351 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5352def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5353 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5354def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5355 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5356
5357def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5358 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5359def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5360 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5361
Jim Grosbach12031342011-12-08 20:56:26 +00005362// VSUB two-operand aliases.
5363def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5364 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5365def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5366 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5367def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5368 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5369def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5370 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5371
5372def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5373 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5374def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5375 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5376def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5377 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5378def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5379 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5380
5381def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5382 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5383def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5384 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5385
Jim Grosbach30a264e2011-12-07 23:01:10 +00005386// VADDW two-operand aliases.
5387def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5388 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5389def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5390 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5391def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5392 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5393def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5394 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5395def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5396 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5397def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5398 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5399
Jim Grosbach43329832011-12-09 21:46:04 +00005400// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005401defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5402 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5403defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5404 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005405defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5406 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5407defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5408 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005409defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5410 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5411defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5412 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5413defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5414 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5415defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5416 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005417// ... two-operand aliases
5418def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5419 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5420def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5421 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005422def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5423 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5424def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5425 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005426def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5427 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5428def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5429 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005430def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005431 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005432def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005433 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5434
5435defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5436 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5437defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5438 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5439defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5440 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5441defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5442 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5443defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5444 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5445defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5446 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005447
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005448// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005449def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5450 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5451def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5452 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5453def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5454 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5455def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5456 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5457
5458def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5459 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5460def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5461 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5462def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5463 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5464def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5465 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5466
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005467def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5468 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5469def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5470 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5471
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005472def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5473 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5474 VectorIndex16:$lane, pred:$p)>;
5475def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5476 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5477 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005478
5479def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5480 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5481 VectorIndex32:$lane, pred:$p)>;
5482def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5483 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5484 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005485
5486def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5487 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5488 VectorIndex32:$lane, pred:$p)>;
5489def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5490 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5491 VectorIndex32:$lane, pred:$p)>;
5492
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005493// VQADD (register) two-operand aliases.
5494def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5495 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5496def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5497 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5498def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5499 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5500def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5501 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5502def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5503 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5504def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5505 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5506def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5507 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5508def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5509 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5510
5511def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5512 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5513def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5514 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5515def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5516 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5517def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5518 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5519def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5520 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5521def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5522 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5523def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5524 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5525def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5526 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5527
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005528// VSHL (immediate) two-operand aliases.
5529def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5530 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5531def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5532 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5533def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5534 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5535def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5536 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5537
5538def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5539 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5540def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5541 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5542def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5543 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5544def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5545 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5546
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005547// VSHL (register) two-operand aliases.
5548def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5549 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5550def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5551 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5552def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5553 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5554def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5555 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5556def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5557 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5558def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5559 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5560def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5561 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5562def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5563 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5564
5565def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5566 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5567def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5568 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5569def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5570 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5571def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5572 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5573def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5574 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5575def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5576 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5577def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5578 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5579def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5580 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5581
Jim Grosbach6b044c22011-12-08 22:06:06 +00005582// VSHL (immediate) two-operand aliases.
5583def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5584 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5585def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5586 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5587def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5588 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5589def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5590 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5591
5592def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5593 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5594def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5595 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5596def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5597 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5598def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5599 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5600
5601def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5602 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5603def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5604 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5605def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5606 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5607def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5608 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5609
5610def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5611 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5612def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5613 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5614def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5615 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5616def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5617 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5618
Jim Grosbach872eedb2011-12-02 22:01:52 +00005619// VLD1 single-lane pseudo-instructions. These need special handling for
5620// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005621defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
5622 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5623defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
5624 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5625defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
5626 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005627
5628defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
5629 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5630defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
5631 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5632defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
5633 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5634defm VLD1LNdWB_register_Asm :
5635 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5636 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5637 rGPR:$Rm, pred:$p)>;
5638defm VLD1LNdWB_register_Asm :
5639 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5640 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5641 rGPR:$Rm, pred:$p)>;
5642defm VLD1LNdWB_register_Asm :
5643 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5644 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5645 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005646
5647
5648// VST1 single-lane pseudo-instructions. These need special handling for
5649// the lane index that an InstAlias can't handle, so we use these instead.
5650defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
5651 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5652defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
5653 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5654defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
5655 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5656
5657defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
5658 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5659defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
5660 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5661defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
5662 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5663defm VST1LNdWB_register_Asm :
5664 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5665 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5666 rGPR:$Rm, pred:$p)>;
5667defm VST1LNdWB_register_Asm :
5668 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5669 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5670 rGPR:$Rm, pred:$p)>;
5671defm VST1LNdWB_register_Asm :
5672 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5673 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5674 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005675
5676// VMOV takes an optional datatype suffix
5677defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5678 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5679defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5680 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5681
Jim Grosbach470855b2011-12-07 17:51:15 +00005682// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5683// D-register versions.
5684def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5685 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5686def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5687 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5688def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5689 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5690def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5691 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5692def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5693 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5694def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5695 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5696def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5697 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5698// Q-register versions.
5699def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5700 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5701def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5702 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5703def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5704 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5705def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5706 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5707def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5708 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5709def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5710 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5711def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5712 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005713
5714// Two-operand variants for VEXT
5715def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5716 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5717def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5718 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5719def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5720 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5721
5722def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5723 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5724def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5725 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5726def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5727 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5728def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5729 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005730
Jim Grosbach0f293de2011-12-13 20:40:37 +00005731// Two-operand variants for VQDMULH
5732def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5733 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5734def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5735 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5736
5737def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5738 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5739def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5740 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5741
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005742// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5743// these should restrict to just the Q register variants, but the register
5744// classes are enough to match correctly regardless, so we keep it simple
5745// and just use MnemonicAlias.
5746def : NEONMnemonicAlias<"vbicq", "vbic">;
5747def : NEONMnemonicAlias<"vandq", "vand">;
5748def : NEONMnemonicAlias<"veorq", "veor">;
5749def : NEONMnemonicAlias<"vorrq", "vorr">;
5750
5751def : NEONMnemonicAlias<"vmovq", "vmov">;
5752def : NEONMnemonicAlias<"vmvnq", "vmvn">;
5753
5754def : NEONMnemonicAlias<"vaddq", "vadd">;
5755def : NEONMnemonicAlias<"vsubq", "vsub">;
5756
5757def : NEONMnemonicAlias<"vminq", "vmin">;
5758def : NEONMnemonicAlias<"vmaxq", "vmax">;
5759
5760def : NEONMnemonicAlias<"vmulq", "vmul">;
5761
5762def : NEONMnemonicAlias<"vabsq", "vabs">;
5763
5764def : NEONMnemonicAlias<"vshlq", "vshl">;
5765def : NEONMnemonicAlias<"vshrq", "vshr">;
5766
5767def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5768
5769def : NEONMnemonicAlias<"vcleq", "vcle">;
5770def : NEONMnemonicAlias<"vceqq", "vceq">;