blob: 3d2b32d7fc6c8ed609abceb2fa628ccddaa2ab92 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include <map>
35
36using namespace llvm;
37
38// Used in getTargetNodeName() below
39namespace {
40 std::map<unsigned, const char *> node_names;
41
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000042 // Byte offset of the preferred slot (counted from the MSB)
43 int prefslotOffset(EVT VT) {
44 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000045 if (VT==MVT::i1) retval=3;
46 if (VT==MVT::i8) retval=3;
47 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000048
49 return retval;
50 }
Scott Michel94bd57e2009-01-15 04:41:47 +000051
Scott Michelc9c8b2a2009-01-26 03:31:40 +000052 //! Expand a library call into an actual call DAG node
53 /*!
54 \note
55 This code is taken from SelectionDAGLegalize, since it is not exposed as
56 part of the LLVM SelectionDAG API.
57 */
58
59 SDValue
60 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000061 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000062 // The input chain to this libcall is the entry node of the function.
63 // Legalizing the call will automatically add the previous call to the
64 // dependence.
65 SDValue InChain = DAG.getEntryNode();
66
67 TargetLowering::ArgListTy Args;
68 TargetLowering::ArgListEntry Entry;
69 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000070 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000071 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000072 Entry.Node = Op.getOperand(i);
73 Entry.Ty = ArgTy;
74 Entry.isSExt = isSigned;
75 Entry.isZExt = !isSigned;
76 Args.push_back(Entry);
77 }
78 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
79 TLI.getPointerTy());
80
81 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000082 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000083 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000084 std::pair<SDValue, SDValue> CallInfo =
85 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Evan Chengec52aaa2012-02-28 06:42:03 +000086 0, TLI.getLibcallCallingConv(LC),
87 /*isTailCall=*/false,
88 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000177 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f64, Expand);
225 setOperationAction(ISD::FMA, MVT::f32, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
303 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000304
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
306 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
307 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
308 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
309 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000310 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
311 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
312 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000315
Scott Michel8bf61e82008-06-02 22:18:03 +0000316 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000317 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT, MVT::i8, Legal);
319 setOperationAction(ISD::SELECT, MVT::i16, Legal);
320 setOperationAction(ISD::SELECT, MVT::i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000322
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::SETCC, MVT::i8, Legal);
324 setOperationAction(ISD::SETCC, MVT::i16, Legal);
325 setOperationAction(ISD::SETCC, MVT::i32, Legal);
326 setOperationAction(ISD::SETCC, MVT::i64, Legal);
327 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000328
Scott Michelf0569be2008-12-27 04:51:36 +0000329 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000331
Scott Michel77f452d2009-08-25 22:37:34 +0000332 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000333 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
337 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
338 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000339 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
340 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
342 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
343 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
344 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
345 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
346 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000347
348 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Scott Michel9de57a92009-01-26 22:33:37 +0000351 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
353 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
354 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
356 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
358 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
359 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000360
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000361 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
362 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
363 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
364 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000368
Scott Michel5af8f0e2008-07-16 17:17:29 +0000369 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000372 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374
Scott Michel1df30c42008-12-29 03:23:36 +0000375 setOperationAction(ISD::GlobalAddress, VT, Custom);
376 setOperationAction(ISD::ConstantPool, VT, Custom);
377 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000378 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000379
Scott Michel266bc8f2007-12-04 22:23:35 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000382
Scott Michel266bc8f2007-12-04 22:23:35 +0000383 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::VAARG , MVT::Other, Expand);
385 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
386 setOperationAction(ISD::VAEND , MVT::Other, Expand);
387 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
388 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
389 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
390 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
394 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000395
Scott Michel266bc8f2007-12-04 22:23:35 +0000396 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000398
399 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000401
402 // First set operation action for all vector types to expand. Then we
403 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
405 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
406 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
407 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
408 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
409 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
412 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
413 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000414
Nadav Rotem34804c42011-10-04 12:05:35 +0000415 // Set operation actions to legal types only.
416 if (!isTypeLegal(VT)) continue;
417
Duncan Sands83ec4b62008-06-06 12:08:01 +0000418 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000419 setOperationAction(ISD::ADD, VT, Legal);
420 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000421 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000422 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000423
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000424 setOperationAction(ISD::AND, VT, Legal);
425 setOperationAction(ISD::OR, VT, Legal);
426 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000427 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000428 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000429 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000430
Scott Michel266bc8f2007-12-04 22:23:35 +0000431 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000432 setOperationAction(ISD::SDIV, VT, Expand);
433 setOperationAction(ISD::SREM, VT, Expand);
434 setOperationAction(ISD::UDIV, VT, Expand);
435 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000436
Nadav Rotem4d83b792011-10-15 20:05:17 +0000437 // Expand all trunc stores
438 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
439 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
440 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
441 setTruncStoreAction(VT, TargetVT, Expand);
442 }
443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 // Custom lower build_vector, constant pool spills, insert and
445 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000446 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
447 setOperationAction(ISD::ConstantPool, VT, Custom);
448 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
449 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
450 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
451 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 }
453
Nadav Rotem4d83b792011-10-15 20:05:17 +0000454 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
455
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::AND, MVT::v16i8, Custom);
457 setOperationAction(ISD::OR, MVT::v16i8, Custom);
458 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000462
Scott Michelf0569be2008-12-27 04:51:36 +0000463 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000464 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000465
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000467
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000469 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000470 setTargetDAGCombine(ISD::ZERO_EXTEND);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000473
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000474 setMinFunctionAlignment(3);
475
Scott Michel266bc8f2007-12-04 22:23:35 +0000476 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000477
Scott Michele07d3de2008-12-09 03:37:19 +0000478 // Set pre-RA register scheduler default to BURR, which produces slightly
479 // better code than the default (could also be TDRR, but TargetLowering.h
480 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000481 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000482}
483
484const char *
485SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
486{
487 if (node_names.empty()) {
488 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
489 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
490 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
491 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000492 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000493 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000494 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
495 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
496 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000497 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000498 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000499 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000500 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000501 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
502 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000503 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
504 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000505 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
506 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
507 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000508 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000509 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000510 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
511 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
512 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 }
514
515 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
516
517 return ((i != node_names.end()) ? i->second : 0);
518}
519
Scott Michelf0569be2008-12-27 04:51:36 +0000520//===----------------------------------------------------------------------===//
521// Return the Cell SPU's SETCC result type
522//===----------------------------------------------------------------------===//
523
Duncan Sands28b77e92011-09-06 19:07:46 +0000524EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000525 // i8, i16 and i32 are valid SETCC result types
526 MVT::SimpleValueType retval;
527
528 switch(VT.getSimpleVT().SimpleTy){
529 case MVT::i1:
530 case MVT::i8:
531 retval = MVT::i8; break;
532 case MVT::i16:
533 retval = MVT::i16; break;
534 case MVT::i32:
535 default:
536 retval = MVT::i32;
537 }
538 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000539}
540
Scott Michel266bc8f2007-12-04 22:23:35 +0000541//===----------------------------------------------------------------------===//
542// Calling convention code:
543//===----------------------------------------------------------------------===//
544
545#include "SPUGenCallingConv.inc"
546
547//===----------------------------------------------------------------------===//
548// LowerOperation implementation
549//===----------------------------------------------------------------------===//
550
551/// Custom lower loads for CellSPU
552/*!
553 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
554 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000555
556 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000558
559\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000560%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000561%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000562%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%4 f32 = vec2perfslot %3
564%5 f64 = fp_extend %4
565\endverbatim
566*/
Dan Gohman475871a2008-07-27 21:46:04 +0000567static SDValue
568LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000569 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000570 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000571 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
572 EVT InVT = LN->getMemoryVT();
573 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000574 ISD::LoadExtType ExtType = LN->getExtensionType();
575 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000577 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000578 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
579 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000581 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000582 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000583 && "we should get only UNINDEXED adresses");
584 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000585 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000586 return SDValue();
587
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000588 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000589 uint64_t mpi_offset = LN->getPointerInfo().Offset;
590 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000591 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
592 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000593
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000594 SDValue result;
595 SDValue basePtr = LN->getBasePtr();
596 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000597
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000598 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000600
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000601 // Special cases for a known aligned load to simplify the base pointer
602 // and the rotation amount:
603 if (basePtr.getOpcode() == ISD::ADD
604 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
605 // Known offset into basePtr
606 int64_t offset = CN->getSExtValue();
607 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000608
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000609 if (rotamt < 0)
610 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000611
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000612 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000613
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000614 // Simplify the base pointer for this case:
615 basePtr = basePtr.getOperand(0);
616 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000617 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000618 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000619 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000620 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000621 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
622 || (basePtr.getOpcode() == SPUISD::IndirectAddr
623 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
624 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
625 // Plain aligned a-form address: rotate into preferred slot
626 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
627 int64_t rotamt = -pso;
628 if (rotamt < 0)
629 rotamt += 16;
630 rotate = DAG.getConstant(rotamt, MVT::i16);
631 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000632 // Offset the rotate amount by the basePtr and the preferred slot
633 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000634 int64_t rotamt = -pso;
635 if (rotamt < 0)
636 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000637 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000638 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000639 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000640 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000641 } else {
642 // Unaligned load: must be more pessimistic about addressing modes:
643 if (basePtr.getOpcode() == ISD::ADD) {
644 MachineFunction &MF = DAG.getMachineFunction();
645 MachineRegisterInfo &RegInfo = MF.getRegInfo();
646 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
647 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000648
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000649 SDValue Op0 = basePtr.getOperand(0);
650 SDValue Op1 = basePtr.getOperand(1);
651
652 if (isa<ConstantSDNode>(Op1)) {
653 // Convert the (add <ptr>, <const>) to an indirect address contained
654 // in a register. Note that this is done because we need to avoid
655 // creating a 0(reg) d-form address due to the SPU's block loads.
656 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
657 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
658 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
659 } else {
660 // Convert the (add <arg1>, <arg2>) to an indirect address, which
661 // will likely be lowered as a reg(reg) x-form address.
662 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
663 }
664 } else {
665 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
666 basePtr,
667 DAG.getConstant(0, PtrVT));
668 }
669
670 // Offset the rotate amount by the basePtr and the preferred slot
671 // byte offset
672 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
673 basePtr,
674 DAG.getConstant(-pso, PtrVT));
675 }
676
677 // Do the load as a i128 to allow possible shifting
678 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
679 lowMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000680 LN->isVolatile(), LN->isNonTemporal(), false, 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000682 // When the size is not greater than alignment we get all data with just
683 // one load
684 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000685 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000686 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000687
688 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000689 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
690 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000691
Scott Michel30ee7df2008-12-04 03:02:42 +0000692 // Convert the loaded v16i8 vector to the appropriate vector type
693 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000695 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000698 }
699 // When alignment is less than the size, we might need (known only at
700 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 // extra kowledge, and might avoid the second load
703 else {
704 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000705 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000706 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000708 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000709 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000711
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000712 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000714 basePtr,
715 DAG.getConstant(16, PtrVT)),
716 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000717 LN->isVolatile(), LN->isNonTemporal(), false,
718 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000719
720 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
721 high.getValue(1));
722
723 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000725 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000727 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000728 DAG.getConstant( 16, MVT::i32),
729 offset
730 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000731
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000732 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000733 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000734 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000735
736 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000737 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000738 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
739
740 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000741 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000742 }
743
744 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000745 // Handle extending loads by extending the scalar result:
746 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000747 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000748 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000749 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000750 } else if (ExtType == ISD::EXTLOAD) {
751 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000752
Scott Michel30ee7df2008-12-04 03:02:42 +0000753 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000754 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000755
Dale Johannesen33c960f2009-02-04 20:06:27 +0000756 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000757 }
758
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000760 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000761 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000762 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000763 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000764
Dale Johannesen33c960f2009-02-04 20:06:27 +0000765 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000766 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000767 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000768}
769
770/// Custom lower stores for CellSPU
771/*!
772 All CellSPU stores are aligned to 16-byte boundaries, so for elements
773 within a 16-byte block, we have to generate a shuffle to insert the
774 requested element into its place, then store the resulting block.
775 */
Dan Gohman475871a2008-07-27 21:46:04 +0000776static SDValue
777LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000778 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000779 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000780 EVT VT = Value.getValueType();
781 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
782 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000783 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000784 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000785 SDValue result;
786 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
787 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000788 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000789 uint64_t mpi_offset = SN->getPointerInfo().Offset;
790 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000791 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
792 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000793
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000794
795 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000796 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000797 && "we should get only UNINDEXED adresses");
798 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000799 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000800 return SDValue();
801
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000802 SDValue alignLoadVec;
803 SDValue basePtr = SN->getBasePtr();
804 SDValue the_chain = SN->getChain();
805 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000806
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000807 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000808 ConstantSDNode *CN;
809 // Special cases for a known aligned load to simplify the base pointer
810 // and insertion byte:
811 if (basePtr.getOpcode() == ISD::ADD
812 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
813 // Known offset into basePtr
814 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000815
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000816 // Simplify the base pointer for this case:
817 basePtr = basePtr.getOperand(0);
818 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
819 basePtr,
820 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000822 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000823 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000824 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000825 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000826 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000827 } else {
828 // Otherwise, assume it's at byte 0 of basePtr
829 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
830 basePtr,
831 DAG.getConstant(0, PtrVT));
832 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000833 basePtr,
834 DAG.getConstant(0, PtrVT));
835 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000836 } else {
837 // Unaligned load: must be more pessimistic about addressing modes:
838 if (basePtr.getOpcode() == ISD::ADD) {
839 MachineFunction &MF = DAG.getMachineFunction();
840 MachineRegisterInfo &RegInfo = MF.getRegInfo();
841 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
842 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000843
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000844 SDValue Op0 = basePtr.getOperand(0);
845 SDValue Op1 = basePtr.getOperand(1);
846
847 if (isa<ConstantSDNode>(Op1)) {
848 // Convert the (add <ptr>, <const>) to an indirect address contained
849 // in a register. Note that this is done because we need to avoid
850 // creating a 0(reg) d-form address due to the SPU's block loads.
851 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
852 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
853 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
854 } else {
855 // Convert the (add <arg1>, <arg2>) to an indirect address, which
856 // will likely be lowered as a reg(reg) x-form address.
857 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
858 }
859 } else {
860 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
861 basePtr,
862 DAG.getConstant(0, PtrVT));
863 }
864
865 // Insertion point is solely determined by basePtr's contents
866 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
867 basePtr,
868 DAG.getConstant(0, PtrVT));
869 }
870
871 // Load the lower part of the memory to which to store.
872 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000873 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(),
874 false, 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000875
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000876 // if we don't need to store over the 16 byte boundary, one store suffices
877 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000878 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000879 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000880
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000881 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000882 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000883
884 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000885 && (theValue.getOpcode() == ISD::AssertZext
886 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 // Drill down and get the value for zero- and sign-extended
888 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000889 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000890 }
891
Scott Michel9de5d0d2008-01-11 02:53:15 +0000892 // If the base pointer is already a D-form address, then just create
893 // a new D-form address with a slot offset and the orignal base pointer.
894 // Otherwise generate a D-form address with the slot offset relative
895 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000896#if !defined(NDEBUG)
897 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000898 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000899 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000900 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000901 }
902#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000903
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000904 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
905 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000906 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000907 theValue);
908
Dale Johannesen33c960f2009-02-04 20:06:27 +0000909 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000910 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000911 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000913
Dale Johannesen33c960f2009-02-04 20:06:27 +0000914 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000916 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000917 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000918
Scott Michel266bc8f2007-12-04 22:23:35 +0000919 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000920 // do the store when it might cross the 16 byte memory access boundary.
921 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000924
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000925 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
927 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000928 DAG.getConstant(0xf, MVT::i32));
929 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931 DAG.getConstant( 16, MVT::i32),
932 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000933 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000934 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000935 DAG.getConstant( 16, MVT::i32),
936 DAG.getConstant( VT.getSizeInBits()/8,
937 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000939 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000940 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000941
942 // Create the 128 bit masks that have ones where the data to store is
943 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 SDValue lowmask, himask;
945 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000946 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000948 // this is e.g. in the case of store i32, align 2
949 if (!VT.isVector()){
950 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
951 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000953 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000954 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000955 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956
Torok Edwindac237e2009-07-08 20:53:28 +0000957 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000958 else {
959 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000960 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000961 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000962 // this will zero, if there are no data that goes to the high quad
963 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000964 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000965 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000966 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000967
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000968 // Load in the old data and zero out the parts that will be overwritten with
969 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000971 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
972 DAG.getConstant( 16, PtrVT)),
973 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000974 SN->isVolatile(), SN->isNonTemporal(),
975 false, 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000976 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
977 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000978
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000979 low = DAG.getNode(ISD::AND, dl, MVT::i128,
980 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000981 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000982 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
983 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000984 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
985
986 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000987 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000988 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
989 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000990 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000991 offset_compl);
992
993 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000994 // Need to convert vectors here to integer as 'OR'ing floats assert
995 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
996 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
997 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
998 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
999 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
1000 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001001
1002 low = DAG.getStore(the_chain, dl, rlow, basePtr,
1003 lowMemPtr,
1004 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001005 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001006 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
1007 DAG.getConstant( 16, PtrVT)),
1008 highMemPtr,
1009 SN->isVolatile(), SN->isNonTemporal(), 16);
1010 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1011 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001012 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001013
1014 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001015}
1016
Scott Michel94bd57e2009-01-15 04:41:47 +00001017//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001018static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001019LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001020 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001021 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001022 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1024 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001025 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001026 // FIXME there is no actual debug info here
1027 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001028
1029 if (TM.getRelocationModel() == Reloc::Static) {
1030 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001031 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001032 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001033 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001034 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1035 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1036 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001037 }
1038 }
1039
Torok Edwinc23197a2009-07-14 16:55:14 +00001040 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001041 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001042}
1043
Scott Michel94bd57e2009-01-15 04:41:47 +00001044//! Alternate entry point for generating the address of a constant pool entry
1045SDValue
1046SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1047 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1048}
1049
Dan Gohman475871a2008-07-27 21:46:04 +00001050static SDValue
1051LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001053 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1055 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001057 // FIXME there is no actual debug info here
1058 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001059
1060 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001061 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001062 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001063 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001064 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1065 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1066 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001067 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001068 }
1069
Torok Edwinc23197a2009-07-14 16:55:14 +00001070 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001071 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001072}
1073
Dan Gohman475871a2008-07-27 21:46:04 +00001074static SDValue
1075LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001076 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001077 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001078 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001079 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1080 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001081 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001083 // FIXME there is no actual debug info here
1084 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001085
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001087 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001088 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001089 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001090 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1091 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1092 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001093 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001094 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001095 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001096 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001097 /*NOTREACHED*/
1098 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001099}
1100
Nate Begemanccef5802008-02-14 18:43:04 +00001101//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001102static SDValue
1103LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001104 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001105 // FIXME there is no actual debug info here
1106 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001107
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001109 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1110
1111 assert((FP != 0) &&
1112 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001113
Scott Michel170783a2007-12-19 20:15:47 +00001114 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 SDValue T = DAG.getConstant(dbits, MVT::i64);
1116 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001117 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001118 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001119 }
1120
Dan Gohman475871a2008-07-27 21:46:04 +00001121 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001122}
1123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124SDValue
1125SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001126 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 const SmallVectorImpl<ISD::InputArg>
1128 &Ins,
1129 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001130 SmallVectorImpl<SDValue> &InVals)
1131 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132
Scott Michel266bc8f2007-12-04 22:23:35 +00001133 MachineFunction &MF = DAG.getMachineFunction();
1134 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001135 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001136 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001137
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001138 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001139 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001140 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001141
Owen Andersone50ed302009-08-10 22:56:29 +00001142 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001143
Kalle Raiskilad258c492010-07-08 21:15:22 +00001144 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001145 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1146 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001147 // FIXME: allow for other calling conventions
1148 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1149
Scott Michel266bc8f2007-12-04 22:23:35 +00001150 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001152 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001153 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001154 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001155 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001156
Kalle Raiskilad258c492010-07-08 21:15:22 +00001157 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001158 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001159
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001161 default:
1162 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1163 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001165 ArgRegClass = &SPU::R8CRegClass;
1166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001168 ArgRegClass = &SPU::R16CRegClass;
1169 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001171 ArgRegClass = &SPU::R32CRegClass;
1172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001174 ArgRegClass = &SPU::R64CRegClass;
1175 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001177 ArgRegClass = &SPU::GPRCRegClass;
1178 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001180 ArgRegClass = &SPU::R32FPRegClass;
1181 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001183 ArgRegClass = &SPU::R64FPRegClass;
1184 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 case MVT::v2f64:
1186 case MVT::v4f32:
1187 case MVT::v2i64:
1188 case MVT::v4i32:
1189 case MVT::v8i16:
1190 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001191 ArgRegClass = &SPU::VECREGRegClass;
1192 break;
Scott Micheld976c212008-10-30 01:51:48 +00001193 }
1194
1195 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001196 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001198 ++ArgRegIdx;
1199 } else {
1200 // We need to load the argument to a virtual register if we determined
1201 // above that we ran out of physical registers of the appropriate type
1202 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001203 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001205 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001206 false, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 ArgOffset += StackSlotSize;
1208 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001209
Dan Gohman98ca4f22009-08-05 01:29:28 +00001210 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001211 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001213 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001214
Scott Micheld976c212008-10-30 01:51:48 +00001215 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001216 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217 // FIXME: we should be able to query the argument registers from
1218 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001219 static const unsigned ArgRegs[] = {
1220 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1221 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1222 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1223 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1224 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1225 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1226 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1227 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1228 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1229 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1230 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1231 };
1232 // size of ArgRegs array
1233 unsigned NumArgRegs = 77;
1234
Scott Micheld976c212008-10-30 01:51:48 +00001235 // We will spill (79-3)+1 registers to the stack
1236 SmallVector<SDValue, 79-3+1> MemOps;
1237
1238 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001239 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001240 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001241 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001242 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001243 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001244 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001245 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001246 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001249
1250 // Increment address by stack slot size for the next stored argument
1251 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 }
1253 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001256 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001257
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001259}
1260
1261/// isLSAAddress - Return the immediate to use if the specified
1262/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001263static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001264 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001265 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001266
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001267 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001268 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1269 (Addr << 14 >> 14) != Addr)
1270 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001271
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001273}
1274
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001276SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001277 CallingConv::ID CallConv, bool isVarArg,
Evan Chengec52aaa2012-02-28 06:42:03 +00001278 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001280 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 const SmallVectorImpl<ISD::InputArg> &Ins,
1282 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001283 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001284 // CellSPU target does not yet support tail call optimization.
1285 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286
1287 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1288 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001289 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001290
1291 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001292 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1293 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001294 // FIXME: allow for other calling conventions
1295 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296
Kalle Raiskilad258c492010-07-08 21:15:22 +00001297 const unsigned NumArgRegs = ArgLocs.size();
1298
Scott Michel266bc8f2007-12-04 22:23:35 +00001299
1300 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001302
Scott Michel266bc8f2007-12-04 22:23:35 +00001303 // Set up a copy of the stack pointer for use loading and storing any
1304 // arguments that may not fit in the registers available for argument
1305 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001307
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 // Figure out which arguments are going to go in registers, and which in
1309 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001310 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001311 unsigned ArgRegIdx = 0;
1312
1313 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001314 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001315 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001317
Kalle Raiskilad258c492010-07-08 21:15:22 +00001318 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1319 SDValue Arg = OutVals[ArgRegIdx];
1320 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001321
Scott Michel266bc8f2007-12-04 22:23:35 +00001322 // PtrOff will be used to store the current argument to the stack if a
1323 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001324 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001325 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001326
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 case MVT::i8:
1330 case MVT::i16:
1331 case MVT::i32:
1332 case MVT::i64:
1333 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 case MVT::f32:
1335 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 case MVT::v2i64:
1337 case MVT::v2f64:
1338 case MVT::v4f32:
1339 case MVT::v4i32:
1340 case MVT::v8i16:
1341 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001342 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001343 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001344 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001345 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1346 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001347 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001348 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001349 }
1350 break;
1351 }
1352 }
1353
Bill Wendlingce90c242009-12-28 01:31:11 +00001354 // Accumulate how many bytes are to be pushed on the stack, including the
1355 // linkage area, and parameter passing area. According to the SPU ABI,
1356 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001357 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001358
1359 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001360 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1361 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001362
1363 if (!MemOpChains.empty()) {
1364 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 &MemOpChains[0], MemOpChains.size());
1367 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001368
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 // Build a sequence of copy-to-reg nodes chained together with token chain
1370 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001372 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001373 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001374 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001375 InFlag = Chain.getValue(1);
1376 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001377
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001379 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001380
Bill Wendling056292f2008-09-16 21:48:12 +00001381 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1382 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1383 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001384 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001385 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001386 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001388 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001389
Scott Michel9de5d0d2008-01-11 02:53:15 +00001390 if (!ST->usingLargeMem()) {
1391 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1392 // style calls, otherwise, external symbols are BRASL calls. This assumes
1393 // that declared/defined symbols are in the same compilation unit and can
1394 // be reached through PC-relative jumps.
1395 //
1396 // NOTE:
1397 // This may be an unsafe assumption for JIT and really large compilation
1398 // units.
1399 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001400 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001401 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001402 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001403 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001404 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001405 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1406 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001407 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001408 }
Scott Michel1df30c42008-12-29 03:23:36 +00001409 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001411 SDValue Zero = DAG.getConstant(0, PtrVT);
1412 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1413 Callee.getValueType());
1414
1415 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001416 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001417 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001418 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001419 }
1420 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 // If this is an absolute destination address that appears to be a legal
1422 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001423 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001424 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001425
1426 Ops.push_back(Chain);
1427 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001428
Scott Michel266bc8f2007-12-04 22:23:35 +00001429 // Add argument registers to the end of the list so that they are known live
1430 // into the call.
1431 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001432 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001433 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001434
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001437 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001438 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001439 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001440 InFlag = Chain.getValue(1);
1441
Chris Lattnere563bbc2008-10-11 22:08:30 +00001442 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1443 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001445 InFlag = Chain.getValue(1);
1446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 // If the function returns void, just return the chain.
1448 if (Ins.empty())
1449 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001450
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001451 // Now handle the return value(s)
1452 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001453 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1454 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001455 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1456
1457
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001459 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1460 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001461
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001462 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1463 InFlag);
1464 Chain = Val.getValue(1);
1465 InFlag = Val.getValue(2);
1466 InVals.push_back(Val);
1467 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478
Scott Michel266bc8f2007-12-04 22:23:35 +00001479 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001480 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1481 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001483
Scott Michel266bc8f2007-12-04 22:23:35 +00001484 // If this is the first return lowered for this function, add the regs to the
1485 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001486 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001487 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001488 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001489 }
1490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001492
Scott Michel266bc8f2007-12-04 22:23:35 +00001493 // Copy the result values into the output registers.
1494 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1495 CCValAssign &VA = RVLocs[i];
1496 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001497 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001498 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001499 Flag = Chain.getValue(1);
1500 }
1501
Gabor Greifba36cb52008-08-28 21:40:38 +00001502 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001504 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001506}
1507
1508
1509//===----------------------------------------------------------------------===//
1510// Vector related lowering:
1511//===----------------------------------------------------------------------===//
1512
1513static ConstantSDNode *
1514getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001515 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001516
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 // Check to see if this buildvec has a single non-undef value in its elements.
1518 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1519 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001520 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001521 OpVal = N->getOperand(i);
1522 else if (OpVal != N->getOperand(i))
1523 return 0;
1524 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001525
Gabor Greifba36cb52008-08-28 21:40:38 +00001526 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001527 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001528 return CN;
1529 }
1530 }
1531
Scott Michel7ea02ff2009-03-17 01:15:45 +00001532 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001533}
1534
1535/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1536/// and the value fits into an unsigned 18-bit constant, and if so, return the
1537/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001538SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001541 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001543 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001544 uint32_t upper = uint32_t(UValue >> 32);
1545 uint32_t lower = uint32_t(UValue);
1546 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001547 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001548 Value = Value >> 32;
1549 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001551 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001552 }
1553
Dan Gohman475871a2008-07-27 21:46:04 +00001554 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001555}
1556
1557/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1558/// and the value fits into a signed 16-bit constant, and if so, return the
1559/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001560SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001562 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001563 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001565 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001566 uint32_t upper = uint32_t(UValue >> 32);
1567 uint32_t lower = uint32_t(UValue);
1568 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001569 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001570 Value = Value >> 32;
1571 }
Scott Michelad2715e2008-03-05 23:02:02 +00001572 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001573 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001574 }
1575 }
1576
Dan Gohman475871a2008-07-27 21:46:04 +00001577 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001578}
1579
1580/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1581/// and the value fits into a signed 10-bit constant, and if so, return the
1582/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001583SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001584 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001585 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001586 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001588 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001589 uint32_t upper = uint32_t(UValue >> 32);
1590 uint32_t lower = uint32_t(UValue);
1591 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001592 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001593 Value = Value >> 32;
1594 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001595 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001596 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001597 }
1598
Dan Gohman475871a2008-07-27 21:46:04 +00001599 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001600}
1601
1602/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1603/// and the value fits into a signed 8-bit constant, and if so, return the
1604/// constant.
1605///
1606/// @note: The incoming vector is v16i8 because that's the only way we can load
1607/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1608/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001609SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001611 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001612 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001614 && Value <= 0xffff /* truncated from uint64_t */
1615 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001616 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001618 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001619 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001620 }
1621
Dan Gohman475871a2008-07-27 21:46:04 +00001622 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001623}
1624
1625/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1626/// and the value fits into a signed 16-bit constant, and if so, return the
1627/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001628SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001629 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001631 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001633 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001635 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001636 }
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001639}
1640
1641/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001642SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001643 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001645 }
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001648}
1649
1650/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001651SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001652 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001654 }
1655
Dan Gohman475871a2008-07-27 21:46:04 +00001656 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001657}
1658
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001659//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001660static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001661LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001662 EVT VT = Op.getValueType();
1663 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001664 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001665 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1666 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1667 unsigned minSplatBits = EltVT.getSizeInBits();
1668
1669 if (minSplatBits < 16)
1670 minSplatBits = 16;
1671
1672 APInt APSplatBits, APSplatUndef;
1673 unsigned SplatBitSize;
1674 bool HasAnyUndefs;
1675
1676 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1677 HasAnyUndefs, minSplatBits)
1678 || minSplatBits < SplatBitSize)
1679 return SDValue(); // Wasn't a constant vector or splat exceeded min
1680
1681 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001682
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001684 default:
1685 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1686 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001687 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001689 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001690 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001691 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001692 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001694 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001696 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001698 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001699 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001700 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001701 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001705 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001707 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001708 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1709 SmallVector<SDValue, 8> Ops;
1710
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001712 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001714 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001715 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001716 unsigned short Value16 = SplatBits;
1717 SDValue T = DAG.getConstant(Value16, EltVT);
1718 SmallVector<SDValue, 8> Ops;
1719
1720 Ops.assign(8, T);
1721 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001722 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001724 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001725 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001728 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001729 }
1730 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001731}
1732
Scott Michel7ea02ff2009-03-17 01:15:45 +00001733/*!
1734 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001735SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001736SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001737 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001738 uint32_t upper = uint32_t(SplatVal >> 32);
1739 uint32_t lower = uint32_t(SplatVal);
1740
1741 if (upper == lower) {
1742 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001746 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001747 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001748 bool upper_special, lower_special;
1749
1750 // NOTE: This code creates common-case shuffle masks that can be easily
1751 // detected as common expressions. It is not attempting to create highly
1752 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1753
1754 // Detect if the upper or lower half is a special shuffle mask pattern:
1755 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1756 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1757
Scott Michel7ea02ff2009-03-17 01:15:45 +00001758 // Both upper and lower are special, lower to a constant pool load:
1759 if (lower_special && upper_special) {
Nadav Rotemc32a8c92011-10-16 10:02:06 +00001760 SDValue UpperVal = DAG.getConstant(upper, MVT::i32);
1761 SDValue LowerVal = DAG.getConstant(lower, MVT::i32);
1762 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1763 UpperVal, LowerVal, UpperVal, LowerVal);
1764 return DAG.getNode(ISD::BITCAST, dl, OpVT, BV);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001765 }
1766
1767 SDValue LO32;
1768 SDValue HI32;
1769 SmallVector<SDValue, 16> ShufBytes;
1770 SDValue Result;
1771
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001772 // Create lower vector if not a special pattern
1773 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001777 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001778 }
1779
1780 // Create upper vector if not a special pattern
1781 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001783 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001785 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001786 }
1787
1788 // If either upper or lower are special, then the two input operands are
1789 // the same (basically, one of them is a "don't care")
1790 if (lower_special)
1791 LO32 = HI32;
1792 if (upper_special)
1793 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001794
1795 for (int i = 0; i < 4; ++i) {
1796 uint64_t val = 0;
1797 for (int j = 0; j < 4; ++j) {
1798 SDValue V;
1799 bool process_upper, process_lower;
1800 val <<= 8;
1801 process_upper = (upper_special && (i & 1) == 0);
1802 process_lower = (lower_special && (i & 1) == 1);
1803
1804 if (process_upper || process_lower) {
1805 if ((process_upper && upper == 0)
1806 || (process_lower && lower == 0))
1807 val |= 0x80;
1808 else if ((process_upper && upper == 0xffffffff)
1809 || (process_lower && lower == 0xffffffff))
1810 val |= 0xc0;
1811 else if ((process_upper && upper == 0x80000000)
1812 || (process_lower && lower == 0x80000000))
1813 val |= (j == 0 ? 0xe0 : 0x80);
1814 } else
1815 val |= i * 4 + j + ((i & 1) * 16);
1816 }
1817
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001819 }
1820
Dale Johannesened2eee62009-02-06 01:31:28 +00001821 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001823 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001824 }
1825}
1826
Scott Michel266bc8f2007-12-04 22:23:35 +00001827/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1828/// which the Cell can operate. The code inspects V3 to ascertain whether the
1829/// permutation vector, V3, is monotonically increasing with one "exception"
1830/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001831/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001832/// In either case, the net result is going to eventually invoke SHUFB to
1833/// permute/shuffle the bytes from V1 and V2.
1834/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001835/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001836/// control word for byte/halfword/word insertion. This takes care of a single
1837/// element move from V2 into V1.
1838/// \note
1839/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001840static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001841 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue V1 = Op.getOperand(0);
1843 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001844 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001845
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001847
Scott Michel266bc8f2007-12-04 22:23:35 +00001848 // If we have a single element being moved from V1 to V2, this can be handled
1849 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001850 // to be monotonically increasing with one exception element, and the source
1851 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001852 EVT VecVT = V1.getValueType();
1853 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001855 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 unsigned V2EltIdx0 = 0;
1857 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001858 unsigned MaxElts = VecVT.getVectorNumElements();
1859 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001860 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001861 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001862 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001863 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001864
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001866 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001870 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001872 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001873 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001875 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001876 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001877 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001878 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001879
Nate Begeman9008ca62009-04-27 18:41:29 +00001880 for (unsigned i = 0; i != MaxElts; ++i) {
1881 if (SVN->getMaskElt(i) < 0)
1882 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Nate Begeman9008ca62009-04-27 18:41:29 +00001884 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001885
Nate Begeman9008ca62009-04-27 18:41:29 +00001886 if (monotonic) {
1887 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001888 // TODO: optimize for the monotonic case when several consecutive
1889 // elements are taken form V2. Do we ever get such a case?
1890 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1891 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1892 else
1893 monotonic = false;
1894 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001895 } else if (CurrElt != SrcElt) {
1896 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001897 }
1898
Nate Begeman9008ca62009-04-27 18:41:29 +00001899 ++CurrElt;
1900 }
1901
1902 if (rotate) {
1903 if (PrevElt > 0 && SrcElt < MaxElts) {
1904 if ((PrevElt == SrcElt - 1)
1905 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001906 PrevElt = SrcElt;
1907 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001908 rotate = false;
1909 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001910 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1911 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001912 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001913 PrevElt = SrcElt;
1914 } else {
1915 // This isn't a rotation, takes elements from vector 2
1916 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001917 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001918 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001919 }
1920
1921 if (EltsFromV2 == 1 && monotonic) {
1922 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001923 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001924
1925 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1926 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1927 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1928 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001929 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001930 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001931 maskVT, Pointer);
1932
Scott Michel266bc8f2007-12-04 22:23:35 +00001933 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001934 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001935 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001936 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001937 if (rotamt < 0)
1938 rotamt +=MaxElts;
1939 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001940 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001942 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001943 // Convert the SHUFFLE_VECTOR mask's input element units to the
1944 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001945 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001946
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001948 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1949 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001950
Nate Begeman9008ca62009-04-27 18:41:29 +00001951 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001953 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001955 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001956 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001957 }
1958}
1959
Dan Gohman475871a2008-07-27 21:46:04 +00001960static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1961 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001962 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001963
Gabor Greifba36cb52008-08-28 21:40:38 +00001964 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001965 // For a constant, build the appropriate constant vector, which will
1966 // eventually simplify to a vector register load.
1967
Gabor Greifba36cb52008-08-28 21:40:38 +00001968 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001971 size_t n_copies;
1972
1973 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001975 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001976 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1978 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1979 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1980 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1981 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1982 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001983 }
1984
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001985 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001986 for (size_t j = 0; j < n_copies; ++j)
1987 ConstVecValues.push_back(CValue);
1988
Evan Chenga87008d2009-02-25 22:49:59 +00001989 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1990 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001991 } else {
1992 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001994 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 case MVT::i8:
1996 case MVT::i16:
1997 case MVT::i32:
1998 case MVT::i64:
1999 case MVT::f32:
2000 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00002001 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002002 }
2003 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002004}
2005
Dan Gohman475871a2008-07-27 21:46:04 +00002006static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue N = Op.getOperand(0);
2009 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002010 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002012
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2014 // Constant argument:
2015 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Scott Michel7a1c9e92008-11-22 23:50:42 +00002017 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002019 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002021 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002023 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002025 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002026
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002029 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002031
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 // Need to generate shuffle mask and extract:
2033 int prefslot_begin = -1, prefslot_end = -1;
2034 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2035
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +00002037 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 prefslot_begin = prefslot_end = 3;
2040 break;
2041 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002043 prefslot_begin = 2; prefslot_end = 3;
2044 break;
2045 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 case MVT::i32:
2047 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 prefslot_begin = 0; prefslot_end = 3;
2049 break;
2050 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 case MVT::i64:
2052 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002053 prefslot_begin = 0; prefslot_end = 7;
2054 break;
2055 }
2056 }
2057
2058 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2059 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2060
Scott Michel9b2420d2009-08-24 21:53:27 +00002061 unsigned int ShufBytes[16] = {
2062 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2063 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002064 for (int i = 0; i < 16; ++i) {
2065 // zero fill uppper part of preferred slot, don't care about the
2066 // other slots:
2067 unsigned int mask_val;
2068 if (i <= prefslot_end) {
2069 mask_val =
2070 ((i < prefslot_begin)
2071 ? 0x80
2072 : elt_byte + (i - prefslot_begin));
2073
2074 ShufBytes[i] = mask_val;
2075 } else
2076 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2077 }
2078
2079 SDValue ShufMask[4];
2080 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002081 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082 unsigned int bits = ((ShufBytes[bidx] << 24) |
2083 (ShufBytes[bidx+1] << 16) |
2084 (ShufBytes[bidx+2] << 8) |
2085 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002087 }
2088
Scott Michel7ea02ff2009-03-17 01:15:45 +00002089 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002091 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002092
Dale Johannesened2eee62009-02-06 01:31:28 +00002093 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2094 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002095 N, N, ShufMaskVec));
2096 } else {
2097 // Variable index: Rotate the requested element into slot 0, then replicate
2098 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002099 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002100 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002101 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002102 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002103 }
2104
2105 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 if (Elt.getValueType() != MVT::i32)
2107 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002108
2109 // Scale the index to a bit/byte shift quantity
2110 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002111 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2112 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002113 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114
Scott Michel104de432008-11-24 17:11:17 +00002115 if (scaleShift > 0) {
2116 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2118 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002119 }
2120
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002121 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002122
2123 // Replicate the bytes starting at byte 0 across the entire vector (for
2124 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002125 SDValue replicate;
2126
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002128 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002129 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002130 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002131 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 case MVT::i8: {
2133 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2134 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002135 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002136 break;
2137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 case MVT::i16: {
2139 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2140 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002141 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002142 break;
2143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 case MVT::i32:
2145 case MVT::f32: {
2146 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2147 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002149 break;
2150 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 case MVT::i64:
2152 case MVT::f64: {
2153 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2154 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2155 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002156 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002157 break;
2158 }
2159 }
2160
Dale Johannesened2eee62009-02-06 01:31:28 +00002161 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2162 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002163 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002164 }
2165
Scott Michel7a1c9e92008-11-22 23:50:42 +00002166 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002167}
2168
Dan Gohman475871a2008-07-27 21:46:04 +00002169static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2170 SDValue VecOp = Op.getOperand(0);
2171 SDValue ValOp = Op.getOperand(1);
2172 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002173 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002174 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002175 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002176
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002177 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002178 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002179 if (IdxOp.getOpcode() != ISD::UNDEF) {
2180 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2181 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002182 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002183 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002184
Owen Andersone50ed302009-08-10 22:56:29 +00002185 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002186 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002187 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002188 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002189 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002190 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002191 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002192 128/ VT.getVectorElementType().getSizeInBits());
2193 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002196 DAG.getNode(SPUISD::SHUFB, dl, VT,
2197 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002198 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002199 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002200
2201 return result;
2202}
2203
Scott Michelf0569be2008-12-27 04:51:36 +00002204static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2205 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002206{
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002208 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002209 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002210
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002212 switch (Opc) {
2213 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002214 llvm_unreachable("Unhandled i8 math operator");
Scott Michel02d711b2008-12-30 23:28:25 +00002215 case ISD::ADD: {
2216 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2217 // the result:
2218 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2220 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2221 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2222 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002223
2224 }
2225
Scott Michel266bc8f2007-12-04 22:23:35 +00002226 case ISD::SUB: {
2227 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2228 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2231 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2232 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2233 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002234 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002235 case ISD::ROTR:
2236 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002238 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002239
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002241 if (!N1VT.bitsEq(ShiftVT)) {
2242 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2243 ? ISD::ZERO_EXTEND
2244 : ISD::TRUNCATE;
2245 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2246 }
2247
2248 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2251 DAG.getNode(ISD::SHL, dl, MVT::i16,
2252 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002253
2254 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2256 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002257 }
2258 case ISD::SRL:
2259 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002261 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002262
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002264 if (!N1VT.bitsEq(ShiftVT)) {
2265 unsigned N1Opc = ISD::ZERO_EXTEND;
2266
2267 if (N1.getValueType().bitsGT(ShiftVT))
2268 N1Opc = ISD::TRUNCATE;
2269
2270 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2271 }
2272
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2274 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002275 }
2276 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002279
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002281 if (!N1VT.bitsEq(ShiftVT)) {
2282 unsigned N1Opc = ISD::SIGN_EXTEND;
2283
2284 if (N1VT.bitsGT(ShiftVT))
2285 N1Opc = ISD::TRUNCATE;
2286 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2287 }
2288
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2290 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002291 }
2292 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002294
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2296 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2297 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2298 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002299 }
2300 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002301}
2302
2303//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002304static SDValue
2305LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2306 SDValue ConstVec;
2307 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002308 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002309 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
2311 ConstVec = Op.getOperand(0);
2312 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002313 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002315 ConstVec = ConstVec.getOperand(0);
2316 } else {
2317 ConstVec = Op.getOperand(1);
2318 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002319 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002320 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321 }
2322 }
2323 }
2324
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002326 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2327 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002328
Scott Michel7ea02ff2009-03-17 01:15:45 +00002329 APInt APSplatBits, APSplatUndef;
2330 unsigned SplatBitSize;
2331 bool HasAnyUndefs;
2332 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2333
2334 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2335 HasAnyUndefs, minSplatBits)
2336 && minSplatBits <= SplatBitSize) {
2337 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002339
Scott Michel7ea02ff2009-03-17 01:15:45 +00002340 SmallVector<SDValue, 16> tcVec;
2341 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002342 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002343 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002344 }
2345 }
Scott Michel9de57a92009-01-26 22:33:37 +00002346
Nate Begeman24dc3462008-07-29 19:07:27 +00002347 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2348 // lowered. Return the operation, rather than a null SDValue.
2349 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002350}
2351
Scott Michel266bc8f2007-12-04 22:23:35 +00002352//! Custom lowering for CTPOP (count population)
2353/*!
2354 Custom lowering code that counts the number ones in the input
2355 operand. SPU has such an instruction, but it counts the number of
2356 ones per byte, which then have to be accumulated.
2357*/
Dan Gohman475871a2008-07-27 21:46:04 +00002358static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002360 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002361 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002362 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002363
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +00002365 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Dale Johannesena05dca42009-02-04 23:02:30 +00002370 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2371 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002372
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374 }
2375
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002377 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002378 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
Chris Lattner84bc5422007-12-31 04:13:23 +00002380 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2384 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2385 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002386
Dale Johannesena05dca42009-02-04 23:02:30 +00002387 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2388 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002389
2390 // CNTB_result becomes the chain to which all of the virtual registers
2391 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002394
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002396 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002399
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 return DAG.getNode(ISD::AND, dl, MVT::i16,
2401 DAG.getNode(ISD::ADD, dl, MVT::i16,
2402 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002403 Tmp1, Shift1),
2404 Tmp1),
2405 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002406 }
2407
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002409 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002410 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002411
Chris Lattner84bc5422007-12-31 04:13:23 +00002412 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2413 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002414
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2417 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2418 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2419 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002420
Dale Johannesena05dca42009-02-04 23:02:30 +00002421 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2422 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002423
2424 // CNTB_result becomes the chain to which all of the virtual registers
2425 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002428
Dan Gohman475871a2008-07-27 21:46:04 +00002429 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002430 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002431
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 DAG.getNode(ISD::SRL, dl, MVT::i32,
2434 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002435 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002436
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2439 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002440
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002442 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002443
Dan Gohman475871a2008-07-27 21:46:04 +00002444 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 DAG.getNode(ISD::SRL, dl, MVT::i32,
2446 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002447 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2450 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002451
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002453 }
2454
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002456 break;
2457 }
2458
Dan Gohman475871a2008-07-27 21:46:04 +00002459 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002460}
2461
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002463/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2465 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002466 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002467static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002468 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002470 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002472
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2474 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475 // Convert f32 / f64 to i32 / i64 via libcall.
2476 RTLIB::Libcall LC =
2477 (Op.getOpcode() == ISD::FP_TO_SINT)
2478 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2479 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2480 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2481 SDValue Dummy;
2482 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2483 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002484
Eli Friedman36df4992009-05-27 00:47:34 +00002485 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002487
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2489/*!
2490 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2491 All conversions from i64 are expanded to a libcall.
2492 */
2493static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002494 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002495 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002496 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002498
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2500 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002501 // Convert i32, i64 to f64 via libcall:
2502 RTLIB::Libcall LC =
2503 (Op.getOpcode() == ISD::SINT_TO_FP)
2504 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2505 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2506 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2507 SDValue Dummy;
2508 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2509 }
2510
Eli Friedman36df4992009-05-27 00:47:34 +00002511 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002512}
2513
2514//! Lower ISD::SETCC
2515/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2519 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002521 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2523
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524 SDValue lhs = Op.getOperand(0);
2525 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002528
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532
2533 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2534 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002535 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002538 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002540 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 DAG.getNode(ISD::AND, dl, MVT::i32,
2542 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002545
2546 // SETO and SETUO only use the lhs operand:
2547 if (CC->get() == ISD::SETO) {
2548 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2549 // SETUO
2550 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002551 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2552 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002553 lhs, DAG.getConstantFP(0.0, lhsVT),
2554 ISD::SETUO),
2555 DAG.getConstant(ccResultAllOnes, ccResultVT));
2556 } else if (CC->get() == ISD::SETUO) {
2557 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002558 return DAG.getNode(ISD::AND, dl, ccResultVT,
2559 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002562 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002563 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002565 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002566 ISD::SETGT));
2567 }
2568
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002569 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002570 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002572 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002574
2575 // If a value is negative, subtract from the sign magnitude constant:
2576 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2577
2578 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002581 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002582 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002583 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002584 lhsSelectMask, lhsSignMag2TC, i64lhs);
2585
Dale Johannesenf5d97892009-02-04 01:48:28 +00002586 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002590 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 rhsSelectMask, rhsSignMag2TC, i64rhs);
2592
2593 unsigned compareOp;
2594
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002595 switch (CC->get()) {
2596 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002597 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 compareOp = ISD::SETEQ; break;
2599 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002600 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002601 compareOp = ISD::SETGT; break;
2602 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002603 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002604 compareOp = ISD::SETGE; break;
2605 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002606 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002607 compareOp = ISD::SETLT; break;
2608 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002609 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002610 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002611 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002612 case ISD::SETONE:
2613 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002614 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002615 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002616 }
2617
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002618 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002619 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002620 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002621
2622 if ((CC->get() & 0x8) == 0) {
2623 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002624 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002626 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002627 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002629 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002630 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002631
Dale Johannesenf5d97892009-02-04 01:48:28 +00002632 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002633 }
2634
2635 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002636}
2637
Scott Michel7a1c9e92008-11-22 23:50:42 +00002638//! Lower ISD::SELECT_CC
2639/*!
2640 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2641 SELB instruction.
2642
2643 \note Need to revisit this in the future: if the code path through the true
2644 and false value computations is longer than the latency of a branch (6
2645 cycles), then it would be more advantageous to branch and insert a new basic
2646 block and branch on the condition. However, this code does not make that
2647 assumption, given the simplisitc uses so far.
2648 */
2649
Scott Michelf0569be2008-12-27 04:51:36 +00002650static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2651 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002652 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002653 SDValue lhs = Op.getOperand(0);
2654 SDValue rhs = Op.getOperand(1);
2655 SDValue trueval = Op.getOperand(2);
2656 SDValue falseval = Op.getOperand(3);
2657 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002658 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002659
Scott Michelf0569be2008-12-27 04:51:36 +00002660 // NOTE: SELB's arguments: $rA, $rB, $mask
2661 //
2662 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2663 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2664 // condition was true and 0s where the condition was false. Hence, the
2665 // arguments to SELB get reversed.
2666
Scott Michel7a1c9e92008-11-22 23:50:42 +00002667 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2668 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2669 // with another "cannot select select_cc" assert:
2670
Dale Johannesende064702009-02-06 21:50:26 +00002671 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002672 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002673 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002674 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002675}
2676
Scott Michelb30e8f62008-12-02 19:53:53 +00002677//! Custom lower ISD::TRUNCATE
2678static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2679{
Scott Michel6e1d1472009-03-16 18:47:25 +00002680 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002681 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002683 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002684 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002685 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002686
Scott Michel6e1d1472009-03-16 18:47:25 +00002687 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002688 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002689 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002690
Duncan Sandscdfad362010-11-03 12:17:33 +00002691 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002692 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002693 unsigned maskHigh = 0x08090a0b;
2694 unsigned maskLow = 0x0c0d0e0f;
2695 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2697 DAG.getConstant(maskHigh, MVT::i32),
2698 DAG.getConstant(maskLow, MVT::i32),
2699 DAG.getConstant(maskHigh, MVT::i32),
2700 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002701
Scott Michel6e1d1472009-03-16 18:47:25 +00002702 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2703 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002704
Scott Michel6e1d1472009-03-16 18:47:25 +00002705 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002706 }
2707
Scott Michelf0569be2008-12-27 04:51:36 +00002708 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002709}
2710
Scott Michel77f452d2009-08-25 22:37:34 +00002711/*!
2712 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2713 * algorithm is to duplicate the sign bit using rotmai to generate at
2714 * least one byte full of sign bits. Then propagate the "sign-byte" into
2715 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2716 *
2717 * @param Op The sext operand
2718 * @param DAG The current DAG
2719 * @return The SDValue with the entire instruction sequence
2720 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002721static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2722{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002723 DebugLoc dl = Op.getDebugLoc();
2724
Scott Michel77f452d2009-08-25 22:37:34 +00002725 // Type to extend to
2726 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002727
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002728 // Type to extend from
2729 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002730 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002731
Kalle Raiskila5106b842011-01-20 15:49:06 +00002732 // extend i8 & i16 via i32
2733 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2734 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2735 Op0VT = MVT::i32;
2736 }
2737
Scott Michel77f452d2009-08-25 22:37:34 +00002738 // The type to extend to needs to be a i128 and
2739 // the type to extend from needs to be i64 or i32.
2740 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002741 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002742 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002743
2744 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002745 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2746 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2747 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002748 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2749 DAG.getConstant(mask1, MVT::i32),
2750 DAG.getConstant(mask1, MVT::i32),
2751 DAG.getConstant(mask2, MVT::i32),
2752 DAG.getConstant(mask3, MVT::i32));
2753
Scott Michel77f452d2009-08-25 22:37:34 +00002754 // Word wise arithmetic right shift to generate at least one byte
2755 // that contains sign bits.
2756 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002757 SDValue sraVal = DAG.getNode(ISD::SRA,
2758 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002759 mvt,
2760 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002761 DAG.getConstant(31, MVT::i32));
2762
Kalle Raiskila940e7962010-10-18 09:34:19 +00002763 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002764 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002765 dl, Op0VT, Op0,
2766 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002767 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002768 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002769 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2770 // and the input value into the lower 64 bits.
2771 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002772 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002773 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002774}
2775
Scott Michel7a1c9e92008-11-22 23:50:42 +00002776//! Custom (target-specific) lowering entry point
2777/*!
2778 This is where LLVM's DAG selection process calls to do target-specific
2779 lowering of nodes.
2780 */
Dan Gohman475871a2008-07-27 21:46:04 +00002781SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002782SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002783{
Scott Michela59d4692008-02-23 18:41:37 +00002784 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002786
2787 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002788 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002789#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002790 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2791 errs() << "Op.getOpcode() = " << Opc << "\n";
2792 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002793 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002794#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002795 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002796 }
2797 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002798 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002799 case ISD::SEXTLOAD:
2800 case ISD::ZEXTLOAD:
2801 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2802 case ISD::STORE:
2803 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2804 case ISD::ConstantPool:
2805 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2806 case ISD::GlobalAddress:
2807 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2808 case ISD::JumpTable:
2809 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002810 case ISD::ConstantFP:
2811 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002812
Scott Michel02d711b2008-12-30 23:28:25 +00002813 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002814 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002815 case ISD::SUB:
2816 case ISD::ROTR:
2817 case ISD::ROTL:
2818 case ISD::SRL:
2819 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002820 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002822 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002823 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002824 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002825
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002826 case ISD::FP_TO_SINT:
2827 case ISD::FP_TO_UINT:
2828 return LowerFP_TO_INT(Op, DAG, *this);
2829
2830 case ISD::SINT_TO_FP:
2831 case ISD::UINT_TO_FP:
2832 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002833
Scott Michel266bc8f2007-12-04 22:23:35 +00002834 // Vector-related lowering.
2835 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002836 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002837 case ISD::SCALAR_TO_VECTOR:
2838 return LowerSCALAR_TO_VECTOR(Op, DAG);
2839 case ISD::VECTOR_SHUFFLE:
2840 return LowerVECTOR_SHUFFLE(Op, DAG);
2841 case ISD::EXTRACT_VECTOR_ELT:
2842 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2843 case ISD::INSERT_VECTOR_ELT:
2844 return LowerINSERT_VECTOR_ELT(Op, DAG);
2845
2846 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2847 case ISD::AND:
2848 case ISD::OR:
2849 case ISD::XOR:
2850 return LowerByteImmed(Op, DAG);
2851
2852 // Vector and i8 multiply:
2853 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002855 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002856
Scott Michel266bc8f2007-12-04 22:23:35 +00002857 case ISD::CTPOP:
2858 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002859
2860 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002861 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002862
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002863 case ISD::SETCC:
2864 return LowerSETCC(Op, DAG, *this);
2865
Scott Michelb30e8f62008-12-02 19:53:53 +00002866 case ISD::TRUNCATE:
2867 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002868
2869 case ISD::SIGN_EXTEND:
2870 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002871 }
2872
Dan Gohman475871a2008-07-27 21:46:04 +00002873 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002874}
2875
Duncan Sands1607f052008-12-01 11:39:25 +00002876void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2877 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002878 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002879{
2880#if 0
2881 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002883
2884 switch (Opc) {
2885 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002886 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2887 errs() << "Op.getOpcode() = " << Opc << "\n";
2888 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002889 N->dump();
2890 abort();
2891 /*NOTREACHED*/
2892 }
2893 }
2894#endif
2895
2896 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002897}
2898
Scott Michel266bc8f2007-12-04 22:23:35 +00002899//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002900// Target Optimization Hooks
2901//===----------------------------------------------------------------------===//
2902
Dan Gohman475871a2008-07-27 21:46:04 +00002903SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002904SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2905{
2906#if 0
2907 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002908#endif
2909 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002910 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002911 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002912 EVT NodeVT = N->getValueType(0); // The node's value type
2913 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002914 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002915 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002916
2917 switch (N->getOpcode()) {
2918 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002919 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002921
Scott Michelf0569be2008-12-27 04:51:36 +00002922 if (Op0.getOpcode() == SPUISD::IndirectAddr
2923 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2924 // Normalize the operands to reduce repeated code
2925 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002926
Scott Michelf0569be2008-12-27 04:51:36 +00002927 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2928 IndirectArg = Op1;
2929 AddArg = Op0;
2930 }
2931
2932 if (isa<ConstantSDNode>(AddArg)) {
2933 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2934 SDValue IndOp1 = IndirectArg.getOperand(1);
2935
2936 if (CN0->isNullValue()) {
2937 // (add (SPUindirect <arg>, <arg>), 0) ->
2938 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002939
Scott Michel23f2ff72008-12-04 17:16:59 +00002940#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002941 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002942 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002943 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2944 << "With: (SPUindirect <arg>, <arg>)\n";
2945 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002946#endif
2947
Scott Michelf0569be2008-12-27 04:51:36 +00002948 return IndirectArg;
2949 } else if (isa<ConstantSDNode>(IndOp1)) {
2950 // (add (SPUindirect <arg>, <const>), <const>) ->
2951 // (SPUindirect <arg>, <const + const>)
2952 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2953 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2954 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002955
Scott Michelf0569be2008-12-27 04:51:36 +00002956#if !defined(NDEBUG)
2957 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002958 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002959 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2960 << "), " << CN0->getSExtValue() << ")\n"
2961 << "With: (SPUindirect <arg>, "
2962 << combinedConst << ")\n";
2963 }
2964#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002965
Dale Johannesende064702009-02-06 21:50:26 +00002966 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002967 IndirectArg, combinedValue);
2968 }
Scott Michel053c1da2008-01-29 02:16:57 +00002969 }
2970 }
Scott Michela59d4692008-02-23 18:41:37 +00002971 break;
2972 }
2973 case ISD::SIGN_EXTEND:
2974 case ISD::ZERO_EXTEND:
2975 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002976 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002977 // (any_extend (SPUextract_elt0 <arg>)) ->
2978 // (SPUextract_elt0 <arg>)
2979 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002980#if !defined(NDEBUG)
2981 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002982 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002983 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002984 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002985 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002986 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002987 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002988#endif
Scott Michela59d4692008-02-23 18:41:37 +00002989
2990 return Op0;
2991 }
2992 break;
2993 }
2994 case SPUISD::IndirectAddr: {
2995 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002996 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002997 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002998 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2999 // (SPUaform <addr>, 0)
3000
Chris Lattner4437ae22009-08-23 07:05:07 +00003001 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003002 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003003 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003004 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003005 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003006
3007 return Op0;
3008 }
Scott Michelf0569be2008-12-27 04:51:36 +00003009 } else if (Op0.getOpcode() == ISD::ADD) {
3010 SDValue Op1 = N->getOperand(1);
3011 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3012 // (SPUindirect (add <arg>, <arg>), 0) ->
3013 // (SPUindirect <arg>, <arg>)
3014 if (CN1->isNullValue()) {
3015
3016#if !defined(NDEBUG)
3017 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003018 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003019 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3020 << "With: (SPUindirect <arg>, <arg>)\n";
3021 }
3022#endif
3023
Dale Johannesende064702009-02-06 21:50:26 +00003024 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003025 Op0.getOperand(0), Op0.getOperand(1));
3026 }
3027 }
Scott Michela59d4692008-02-23 18:41:37 +00003028 }
3029 break;
3030 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003031 case SPUISD::SHL_BITS:
3032 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003033 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003035
Scott Michelf0569be2008-12-27 04:51:36 +00003036 // Kill degenerate vector shifts:
3037 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3038 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003039 Result = Op0;
3040 }
3041 }
3042 break;
3043 }
Scott Michelf0569be2008-12-27 04:51:36 +00003044 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003045 switch (Op0.getOpcode()) {
3046 default:
3047 break;
3048 case ISD::ANY_EXTEND:
3049 case ISD::ZERO_EXTEND:
3050 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003051 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003052 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003053 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003054 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003055 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003057 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003058 Result = Op000;
3059 }
3060 }
3061 break;
3062 }
Scott Michel104de432008-11-24 17:11:17 +00003063 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003064 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003065 // <arg>
3066 Result = Op0.getOperand(0);
3067 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003068 }
Scott Michela59d4692008-02-23 18:41:37 +00003069 }
3070 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003071 }
3072 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003073
Scott Michel58c58182008-01-17 20:38:41 +00003074 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003075#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003076 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003077 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003078 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003079 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003080 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003081 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003082 }
3083#endif
3084
3085 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003086}
3087
3088//===----------------------------------------------------------------------===//
3089// Inline Assembly Support
3090//===----------------------------------------------------------------------===//
3091
3092/// getConstraintType - Given a constraint letter, return the type of
3093/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003094SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003095SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3096 if (ConstraintLetter.size() == 1) {
3097 switch (ConstraintLetter[0]) {
3098 default: break;
3099 case 'b':
3100 case 'r':
3101 case 'f':
3102 case 'v':
3103 case 'y':
3104 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003105 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003106 }
3107 return TargetLowering::getConstraintType(ConstraintLetter);
3108}
3109
John Thompson44ab89e2010-10-29 17:29:13 +00003110/// Examine constraint type and operand type and determine a weight value.
3111/// This object must already have been set up with the operand type
3112/// and the current alternative constraint selected.
3113TargetLowering::ConstraintWeight
3114SPUTargetLowering::getSingleConstraintMatchWeight(
3115 AsmOperandInfo &info, const char *constraint) const {
3116 ConstraintWeight weight = CW_Invalid;
3117 Value *CallOperandVal = info.CallOperandVal;
3118 // If we don't have a value, we can't do a match,
3119 // but allow it at the lowest weight.
3120 if (CallOperandVal == NULL)
3121 return CW_Default;
3122 // Look at the constraint type.
3123 switch (*constraint) {
3124 default:
3125 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003126 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003127 //FIXME: Seems like the supported constraint letters were just copied
3128 // from PPC, as the following doesn't correspond to the GCC docs.
3129 // I'm leaving it so until someone adds the corresponding lowering support.
3130 case 'b':
3131 case 'r':
3132 case 'f':
3133 case 'd':
3134 case 'v':
3135 case 'y':
3136 weight = CW_Register;
3137 break;
3138 }
3139 return weight;
3140}
3141
Scott Michel5af8f0e2008-07-16 17:17:29 +00003142std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003143SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003144 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003145{
3146 if (Constraint.size() == 1) {
3147 // GCC RS6000 Constraint Letters
3148 switch (Constraint[0]) {
3149 case 'b': // R1-R31
3150 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003152 return std::make_pair(0U, SPU::R64CRegisterClass);
3153 return std::make_pair(0U, SPU::R32CRegisterClass);
3154 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003156 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003158 return std::make_pair(0U, SPU::R64FPRegisterClass);
3159 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003160 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003161 return std::make_pair(0U, SPU::GPRCRegisterClass);
3162 }
3163 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003164
Scott Michel266bc8f2007-12-04 22:23:35 +00003165 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3166}
3167
Scott Michela59d4692008-02-23 18:41:37 +00003168//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003169void
Dan Gohman475871a2008-07-27 21:46:04 +00003170SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003171 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003172 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003173 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003174 const SelectionDAG &DAG,
3175 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003176#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003177 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003178
3179 switch (Op.getOpcode()) {
3180 default:
3181 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3182 break;
Scott Michela59d4692008-02-23 18:41:37 +00003183 case CALL:
3184 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003185 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003186 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003187 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003188 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003189 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003190 case SPUISD::SHLQUAD_L_BITS:
3191 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003192 case SPUISD::VEC_ROTL:
3193 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003194 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003195 case SPUISD::SELECT_MASK:
3196 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003197 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003198#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003199}
Scott Michel02d711b2008-12-30 23:28:25 +00003200
Scott Michelf0569be2008-12-27 04:51:36 +00003201unsigned
3202SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3203 unsigned Depth) const {
3204 switch (Op.getOpcode()) {
3205 default:
3206 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003207
Scott Michelf0569be2008-12-27 04:51:36 +00003208 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003209 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003210
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3212 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003213 }
3214 return VT.getSizeInBits();
3215 }
3216 }
3217}
Scott Michel1df30c42008-12-29 03:23:36 +00003218
Scott Michel203b2d62008-04-30 00:30:08 +00003219// LowerAsmOperandForConstraint
3220void
Dan Gohman475871a2008-07-27 21:46:04 +00003221SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003222 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003223 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003224 SelectionDAG &DAG) const {
3225 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003226 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003227}
3228
Scott Michel266bc8f2007-12-04 22:23:35 +00003229/// isLegalAddressImmediate - Return true if the integer value can be used
3230/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003231bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003232 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003233 // SPU's addresses are 256K:
3234 return (V > -(1 << 18) && V < (1 << 18) - 1);
3235}
3236
3237bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003238 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003239}
Dan Gohman6520e202008-10-18 02:06:02 +00003240
3241bool
3242SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3243 // The SPU target isn't yet aware of offsets.
3244 return false;
3245}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003246
3247// can we compare to Imm without writing it into a register?
3248bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3249 //ceqi, cgti, etc. all take s10 operand
3250 return isInt<10>(Imm);
3251}
3252
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003253bool
3254SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003255 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003256
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003257 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003258 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3259 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003260
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003261 // D-form: reg + 14bit offset
3262 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3263 return true;
3264
3265 // X-form: reg+reg
3266 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3267 return true;
3268
3269 return false;
3270}