blob: 5500e37aaecdc08e14ad30877f22a64880f5af74 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000089 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000111
Dan Gohman1a024862008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Chris Lattner6d92cad2006-03-26 10:06:40 +0000208 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210
Chris Lattnera7a58542006-06-16 17:34:12 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000212 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000214 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000216 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000217 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
218
Chris Lattner7fbcef72006-03-24 07:53:47 +0000219 // FIXME: disable this lowered code. This generates 64-bit register values,
220 // and we don't model the fact that the top part is clobbered by calls. We
221 // need to flag these together so that the value isn't live across a call.
222 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
223
Nate Begemanae749a92005-10-25 23:48:36 +0000224 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
226 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000227 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000228 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000229 }
230
Chris Lattnera7a58542006-06-16 17:34:12 +0000231 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000232 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000233 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000234 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
235 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000236 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000237 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000238 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
239 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
240 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000241 }
Evan Chengd30bf012006-03-01 01:11:20 +0000242
Nate Begeman425a9692005-11-29 08:17:20 +0000243 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000244 // First set operation action for all vector types to expand. Then we
245 // will selectively turn on ones that can be effectively codegen'd.
246 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000247 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000248 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
250 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251
Chris Lattner7ff7e672006-04-04 17:25:31 +0000252 // We promote all shuffles to v16i8.
253 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000254 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
255
256 // We promote all non-typed operations to v4i32.
257 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
258 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
259 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
260 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
261 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000269
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000270 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000271 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
272 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
273 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000276 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000277 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000278 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
280 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000281 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000285 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000286 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290 }
291
Chris Lattner7ff7e672006-04-04 17:25:31 +0000292 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
293 // with merges, splats, etc.
294 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
295
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000296 setOperationAction(ISD::AND , MVT::v4i32, Legal);
297 setOperationAction(ISD::OR , MVT::v4i32, Legal);
298 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
299 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
300 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
301 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
302
Nate Begeman425a9692005-11-29 08:17:20 +0000303 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000304 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000305 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
306 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000307
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000308 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000309 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000310 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000311 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000312
Chris Lattnerb2177b92006-03-19 06:55:52 +0000313 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
314 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000315
Chris Lattner541f91b2006-04-02 00:43:36 +0000316 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
317 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000318 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
319 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000320 }
321
Chris Lattnerc08f9022006-06-27 00:04:13 +0000322 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000323 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000324 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000325
Jim Laskey2ad9f172007-02-22 14:56:36 +0000326 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000327 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000328 setExceptionPointerRegister(PPC::X3);
329 setExceptionSelectorRegister(PPC::X4);
330 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000331 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000332 setExceptionPointerRegister(PPC::R3);
333 setExceptionSelectorRegister(PPC::R4);
334 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000335
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000336 // We have target-specific dag combine patterns for the following nodes:
337 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000338 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000339 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000340 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000341
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000342 // Darwin long double math library functions have $LDBL128 appended.
343 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000344 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000345 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
346 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
348 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000349 }
350
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000351 computeRegisterProperties();
352}
353
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000354const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
355 switch (Opcode) {
356 default: return 0;
357 case PPCISD::FSEL: return "PPCISD::FSEL";
358 case PPCISD::FCFID: return "PPCISD::FCFID";
359 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
360 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000361 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000362 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
363 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000364 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000365 case PPCISD::Hi: return "PPCISD::Hi";
366 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000367 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000368 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
369 case PPCISD::SRL: return "PPCISD::SRL";
370 case PPCISD::SRA: return "PPCISD::SRA";
371 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000372 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
373 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000374 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
375 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000376 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000377 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
378 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000380 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000381 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000382 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000383 case PPCISD::LBRX: return "PPCISD::LBRX";
384 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000385 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000386 case PPCISD::MFFS: return "PPCISD::MFFS";
387 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
388 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
389 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
390 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000391 }
392}
393
Chris Lattner1a635d62006-04-14 06:01:58 +0000394//===----------------------------------------------------------------------===//
395// Node matching predicates, for use by the tblgen matching code.
396//===----------------------------------------------------------------------===//
397
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000398/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
399static bool isFloatingPointZero(SDOperand Op) {
400 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000401 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000402 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000403 // Maybe this has already been legalized into the constant pool?
404 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000405 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000406 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000407 }
408 return false;
409}
410
Chris Lattnerddb739e2006-04-06 17:23:16 +0000411/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
412/// true if Op is undef or if it matches the specified value.
413static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
414 return Op.getOpcode() == ISD::UNDEF ||
415 cast<ConstantSDNode>(Op)->getValue() == Val;
416}
417
418/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
419/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000420bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
421 if (!isUnary) {
422 for (unsigned i = 0; i != 16; ++i)
423 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
424 return false;
425 } else {
426 for (unsigned i = 0; i != 8; ++i)
427 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
428 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
429 return false;
430 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000431 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000432}
433
434/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
435/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000436bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
437 if (!isUnary) {
438 for (unsigned i = 0; i != 16; i += 2)
439 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
440 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
441 return false;
442 } else {
443 for (unsigned i = 0; i != 8; i += 2)
444 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
445 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
446 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
447 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
448 return false;
449 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000450 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000451}
452
Chris Lattnercaad1632006-04-06 22:02:42 +0000453/// isVMerge - Common function, used to match vmrg* shuffles.
454///
455static bool isVMerge(SDNode *N, unsigned UnitSize,
456 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000457 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
458 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
459 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
460 "Unsupported merge size!");
461
462 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
463 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
464 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000465 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000466 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000467 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000468 return false;
469 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000470 return true;
471}
472
473/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
474/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
475bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
476 if (!isUnary)
477 return isVMerge(N, UnitSize, 8, 24);
478 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000479}
480
481/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
482/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000483bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
484 if (!isUnary)
485 return isVMerge(N, UnitSize, 0, 16);
486 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000487}
488
489
Chris Lattnerd0608e12006-04-06 18:26:28 +0000490/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
491/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000492int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000493 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
494 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000495 // Find the first non-undef value in the shuffle mask.
496 unsigned i;
497 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
498 /*search*/;
499
500 if (i == 16) return -1; // all undef.
501
502 // Otherwise, check to see if the rest of the elements are consequtively
503 // numbered from this value.
504 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
505 if (ShiftAmt < i) return -1;
506 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000507
Chris Lattnerf24380e2006-04-06 22:28:36 +0000508 if (!isUnary) {
509 // Check the rest of the elements to see if they are consequtive.
510 for (++i; i != 16; ++i)
511 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
512 return -1;
513 } else {
514 // Check the rest of the elements to see if they are consequtive.
515 for (++i; i != 16; ++i)
516 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
517 return -1;
518 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000519
520 return ShiftAmt;
521}
Chris Lattneref819f82006-03-20 06:33:01 +0000522
523/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
524/// specifies a splat of a single element that is suitable for input to
525/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000526bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
527 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
528 N->getNumOperands() == 16 &&
529 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000530
Chris Lattner88a99ef2006-03-20 06:37:44 +0000531 // This is a splat operation if each element of the permute is the same, and
532 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000533 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000534 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000535 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
536 ElementBase = EltV->getValue();
537 else
538 return false; // FIXME: Handle UNDEF elements too!
539
540 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
541 return false;
542
543 // Check that they are consequtive.
544 for (unsigned i = 1; i != EltSize; ++i) {
545 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
546 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
547 return false;
548 }
549
Chris Lattner88a99ef2006-03-20 06:37:44 +0000550 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000551 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000552 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000553 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
554 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000555 for (unsigned j = 0; j != EltSize; ++j)
556 if (N->getOperand(i+j) != N->getOperand(j))
557 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000558 }
559
Chris Lattner7ff7e672006-04-04 17:25:31 +0000560 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000561}
562
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000563/// isAllNegativeZeroVector - Returns true if all elements of build_vector
564/// are -0.0.
565bool PPC::isAllNegativeZeroVector(SDNode *N) {
566 assert(N->getOpcode() == ISD::BUILD_VECTOR);
567 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
568 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000569 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000570 return false;
571}
572
Chris Lattneref819f82006-03-20 06:33:01 +0000573/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
574/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000575unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
576 assert(isSplatShuffleMask(N, EltSize));
577 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000578}
579
Chris Lattnere87192a2006-04-12 17:37:20 +0000580/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000581/// by using a vspltis[bhw] instruction of the specified element size, return
582/// the constant being splatted. The ByteSize field indicates the number of
583/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000584SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000585 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000586
587 // If ByteSize of the splat is bigger than the element size of the
588 // build_vector, then we have a case where we are checking for a splat where
589 // multiple elements of the buildvector are folded together into a single
590 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
591 unsigned EltSize = 16/N->getNumOperands();
592 if (EltSize < ByteSize) {
593 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
594 SDOperand UniquedVals[4];
595 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
596
597 // See if all of the elements in the buildvector agree across.
598 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
599 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
600 // If the element isn't a constant, bail fully out.
601 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
602
603
604 if (UniquedVals[i&(Multiple-1)].Val == 0)
605 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
606 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
607 return SDOperand(); // no match.
608 }
609
610 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
611 // either constant or undef values that are identical for each chunk. See
612 // if these chunks can form into a larger vspltis*.
613
614 // Check to see if all of the leading entries are either 0 or -1. If
615 // neither, then this won't fit into the immediate field.
616 bool LeadingZero = true;
617 bool LeadingOnes = true;
618 for (unsigned i = 0; i != Multiple-1; ++i) {
619 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
620
621 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
622 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
623 }
624 // Finally, check the least significant entry.
625 if (LeadingZero) {
626 if (UniquedVals[Multiple-1].Val == 0)
627 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
628 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
629 if (Val < 16)
630 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
631 }
632 if (LeadingOnes) {
633 if (UniquedVals[Multiple-1].Val == 0)
634 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
635 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
636 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
637 return DAG.getTargetConstant(Val, MVT::i32);
638 }
639
640 return SDOperand();
641 }
642
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000643 // Check to see if this buildvec has a single non-undef value in its elements.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 if (OpVal.Val == 0)
647 OpVal = N->getOperand(i);
648 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000649 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000650 }
651
Chris Lattner140a58f2006-04-08 06:46:53 +0000652 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000653
Nate Begeman98e70cc2006-03-28 04:15:58 +0000654 unsigned ValSizeInBytes = 0;
655 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000656 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
657 Value = CN->getValue();
658 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
659 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
660 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000661 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000662 ValSizeInBytes = 4;
663 }
664
665 // If the splat value is larger than the element value, then we can never do
666 // this splat. The only case that we could fit the replicated bits into our
667 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000668 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000669
670 // If the element value is larger than the splat value, cut it in half and
671 // check to see if the two halves are equal. Continue doing this until we
672 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
673 while (ValSizeInBytes > ByteSize) {
674 ValSizeInBytes >>= 1;
675
676 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000677 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
678 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000679 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000680 }
681
682 // Properly sign extend the value.
683 int ShAmt = (4-ByteSize)*8;
684 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
685
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000686 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000687 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000688
Chris Lattner140a58f2006-04-08 06:46:53 +0000689 // Finally, if this value fits in a 5 bit sext field, return it
690 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
691 return DAG.getTargetConstant(MaskVal, MVT::i32);
692 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693}
694
Chris Lattner1a635d62006-04-14 06:01:58 +0000695//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000696// Addressing Mode Selection
697//===----------------------------------------------------------------------===//
698
699/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
700/// or 64-bit immediate, and if the value can be accurately represented as a
701/// sign extension from a 16-bit value. If so, this returns true and the
702/// immediate.
703static bool isIntS16Immediate(SDNode *N, short &Imm) {
704 if (N->getOpcode() != ISD::Constant)
705 return false;
706
707 Imm = (short)cast<ConstantSDNode>(N)->getValue();
708 if (N->getValueType(0) == MVT::i32)
709 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
710 else
711 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
712}
713static bool isIntS16Immediate(SDOperand Op, short &Imm) {
714 return isIntS16Immediate(Op.Val, Imm);
715}
716
717
718/// SelectAddressRegReg - Given the specified addressed, check to see if it
719/// can be represented as an indexed [r+r] operation. Returns false if it
720/// can be more efficiently represented with [r+imm].
721bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
722 SDOperand &Index,
723 SelectionDAG &DAG) {
724 short imm = 0;
725 if (N.getOpcode() == ISD::ADD) {
726 if (isIntS16Immediate(N.getOperand(1), imm))
727 return false; // r+i
728 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
729 return false; // r+i
730
731 Base = N.getOperand(0);
732 Index = N.getOperand(1);
733 return true;
734 } else if (N.getOpcode() == ISD::OR) {
735 if (isIntS16Immediate(N.getOperand(1), imm))
736 return false; // r+i can fold it if we can.
737
738 // If this is an or of disjoint bitfields, we can codegen this as an add
739 // (for better address arithmetic) if the LHS and RHS of the OR are provably
740 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000741 APInt LHSKnownZero, LHSKnownOne;
742 APInt RHSKnownZero, RHSKnownOne;
743 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000744 APInt::getAllOnesValue(N.getOperand(0)
745 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000746 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000747
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000748 if (LHSKnownZero.getBoolValue()) {
749 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000750 APInt::getAllOnesValue(N.getOperand(1)
751 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000752 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000753 // If all of the bits are known zero on the LHS or RHS, the add won't
754 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000755 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 Base = N.getOperand(0);
757 Index = N.getOperand(1);
758 return true;
759 }
760 }
761 }
762
763 return false;
764}
765
766/// Returns true if the address N can be represented by a base register plus
767/// a signed 16-bit displacement [r+imm], and if it is not better
768/// represented as reg+reg.
769bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
770 SDOperand &Base, SelectionDAG &DAG){
771 // If this can be more profitably realized as r+r, fail.
772 if (SelectAddressRegReg(N, Disp, Base, DAG))
773 return false;
774
775 if (N.getOpcode() == ISD::ADD) {
776 short imm = 0;
777 if (isIntS16Immediate(N.getOperand(1), imm)) {
778 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
779 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
780 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
781 } else {
782 Base = N.getOperand(0);
783 }
784 return true; // [r+i]
785 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
786 // Match LOAD (ADD (X, Lo(G))).
787 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
788 && "Cannot handle constant offsets yet!");
789 Disp = N.getOperand(1).getOperand(0); // The global address.
790 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
791 Disp.getOpcode() == ISD::TargetConstantPool ||
792 Disp.getOpcode() == ISD::TargetJumpTable);
793 Base = N.getOperand(0);
794 return true; // [&g+r]
795 }
796 } else if (N.getOpcode() == ISD::OR) {
797 short imm = 0;
798 if (isIntS16Immediate(N.getOperand(1), imm)) {
799 // If this is an or of disjoint bitfields, we can codegen this as an add
800 // (for better address arithmetic) if the LHS and RHS of the OR are
801 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000802 APInt LHSKnownZero, LHSKnownOne;
803 DAG.ComputeMaskedBits(N.getOperand(0),
804 APInt::getAllOnesValue(32),
805 LHSKnownZero, LHSKnownOne);
806 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 // If all of the bits are known zero on the LHS or RHS, the add won't
808 // carry.
809 Base = N.getOperand(0);
810 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
811 return true;
812 }
813 }
814 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
815 // Loading from a constant address.
816
817 // If this address fits entirely in a 16-bit sext immediate field, codegen
818 // this as "d, 0"
819 short Imm;
820 if (isIntS16Immediate(CN, Imm)) {
821 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
822 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
823 return true;
824 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000825
826 // Handle 32-bit sext immediates with LIS + addr mode.
827 if (CN->getValueType(0) == MVT::i32 ||
828 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 int Addr = (int)CN->getValue();
830
831 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000832 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
833
834 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
835 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
836 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 return true;
838 }
839 }
840
841 Disp = DAG.getTargetConstant(0, getPointerTy());
842 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
843 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
844 else
845 Base = N;
846 return true; // [r+0]
847}
848
849/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
850/// represented as an indexed [r+r] operation.
851bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
852 SDOperand &Index,
853 SelectionDAG &DAG) {
854 // Check to see if we can easily represent this as an [r+r] address. This
855 // will fail if it thinks that the address is more profitably represented as
856 // reg+imm, e.g. where imm = 0.
857 if (SelectAddressRegReg(N, Base, Index, DAG))
858 return true;
859
860 // If the operand is an addition, always emit this as [r+r], since this is
861 // better (for code size, and execution, as the memop does the add for free)
862 // than emitting an explicit add.
863 if (N.getOpcode() == ISD::ADD) {
864 Base = N.getOperand(0);
865 Index = N.getOperand(1);
866 return true;
867 }
868
869 // Otherwise, do it the hard way, using R0 as the base register.
870 Base = DAG.getRegister(PPC::R0, N.getValueType());
871 Index = N;
872 return true;
873}
874
875/// SelectAddressRegImmShift - Returns true if the address N can be
876/// represented by a base register plus a signed 14-bit displacement
877/// [r+imm*4]. Suitable for use by STD and friends.
878bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
879 SDOperand &Base,
880 SelectionDAG &DAG) {
881 // If this can be more profitably realized as r+r, fail.
882 if (SelectAddressRegReg(N, Disp, Base, DAG))
883 return false;
884
885 if (N.getOpcode() == ISD::ADD) {
886 short imm = 0;
887 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
888 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
889 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
890 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
891 } else {
892 Base = N.getOperand(0);
893 }
894 return true; // [r+i]
895 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
896 // Match LOAD (ADD (X, Lo(G))).
897 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
898 && "Cannot handle constant offsets yet!");
899 Disp = N.getOperand(1).getOperand(0); // The global address.
900 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
901 Disp.getOpcode() == ISD::TargetConstantPool ||
902 Disp.getOpcode() == ISD::TargetJumpTable);
903 Base = N.getOperand(0);
904 return true; // [&g+r]
905 }
906 } else if (N.getOpcode() == ISD::OR) {
907 short imm = 0;
908 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
909 // If this is an or of disjoint bitfields, we can codegen this as an add
910 // (for better address arithmetic) if the LHS and RHS of the OR are
911 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000912 APInt LHSKnownZero, LHSKnownOne;
913 DAG.ComputeMaskedBits(N.getOperand(0),
914 APInt::getAllOnesValue(32),
915 LHSKnownZero, LHSKnownOne);
916 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 // If all of the bits are known zero on the LHS or RHS, the add won't
918 // carry.
919 Base = N.getOperand(0);
920 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
921 return true;
922 }
923 }
924 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000925 // Loading from a constant address. Verify low two bits are clear.
926 if ((CN->getValue() & 3) == 0) {
927 // If this address fits entirely in a 14-bit sext immediate field, codegen
928 // this as "d, 0"
929 short Imm;
930 if (isIntS16Immediate(CN, Imm)) {
931 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
932 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
933 return true;
934 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000936 // Fold the low-part of 32-bit absolute addresses into addr mode.
937 if (CN->getValueType(0) == MVT::i32 ||
938 (int64_t)CN->getValue() == (int)CN->getValue()) {
939 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000941 // Otherwise, break this down into an LIS + disp.
942 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
943
944 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
945 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
946 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
947 return true;
948 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 }
950 }
951
952 Disp = DAG.getTargetConstant(0, getPointerTy());
953 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
954 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
955 else
956 Base = N;
957 return true; // [r+0]
958}
959
960
961/// getPreIndexedAddressParts - returns true by value, base pointer and
962/// offset pointer and addressing mode by reference if the node's address
963/// can be legally represented as pre-indexed load / store address.
964bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
965 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000966 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000968 // Disabled by default for now.
969 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000972 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
974 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000975 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000976
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000978 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000979 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000980 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 } else
982 return false;
983
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000984 // PowerPC doesn't have preinc load/store instructions for vectors.
985 if (MVT::isVector(VT))
986 return false;
987
Chris Lattner0851b4f2006-11-15 19:55:13 +0000988 // TODO: Check reg+reg first.
989
990 // LDU/STU use reg+imm*4, others use reg+imm.
991 if (VT != MVT::i64) {
992 // reg + imm
993 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
994 return false;
995 } else {
996 // reg + imm * 4.
997 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
998 return false;
999 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001000
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001001 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001002 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1003 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001004 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001005 LD->getExtensionType() == ISD::SEXTLOAD &&
1006 isa<ConstantSDNode>(Offset))
1007 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001008 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009
Chris Lattner4eab7142006-11-10 02:08:47 +00001010 AM = ISD::PRE_INC;
1011 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012}
1013
1014//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001015// LowerOperation implementation
1016//===----------------------------------------------------------------------===//
1017
1018static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001019 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001020 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001021 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001022 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1023 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001024
1025 const TargetMachine &TM = DAG.getTarget();
1026
Chris Lattner059ca0f2006-06-16 21:01:35 +00001027 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1028 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1029
Chris Lattner1a635d62006-04-14 06:01:58 +00001030 // If this is a non-darwin platform, we don't support non-static relo models
1031 // yet.
1032 if (TM.getRelocationModel() == Reloc::Static ||
1033 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1034 // Generate non-pic code that has direct accesses to the constant pool.
1035 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001036 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001037 }
1038
Chris Lattner35d86fe2006-07-26 21:12:04 +00001039 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001040 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001041 Hi = DAG.getNode(ISD::ADD, PtrVT,
1042 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001043 }
1044
Chris Lattner059ca0f2006-06-16 21:01:35 +00001045 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001046 return Lo;
1047}
1048
Nate Begeman37efe672006-04-22 18:53:45 +00001049static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001050 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001051 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001052 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1053 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001054
1055 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001056
1057 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1058 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1059
Nate Begeman37efe672006-04-22 18:53:45 +00001060 // If this is a non-darwin platform, we don't support non-static relo models
1061 // yet.
1062 if (TM.getRelocationModel() == Reloc::Static ||
1063 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1064 // Generate non-pic code that has direct accesses to the constant pool.
1065 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001067 }
1068
Chris Lattner35d86fe2006-07-26 21:12:04 +00001069 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001070 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001071 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001072 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001073 }
1074
Chris Lattner059ca0f2006-06-16 21:01:35 +00001075 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001076 return Lo;
1077}
1078
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001079static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1080 assert(0 && "TLS not implemented for PPC.");
1081}
1082
Chris Lattner1a635d62006-04-14 06:01:58 +00001083static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001085 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1086 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001088 // If it's a debug information descriptor, don't mess with it.
1089 if (DAG.isVerifiedDebugInfoDesc(Op))
1090 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001091 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001092
1093 const TargetMachine &TM = DAG.getTarget();
1094
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1096 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1097
Chris Lattner1a635d62006-04-14 06:01:58 +00001098 // If this is a non-darwin platform, we don't support non-static relo models
1099 // yet.
1100 if (TM.getRelocationModel() == Reloc::Static ||
1101 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1102 // Generate non-pic code that has direct accesses to globals.
1103 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001104 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001105 }
1106
Chris Lattner35d86fe2006-07-26 21:12:04 +00001107 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001108 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001109 Hi = DAG.getNode(ISD::ADD, PtrVT,
1110 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001111 }
1112
Chris Lattner059ca0f2006-06-16 21:01:35 +00001113 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001114
Chris Lattner57fc62c2006-12-11 23:22:45 +00001115 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001116 return Lo;
1117
1118 // If the global is weak or external, we have to go through the lazy
1119 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001120 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001121}
1122
1123static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1124 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1125
1126 // If we're comparing for equality to zero, expose the fact that this is
1127 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1128 // fold the new nodes.
1129 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1130 if (C->isNullValue() && CC == ISD::SETEQ) {
1131 MVT::ValueType VT = Op.getOperand(0).getValueType();
1132 SDOperand Zext = Op.getOperand(0);
1133 if (VT < MVT::i32) {
1134 VT = MVT::i32;
1135 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1136 }
1137 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1138 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1139 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1140 DAG.getConstant(Log2b, MVT::i32));
1141 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1142 }
1143 // Leave comparisons against 0 and -1 alone for now, since they're usually
1144 // optimized. FIXME: revisit this when we can custom lower all setcc
1145 // optimizations.
1146 if (C->isAllOnesValue() || C->isNullValue())
1147 return SDOperand();
1148 }
1149
1150 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001151 // by xor'ing the rhs with the lhs, which is faster than setting a
1152 // condition register, reading it back out, and masking the correct bit. The
1153 // normal approach here uses sub to do this instead of xor. Using xor exposes
1154 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1156 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1157 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001158 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 Op.getOperand(1));
1160 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1161 }
1162 return SDOperand();
1163}
1164
Nicolas Geoffray01119992007-04-03 13:59:52 +00001165static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1166 int VarArgsFrameIndex,
1167 int VarArgsStackOffset,
1168 unsigned VarArgsNumGPR,
1169 unsigned VarArgsNumFPR,
1170 const PPCSubtarget &Subtarget) {
1171
1172 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1173}
1174
Chris Lattner1a635d62006-04-14 06:01:58 +00001175static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001176 int VarArgsFrameIndex,
1177 int VarArgsStackOffset,
1178 unsigned VarArgsNumGPR,
1179 unsigned VarArgsNumFPR,
1180 const PPCSubtarget &Subtarget) {
1181
1182 if (Subtarget.isMachoABI()) {
1183 // vastart just stores the address of the VarArgsFrameIndex slot into the
1184 // memory location argument.
1185 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1186 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001187 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1188 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001189 }
1190
1191 // For ELF 32 ABI we follow the layout of the va_list struct.
1192 // We suppose the given va_list is already allocated.
1193 //
1194 // typedef struct {
1195 // char gpr; /* index into the array of 8 GPRs
1196 // * stored in the register save area
1197 // * gpr=0 corresponds to r3,
1198 // * gpr=1 to r4, etc.
1199 // */
1200 // char fpr; /* index into the array of 8 FPRs
1201 // * stored in the register save area
1202 // * fpr=0 corresponds to f1,
1203 // * fpr=1 to f2, etc.
1204 // */
1205 // char *overflow_arg_area;
1206 // /* location on stack that holds
1207 // * the next overflow argument
1208 // */
1209 // char *reg_save_area;
1210 // /* where r3:r10 and f1:f8 (if saved)
1211 // * are stored
1212 // */
1213 // } va_list[1];
1214
1215
1216 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1217 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1218
1219
Chris Lattner0d72a202006-07-28 16:45:47 +00001220 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001221
Dan Gohman69de1932008-02-06 22:27:42 +00001222 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001223 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001224
Dan Gohman69de1932008-02-06 22:27:42 +00001225 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1226 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1227
1228 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1229 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1230
1231 uint64_t FPROffset = 1;
1232 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001233
Dan Gohman69de1932008-02-06 22:27:42 +00001234 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001235
1236 // Store first byte : number of int regs
1237 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001238 Op.getOperand(1), SV, 0);
1239 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001240 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1241 ConstFPROffset);
1242
1243 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001244 SDOperand secondStore =
1245 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1246 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001247 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1248
1249 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001250 SDOperand thirdStore =
1251 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1252 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001253 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1254
1255 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001256 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001257
Chris Lattner1a635d62006-04-14 06:01:58 +00001258}
1259
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001260#include "PPCGenCallingConv.inc"
1261
Chris Lattner9f0bc652007-02-25 05:34:32 +00001262/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1263/// depending on which subtarget is selected.
1264static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1265 if (Subtarget.isMachoABI()) {
1266 static const unsigned FPR[] = {
1267 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1268 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1269 };
1270 return FPR;
1271 }
1272
1273
1274 static const unsigned FPR[] = {
1275 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001276 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001277 };
1278 return FPR;
1279}
1280
Chris Lattnerc91a4752006-06-26 22:48:35 +00001281static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001282 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001283 int &VarArgsStackOffset,
1284 unsigned &VarArgsNumGPR,
1285 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001286 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001287 // TODO: add description of PPC stack frame format, or at least some docs.
1288 //
1289 MachineFunction &MF = DAG.getMachineFunction();
1290 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001291 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001292 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001293 SDOperand Root = Op.getOperand(0);
1294
Jim Laskey2f616bf2006-11-16 22:43:37 +00001295 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1296 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001297 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001298 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001299 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001300
Chris Lattner9f0bc652007-02-25 05:34:32 +00001301 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001302
1303 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001304 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1305 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1306 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001307 static const unsigned GPR_64[] = { // 64-bit registers.
1308 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1309 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1310 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001311
1312 static const unsigned *FPR = GetFPR(Subtarget);
1313
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001314 static const unsigned VR[] = {
1315 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1316 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1317 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001318
Owen Anderson718cb662007-09-07 04:06:50 +00001319 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001320 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001321 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001322
1323 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1324
Chris Lattnerc91a4752006-06-26 22:48:35 +00001325 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001326
1327 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001328 // entry to a function on PPC, the arguments start after the linkage area,
1329 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001330 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001331 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001332 // represented with two words (long long or double) must be copied to an
1333 // even GPR_idx value or to an even ArgOffset value.
1334
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001335 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1336 SDOperand ArgVal;
1337 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001338 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1339 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001340 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001341 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1342 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1343 // See if next argument requires stack alignment in ELF
1344 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1345 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1346 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001348 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001349 switch (ObjectVT) {
1350 default: assert(0 && "Unhandled argument type!");
1351 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001352 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001353 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001354 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001355 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1356 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001357 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001358 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001359 } else {
1360 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001361 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001362 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001363 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001364 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001365 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001366 // All int arguments reserve stack space in Macho ABI.
1367 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001368 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001369
Chris Lattner9f0bc652007-02-25 05:34:32 +00001370 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001371 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001372 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1373 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001374 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1375 ++GPR_idx;
1376 } else {
1377 needsLoad = true;
1378 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001379 // All int arguments reserve stack space in Macho ABI.
1380 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001381 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001382
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001383 case MVT::f32:
1384 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001385 // Every 4 bytes of argument space consumes one of the GPRs available for
1386 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001387 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001388 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001389 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001390 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001391 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001392 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001393 unsigned VReg;
1394 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001395 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001396 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001397 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1398 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001399 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001400 ++FPR_idx;
1401 } else {
1402 needsLoad = true;
1403 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001404
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001405 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001406 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001407 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001408 // All FP arguments reserve stack space in Macho ABI.
1409 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001410 break;
1411 case MVT::v4f32:
1412 case MVT::v4i32:
1413 case MVT::v8i16:
1414 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001415 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001416 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001417 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1418 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001419 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001420 ++VR_idx;
1421 } else {
1422 // This should be simple, but requires getting 16-byte aligned stack
1423 // values.
1424 assert(0 && "Loading VR argument not implemented yet!");
1425 needsLoad = true;
1426 }
1427 break;
1428 }
1429
1430 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001431 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001432 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001433 int FI = MFI->CreateFixedObject(ObjSize,
1434 CurArgOffset + (ArgSize - ObjSize));
1435 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1436 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001437 }
1438
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001439 ArgValues.push_back(ArgVal);
1440 }
1441
1442 // If the function takes variable number of arguments, make a frame index for
1443 // the start of the first vararg value... for expansion of llvm.va_start.
1444 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1445 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001446
1447 int depth;
1448 if (isELF32_ABI) {
1449 VarArgsNumGPR = GPR_idx;
1450 VarArgsNumFPR = FPR_idx;
1451
1452 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1453 // pointer.
1454 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1455 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1456 MVT::getSizeInBits(PtrVT)/8);
1457
1458 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1459 ArgOffset);
1460
1461 }
1462 else
1463 depth = ArgOffset;
1464
Chris Lattnerc91a4752006-06-26 22:48:35 +00001465 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001466 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001467 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001468
1469 SmallVector<SDOperand, 8> MemOps;
1470
1471 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1472 // stored to the VarArgsFrameIndex on the stack.
1473 if (isELF32_ABI) {
1474 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1475 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1476 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1477 MemOps.push_back(Store);
1478 // Increment the address by four for the next argument to store
1479 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1480 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1481 }
1482 }
1483
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001484 // If this function is vararg, store any remaining integer argument regs
1485 // to their spots on the stack so that they may be loaded by deferencing the
1486 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001487 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001488 unsigned VReg;
1489 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001490 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001491 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001492 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001493
Chris Lattner84bc5422007-12-31 04:13:23 +00001494 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001495 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001496 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001497 MemOps.push_back(Store);
1498 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001499 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1500 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001501 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001502
1503 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1504 // on the stack.
1505 if (isELF32_ABI) {
1506 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1507 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1508 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1509 MemOps.push_back(Store);
1510 // Increment the address by eight for the next argument to store
1511 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1512 PtrVT);
1513 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1514 }
1515
1516 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1517 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001518 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001519
Chris Lattner84bc5422007-12-31 04:13:23 +00001520 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001521 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1522 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1523 MemOps.push_back(Store);
1524 // Increment the address by eight for the next argument to store
1525 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1526 PtrVT);
1527 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1528 }
1529 }
1530
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001531 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001532 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001533 }
1534
1535 ArgValues.push_back(Root);
1536
1537 // Return the new list of results.
1538 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1539 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001540 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001541}
1542
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001543/// isCallCompatibleAddress - Return the immediate to use if the specified
1544/// 32-bit value is representable in the immediate field of a BxA instruction.
1545static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1546 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1547 if (!C) return 0;
1548
1549 int Addr = C->getValue();
1550 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1551 (Addr << 6 >> 6) != Addr)
1552 return 0; // Top 6 bits have to be sext of immediate.
1553
Evan Cheng33118762007-10-22 19:46:19 +00001554 return DAG.getConstant((int)C->getValue() >> 2,
1555 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001556}
1557
Chris Lattner9f0bc652007-02-25 05:34:32 +00001558
1559static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1560 const PPCSubtarget &Subtarget) {
1561 SDOperand Chain = Op.getOperand(0);
1562 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1563 SDOperand Callee = Op.getOperand(4);
1564 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1565
1566 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001567 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001568
Chris Lattnerc91a4752006-06-26 22:48:35 +00001569 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1570 bool isPPC64 = PtrVT == MVT::i64;
1571 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001572
Chris Lattnerabde4602006-05-16 22:56:08 +00001573 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1574 // SelectExpr to use to put the arguments in the appropriate registers.
1575 std::vector<SDOperand> args_to_use;
1576
1577 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001578 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001579 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001580 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001581
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001582 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001583 for (unsigned i = 0; i != NumOps; ++i) {
1584 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1585 ArgSize = std::max(ArgSize, PtrByteSize);
1586 NumBytes += ArgSize;
1587 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001588
Chris Lattner7b053502006-05-30 21:21:04 +00001589 // The prolog code of the callee may store up to 8 GPR argument registers to
1590 // the stack, allowing va_start to index over them in memory if its varargs.
1591 // Because we cannot tell if this is needed on the caller side, we have to
1592 // conservatively assume that it is needed. As such, make sure we have at
1593 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001594 NumBytes = std::max(NumBytes,
1595 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001596
1597 // Adjust the stack pointer for the new arguments...
1598 // These operations are automatically eliminated by the prolog/epilog pass
1599 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001600 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001601
1602 // Set up a copy of the stack pointer for use loading and storing any
1603 // arguments that may not fit in the registers available for argument
1604 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001605 SDOperand StackPtr;
1606 if (isPPC64)
1607 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1608 else
1609 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001610
1611 // Figure out which arguments are going to go in registers, and which in
1612 // memory. Also, if this is a vararg function, floating point operations
1613 // must be stored to our stack, and loaded into integer regs as well, if
1614 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001616 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001617
Chris Lattnerc91a4752006-06-26 22:48:35 +00001618 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001619 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1620 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1621 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001622 static const unsigned GPR_64[] = { // 64-bit registers.
1623 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1624 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1625 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001626 static const unsigned *FPR = GetFPR(Subtarget);
1627
Chris Lattner9a2a4972006-05-17 06:01:33 +00001628 static const unsigned VR[] = {
1629 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1630 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1631 };
Owen Anderson718cb662007-09-07 04:06:50 +00001632 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001633 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001634 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001635
Chris Lattnerc91a4752006-06-26 22:48:35 +00001636 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1637
Chris Lattner9a2a4972006-05-17 06:01:33 +00001638 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001639 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001640 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001641 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001642 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001643 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1644 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1645 // See if next argument requires stack alignment in ELF
1646 unsigned next = 5+2*(i+1)+1;
1647 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1648 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1649 (!(Flags & AlignFlag)));
1650
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001651 // PtrOff will be used to store the current argument to the stack if a
1652 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001653 SDOperand PtrOff;
1654
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001655 // Stack align in ELF 32
1656 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001657 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1658 StackPtr.getValueType());
1659 else
1660 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1661
Chris Lattnerc91a4752006-06-26 22:48:35 +00001662 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1663
1664 // On PPC64, promote integers to 64-bit values.
1665 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001666 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1667
Chris Lattnerc91a4752006-06-26 22:48:35 +00001668 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1669 }
1670
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001671 switch (Arg.getValueType()) {
1672 default: assert(0 && "Unexpected ValueType for argument!");
1673 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001674 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001675 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001676 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001677 if (GPR_idx != NumGPRs) {
1678 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001679 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001680 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001681 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001682 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001683 if (inMem || isMachoABI) {
1684 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001685 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001686 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1687
1688 ArgOffset += PtrByteSize;
1689 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001690 break;
1691 case MVT::f32:
1692 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001693 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001694 // Float varargs need to be promoted to double.
1695 if (Arg.getValueType() == MVT::f32)
1696 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1697 }
1698
Chris Lattner9a2a4972006-05-17 06:01:33 +00001699 if (FPR_idx != NumFPRs) {
1700 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1701
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001702 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001703 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001704 MemOpChains.push_back(Store);
1705
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001706 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001707 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001708 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001709 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001710 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1711 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001712 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001713 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001714 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001715 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001716 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001717 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001718 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1719 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001720 }
1721 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001722 // If we have any FPRs remaining, we may also have GPRs remaining.
1723 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1724 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001725 if (isMachoABI) {
1726 if (GPR_idx != NumGPRs)
1727 ++GPR_idx;
1728 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1729 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1730 ++GPR_idx;
1731 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001732 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001733 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001734 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001735 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001736 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001737 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001738 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001739 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001740 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001741 if (isPPC64)
1742 ArgOffset += 8;
1743 else
1744 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1745 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001746 break;
1747 case MVT::v4f32:
1748 case MVT::v4i32:
1749 case MVT::v8i16:
1750 case MVT::v16i8:
1751 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001752 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001753 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001754 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001755 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001756 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001757 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001758 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001759 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1760 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001761
Chris Lattner9a2a4972006-05-17 06:01:33 +00001762 // Build a sequence of copy-to-reg nodes chained together with token chain
1763 // and flag operands which copy the outgoing args into the appropriate regs.
1764 SDOperand InFlag;
1765 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1766 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1767 InFlag);
1768 InFlag = Chain.getValue(1);
1769 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001770
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001771 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1772 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001773 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1774 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1775 InFlag = Chain.getValue(1);
1776 }
1777
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001778 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001779 NodeTys.push_back(MVT::Other); // Returns a chain
1780 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1781
Chris Lattner79e490a2006-08-11 17:18:05 +00001782 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001783 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001784
1785 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1786 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1787 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001788 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1789 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1790 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001791 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1792 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1793 // If this is an absolute destination address, use the munged value.
1794 Callee = SDOperand(Dest, 0);
1795 else {
1796 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1797 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001798 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1799 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001800 InFlag = Chain.getValue(1);
1801
1802 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001803 if (isMachoABI) {
1804 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1805 InFlag = Chain.getValue(1);
1806 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001807
1808 NodeTys.clear();
1809 NodeTys.push_back(MVT::Other);
1810 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001811 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001812 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001813 Callee.Val = 0;
1814 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001815
Chris Lattner4a45abf2006-06-10 01:14:28 +00001816 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001817 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001818 Ops.push_back(Chain);
1819 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001820 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001821
Chris Lattner4a45abf2006-06-10 01:14:28 +00001822 // Add argument registers to the end of the list so that they are known live
1823 // into the call.
1824 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1825 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1826 RegsToPass[i].second.getValueType()));
1827
1828 if (InFlag.Val)
1829 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001830 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001831 InFlag = Chain.getValue(1);
1832
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001833 Chain = DAG.getCALLSEQ_END(Chain,
1834 DAG.getConstant(NumBytes, PtrVT),
1835 DAG.getConstant(0, PtrVT),
1836 InFlag);
1837 if (Op.Val->getValueType(0) != MVT::Other)
1838 InFlag = Chain.getValue(1);
1839
Chris Lattner79e490a2006-08-11 17:18:05 +00001840 SDOperand ResultVals[3];
1841 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001842 NodeTys.clear();
1843
1844 // If the call has results, copy the values out of the ret val registers.
1845 switch (Op.Val->getValueType(0)) {
1846 default: assert(0 && "Unexpected ret value!");
1847 case MVT::Other: break;
1848 case MVT::i32:
1849 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001850 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001851 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001852 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001853 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001854 ResultVals[1] = Chain.getValue(0);
1855 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001856 NodeTys.push_back(MVT::i32);
1857 } else {
1858 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001859 ResultVals[0] = Chain.getValue(0);
1860 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001861 }
1862 NodeTys.push_back(MVT::i32);
1863 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001864 case MVT::i64:
1865 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001866 ResultVals[0] = Chain.getValue(0);
1867 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001868 NodeTys.push_back(MVT::i64);
1869 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001870 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001871 if (Op.Val->getValueType(1) == MVT::f64) {
1872 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1873 ResultVals[0] = Chain.getValue(0);
1874 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1875 Chain.getValue(2)).getValue(1);
1876 ResultVals[1] = Chain.getValue(0);
1877 NumResults = 2;
1878 NodeTys.push_back(MVT::f64);
1879 NodeTys.push_back(MVT::f64);
1880 break;
1881 }
1882 // else fall through
1883 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001884 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1885 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001886 ResultVals[0] = Chain.getValue(0);
1887 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001888 NodeTys.push_back(Op.Val->getValueType(0));
1889 break;
1890 case MVT::v4f32:
1891 case MVT::v4i32:
1892 case MVT::v8i16:
1893 case MVT::v16i8:
1894 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1895 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001896 ResultVals[0] = Chain.getValue(0);
1897 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001898 NodeTys.push_back(Op.Val->getValueType(0));
1899 break;
1900 }
1901
Chris Lattner9a2a4972006-05-17 06:01:33 +00001902 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001903
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001904 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001905 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001906 return Chain;
1907
1908 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001909 ResultVals[NumResults++] = Chain;
1910 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1911 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001912 return Res.getValue(Op.ResNo);
1913}
1914
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001915static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1916 SmallVector<CCValAssign, 16> RVLocs;
1917 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001918 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1919 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001920 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1921
1922 // If this is the first return lowered for this function, add the regs to the
1923 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001924 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001925 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001926 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001927 }
1928
Chris Lattnercaddd442007-02-26 19:44:02 +00001929 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001930 SDOperand Flag;
1931
1932 // Copy the result values into the output registers.
1933 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1934 CCValAssign &VA = RVLocs[i];
1935 assert(VA.isRegLoc() && "Can only return in registers!");
1936 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1937 Flag = Chain.getValue(1);
1938 }
1939
1940 if (Flag.Val)
1941 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1942 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001943 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001944}
1945
Jim Laskeyefc7e522006-12-04 22:04:42 +00001946static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1947 const PPCSubtarget &Subtarget) {
1948 // When we pop the dynamic allocation we need to restore the SP link.
1949
1950 // Get the corect type for pointers.
1951 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1952
1953 // Construct the stack pointer operand.
1954 bool IsPPC64 = Subtarget.isPPC64();
1955 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1956 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1957
1958 // Get the operands for the STACKRESTORE.
1959 SDOperand Chain = Op.getOperand(0);
1960 SDOperand SaveSP = Op.getOperand(1);
1961
1962 // Load the old link SP.
1963 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1964
1965 // Restore the stack pointer.
1966 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1967
1968 // Store the old link SP.
1969 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1970}
1971
Jim Laskey2f616bf2006-11-16 22:43:37 +00001972static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1973 const PPCSubtarget &Subtarget) {
1974 MachineFunction &MF = DAG.getMachineFunction();
1975 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001976 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001977
1978 // Get current frame pointer save index. The users of this index will be
1979 // primarily DYNALLOC instructions.
1980 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1981 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001982
Jim Laskey2f616bf2006-11-16 22:43:37 +00001983 // If the frame pointer save index hasn't been defined yet.
1984 if (!FPSI) {
1985 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001986 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1987
Jim Laskey2f616bf2006-11-16 22:43:37 +00001988 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001989 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001990 // Save the result.
1991 FI->setFramePointerSaveIndex(FPSI);
1992 }
1993
1994 // Get the inputs.
1995 SDOperand Chain = Op.getOperand(0);
1996 SDOperand Size = Op.getOperand(1);
1997
1998 // Get the corect type for pointers.
1999 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2000 // Negate the size.
2001 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2002 DAG.getConstant(0, PtrVT), Size);
2003 // Construct a node for the frame pointer save index.
2004 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2005 // Build a DYNALLOC node.
2006 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2007 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2008 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2009}
2010
2011
Chris Lattner1a635d62006-04-14 06:01:58 +00002012/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2013/// possible.
2014static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2015 // Not FP? Not a fsel.
2016 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2017 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2018 return SDOperand();
2019
2020 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2021
2022 // Cannot handle SETEQ/SETNE.
2023 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2024
2025 MVT::ValueType ResVT = Op.getValueType();
2026 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2027 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2028 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2029
2030 // If the RHS of the comparison is a 0.0, we don't need to do the
2031 // subtraction at all.
2032 if (isFloatingPointZero(RHS))
2033 switch (CC) {
2034 default: break; // SETUO etc aren't handled by fsel.
2035 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002036 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002037 case ISD::SETLT:
2038 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2039 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002040 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002041 case ISD::SETGE:
2042 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2043 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2044 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2045 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002046 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002047 case ISD::SETGT:
2048 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2049 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002050 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002051 case ISD::SETLE:
2052 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2053 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2054 return DAG.getNode(PPCISD::FSEL, ResVT,
2055 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2056 }
2057
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002058 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002059 switch (CC) {
2060 default: break; // SETUO etc aren't handled by fsel.
2061 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002062 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002063 case ISD::SETLT:
2064 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2065 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2066 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2067 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2068 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002069 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002070 case ISD::SETGE:
2071 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2072 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2073 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2074 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2075 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002076 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002077 case ISD::SETGT:
2078 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2079 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2080 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2081 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2082 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002083 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002084 case ISD::SETLE:
2085 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2086 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2087 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2088 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2089 }
2090 return SDOperand();
2091}
2092
Chris Lattner1f873002007-11-28 18:44:47 +00002093// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002094static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2095 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2096 SDOperand Src = Op.getOperand(0);
2097 if (Src.getValueType() == MVT::f32)
2098 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2099
2100 SDOperand Tmp;
2101 switch (Op.getValueType()) {
2102 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2103 case MVT::i32:
2104 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2105 break;
2106 case MVT::i64:
2107 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2108 break;
2109 }
2110
2111 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002112 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2113
2114 // Emit a store to the stack slot.
2115 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2116
2117 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2118 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002119 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002120 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2121 DAG.getConstant(4, FIPtr.getValueType()));
2122 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002123}
2124
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002125static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2126 assert(Op.getValueType() == MVT::ppcf128);
2127 SDNode *Node = Op.Val;
2128 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002129 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002130 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2131 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2132
2133 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2134 // of the long double, and puts FPSCR back the way it was. We do not
2135 // actually model FPSCR.
2136 std::vector<MVT::ValueType> NodeTys;
2137 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2138
2139 NodeTys.push_back(MVT::f64); // Return register
2140 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2141 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2142 MFFSreg = Result.getValue(0);
2143 InFlag = Result.getValue(1);
2144
2145 NodeTys.clear();
2146 NodeTys.push_back(MVT::Flag); // Returns a flag
2147 Ops[0] = DAG.getConstant(31, MVT::i32);
2148 Ops[1] = InFlag;
2149 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2150 InFlag = Result.getValue(0);
2151
2152 NodeTys.clear();
2153 NodeTys.push_back(MVT::Flag); // Returns a flag
2154 Ops[0] = DAG.getConstant(30, MVT::i32);
2155 Ops[1] = InFlag;
2156 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2157 InFlag = Result.getValue(0);
2158
2159 NodeTys.clear();
2160 NodeTys.push_back(MVT::f64); // result of add
2161 NodeTys.push_back(MVT::Flag); // Returns a flag
2162 Ops[0] = Lo;
2163 Ops[1] = Hi;
2164 Ops[2] = InFlag;
2165 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2166 FPreg = Result.getValue(0);
2167 InFlag = Result.getValue(1);
2168
2169 NodeTys.clear();
2170 NodeTys.push_back(MVT::f64);
2171 Ops[0] = DAG.getConstant(1, MVT::i32);
2172 Ops[1] = MFFSreg;
2173 Ops[2] = FPreg;
2174 Ops[3] = InFlag;
2175 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2176 FPreg = Result.getValue(0);
2177
2178 // We know the low half is about to be thrown away, so just use something
2179 // convenient.
2180 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2181}
2182
Chris Lattner1a635d62006-04-14 06:01:58 +00002183static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2184 if (Op.getOperand(0).getValueType() == MVT::i64) {
2185 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2186 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2187 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002188 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002189 return FP;
2190 }
2191
2192 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2193 "Unhandled SINT_TO_FP type in custom expander!");
2194 // Since we only generate this in 64-bit mode, we can take advantage of
2195 // 64-bit registers. In particular, sign extend the input value into the
2196 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2197 // then lfd it and fcfid it.
2198 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2199 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002200 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2201 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002202
2203 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2204 Op.getOperand(0));
2205
2206 // STD the extended value into the stack slot.
Dan Gohman3069b872008-02-07 18:41:25 +00002207 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00002208 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002209 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2210 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002211 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002212 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002213 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002214
2215 // FCFID it and return it.
2216 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2217 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002218 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002219 return FP;
2220}
2221
Dan Gohman1a024862008-01-31 00:41:03 +00002222static SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002223 /*
2224 The rounding mode is in bits 30:31 of FPSR, and has the following
2225 settings:
2226 00 Round to nearest
2227 01 Round to 0
2228 10 Round to +inf
2229 11 Round to -inf
2230
2231 FLT_ROUNDS, on the other hand, expects the following:
2232 -1 Undefined
2233 0 Round to 0
2234 1 Round to nearest
2235 2 Round to +inf
2236 3 Round to -inf
2237
2238 To perform the conversion, we do:
2239 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2240 */
2241
2242 MachineFunction &MF = DAG.getMachineFunction();
2243 MVT::ValueType VT = Op.getValueType();
2244 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2245 std::vector<MVT::ValueType> NodeTys;
2246 SDOperand MFFSreg, InFlag;
2247
2248 // Save FP Control Word to register
2249 NodeTys.push_back(MVT::f64); // return register
2250 NodeTys.push_back(MVT::Flag); // unused in this context
2251 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2252
2253 // Save FP register to stack slot
2254 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2255 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2256 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2257 StackSlot, NULL, 0);
2258
2259 // Load FP Control Word from low 32 bits of stack slot.
2260 SDOperand Four = DAG.getConstant(4, PtrVT);
2261 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2262 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2263
2264 // Transform as necessary
2265 SDOperand CWD1 =
2266 DAG.getNode(ISD::AND, MVT::i32,
2267 CWD, DAG.getConstant(3, MVT::i32));
2268 SDOperand CWD2 =
2269 DAG.getNode(ISD::SRL, MVT::i32,
2270 DAG.getNode(ISD::AND, MVT::i32,
2271 DAG.getNode(ISD::XOR, MVT::i32,
2272 CWD, DAG.getConstant(3, MVT::i32)),
2273 DAG.getConstant(3, MVT::i32)),
2274 DAG.getConstant(1, MVT::i8));
2275
2276 SDOperand RetVal =
2277 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2278
2279 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2280 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2281}
2282
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002283static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2284 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002285 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002286
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002287 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002288 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002289 SDOperand Lo = Op.getOperand(0);
2290 SDOperand Hi = Op.getOperand(1);
2291 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002292
2293 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2294 DAG.getConstant(32, MVT::i32), Amt);
2295 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2296 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2297 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2298 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2299 DAG.getConstant(-32U, MVT::i32));
2300 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2301 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2302 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002303 SDOperand OutOps[] = { OutLo, OutHi };
2304 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2305 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002306}
2307
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002308static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2309 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2310 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002311
2312 // Otherwise, expand into a bunch of logical ops. Note that these ops
2313 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002314 SDOperand Lo = Op.getOperand(0);
2315 SDOperand Hi = Op.getOperand(1);
2316 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002317
2318 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2319 DAG.getConstant(32, MVT::i32), Amt);
2320 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2321 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2322 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2323 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2324 DAG.getConstant(-32U, MVT::i32));
2325 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2326 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2327 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002328 SDOperand OutOps[] = { OutLo, OutHi };
2329 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2330 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002331}
2332
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002333static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2334 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002335 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002336
2337 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002338 SDOperand Lo = Op.getOperand(0);
2339 SDOperand Hi = Op.getOperand(1);
2340 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002341
2342 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2343 DAG.getConstant(32, MVT::i32), Amt);
2344 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2345 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2346 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2347 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2348 DAG.getConstant(-32U, MVT::i32));
2349 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2350 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2351 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2352 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002353 SDOperand OutOps[] = { OutLo, OutHi };
2354 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2355 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002356}
2357
2358//===----------------------------------------------------------------------===//
2359// Vector related lowering.
2360//
2361
Chris Lattnerac225ca2006-04-12 19:07:14 +00002362// If this is a vector of constants or undefs, get the bits. A bit in
2363// UndefBits is set if the corresponding element of the vector is an
2364// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2365// zero. Return true if this is not an array of constants, false if it is.
2366//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002367static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2368 uint64_t UndefBits[2]) {
2369 // Start with zero'd results.
2370 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2371
2372 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2373 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2374 SDOperand OpVal = BV->getOperand(i);
2375
2376 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002377 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002378
2379 uint64_t EltBits = 0;
2380 if (OpVal.getOpcode() == ISD::UNDEF) {
2381 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2382 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2383 continue;
2384 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2385 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2386 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2387 assert(CN->getValueType(0) == MVT::f32 &&
2388 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002389 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002390 } else {
2391 // Nonconstant element.
2392 return true;
2393 }
2394
2395 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2396 }
2397
2398 //printf("%llx %llx %llx %llx\n",
2399 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2400 return false;
2401}
Chris Lattneref819f82006-03-20 06:33:01 +00002402
Chris Lattnerb17f1672006-04-16 01:01:29 +00002403// If this is a splat (repetition) of a value across the whole vector, return
2404// the smallest size that splats it. For example, "0x01010101010101..." is a
2405// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2406// SplatSize = 1 byte.
2407static bool isConstantSplat(const uint64_t Bits128[2],
2408 const uint64_t Undef128[2],
2409 unsigned &SplatBits, unsigned &SplatUndef,
2410 unsigned &SplatSize) {
2411
2412 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2413 // the same as the lower 64-bits, ignoring undefs.
2414 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2415 return false; // Can't be a splat if two pieces don't match.
2416
2417 uint64_t Bits64 = Bits128[0] | Bits128[1];
2418 uint64_t Undef64 = Undef128[0] & Undef128[1];
2419
2420 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2421 // undefs.
2422 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2423 return false; // Can't be a splat if two pieces don't match.
2424
2425 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2426 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2427
2428 // If the top 16-bits are different than the lower 16-bits, ignoring
2429 // undefs, we have an i32 splat.
2430 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2431 SplatBits = Bits32;
2432 SplatUndef = Undef32;
2433 SplatSize = 4;
2434 return true;
2435 }
2436
2437 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2438 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2439
2440 // If the top 8-bits are different than the lower 8-bits, ignoring
2441 // undefs, we have an i16 splat.
2442 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2443 SplatBits = Bits16;
2444 SplatUndef = Undef16;
2445 SplatSize = 2;
2446 return true;
2447 }
2448
2449 // Otherwise, we have an 8-bit splat.
2450 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2451 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2452 SplatSize = 1;
2453 return true;
2454}
2455
Chris Lattner4a998b92006-04-17 06:00:21 +00002456/// BuildSplatI - Build a canonical splati of Val with an element size of
2457/// SplatSize. Cast the result to VT.
2458static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2459 SelectionDAG &DAG) {
2460 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002461
Chris Lattner4a998b92006-04-17 06:00:21 +00002462 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2463 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2464 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002465
2466 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2467
2468 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2469 if (Val == -1)
2470 SplatSize = 1;
2471
Chris Lattner4a998b92006-04-17 06:00:21 +00002472 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2473
2474 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002475 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002476 SmallVector<SDOperand, 8> Ops;
2477 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2478 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2479 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002480 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002481}
2482
Chris Lattnere7c768e2006-04-18 03:24:30 +00002483/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002484/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002485static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2486 SelectionDAG &DAG,
2487 MVT::ValueType DestVT = MVT::Other) {
2488 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2489 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002490 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2491}
2492
Chris Lattnere7c768e2006-04-18 03:24:30 +00002493/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2494/// specified intrinsic ID.
2495static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2496 SDOperand Op2, SelectionDAG &DAG,
2497 MVT::ValueType DestVT = MVT::Other) {
2498 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2500 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2501}
2502
2503
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002504/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2505/// amount. The result has the specified value type.
2506static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2507 MVT::ValueType VT, SelectionDAG &DAG) {
2508 // Force LHS/RHS to be the right type.
2509 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2510 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2511
Chris Lattnere2199452006-08-11 17:38:39 +00002512 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002513 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002514 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002515 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002516 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002517 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2518}
2519
Chris Lattnerf1b47082006-04-14 05:19:18 +00002520// If this is a case we can't handle, return null and let the default
2521// expansion code take care of it. If we CAN select this case, and if it
2522// selects to a single instruction, return Op. Otherwise, if we can codegen
2523// this case more efficiently than a constant pool load, lower it to the
2524// sequence of ops that should be used.
2525static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2526 // If this is a vector of constants or undefs, get the bits. A bit in
2527 // UndefBits is set if the corresponding element of the vector is an
2528 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2529 // zero.
2530 uint64_t VectorBits[2];
2531 uint64_t UndefBits[2];
2532 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2533 return SDOperand(); // Not a constant vector.
2534
Chris Lattnerb17f1672006-04-16 01:01:29 +00002535 // If this is a splat (repetition) of a value across the whole vector, return
2536 // the smallest size that splats it. For example, "0x01010101010101..." is a
2537 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2538 // SplatSize = 1 byte.
2539 unsigned SplatBits, SplatUndef, SplatSize;
2540 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2541 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2542
2543 // First, handle single instruction cases.
2544
2545 // All zeros?
2546 if (SplatBits == 0) {
2547 // Canonicalize all zero vectors to be v4i32.
2548 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2549 SDOperand Z = DAG.getConstant(0, MVT::i32);
2550 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2551 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2552 }
2553 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002554 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002555
2556 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2557 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002558 if (SextVal >= -16 && SextVal <= 15)
2559 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002560
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002561
2562 // Two instruction sequences.
2563
Chris Lattner4a998b92006-04-17 06:00:21 +00002564 // If this value is in the range [-32,30] and is even, use:
2565 // tmp = VSPLTI[bhw], result = add tmp, tmp
2566 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2567 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2568 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2569 }
Chris Lattner6876e662006-04-17 06:58:41 +00002570
2571 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2572 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2573 // for fneg/fabs.
2574 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2575 // Make -1 and vspltisw -1:
2576 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2577
2578 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002579 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2580 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002581
2582 // xor by OnesV to invert it.
2583 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2584 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2585 }
2586
2587 // Check to see if this is a wide variety of vsplti*, binop self cases.
2588 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002589 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002590 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002591 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002592 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002593
Owen Anderson718cb662007-09-07 04:06:50 +00002594 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002595 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2596 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2597 int i = SplatCsts[idx];
2598
2599 // Figure out what shift amount will be used by altivec if shifted by i in
2600 // this splat size.
2601 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2602
2603 // vsplti + shl self.
2604 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002605 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002606 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2607 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2608 Intrinsic::ppc_altivec_vslw
2609 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002610 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2611 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002612 }
2613
2614 // vsplti + srl self.
2615 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002616 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002617 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2618 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2619 Intrinsic::ppc_altivec_vsrw
2620 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002621 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2622 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002623 }
2624
2625 // vsplti + sra self.
2626 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002627 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002628 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2629 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2630 Intrinsic::ppc_altivec_vsraw
2631 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002632 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2633 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002634 }
2635
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002636 // vsplti + rol self.
2637 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2638 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002639 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002640 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2641 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2642 Intrinsic::ppc_altivec_vrlw
2643 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002644 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2645 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002646 }
2647
2648 // t = vsplti c, result = vsldoi t, t, 1
2649 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2650 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2651 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2652 }
2653 // t = vsplti c, result = vsldoi t, t, 2
2654 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2655 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2656 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2657 }
2658 // t = vsplti c, result = vsldoi t, t, 3
2659 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2660 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2661 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2662 }
Chris Lattner6876e662006-04-17 06:58:41 +00002663 }
2664
Chris Lattner6876e662006-04-17 06:58:41 +00002665 // Three instruction sequences.
2666
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002667 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2668 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002669 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2670 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002671 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002672 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002673 }
2674 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2675 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002676 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2677 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002678 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002679 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002680 }
2681 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002682
Chris Lattnerf1b47082006-04-14 05:19:18 +00002683 return SDOperand();
2684}
2685
Chris Lattner59138102006-04-17 05:28:54 +00002686/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2687/// the specified operations to build the shuffle.
2688static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2689 SDOperand RHS, SelectionDAG &DAG) {
2690 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2691 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2692 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2693
2694 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002695 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002696 OP_VMRGHW,
2697 OP_VMRGLW,
2698 OP_VSPLTISW0,
2699 OP_VSPLTISW1,
2700 OP_VSPLTISW2,
2701 OP_VSPLTISW3,
2702 OP_VSLDOI4,
2703 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002704 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002705 };
2706
2707 if (OpNum == OP_COPY) {
2708 if (LHSID == (1*9+2)*9+3) return LHS;
2709 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2710 return RHS;
2711 }
2712
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002713 SDOperand OpLHS, OpRHS;
2714 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2715 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2716
Chris Lattner59138102006-04-17 05:28:54 +00002717 unsigned ShufIdxs[16];
2718 switch (OpNum) {
2719 default: assert(0 && "Unknown i32 permute!");
2720 case OP_VMRGHW:
2721 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2722 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2723 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2724 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2725 break;
2726 case OP_VMRGLW:
2727 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2728 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2729 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2730 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2731 break;
2732 case OP_VSPLTISW0:
2733 for (unsigned i = 0; i != 16; ++i)
2734 ShufIdxs[i] = (i&3)+0;
2735 break;
2736 case OP_VSPLTISW1:
2737 for (unsigned i = 0; i != 16; ++i)
2738 ShufIdxs[i] = (i&3)+4;
2739 break;
2740 case OP_VSPLTISW2:
2741 for (unsigned i = 0; i != 16; ++i)
2742 ShufIdxs[i] = (i&3)+8;
2743 break;
2744 case OP_VSPLTISW3:
2745 for (unsigned i = 0; i != 16; ++i)
2746 ShufIdxs[i] = (i&3)+12;
2747 break;
2748 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002749 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002750 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002751 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002752 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002753 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002754 }
Chris Lattnere2199452006-08-11 17:38:39 +00002755 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002756 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002757 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002758
2759 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002760 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002761}
2762
Chris Lattnerf1b47082006-04-14 05:19:18 +00002763/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2764/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2765/// return the code it can be lowered into. Worst case, it can always be
2766/// lowered into a vperm.
2767static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2768 SDOperand V1 = Op.getOperand(0);
2769 SDOperand V2 = Op.getOperand(1);
2770 SDOperand PermMask = Op.getOperand(2);
2771
2772 // Cases that are handled by instructions that take permute immediates
2773 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2774 // selected by the instruction selector.
2775 if (V2.getOpcode() == ISD::UNDEF) {
2776 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2777 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2778 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2779 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2780 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2781 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2782 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2783 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2784 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2785 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2786 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2787 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2788 return Op;
2789 }
2790 }
2791
2792 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2793 // and produce a fixed permutation. If any of these match, do not lower to
2794 // VPERM.
2795 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2796 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2797 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2798 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2799 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2800 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2801 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2802 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2803 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2804 return Op;
2805
Chris Lattner59138102006-04-17 05:28:54 +00002806 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2807 // perfect shuffle table to emit an optimal matching sequence.
2808 unsigned PFIndexes[4];
2809 bool isFourElementShuffle = true;
2810 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2811 unsigned EltNo = 8; // Start out undef.
2812 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2813 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2814 continue; // Undef, ignore it.
2815
2816 unsigned ByteSource =
2817 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2818 if ((ByteSource & 3) != j) {
2819 isFourElementShuffle = false;
2820 break;
2821 }
2822
2823 if (EltNo == 8) {
2824 EltNo = ByteSource/4;
2825 } else if (EltNo != ByteSource/4) {
2826 isFourElementShuffle = false;
2827 break;
2828 }
2829 }
2830 PFIndexes[i] = EltNo;
2831 }
2832
2833 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2834 // perfect shuffle vector to determine if it is cost effective to do this as
2835 // discrete instructions, or whether we should use a vperm.
2836 if (isFourElementShuffle) {
2837 // Compute the index in the perfect shuffle table.
2838 unsigned PFTableIndex =
2839 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2840
2841 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2842 unsigned Cost = (PFEntry >> 30);
2843
2844 // Determining when to avoid vperm is tricky. Many things affect the cost
2845 // of vperm, particularly how many times the perm mask needs to be computed.
2846 // For example, if the perm mask can be hoisted out of a loop or is already
2847 // used (perhaps because there are multiple permutes with the same shuffle
2848 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2849 // the loop requires an extra register.
2850 //
2851 // As a compromise, we only emit discrete instructions if the shuffle can be
2852 // generated in 3 or fewer operations. When we have loop information
2853 // available, if this block is within a loop, we should avoid using vperm
2854 // for 3-operation perms and use a constant pool load instead.
2855 if (Cost < 3)
2856 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2857 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002858
2859 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2860 // vector that will get spilled to the constant pool.
2861 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2862
2863 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2864 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002865 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002866 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2867
Chris Lattnere2199452006-08-11 17:38:39 +00002868 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002869 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002870 unsigned SrcElt;
2871 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2872 SrcElt = 0;
2873 else
2874 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002875
2876 for (unsigned j = 0; j != BytesPerElement; ++j)
2877 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2878 MVT::i8));
2879 }
2880
Chris Lattnere2199452006-08-11 17:38:39 +00002881 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2882 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002883 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2884}
2885
Chris Lattner90564f22006-04-18 17:59:36 +00002886/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2887/// altivec comparison. If it is, return true and fill in Opc/isDot with
2888/// information about the intrinsic.
2889static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2890 bool &isDot) {
2891 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2892 CompareOpc = -1;
2893 isDot = false;
2894 switch (IntrinsicID) {
2895 default: return false;
2896 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002897 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2898 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2899 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2900 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2901 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2902 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2903 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2904 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2905 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2906 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2907 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2908 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2909 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2910
2911 // Normal Comparisons.
2912 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2913 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2914 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2915 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2916 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2917 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2918 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2919 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2920 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2921 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2922 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2923 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2924 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2925 }
Chris Lattner90564f22006-04-18 17:59:36 +00002926 return true;
2927}
2928
2929/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2930/// lower, do it, otherwise return null.
2931static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2932 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2933 // opcode number of the comparison.
2934 int CompareOpc;
2935 bool isDot;
2936 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2937 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002938
Chris Lattner90564f22006-04-18 17:59:36 +00002939 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002940 if (!isDot) {
2941 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2942 Op.getOperand(1), Op.getOperand(2),
2943 DAG.getConstant(CompareOpc, MVT::i32));
2944 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2945 }
2946
2947 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002948 SDOperand Ops[] = {
2949 Op.getOperand(2), // LHS
2950 Op.getOperand(3), // RHS
2951 DAG.getConstant(CompareOpc, MVT::i32)
2952 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002953 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002954 VTs.push_back(Op.getOperand(2).getValueType());
2955 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002956 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002957
2958 // Now that we have the comparison, emit a copy from the CR to a GPR.
2959 // This is flagged to the above dot comparison.
2960 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2961 DAG.getRegister(PPC::CR6, MVT::i32),
2962 CompNode.getValue(1));
2963
2964 // Unpack the result based on how the target uses it.
2965 unsigned BitNo; // Bit # of CR6.
2966 bool InvertBit; // Invert result?
2967 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2968 default: // Can't happen, don't crash on invalid number though.
2969 case 0: // Return the value of the EQ bit of CR6.
2970 BitNo = 0; InvertBit = false;
2971 break;
2972 case 1: // Return the inverted value of the EQ bit of CR6.
2973 BitNo = 0; InvertBit = true;
2974 break;
2975 case 2: // Return the value of the LT bit of CR6.
2976 BitNo = 2; InvertBit = false;
2977 break;
2978 case 3: // Return the inverted value of the LT bit of CR6.
2979 BitNo = 2; InvertBit = true;
2980 break;
2981 }
2982
2983 // Shift the bit into the low position.
2984 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2985 DAG.getConstant(8-(3-BitNo), MVT::i32));
2986 // Isolate the bit.
2987 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2988 DAG.getConstant(1, MVT::i32));
2989
2990 // If we are supposed to, toggle the bit.
2991 if (InvertBit)
2992 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2993 DAG.getConstant(1, MVT::i32));
2994 return Flags;
2995}
2996
2997static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2998 // Create a stack slot that is 16-byte aligned.
2999 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3000 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00003001 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3002 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003003
3004 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003005 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003006 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003007 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003008 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003009}
3010
Chris Lattnere7c768e2006-04-18 03:24:30 +00003011static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003012 if (Op.getValueType() == MVT::v4i32) {
3013 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3014
3015 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3016 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3017
3018 SDOperand RHSSwap = // = vrlw RHS, 16
3019 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3020
3021 // Shrinkify inputs to v8i16.
3022 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3023 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3024 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3025
3026 // Low parts multiplied together, generating 32-bit results (we ignore the
3027 // top parts).
3028 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3029 LHS, RHS, DAG, MVT::v4i32);
3030
3031 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3032 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3033 // Shift the high parts up 16 bits.
3034 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3035 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3036 } else if (Op.getValueType() == MVT::v8i16) {
3037 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3038
Chris Lattnercea2aa72006-04-18 04:28:57 +00003039 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003040
Chris Lattnercea2aa72006-04-18 04:28:57 +00003041 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3042 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003043 } else if (Op.getValueType() == MVT::v16i8) {
3044 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3045
3046 // Multiply the even 8-bit parts, producing 16-bit sums.
3047 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3048 LHS, RHS, DAG, MVT::v8i16);
3049 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3050
3051 // Multiply the odd 8-bit parts, producing 16-bit sums.
3052 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3053 LHS, RHS, DAG, MVT::v8i16);
3054 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3055
3056 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003057 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003058 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003059 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3060 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003061 }
Chris Lattner19a81522006-04-18 03:57:35 +00003062 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003063 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003064 } else {
3065 assert(0 && "Unknown mul to lower!");
3066 abort();
3067 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003068}
3069
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003070/// LowerOperation - Provide custom lowering hooks for some operations.
3071///
Nate Begeman21e463b2005-10-16 05:39:50 +00003072SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003073 switch (Op.getOpcode()) {
3074 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003075 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3076 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003077 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003078 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003079 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003080 case ISD::VASTART:
3081 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3082 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3083
3084 case ISD::VAARG:
3085 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3086 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3087
Chris Lattneref957102006-06-21 00:34:03 +00003088 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003089 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3090 VarArgsStackOffset, VarArgsNumGPR,
3091 VarArgsNumFPR, PPCSubTarget);
3092
Chris Lattner9f0bc652007-02-25 05:34:32 +00003093 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003094 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003095 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003096 case ISD::DYNAMIC_STACKALLOC:
3097 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003098
Chris Lattner1a635d62006-04-14 06:01:58 +00003099 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3100 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3101 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003102 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003103 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003104
Chris Lattner1a635d62006-04-14 06:01:58 +00003105 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003106 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3107 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3108 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003109
Chris Lattner1a635d62006-04-14 06:01:58 +00003110 // Vector-related lowering.
3111 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3112 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3113 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3114 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003115 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003116
Chris Lattner3fc027d2007-12-08 06:59:59 +00003117 // Frame & Return address.
3118 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003119 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003120 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003121 return SDOperand();
3122}
3123
Chris Lattner1f873002007-11-28 18:44:47 +00003124SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3125 switch (N->getOpcode()) {
3126 default: assert(0 && "Wasn't expecting to be able to lower this!");
3127 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3128 }
3129}
3130
3131
Chris Lattner1a635d62006-04-14 06:01:58 +00003132//===----------------------------------------------------------------------===//
3133// Other Lowering Code
3134//===----------------------------------------------------------------------===//
3135
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003136MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003137PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3138 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003140 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3141 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003142 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003143 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3144 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003145 "Unexpected instr type to insert");
3146
3147 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3148 // control-flow pattern. The incoming instruction knows the destination vreg
3149 // to set, the condition code register to branch on, the true/false values to
3150 // select between, and a branch opcode to use.
3151 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3152 ilist<MachineBasicBlock>::iterator It = BB;
3153 ++It;
3154
3155 // thisMBB:
3156 // ...
3157 // TrueVal = ...
3158 // cmpTY ccX, r1, r2
3159 // bCC copy1MBB
3160 // fallthrough --> copy0MBB
3161 MachineBasicBlock *thisMBB = BB;
3162 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3163 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003164 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003165 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003166 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003167 MachineFunction *F = BB->getParent();
3168 F->getBasicBlockList().insert(It, copy0MBB);
3169 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003170 // Update machine-CFG edges by first adding all successors of the current
3171 // block to the new block which will contain the Phi node for the select.
3172 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3173 e = BB->succ_end(); i != e; ++i)
3174 sinkMBB->addSuccessor(*i);
3175 // Next, remove all successors of the current block, and add the true
3176 // and fallthrough blocks as its successors.
3177 while(!BB->succ_empty())
3178 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003179 BB->addSuccessor(copy0MBB);
3180 BB->addSuccessor(sinkMBB);
3181
3182 // copy0MBB:
3183 // %FalseValue = ...
3184 // # fallthrough to sinkMBB
3185 BB = copy0MBB;
3186
3187 // Update machine-CFG edges
3188 BB->addSuccessor(sinkMBB);
3189
3190 // sinkMBB:
3191 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3192 // ...
3193 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003194 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003195 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3196 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3197
3198 delete MI; // The pseudo instruction is gone now.
3199 return BB;
3200}
3201
Chris Lattner1a635d62006-04-14 06:01:58 +00003202//===----------------------------------------------------------------------===//
3203// Target Optimization Hooks
3204//===----------------------------------------------------------------------===//
3205
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003206SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3207 DAGCombinerInfo &DCI) const {
3208 TargetMachine &TM = getTargetMachine();
3209 SelectionDAG &DAG = DCI.DAG;
3210 switch (N->getOpcode()) {
3211 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003212 case PPCISD::SHL:
3213 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3214 if (C->getValue() == 0) // 0 << V -> 0.
3215 return N->getOperand(0);
3216 }
3217 break;
3218 case PPCISD::SRL:
3219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3220 if (C->getValue() == 0) // 0 >>u V -> 0.
3221 return N->getOperand(0);
3222 }
3223 break;
3224 case PPCISD::SRA:
3225 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3226 if (C->getValue() == 0 || // 0 >>s V -> 0.
3227 C->isAllOnesValue()) // -1 >>s V -> -1.
3228 return N->getOperand(0);
3229 }
3230 break;
3231
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003232 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003233 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003234 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3235 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3236 // We allow the src/dst to be either f32/f64, but the intermediate
3237 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003238 if (N->getOperand(0).getValueType() == MVT::i64 &&
3239 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003240 SDOperand Val = N->getOperand(0).getOperand(0);
3241 if (Val.getValueType() == MVT::f32) {
3242 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3243 DCI.AddToWorklist(Val.Val);
3244 }
3245
3246 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003247 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003248 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003249 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003250 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003251 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3252 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003253 DCI.AddToWorklist(Val.Val);
3254 }
3255 return Val;
3256 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3257 // If the intermediate type is i32, we can avoid the load/store here
3258 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003259 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003260 }
3261 }
3262 break;
Chris Lattner51269842006-03-01 05:50:56 +00003263 case ISD::STORE:
3264 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3265 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003266 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003267 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003268 N->getOperand(1).getValueType() == MVT::i32 &&
3269 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003270 SDOperand Val = N->getOperand(1).getOperand(0);
3271 if (Val.getValueType() == MVT::f32) {
3272 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3273 DCI.AddToWorklist(Val.Val);
3274 }
3275 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3276 DCI.AddToWorklist(Val.Val);
3277
3278 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3279 N->getOperand(2), N->getOperand(3));
3280 DCI.AddToWorklist(Val.Val);
3281 return Val;
3282 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003283
3284 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3285 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3286 N->getOperand(1).Val->hasOneUse() &&
3287 (N->getOperand(1).getValueType() == MVT::i32 ||
3288 N->getOperand(1).getValueType() == MVT::i16)) {
3289 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3290 // Do an any-extend to 32-bits if this is a half-word input.
3291 if (BSwapOp.getValueType() == MVT::i16)
3292 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3293
3294 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3295 N->getOperand(2), N->getOperand(3),
3296 DAG.getValueType(N->getOperand(1).getValueType()));
3297 }
3298 break;
3299 case ISD::BSWAP:
3300 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003301 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003302 N->getOperand(0).hasOneUse() &&
3303 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3304 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003305 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003306 // Create the byte-swapping load.
3307 std::vector<MVT::ValueType> VTs;
3308 VTs.push_back(MVT::i32);
3309 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00003310 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003311 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003312 LD->getChain(), // Chain
3313 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00003314 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003315 DAG.getValueType(N->getValueType(0)) // VT
3316 };
3317 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003318
3319 // If this is an i16 load, insert the truncate.
3320 SDOperand ResVal = BSLoad;
3321 if (N->getValueType(0) == MVT::i16)
3322 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3323
3324 // First, combine the bswap away. This makes the value produced by the
3325 // load dead.
3326 DCI.CombineTo(N, ResVal);
3327
3328 // Next, combine the load away, we give it a bogus result value but a real
3329 // chain result. The result value is dead because the bswap is dead.
3330 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3331
3332 // Return N so it doesn't get rechecked!
3333 return SDOperand(N, 0);
3334 }
3335
Chris Lattner51269842006-03-01 05:50:56 +00003336 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003337 case PPCISD::VCMP: {
3338 // If a VCMPo node already exists with exactly the same operands as this
3339 // node, use its result instead of this node (VCMPo computes both a CR6 and
3340 // a normal output).
3341 //
3342 if (!N->getOperand(0).hasOneUse() &&
3343 !N->getOperand(1).hasOneUse() &&
3344 !N->getOperand(2).hasOneUse()) {
3345
3346 // Scan all of the users of the LHS, looking for VCMPo's that match.
3347 SDNode *VCMPoNode = 0;
3348
3349 SDNode *LHSN = N->getOperand(0).Val;
3350 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3351 UI != E; ++UI)
3352 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3353 (*UI)->getOperand(1) == N->getOperand(1) &&
3354 (*UI)->getOperand(2) == N->getOperand(2) &&
3355 (*UI)->getOperand(0) == N->getOperand(0)) {
3356 VCMPoNode = *UI;
3357 break;
3358 }
3359
Chris Lattner00901202006-04-18 18:28:22 +00003360 // If there is no VCMPo node, or if the flag value has a single use, don't
3361 // transform this.
3362 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3363 break;
3364
3365 // Look at the (necessarily single) use of the flag value. If it has a
3366 // chain, this transformation is more complex. Note that multiple things
3367 // could use the value result, which we should ignore.
3368 SDNode *FlagUser = 0;
3369 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3370 FlagUser == 0; ++UI) {
3371 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3372 SDNode *User = *UI;
3373 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3374 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3375 FlagUser = User;
3376 break;
3377 }
3378 }
3379 }
3380
3381 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3382 // give up for right now.
3383 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003384 return SDOperand(VCMPoNode, 0);
3385 }
3386 break;
3387 }
Chris Lattner90564f22006-04-18 17:59:36 +00003388 case ISD::BR_CC: {
3389 // If this is a branch on an altivec predicate comparison, lower this so
3390 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3391 // lowering is done pre-legalize, because the legalizer lowers the predicate
3392 // compare down to code that is difficult to reassemble.
3393 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3394 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3395 int CompareOpc;
3396 bool isDot;
3397
3398 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3399 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3400 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3401 assert(isDot && "Can't compare against a vector result!");
3402
3403 // If this is a comparison against something other than 0/1, then we know
3404 // that the condition is never/always true.
3405 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3406 if (Val != 0 && Val != 1) {
3407 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3408 return N->getOperand(0);
3409 // Always !=, turn it into an unconditional branch.
3410 return DAG.getNode(ISD::BR, MVT::Other,
3411 N->getOperand(0), N->getOperand(4));
3412 }
3413
3414 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3415
3416 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003417 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003418 SDOperand Ops[] = {
3419 LHS.getOperand(2), // LHS of compare
3420 LHS.getOperand(3), // RHS of compare
3421 DAG.getConstant(CompareOpc, MVT::i32)
3422 };
Chris Lattner90564f22006-04-18 17:59:36 +00003423 VTs.push_back(LHS.getOperand(2).getValueType());
3424 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003425 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003426
3427 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003428 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003429 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3430 default: // Can't happen, don't crash on invalid number though.
3431 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003432 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003433 break;
3434 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003435 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003436 break;
3437 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003438 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003439 break;
3440 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003441 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003442 break;
3443 }
3444
3445 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003446 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003447 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003448 N->getOperand(4), CompNode.getValue(1));
3449 }
3450 break;
3451 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003452 }
3453
3454 return SDOperand();
3455}
3456
Chris Lattner1a635d62006-04-14 06:01:58 +00003457//===----------------------------------------------------------------------===//
3458// Inline Assembly Support
3459//===----------------------------------------------------------------------===//
3460
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003461void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003462 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003463 APInt &KnownZero,
3464 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003465 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003466 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003467 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003468 switch (Op.getOpcode()) {
3469 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003470 case PPCISD::LBRX: {
3471 // lhbrx is known to have the top bits cleared out.
3472 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3473 KnownZero = 0xFFFF0000;
3474 break;
3475 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003476 case ISD::INTRINSIC_WO_CHAIN: {
3477 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3478 default: break;
3479 case Intrinsic::ppc_altivec_vcmpbfp_p:
3480 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3481 case Intrinsic::ppc_altivec_vcmpequb_p:
3482 case Intrinsic::ppc_altivec_vcmpequh_p:
3483 case Intrinsic::ppc_altivec_vcmpequw_p:
3484 case Intrinsic::ppc_altivec_vcmpgefp_p:
3485 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3486 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3487 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3488 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3489 case Intrinsic::ppc_altivec_vcmpgtub_p:
3490 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3491 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3492 KnownZero = ~1U; // All bits but the low one are known to be zero.
3493 break;
3494 }
3495 }
3496 }
3497}
3498
3499
Chris Lattner4234f572007-03-25 02:14:49 +00003500/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003501/// constraint it is for this target.
3502PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003503PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3504 if (Constraint.size() == 1) {
3505 switch (Constraint[0]) {
3506 default: break;
3507 case 'b':
3508 case 'r':
3509 case 'f':
3510 case 'v':
3511 case 'y':
3512 return C_RegisterClass;
3513 }
3514 }
3515 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003516}
3517
Chris Lattner331d1bc2006-11-02 01:44:04 +00003518std::pair<unsigned, const TargetRegisterClass*>
3519PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3520 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003521 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003522 // GCC RS6000 Constraint Letters
3523 switch (Constraint[0]) {
3524 case 'b': // R1-R31
3525 case 'r': // R0-R31
3526 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3527 return std::make_pair(0U, PPC::G8RCRegisterClass);
3528 return std::make_pair(0U, PPC::GPRCRegisterClass);
3529 case 'f':
3530 if (VT == MVT::f32)
3531 return std::make_pair(0U, PPC::F4RCRegisterClass);
3532 else if (VT == MVT::f64)
3533 return std::make_pair(0U, PPC::F8RCRegisterClass);
3534 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003535 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003536 return std::make_pair(0U, PPC::VRRCRegisterClass);
3537 case 'y': // crrc
3538 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003539 }
3540 }
3541
Chris Lattner331d1bc2006-11-02 01:44:04 +00003542 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003543}
Chris Lattner763317d2006-02-07 00:47:13 +00003544
Chris Lattner331d1bc2006-11-02 01:44:04 +00003545
Chris Lattner48884cd2007-08-25 00:47:38 +00003546/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3547/// vector. If it is invalid, don't add anything to Ops.
3548void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3549 std::vector<SDOperand>&Ops,
3550 SelectionDAG &DAG) {
3551 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003552 switch (Letter) {
3553 default: break;
3554 case 'I':
3555 case 'J':
3556 case 'K':
3557 case 'L':
3558 case 'M':
3559 case 'N':
3560 case 'O':
3561 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003562 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003563 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003564 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003565 switch (Letter) {
3566 default: assert(0 && "Unknown constraint letter!");
3567 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003568 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003569 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003570 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003571 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3572 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003573 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003574 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003575 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003576 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003577 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003578 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003579 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003580 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003581 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003582 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003583 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003584 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003585 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003586 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003587 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003588 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003589 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003590 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003591 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003592 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003593 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003594 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003595 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003596 }
3597 break;
3598 }
3599 }
3600
Chris Lattner48884cd2007-08-25 00:47:38 +00003601 if (Result.Val) {
3602 Ops.push_back(Result);
3603 return;
3604 }
3605
Chris Lattner763317d2006-02-07 00:47:13 +00003606 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003607 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003608}
Evan Chengc4c62572006-03-13 23:20:37 +00003609
Chris Lattnerc9addb72007-03-30 23:15:24 +00003610// isLegalAddressingMode - Return true if the addressing mode represented
3611// by AM is legal for this target, for a load/store of the specified type.
3612bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3613 const Type *Ty) const {
3614 // FIXME: PPC does not allow r+i addressing modes for vectors!
3615
3616 // PPC allows a sign-extended 16-bit immediate field.
3617 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3618 return false;
3619
3620 // No global is ever allowed as a base.
3621 if (AM.BaseGV)
3622 return false;
3623
3624 // PPC only support r+r,
3625 switch (AM.Scale) {
3626 case 0: // "r+i" or just "i", depending on HasBaseReg.
3627 break;
3628 case 1:
3629 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3630 return false;
3631 // Otherwise we have r+r or r+i.
3632 break;
3633 case 2:
3634 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3635 return false;
3636 // Allow 2*r as r+r.
3637 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003638 default:
3639 // No other scales are supported.
3640 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003641 }
3642
3643 return true;
3644}
3645
Evan Chengc4c62572006-03-13 23:20:37 +00003646/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003647/// as the offset of the target addressing mode for load / store of the
3648/// given type.
3649bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003650 // PPC allows a sign-extended 16-bit immediate field.
3651 return (V > -(1 << 16) && V < (1 << 16)-1);
3652}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003653
3654bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003655 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003656}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003657
Chris Lattner3fc027d2007-12-08 06:59:59 +00003658SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3659 // Depths > 0 not supported yet!
3660 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3661 return SDOperand();
3662
3663 MachineFunction &MF = DAG.getMachineFunction();
3664 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3665 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3666 if (RAIdx == 0) {
3667 bool isPPC64 = PPCSubTarget.isPPC64();
3668 int Offset =
3669 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3670
3671 // Set up a frame object for the return address.
3672 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3673
3674 // Remember it for next time.
3675 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3676
3677 // Make sure the function really does not optimize away the store of the RA
3678 // to the stack.
3679 FuncInfo->setLRStoreRequired();
3680 }
3681
3682 // Just load the return address off the stack.
3683 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3684 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3685}
3686
3687SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003688 // Depths > 0 not supported yet!
3689 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3690 return SDOperand();
3691
3692 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3693 bool isPPC64 = PtrVT == MVT::i64;
3694
3695 MachineFunction &MF = DAG.getMachineFunction();
3696 MachineFrameInfo *MFI = MF.getFrameInfo();
3697 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3698 && MFI->getStackSize();
3699
3700 if (isPPC64)
3701 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003702 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003703 else
3704 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3705 MVT::i32);
3706}