blob: 0c7e349698b0a666d245d1da3bafbfa55861bb30 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000128// We use separate scaled versions because the Select* functions need
129// to explicitly check for a matching constant and return false here so that
130// the reg+imm forms will match instead. This is a horrible way to do that,
131// as it forces tight coupling between the methods, but it's how selectiondag
132// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000133def t_addrmode_rrs1 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
136 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000138 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000141def t_addrmode_rrs2 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
143 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000146 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148}
149def t_addrmode_rrs4 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
151 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000157
Bill Wendlingf4caf692010-12-14 03:36:38 +0000158// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000159//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000160def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000161def t_addrmode_is4 : Operand<i32>,
162 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
163 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000165 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000166 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000167 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000168}
169
170// t_addrmode_is2 := reg + imm5 * 2
171//
172def t_addrmode_is2 : Operand<i32>,
173 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
174 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000176 let PrintMethod = "printThumbAddrModeImm5S2Operand";
177 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178}
179
180// t_addrmode_is1 := reg + imm5
181//
182def t_addrmode_is1 : Operand<i32>,
183 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
184 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000186 let PrintMethod = "printThumbAddrModeImm5S1Operand";
187 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}
189
190// t_addrmode_sp := sp + imm8 * 4
191//
Jim Grosbachecd85892011-08-19 18:13:48 +0000192def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000193def t_addrmode_sp : Operand<i32>,
194 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000195 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000196 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000197 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbachecd85892011-08-19 18:13:48 +0000198 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000199 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}
201
Bill Wendlingb8958b02010-12-08 01:57:09 +0000202// t_addrmode_pc := <label> => pc + imm8 * 4
203//
204def t_addrmode_pc : Operand<i32> {
205 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000207}
208
Evan Chenga8e29892007-01-19 07:51:42 +0000209//===----------------------------------------------------------------------===//
210// Miscellaneous Instructions.
211//
212
Jim Grosbach4642ad32010-02-22 23:10:38 +0000213// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
214// from removing one half of the matched pairs. That breaks PEI, which assumes
215// these will always be in pairs, and asserts if it finds otherwise. Better way?
216let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000217def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000218 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
219 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
220 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000221
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000222def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000223 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
224 [(ARMcallseq_start imm:$amt)]>,
225 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000226}
Evan Cheng44bec522007-05-15 01:29:07 +0000227
Jim Grosbach421993f2011-08-17 23:08:57 +0000228class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000229 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000230 let Inst{9-8} = 0b11;
231 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000232}
233
Jim Grosbach421993f2011-08-17 23:08:57 +0000234def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
235 T1SystemEncoding<0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000236
Jim Grosbach421993f2011-08-17 23:08:57 +0000237def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
238 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000239
Jim Grosbach421993f2011-08-17 23:08:57 +0000240def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
241 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000242
Jim Grosbach421993f2011-08-17 23:08:57 +0000243def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
244 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000245
Jim Grosbach421993f2011-08-17 23:08:57 +0000246def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
247 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000248
Jim Grosbach421993f2011-08-17 23:08:57 +0000249// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000250// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000251def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
252 []>,
253 T1Encoding<0b101111> {
254 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000255 // A8.6.22
256 bits<8> val;
257 let Inst{7-0} = val;
258}
Johnny Chend86d2692010-02-25 17:51:03 +0000259
Jim Grosbach06322472011-07-22 17:52:23 +0000260def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
261 []>, T1Encoding<0b101101> {
262 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000263 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000264 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000265 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000266 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000267 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000268}
269
Johnny Chen93042d12010-03-02 18:14:57 +0000270// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000271def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
272 NoItinerary, "cps$imod $iflags",
273 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000274 T1Misc<0b0110011> {
275 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000276 bit imod;
277 bits<3> iflags;
278
279 let Inst{4} = imod;
280 let Inst{3} = 0;
281 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000282 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000283}
Johnny Chen93042d12010-03-02 18:14:57 +0000284
Evan Cheng35d6c412009-08-04 23:47:55 +0000285// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000286let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000287def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000289 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000292 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000293 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000294}
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296// ADD <Rd>, sp, #<imm8>
297// This is rematerializable, which is particularly useful for taking the
298// address of locals.
299let isReMaterializable = 1 in
300def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
301 "add\t$dst, $sp, $rhs", []>,
302 T1Encoding<{1,0,1,0,1,?}> {
303 // A6.2 & A8.6.8
304 bits<3> dst;
305 bits<8> rhs;
306 let Inst{10-8} = dst;
307 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000308 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000309}
310
311// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000312def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000313 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000314 T1Misc<{0,0,0,0,0,?,?}> {
315 // A6.2.5 & A8.6.8
316 bits<7> rhs;
317 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000319}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000320
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321// SUB sp, sp, #<imm7>
322// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000323def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000324 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000325 T1Misc<{0,0,0,0,1,?,?}> {
326 // A6.2.5 & A8.6.214
327 bits<7> rhs;
328 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000330}
Evan Cheng86198642009-08-07 00:34:42 +0000331
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000333def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000334 "add\t$dst, $rhs", []>,
335 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000336 // A8.6.9 Encoding T1
337 bits<4> dst;
338 let Inst{7} = dst{3};
339 let Inst{6-3} = 0b1101;
340 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000342}
Evan Cheng86198642009-08-07 00:34:42 +0000343
Bill Wendling0ae28e42010-11-19 22:37:33 +0000344// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000345def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000346 "add\t$dst, $rhs", []>,
347 T1Special<{0,0,?,?}> {
348 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000350 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000351 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000352 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000354}
Evan Cheng86198642009-08-07 00:34:42 +0000355
Evan Chenga8e29892007-01-19 07:51:42 +0000356//===----------------------------------------------------------------------===//
357// Control Flow Instructions.
358//
359
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000360// Indirect branches
361let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000362 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
363 T1Special<{1,1,0,?}> {
364 // A6.2.3 & A8.6.25
365 bits<4> Rm;
366 let Inst{6-3} = Rm;
367 let Inst{2-0} = 0b000;
368 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000369}
370
Jim Grosbachead77cd2011-07-08 21:04:05 +0000371let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000372 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000373 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000374
375 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000376 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000377 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000378 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000379}
380
Bill Wendling0480e282010-12-01 02:36:55 +0000381// All calls clobber the non-callee saved registers. SP is marked as a use to
382// prevent stack-pointer assignments that appear immediately before calls from
383// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000384let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000385 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000386 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000387 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000388 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000389 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000390 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
391 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000392 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000393 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000394 bits<22> func;
395 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000396 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000397 let Inst{13} = 1;
398 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000399 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000400 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000401
Evan Chengb6207242009-08-01 00:16:10 +0000402 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000403 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000404 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000405 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000406 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000407 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000408 bits<21> func;
409 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000410 let Inst{13} = 1;
411 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000412 let Inst{10-1} = func{10-1};
413 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000414 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000415
Evan Chengb6207242009-08-01 00:16:10 +0000416 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000417 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
418 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000419 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000420 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000421 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
422 bits<4> func;
423 let Inst{6-3} = func;
424 let Inst{2-0} = 0b000;
425 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000426
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000427 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000428 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000429 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000430 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000431 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000432}
433
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000434let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000435 // On Darwin R9 is call-clobbered.
436 // R7 is marked as a use to prevent frame-pointer assignments from being
437 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000438 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000439 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000440 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000441 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
442 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
443 (tBL pred:$p, t_bltarget:$func)>,
444 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000445
Evan Chengb6207242009-08-01 00:16:10 +0000446 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000447 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
448 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
449 (tBLXi pred:$p, t_blxtarget:$func)>,
450 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000451
Evan Chengb6207242009-08-01 00:16:10 +0000452 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000453 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
454 2, IIC_Br, [(ARMtcall GPR:$func)],
455 (tBLXr pred:$p, GPR:$func)>,
456 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000457
458 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000459 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000460 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000461 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000462 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Bill Wendling0480e282010-12-01 02:36:55 +0000465let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
466 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000467 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000468 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000469 T1Encoding<{1,1,1,0,0,?}> {
470 bits<11> target;
471 let Inst{10-0} = target;
472 }
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Evan Cheng225dfe92007-01-30 01:13:37 +0000474 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000475 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
476 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000477 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000478 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
479 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000480
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000481 def tBR_JTr : tPseudoInst<(outs),
482 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000483 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000484 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
485 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000486 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000487}
488
Evan Chengc85e8322007-07-05 07:13:32 +0000489// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000490// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000491let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000492 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000493 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000494 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000495 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000496 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000497 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000498 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000499 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000500}
Evan Chenga8e29892007-01-19 07:51:42 +0000501
Jim Grosbache36e21e2011-07-08 20:13:35 +0000502// Tail calls
503let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
504 // Darwin versions.
505 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
506 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000507 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
508 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000509 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000510 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000511 (tBX GPR:$dst, (ops 14, zero_reg))>,
512 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000513 }
514 // Non-Darwin versions (the difference is R9).
515 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
516 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000517 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000518 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000519 (tB t_brtarget:$dst)>,
520 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000521 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000522 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000523 (tBX GPR:$dst, (ops 14, zero_reg))>,
524 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000525 }
526}
527
528
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000529// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
530// A8.6.16 B: Encoding T1
531// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000532let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000533def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000534 "svc", "\t$imm", []>, Encoding16 {
535 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000536 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000537 let Inst{11-8} = 0b1111;
538 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000539}
540
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000541// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000542let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000543def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000544 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000545 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548//===----------------------------------------------------------------------===//
549// Load Store Instructions.
550//
551
Bill Wendlingb6faf652010-12-14 22:10:49 +0000552// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000553let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000554multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
555 Operand AddrMode_r, Operand AddrMode_i,
556 AddrMode am, InstrItinClass itin_r,
557 InstrItinClass itin_i, string asm,
558 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000559 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000560 T1pILdStEncode<reg_opc,
561 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
562 am, itin_r, asm, "\t$Rt, $addr",
563 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000564 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000565 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
566 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
567 am, itin_i, asm, "\t$Rt, $addr",
568 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
569}
570// Stores: reg/reg and reg/imm5
571multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
572 Operand AddrMode_r, Operand AddrMode_i,
573 AddrMode am, InstrItinClass itin_r,
574 InstrItinClass itin_i, string asm,
575 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000576 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000577 T1pILdStEncode<reg_opc,
578 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
579 am, itin_r, asm, "\t$Rt, $addr",
580 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000581 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000582 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
583 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
584 am, itin_i, asm, "\t$Rt, $addr",
585 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
586}
Bill Wendling6179c312010-11-20 00:53:35 +0000587
Bill Wendlingb6faf652010-12-14 22:10:49 +0000588// A8.6.57 & A8.6.60
589defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
590 t_addrmode_is4, AddrModeT1_4,
591 IIC_iLoad_r, IIC_iLoad_i, "ldr",
592 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000593
Bill Wendlingb6faf652010-12-14 22:10:49 +0000594// A8.6.64 & A8.6.61
595defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
596 t_addrmode_is1, AddrModeT1_1,
597 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
598 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000599
Bill Wendlingb6faf652010-12-14 22:10:49 +0000600// A8.6.76 & A8.6.73
601defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
602 t_addrmode_is2, AddrModeT1_2,
603 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
604 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000605
Evan Cheng2f297df2009-07-11 07:08:13 +0000606let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000607def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000608 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000609 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000610 "ldrsb", "\t$Rt, $addr",
611 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000612
Evan Cheng2f297df2009-07-11 07:08:13 +0000613let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000614def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000615 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000616 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000617 "ldrsh", "\t$Rt, $addr",
618 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000619
Dan Gohman15511cf2008-12-03 18:15:48 +0000620let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000621def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000622 "ldr", "\t$Rt, $addr",
623 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000624 T1LdStSP<{1,?,?}> {
625 bits<3> Rt;
626 bits<8> addr;
627 let Inst{10-8} = Rt;
628 let Inst{7-0} = addr;
629}
Evan Cheng012f2d92007-01-24 08:53:17 +0000630
631// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000632// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000633let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000634def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000635 "ldr", ".n\t$Rt, $addr",
636 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
637 T1Encoding<{0,1,0,0,1,?}> {
638 // A6.2 & A8.6.59
639 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000640 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000641 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000642 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000643}
Evan Chengfa775d02007-03-19 07:20:03 +0000644
Johnny Chen597fa652011-04-22 19:12:43 +0000645// FIXME: Remove this entry when the above ldr.n workaround is fixed.
646// For disassembly use only.
647def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
648 "ldr", "\t$Rt, $addr",
649 [/* disassembly only */]>,
650 T1Encoding<{0,1,0,0,1,?}> {
651 // A6.2 & A8.6.59
652 bits<3> Rt;
653 bits<8> addr;
654 let Inst{10-8} = Rt;
655 let Inst{7-0} = addr;
656}
657
Bill Wendlingb6faf652010-12-14 22:10:49 +0000658// A8.6.194 & A8.6.192
659defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
660 t_addrmode_is4, AddrModeT1_4,
661 IIC_iStore_r, IIC_iStore_i, "str",
662 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000663
Bill Wendlingb6faf652010-12-14 22:10:49 +0000664// A8.6.197 & A8.6.195
665defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
666 t_addrmode_is1, AddrModeT1_1,
667 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
668 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000669
Bill Wendlingb6faf652010-12-14 22:10:49 +0000670// A8.6.207 & A8.6.205
671defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000672 t_addrmode_is2, AddrModeT1_2,
673 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
674 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676
Jim Grosbachd967cd02010-12-07 21:50:47 +0000677def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000678 "str", "\t$Rt, $addr",
679 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000680 T1LdStSP<{0,?,?}> {
681 bits<3> Rt;
682 bits<8> addr;
683 let Inst{10-8} = Rt;
684 let Inst{7-0} = addr;
685}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000686
Evan Chenga8e29892007-01-19 07:51:42 +0000687//===----------------------------------------------------------------------===//
688// Load / store multiple Instructions.
689//
690
Bill Wendling6c470b82010-11-13 09:09:38 +0000691multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
692 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000693 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000694 def IA :
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000695 T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
696 itin, !strconcat(asm, "${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000697 T1Encoding<T1Enc> {
698 bits<3> Rn;
699 bits<8> regs;
700 let Inst{10-8} = Rn;
701 let Inst{7-0} = regs;
702 }
Owen Anderson565a0362011-07-18 23:25:34 +0000703
Bill Wendling73fe34a2010-11-16 01:16:36 +0000704 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000705 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
706 "$Rn = $wb", itin_upd>,
707 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000708 tGPR:$Rn, pred:$p, reglist:$regs)> {
Owen Anderson565a0362011-07-18 23:25:34 +0000709 let Size = 2;
710 let OutOperandList = (outs GPR:$wb);
711 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
712 let Pattern = [];
713 let isCodeGenOnly = 1;
714 let isPseudo = 1;
715 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000716 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000717}
718
Bill Wendling73fe34a2010-11-16 01:16:36 +0000719// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000720let neverHasSideEffects = 1 in {
721
722let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
723defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000724 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000725
726let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
727defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000728 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000729
Bill Wendlingddc918b2010-11-13 10:57:02 +0000730} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000731
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000732def : InstAlias<"ldm${p} $Rn!, $regs",
733 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
734 Requires<[IsThumb, IsThumb1Only]>;
735
736
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000737let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000738def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000739 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000740 "pop${p}\t$regs", []>,
741 T1Misc<{1,1,0,?,?,?,?}> {
742 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000743 let Inst{8} = regs{15};
744 let Inst{7-0} = regs{7-0};
745}
Evan Cheng4b322e52009-08-11 21:11:32 +0000746
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000747let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000748def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000749 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000750 "push${p}\t$regs", []>,
751 T1Misc<{0,1,0,?,?,?,?}> {
752 bits<16> regs;
753 let Inst{8} = regs{14};
754 let Inst{7-0} = regs{7-0};
755}
Evan Chenga8e29892007-01-19 07:51:42 +0000756
757//===----------------------------------------------------------------------===//
758// Arithmetic Instructions.
759//
760
Bill Wendling1d045ee2010-12-01 02:28:08 +0000761// Helper classes for encoding T1pI patterns:
762class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
763 string opc, string asm, list<dag> pattern>
764 : T1pI<oops, iops, itin, opc, asm, pattern>,
765 T1DataProcessing<opA> {
766 bits<3> Rm;
767 bits<3> Rn;
768 let Inst{5-3} = Rm;
769 let Inst{2-0} = Rn;
770}
771class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
772 string opc, string asm, list<dag> pattern>
773 : T1pI<oops, iops, itin, opc, asm, pattern>,
774 T1Misc<opA> {
775 bits<3> Rm;
776 bits<3> Rd;
777 let Inst{5-3} = Rm;
778 let Inst{2-0} = Rd;
779}
780
Bill Wendling76f4e102010-12-01 01:20:15 +0000781// Helper classes for encoding T1sI patterns:
782class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
783 string opc, string asm, list<dag> pattern>
784 : T1sI<oops, iops, itin, opc, asm, pattern>,
785 T1DataProcessing<opA> {
786 bits<3> Rd;
787 bits<3> Rn;
788 let Inst{5-3} = Rn;
789 let Inst{2-0} = Rd;
790}
791class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
792 string opc, string asm, list<dag> pattern>
793 : T1sI<oops, iops, itin, opc, asm, pattern>,
794 T1General<opA> {
795 bits<3> Rm;
796 bits<3> Rn;
797 bits<3> Rd;
798 let Inst{8-6} = Rm;
799 let Inst{5-3} = Rn;
800 let Inst{2-0} = Rd;
801}
802class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
803 string opc, string asm, list<dag> pattern>
804 : T1sI<oops, iops, itin, opc, asm, pattern>,
805 T1General<opA> {
806 bits<3> Rd;
807 bits<3> Rm;
808 let Inst{5-3} = Rm;
809 let Inst{2-0} = Rd;
810}
811
812// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000813class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
814 string opc, string asm, list<dag> pattern>
815 : T1sIt<oops, iops, itin, opc, asm, pattern>,
816 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000817 bits<3> Rdn;
818 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000819 let Inst{5-3} = Rm;
820 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000821}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000822class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
823 string opc, string asm, list<dag> pattern>
824 : T1sIt<oops, iops, itin, opc, asm, pattern>,
825 T1General<opA> {
826 bits<3> Rdn;
827 bits<8> imm8;
828 let Inst{10-8} = Rdn;
829 let Inst{7-0} = imm8;
830}
831
832// Add with carry register
833let isCommutable = 1, Uses = [CPSR] in
834def tADC : // A8.6.2
835 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
836 "adc", "\t$Rdn, $Rm",
837 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000838
David Goodwinc9ee1182009-06-25 22:49:55 +0000839// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000840def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000841 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000842 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000843 "add", "\t$Rd, $Rm, $imm3",
844 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000845 bits<3> imm3;
846 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000847}
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000849def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000850 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
851 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000852 "add", "\t$Rdn, $imm8",
853 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000854
David Goodwinc9ee1182009-06-25 22:49:55 +0000855// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000856let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000857def tADDrr : // A8.6.6 T1
858 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
859 IIC_iALUr,
860 "add", "\t$Rd, $Rn, $Rm",
861 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Evan Chengcd799b92009-06-12 20:46:18 +0000863let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000864def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
865 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000866 T1Special<{0,0,?,?}> {
867 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000868 bits<4> Rdn;
869 bits<4> Rm;
870 let Inst{7} = Rdn{3};
871 let Inst{6-3} = Rm;
872 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000873}
Evan Chenga8e29892007-01-19 07:51:42 +0000874
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000875// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000876let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000877def tAND : // A8.6.12
878 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
879 IIC_iBITr,
880 "and", "\t$Rdn, $Rm",
881 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
David Goodwinc9ee1182009-06-25 22:49:55 +0000883// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000884def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000885 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000886 IIC_iMOVsi,
887 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000888 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000889 bits<5> imm5;
890 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000891}
Evan Chenga8e29892007-01-19 07:51:42 +0000892
David Goodwinc9ee1182009-06-25 22:49:55 +0000893// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000894def tASRrr : // A8.6.15
895 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
896 IIC_iMOVsr,
897 "asr", "\t$Rdn, $Rm",
898 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000899
David Goodwinc9ee1182009-06-25 22:49:55 +0000900// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000901def tBIC : // A8.6.20
902 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
903 IIC_iBITr,
904 "bic", "\t$Rdn, $Rm",
905 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000906
David Goodwinc9ee1182009-06-25 22:49:55 +0000907// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000908let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000909//FIXME: Disable CMN, as CCodes are backwards from compare expectations
910// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000911//def tCMN : // A8.6.33
912// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
913// IIC_iCMPr,
914// "cmn", "\t$lhs, $rhs",
915// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000916
917def tCMNz : // A8.6.33
918 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
919 IIC_iCMPr,
920 "cmn", "\t$Rn, $Rm",
921 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
922
923} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000924
David Goodwinc9ee1182009-06-25 22:49:55 +0000925// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000926let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000927def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000928 "cmp", "\t$Rn, $imm8",
929 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
930 T1General<{1,0,1,?,?}> {
931 // A8.6.35
932 bits<3> Rn;
933 bits<8> imm8;
934 let Inst{10-8} = Rn;
935 let Inst{7-0} = imm8;
936}
937
David Goodwinc9ee1182009-06-25 22:49:55 +0000938// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000939def tCMPr : // A8.6.36 T1
940 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
941 IIC_iCMPr,
942 "cmp", "\t$Rn, $Rm",
943 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
944
Bill Wendling849f2e32010-11-29 00:18:15 +0000945def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
946 "cmp", "\t$Rn, $Rm", []>,
947 T1Special<{0,1,?,?}> {
948 // A8.6.36 T2
949 bits<4> Rm;
950 bits<4> Rn;
951 let Inst{7} = Rn{3};
952 let Inst{6-3} = Rm;
953 let Inst{2-0} = Rn{2-0};
954}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000955} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000956
Evan Chenga8e29892007-01-19 07:51:42 +0000957
David Goodwinc9ee1182009-06-25 22:49:55 +0000958// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000959let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000960def tEOR : // A8.6.45
961 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
962 IIC_iBITr,
963 "eor", "\t$Rdn, $Rm",
964 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000965
David Goodwinc9ee1182009-06-25 22:49:55 +0000966// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000967def tLSLri : // A8.6.88
968 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
969 IIC_iMOVsi,
970 "lsl", "\t$Rd, $Rm, $imm5",
971 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000972 bits<5> imm5;
973 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000974}
Evan Chenga8e29892007-01-19 07:51:42 +0000975
David Goodwinc9ee1182009-06-25 22:49:55 +0000976// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000977def tLSLrr : // A8.6.89
978 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
979 IIC_iMOVsr,
980 "lsl", "\t$Rdn, $Rm",
981 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
David Goodwinc9ee1182009-06-25 22:49:55 +0000983// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000984def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000985 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000986 IIC_iMOVsi,
987 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000988 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000989 bits<5> imm5;
990 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000991}
Evan Chenga8e29892007-01-19 07:51:42 +0000992
David Goodwinc9ee1182009-06-25 22:49:55 +0000993// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000994def tLSRrr : // A8.6.91
995 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
996 IIC_iMOVsr,
997 "lsr", "\t$Rdn, $Rm",
998 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000999
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001000// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001001let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001002def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001003 "mov", "\t$Rd, $imm8",
1004 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1005 T1General<{1,0,0,?,?}> {
1006 // A8.6.96
1007 bits<3> Rd;
1008 bits<8> imm8;
1009 let Inst{10-8} = Rd;
1010 let Inst{7-0} = imm8;
1011}
Evan Chenga8e29892007-01-19 07:51:42 +00001012
Jim Grosbachefeedce2011-07-01 17:14:11 +00001013// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001014
Evan Chengcd799b92009-06-12 20:46:18 +00001015let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001016def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001017 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001018 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001019 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001020 // A8.6.97
1021 bits<4> Rd;
1022 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001023 let Inst{7} = Rd{3};
1024 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001025 let Inst{2-0} = Rd{2-0};
1026}
Evan Cheng446c4282009-07-11 06:43:01 +00001027let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001028def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1029 "movs\t$Rd, $Rm", []>, Encoding16 {
1030 // A8.6.97
1031 bits<3> Rd;
1032 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001033 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001034 let Inst{5-3} = Rm;
1035 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001036}
Evan Chengcd799b92009-06-12 20:46:18 +00001037} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001038
Bill Wendling0480e282010-12-01 02:36:55 +00001039// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001040let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001041def tMUL : // A8.6.105 T1
1042 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1043 IIC_iMUL32,
1044 "mul", "\t$Rdn, $Rm, $Rdn",
1045 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001046
Bill Wendling76f4e102010-12-01 01:20:15 +00001047// Move inverse register
1048def tMVN : // A8.6.107
1049 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1050 "mvn", "\t$Rd, $Rn",
1051 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001052
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001053// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001054let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001055def tORR : // A8.6.114
1056 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1057 IIC_iBITr,
1058 "orr", "\t$Rdn, $Rm",
1059 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001060
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001061// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001062def tREV : // A8.6.134
1063 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1064 IIC_iUNAr,
1065 "rev", "\t$Rd, $Rm",
1066 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1067 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001068
Bill Wendling1d045ee2010-12-01 02:28:08 +00001069def tREV16 : // A8.6.135
1070 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1071 IIC_iUNAr,
1072 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001073 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001074 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001075
Bill Wendling1d045ee2010-12-01 02:28:08 +00001076def tREVSH : // A8.6.136
1077 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1078 IIC_iUNAr,
1079 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001080 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001081 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001082
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001083// Rotate right register
1084def tROR : // A8.6.139
1085 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1086 IIC_iMOVsr,
1087 "ror", "\t$Rdn, $Rm",
1088 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001089
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001090// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001091def tRSB : // A8.6.141
1092 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1093 IIC_iALUi,
1094 "rsb", "\t$Rd, $Rn, #0",
1095 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001096
David Goodwinc9ee1182009-06-25 22:49:55 +00001097// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001098let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001099def tSBC : // A8.6.151
1100 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1101 IIC_iALUr,
1102 "sbc", "\t$Rdn, $Rm",
1103 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001104
David Goodwinc9ee1182009-06-25 22:49:55 +00001105// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001106def tSUBi3 : // A8.6.210 T1
1107 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1108 IIC_iALUi,
1109 "sub", "\t$Rd, $Rm, $imm3",
1110 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001111 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001112 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001113}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001114
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001115def tSUBi8 : // A8.6.210 T2
1116 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1117 IIC_iALUi,
1118 "sub", "\t$Rdn, $imm8",
1119 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001120
Bill Wendling76f4e102010-12-01 01:20:15 +00001121// Subtract register
1122def tSUBrr : // A8.6.212
1123 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1124 IIC_iALUr,
1125 "sub", "\t$Rd, $Rn, $Rm",
1126 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001127
1128// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001129
Bill Wendling76f4e102010-12-01 01:20:15 +00001130// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001131def tSXTB : // A8.6.222
1132 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1133 IIC_iUNAr,
1134 "sxtb", "\t$Rd, $Rm",
1135 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1136 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001137
Bill Wendling1d045ee2010-12-01 02:28:08 +00001138// Sign-extend short
1139def tSXTH : // A8.6.224
1140 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1141 IIC_iUNAr,
1142 "sxth", "\t$Rd, $Rm",
1143 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1144 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001145
Bill Wendling1d045ee2010-12-01 02:28:08 +00001146// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001147let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001148def tTST : // A8.6.230
1149 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1150 "tst", "\t$Rn, $Rm",
1151 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Bill Wendling1d045ee2010-12-01 02:28:08 +00001153// Zero-extend byte
1154def tUXTB : // A8.6.262
1155 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1156 IIC_iUNAr,
1157 "uxtb", "\t$Rd, $Rm",
1158 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1159 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001160
Bill Wendling1d045ee2010-12-01 02:28:08 +00001161// Zero-extend short
1162def tUXTH : // A8.6.264
1163 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1164 IIC_iUNAr,
1165 "uxth", "\t$Rd, $Rm",
1166 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1167 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Jim Grosbach80dc1162010-02-16 21:23:02 +00001169// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001170// Expanded after instruction selection into a branch sequence.
1171let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001172 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001173 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001174 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001175 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001176
1177// tLEApcrel - Load a pc-relative address into a register without offending the
1178// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001179
1180def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001181 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001182 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001183 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001184 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001185 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001186 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001188}
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Jim Grosbachd40963c2010-12-14 22:28:03 +00001190let neverHasSideEffects = 1, isReMaterializable = 1 in
1191def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001192 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001193
1194def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1195 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001196 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001197
Evan Chenga8e29892007-01-19 07:51:42 +00001198//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001199// TLS Instructions
1200//
1201
1202// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001203// This is a pseudo inst so that we can get the encoding right,
1204// complete with fixup for the aeabi_read_tp function.
1205let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001206def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001207 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001208
Bill Wendling0480e282010-12-01 02:36:55 +00001209//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001210// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001211//
Bill Wendling0480e282010-12-01 02:36:55 +00001212
1213// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1214// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1215// from some other function to get here, and we're using the stack frame for the
1216// containing function to save/restore registers, we can't keep anything live in
1217// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001218// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001219// registers except for our own input by listing the relevant registers in
1220// Defs. By doing so, we also cause the prologue/epilogue code to actively
1221// preserve all of the callee-saved resgisters, which is exactly what we want.
1222// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001223let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001224 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1225def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001226 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001227 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001228
1229// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001230let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001231 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001232def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001233 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001234 Pseudo, NoItinerary, "", "",
1235 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1236 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001237
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001238//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001239// Non-Instruction Patterns
1240//
1241
Jim Grosbach97a884d2010-12-07 20:41:06 +00001242// Comparisons
1243def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1244 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1245def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1246 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1247
Evan Cheng892837a2009-07-10 02:09:04 +00001248// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001249def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1250 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1251def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001252 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001253def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1254 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001255
1256// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001257def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1258 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1259def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1260 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1261def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1262 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001263
Evan Chenga8e29892007-01-19 07:51:42 +00001264// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001265def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1266def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001267
Evan Chengd85ac4d2007-01-27 02:29:45 +00001268// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001269def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1270 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001271
Evan Chenga8e29892007-01-19 07:51:42 +00001272// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001273def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001274 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001275def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001276 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001277
1278def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001279 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001280def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001281 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001282
1283// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001284def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1285 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1286def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1287 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001288
1289// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001290def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1291 (tLDRBr t_addrmode_rrs1:$addr)>;
1292def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1293 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001294
Evan Chengb60c02e2007-01-26 19:13:16 +00001295// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001296def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1297def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1298def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1299def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1300def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1301def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001302
Evan Cheng0e87e232009-08-28 00:31:43 +00001303// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001304// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001305def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1306 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1307 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001308def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1309 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001310 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001311def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1312 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1313 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001314def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1315 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001316 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001317
Bill Wendlingf4caf692010-12-14 03:36:38 +00001318def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1319 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001320def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1321 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1322def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1323 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1324def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1325 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327// Large immediate handling.
1328
1329// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001330def : T1Pat<(i32 thumb_immshifted:$src),
1331 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1332 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001333
Evan Cheng9cb9e672009-06-27 02:26:13 +00001334def : T1Pat<(i32 imm0_255_comp:$src),
1335 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001336
1337// Pseudo instruction that combines ldr from constpool and add pc. This should
1338// be expanded into two instructions late to allow if-conversion and
1339// scheduling.
1340let isReMaterializable = 1 in
1341def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001342 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001343 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1344 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001345 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001346
1347// Pseudo-instruction for merged POP and return.
1348// FIXME: remove when we have a way to marking a MI with these properties.
1349let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1350 hasExtraDefRegAllocReq = 1 in
1351def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001352 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001353 (tPOP pred:$p, reglist:$regs)>;
1354
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001355// Indirect branch using "mov pc, $Rm"
1356let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001357 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001358 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001359 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001360}