blob: da336804e510615ce17540a86136d31f76b3c680 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liu8f5e8c12012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka8f3af872011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000019class CondMovIntInt<RegisterClass CRC, RegisterClass DRC, bits<6> funct,
20 string instr_asm> :
21 FR<0, funct, (outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000022 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> {
23 let shamt = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000024 let Constraints = "$F = $rd";
25}
26
27// cond:int, data:float
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000028class CondMovIntFP<RegisterClass CRC, RegisterClass DRC, bits<5> fmt,
29 bits<6> func, string instr_asm> :
30 FFR<0x11, func, fmt, (outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000031 !strconcat(instr_asm, "\t$fd, $fs, $rt"), []> {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000032 bits<5> rt;
33 let ft = rt;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000034 let Constraints = "$F = $fd";
35}
36
37// cond:float, data:int
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000038class CondMovFPInt<RegisterClass RC, SDNode cmov, bits<1> tf,
39 string instr_asm> :
40 FCMOV<tf, (outs RC:$rd), (ins RC:$rs, RC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000041 !strconcat(instr_asm, "\t$rd, $rs, $$fcc0"),
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000042 [(set RC:$rd, (cmov RC:$rs, RC:$F))]> {
Akira Hatanaka8f3af872011-10-17 18:43:19 +000043 let cc = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000044 let Uses = [FCR31];
45 let Constraints = "$F = $rd";
46}
47
48// cond:float, data:float
49class CondMovFPFP<RegisterClass RC, SDNode cmov, bits<5> fmt, bits<1> tf,
50 string instr_asm> :
51 FFCMOV<fmt, tf, (outs RC:$fd), (ins RC:$fs, RC:$F),
52 !strconcat(instr_asm, "\t$fd, $fs, $$fcc0"),
53 [(set RC:$fd, (cmov RC:$fs, RC:$F))]> {
54 let cc = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000055 let Uses = [FCR31];
56 let Constraints = "$F = $fd";
57}
58
59// select patterns
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000060multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
61 Instruction MOVZInst, Instruction SLTOp,
62 Instruction SLTuOp, Instruction SLTiOp,
63 Instruction SLTiuOp> {
64 def : Pat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
65 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
66 def : Pat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
67 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
68 def : Pat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
69 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
70 def : Pat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
71 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
72 def : Pat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
73 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
74 def : Pat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
75 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000076}
77
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000078multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
79 Instruction MOVZInst, Instruction XOROp> {
80 def : Pat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
81 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
82 def : Pat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
83 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
84}
85
86multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
87 Instruction XOROp> {
88 def : Pat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
89 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
90 def : Pat<(select CRC:$cond, DRC:$T, DRC:$F),
91 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
92 def : Pat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
93 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000094}
95
96// Instantiation of instructions.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000097def MOVZ_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0a, "movz">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000098let Predicates = [HasMips64],DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000099 def MOVZ_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0a, "movz">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000100 def MOVZ_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0a, "movz"> {
101 let isCodeGenOnly = 1;
102 }
103 def MOVZ_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0a, "movz"> {
104 let isCodeGenOnly = 1;
105 }
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000106}
107
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000108def MOVN_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0b, "movn">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000109let Predicates = [HasMips64],DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000110 def MOVN_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0b, "movn">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000111 def MOVN_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0b, "movn"> {
112 let isCodeGenOnly = 1;
113 }
114 def MOVN_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0b, "movn"> {
115 let isCodeGenOnly = 1;
116 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000117}
118
119def MOVZ_I_S : CondMovIntFP<CPURegs, FGR32, 16, 18, "movz.s">;
120def MOVZ_I64_S : CondMovIntFP<CPU64Regs, FGR32, 16, 18, "movz.s">,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000121 Requires<[HasMips64]> {
122 let DecoderNamespace = "Mips64";
123}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000124
125def MOVN_I_S : CondMovIntFP<CPURegs, FGR32, 16, 19, "movn.s">;
126def MOVN_I64_S : CondMovIntFP<CPU64Regs, FGR32, 16, 19, "movn.s">,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000127 Requires<[HasMips64]> {
128 let DecoderNamespace = "Mips64";
129}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000130
131let Predicates = [NotFP64bit] in {
132 def MOVZ_I_D32 : CondMovIntFP<CPURegs, AFGR64, 17, 18, "movz.d">;
133 def MOVN_I_D32 : CondMovIntFP<CPURegs, AFGR64, 17, 19, "movn.d">;
134}
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000135let Predicates = [IsFP64bit],DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000136 def MOVZ_I_D64 : CondMovIntFP<CPURegs, FGR64, 17, 18, "movz.d">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137 def MOVZ_I64_D64 : CondMovIntFP<CPU64Regs, FGR64, 17, 18, "movz.d"> {
138 let isCodeGenOnly = 1;
139 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000140 def MOVN_I_D64 : CondMovIntFP<CPURegs, FGR64, 17, 19, "movn.d">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000141 def MOVN_I64_D64 : CondMovIntFP<CPU64Regs, FGR64, 17, 19, "movn.d"> {
142 let isCodeGenOnly = 1;
143 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000144}
145
146def MOVT_I : CondMovFPInt<CPURegs, MipsCMovFP_T, 1, "movt">;
147def MOVT_I64 : CondMovFPInt<CPU64Regs, MipsCMovFP_T, 1, "movt">,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000148 Requires<[HasMips64]> {
149 let DecoderNamespace = "Mips64";
150}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000151
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000152def MOVF_I : CondMovFPInt<CPURegs, MipsCMovFP_F, 0, "movf">;
153def MOVF_I64 : CondMovFPInt<CPU64Regs, MipsCMovFP_F, 0, "movf">,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000154 Requires<[HasMips64]> {
155 let DecoderNamespace = "Mips64";
156}
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000157
158def MOVT_S : CondMovFPFP<FGR32, MipsCMovFP_T, 16, 1, "movt.s">;
159def MOVF_S : CondMovFPFP<FGR32, MipsCMovFP_F, 16, 0, "movf.s">;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000160
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000161let Predicates = [NotFP64bit] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000162 def MOVT_D32 : CondMovFPFP<AFGR64, MipsCMovFP_T, 17, 1, "movt.d">;
163 def MOVF_D32 : CondMovFPFP<AFGR64, MipsCMovFP_F, 17, 0, "movf.d">;
164}
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000165let Predicates = [IsFP64bit], DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000166 def MOVT_D64 : CondMovFPFP<FGR64, MipsCMovFP_T, 17, 1, "movt.d">;
167 def MOVF_D64 : CondMovFPFP<FGR64, MipsCMovFP_F, 17, 0, "movf.d">;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000168}
169
170// Instantiation of conditional move patterns.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000171defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
172defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
173let Predicates = [HasMips64] in {
174 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
175 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
176 SLTiu64>;
177 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
178 SLTiu64>;
179 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
180 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
181 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000182}
183
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000184defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
185let Predicates = [HasMips64] in {
186 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
187 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
188 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
189}
190
191defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
192defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
193defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
194let Predicates = [HasMips64] in {
195 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
196 SLTiu64>;
197 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
198 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
199}
200
201let Predicates = [NotFP64bit] in {
202 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
203 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
204 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
205}
206let Predicates = [IsFP64bit] in {
207 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
208 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
209 SLTiu64>;
210 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
211 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
212 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
213 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
214}