blob: 9527645dc45aa0ce962ca9dd2bf27a3a96ea5264 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
125 AssemblerPredicate<"FeatureSEInReg">;
126def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
127 AssemblerPredicate<"FeatureBitCount">;
128def HasSwap : Predicate<"Subtarget.hasSwap()">,
129 AssemblerPredicate<"FeatureSwap">;
130def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
131 AssemblerPredicate<"FeatureCondMov">;
132def HasMips32 : Predicate<"Subtarget.hasMips32()">,
133 AssemblerPredicate<"FeatureMips32">;
134def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
135 AssemblerPredicate<"FeatureMips32r2">;
136def HasMips64 : Predicate<"Subtarget.hasMips64()">,
137 AssemblerPredicate<"FeatureMips64">;
138def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
139 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
140def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
141 AssemblerPredicate<"!FeatureMips64">;
142def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
143 AssemblerPredicate<"FeatureMips64r2">;
144def IsN64 : Predicate<"Subtarget.isABI_N64()">,
145 AssemblerPredicate<"FeatureN64">;
146def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
147 AssemblerPredicate<"!FeatureN64">;
148def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
149 AssemblerPredicate<"FeatureMips32">;
150def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
151 AssemblerPredicate<"FeatureMips32">;
152def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
153 AssemblerPredicate<"FeatureMips32">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000154
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000155//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000156// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000157//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000158
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000159// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000160def jmptarget : Operand<OtherVT> {
161 let EncoderMethod = "getJumpTargetOpValue";
162}
163def brtarget : Operand<OtherVT> {
164 let EncoderMethod = "getBranchTargetOpValue";
165 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000166 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000167}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000168def calltarget : Operand<iPTR> {
169 let EncoderMethod = "getJumpTargetOpValue";
170}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000171def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000172def simm16 : Operand<i32> {
173 let DecoderMethod= "DecodeSimm16";
174}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000175def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000176def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000177
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000178// Unsigned Operand
179def uimm16 : Operand<i32> {
180 let PrintMethod = "printUnsignedImm";
181}
182
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000183// Address operand
184def mem : Operand<i32> {
185 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000186 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000187 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188}
189
Akira Hatanakad55bb382011-10-11 00:11:12 +0000190def mem64 : Operand<i64> {
191 let PrintMethod = "printMemOperand";
192 let MIOperandInfo = (ops CPU64Regs, simm16_64);
193}
194
Akira Hatanaka03236be2011-07-07 20:54:20 +0000195def mem_ea : Operand<i32> {
196 let PrintMethod = "printMemOperandEA";
197 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000198 let EncoderMethod = "getMemEncoding";
199}
200
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000201def mem_ea_64 : Operand<i64> {
202 let PrintMethod = "printMemOperandEA";
203 let MIOperandInfo = (ops CPU64Regs, simm16_64);
204 let EncoderMethod = "getMemEncoding";
205}
206
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000207// size operand of ext instruction
208def size_ext : Operand<i32> {
209 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000210 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000211}
212
213// size operand of ins instruction
214def size_ins : Operand<i32> {
215 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000216 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000217}
218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Transformation Function - get the lower 16 bits.
220def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000221 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222}]>;
223
224// Transformation Function - get the higher 16 bits.
225def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000226 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000227}]>;
228
229// Node immediate fits as 16-bit sign extended on target immediate.
230// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000231def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000232
233// Node immediate fits as 16-bit zero extended on target immediate.
234// The LO16 param means that only the lower 16 bits of the node
235// immediate are caught.
236// e.g. addiu, sltiu
237def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000240 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000242}], LO16>;
243
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000244// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000245def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000246 int64_t Val = N->getSExtValue();
247 return isInt<32>(Val) && !(Val & 0xffff);
248}]>;
249
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000251def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252
Eric Christopher3c999a22007-10-26 04:00:13 +0000253// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254// since load and store instructions from stack used it.
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000255def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000257//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000258// Pattern fragment for load/store
259//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000260class UnalignedLoad<PatFrag Node> :
261 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000262 LoadSDNode *LD = cast<LoadSDNode>(N);
263 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
264}]>;
265
Akira Hatanaka82099682011-12-19 19:52:25 +0000266class AlignedLoad<PatFrag Node> :
267 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000268 LoadSDNode *LD = cast<LoadSDNode>(N);
269 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
270}]>;
271
Akira Hatanaka82099682011-12-19 19:52:25 +0000272class UnalignedStore<PatFrag Node> :
273 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000274 StoreSDNode *SD = cast<StoreSDNode>(N);
275 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
276}]>;
277
Akira Hatanaka82099682011-12-19 19:52:25 +0000278class AlignedStore<PatFrag Node> :
279 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000280 StoreSDNode *SD = cast<StoreSDNode>(N);
281 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
282}]>;
283
284// Load/Store PatFrags.
285def sextloadi16_a : AlignedLoad<sextloadi16>;
286def zextloadi16_a : AlignedLoad<zextloadi16>;
287def extloadi16_a : AlignedLoad<extloadi16>;
288def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000289def sextloadi32_a : AlignedLoad<sextloadi32>;
290def zextloadi32_a : AlignedLoad<zextloadi32>;
291def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000292def truncstorei16_a : AlignedStore<truncstorei16>;
293def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000294def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000295def sextloadi16_u : UnalignedLoad<sextloadi16>;
296def zextloadi16_u : UnalignedLoad<zextloadi16>;
297def extloadi16_u : UnalignedLoad<extloadi16>;
298def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000299def sextloadi32_u : UnalignedLoad<sextloadi32>;
300def zextloadi32_u : UnalignedLoad<zextloadi32>;
301def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000302def truncstorei16_u : UnalignedStore<truncstorei16>;
303def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000304def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000305
306//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000310// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000311class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
312 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
313 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
314 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
315 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
316 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000317 let isCommutable = isComm;
318}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000319
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000320class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000321 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
322 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
323 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
324 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000325 let isCommutable = isComm;
326}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000328// Arithmetic and logical instructions with 2 register operands.
329class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
330 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000331 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
332 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
333 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000335class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000336 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000337 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
338 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000339
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000340// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000341let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000342class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000344 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000345 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000346 let rd = 0;
347 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000348 let isCommutable = isComm;
349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
351// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000352class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
353 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000354 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000355 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000356 let shamt = 0;
357 let isCommutable = 1;
358}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
360// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000361class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
362 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
363 RegisterClass RC>:
364 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000365 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000366 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
367 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000368}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000369
Akira Hatanaka36393462011-10-17 18:06:56 +0000370// 32-bit shift instructions.
371class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
372 SDNode OpNode>:
373 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
374
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000375class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
376 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000377 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000378 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000379 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000381}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000382
383// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000384class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
385 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000386 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000387 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000388 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000389}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000391class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
392 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
393 bits<21> addr;
394 let Inst{25-21} = addr{20-16};
395 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000396 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000397}
398
Eric Christopher3c999a22007-10-26 04:00:13 +0000399// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000400let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000401class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
402 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000403 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000404 !strconcat(instr_asm, "\t$rt, $addr"),
405 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000406 let isPseudo = Pseudo;
407}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408
Akira Hatanakad55bb382011-10-11 00:11:12 +0000409class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
410 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000411 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000412 !strconcat(instr_asm, "\t$rt, $addr"),
413 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000414 let isPseudo = Pseudo;
415}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000417// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000418let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000419class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
420 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000421
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000422class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
423 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000424
Akira Hatanakad55bb382011-10-11 00:11:12 +0000425// 32-bit load.
426multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
427 bit Pseudo = 0> {
428 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
429 Requires<[NotN64]>;
430 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000431 Requires<[IsN64]> {
432 let DecoderNamespace = "Mips64";
433 let isCodeGenOnly = 1;
434 }
Jia Liubb481f82012-02-28 07:46:26 +0000435}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000436
437// 64-bit load.
438multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
439 bit Pseudo = 0> {
440 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
441 Requires<[NotN64]>;
442 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000443 Requires<[IsN64]> {
444 let DecoderNamespace = "Mips64";
445 let isCodeGenOnly = 1;
446 }
Jia Liubb481f82012-02-28 07:46:26 +0000447}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000448
Akira Hatanaka421455f2011-11-23 22:19:28 +0000449// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000450multiclass LoadUnAlign32<bits<6> op> {
451 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000452 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000453 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000454 Requires<[IsN64]> {
455 let DecoderNamespace = "Mips64";
456 let isCodeGenOnly = 1;
457 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000458}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000459// 32-bit store.
460multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
461 bit Pseudo = 0> {
462 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
463 Requires<[NotN64]>;
464 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000465 Requires<[IsN64]> {
466 let DecoderNamespace = "Mips64";
467 let isCodeGenOnly = 1;
468 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000469}
470
471// 64-bit store.
472multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
473 bit Pseudo = 0> {
474 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
475 Requires<[NotN64]>;
476 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000477 Requires<[IsN64]> {
478 let DecoderNamespace = "Mips64";
479 let isCodeGenOnly = 1;
480 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000481}
482
Akira Hatanaka421455f2011-11-23 22:19:28 +0000483// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000484multiclass StoreUnAlign32<bits<6> op> {
485 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000486 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000487 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000488 Requires<[IsN64]> {
489 let DecoderNamespace = "Mips64";
490 let isCodeGenOnly = 1;
491 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000492}
493
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000494// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000495class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000496 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
497 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
498 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000499 let isBranch = 1;
500 let isTerminator = 1;
501 let hasDelaySlot = 1;
502}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000503
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000504class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
505 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000506 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
507 !strconcat(instr_asm, "\t$rs, $imm16"),
508 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000509 let rt = _rt;
510 let isBranch = 1;
511 let isTerminator = 1;
512 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000513}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000514
Eric Christopher3c999a22007-10-26 04:00:13 +0000515// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000516class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
517 RegisterClass RC>:
518 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
519 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
520 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000521 IIAlu> {
522 let shamt = 0;
523}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524
Akira Hatanaka8191f342011-10-11 18:53:46 +0000525class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
526 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000527 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
528 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
529 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000530 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000532// Jump
533class JumpFJ<bits<6> op, string instr_asm>:
534 FJ<op, (outs), (ins jmptarget:$target),
535 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
536 let isBranch=1;
537 let isTerminator=1;
538 let isBarrier=1;
539 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000540 let Predicates = [RelocStatic];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000541 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000542}
543
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000544// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000545class UncondBranch<bits<6> op, string instr_asm>:
546 BranchBase<op, (outs), (ins brtarget:$imm16),
547 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
548 let rs = 0;
549 let rt = 0;
550 let isBranch = 1;
551 let isTerminator = 1;
552 let isBarrier = 1;
553 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000554 let Predicates = [RelocPIC];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000555}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000556
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000557let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
558 isIndirectBranch = 1 in
559class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
560 FR<op, func, (outs), (ins RC:$rs),
561 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000562 let rt = 0;
563 let rd = 0;
564 let shamt = 0;
565}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000566
567// Jump and Link (Call)
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000568let isCall=1, hasDelaySlot=1 in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000569 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000570 FJ<op, (outs), (ins calltarget:$target, variable_ops),
571 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000572 IIBranch> {
573 let DecoderMethod = "DecodeJumpTarget";
574 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000575
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000576 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
577 RegisterClass RC>:
578 FR<op, func, (outs), (ins RC:$rs, variable_ops),
579 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000580 let rt = 0;
581 let rd = 31;
582 let shamt = 0;
583 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000584
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000585 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
586 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16, variable_ops),
587 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
588 let rt = _rt;
589 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000590}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000591
Eric Christopher3c999a22007-10-26 04:00:13 +0000592// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000593class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
594 RegisterClass RC, list<Register> DefRegs>:
595 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000596 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
597 let rd = 0;
598 let shamt = 0;
599 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000600 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000601 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000602}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000603
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000604class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
605 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
606
607class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
608 RegisterClass RC, list<Register> DefRegs>:
609 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
610 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
611 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000612 let rd = 0;
613 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000614 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000615}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000616
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000617class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
618 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
619
Eric Christopher3c999a22007-10-26 04:00:13 +0000620// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000621class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
622 list<Register> UseRegs>:
623 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000624 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
625 let rs = 0;
626 let rt = 0;
627 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000628 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000629 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000630}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000631
Akira Hatanaka89d30662011-10-17 18:24:15 +0000632class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
633 list<Register> DefRegs>:
634 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000635 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
636 let rt = 0;
637 let rd = 0;
638 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000639 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000640 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000641}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000642
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000643class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
644 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
645 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000646
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000647// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000648class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
649 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
650 !strconcat(instr_asm, "\t$rd, $rs"),
651 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
652 Requires<[HasBitCount]> {
653 let shamt = 0;
654 let rt = rd;
655}
656
657class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
658 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
659 !strconcat(instr_asm, "\t$rd, $rs"),
660 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000661 Requires<[HasBitCount]> {
662 let shamt = 0;
663 let rt = rd;
664}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000665
666// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000667class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
668 RegisterClass RC>:
669 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000670 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000671 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000672 let rs = 0;
673 let shamt = sa;
674 let Predicates = [HasSEInReg];
675}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000676
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000677// Subword Swap
678class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
679 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
680 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000681 let rs = 0;
682 let shamt = sa;
683 let Predicates = [HasSwap];
Akira Hatanaka02365942012-04-03 02:51:09 +0000684 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000685}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000686
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000687// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000688class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
689 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
690 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000691 let rs = 0;
692 let shamt = 0;
693}
694
Akira Hatanaka667645f2011-08-17 22:59:46 +0000695// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000696class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000697 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000698 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
699 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000700 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000701 bits<5> sz;
702 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000703 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000704 let Predicates = [HasMips32r2];
705}
706
707class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
708 FR<0x1f, _funct, (outs RC:$rt),
709 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
710 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
711 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
712 NoItinerary> {
713 bits<5> pos;
714 bits<5> sz;
715 let rd = sz;
716 let shamt = pos;
717 let Predicates = [HasMips32r2];
718 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000719}
720
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000721// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000722class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
723 RegisterClass PRC> :
724 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000725 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000726 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
727
728multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
729 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000730 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]> {
731 let DecoderNamespace = "Mips64";
732 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000733}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000734
735// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000736class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
737 RegisterClass PRC> :
738 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
739 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
740 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
741
742multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
743 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000744 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]> {
745 let DecoderNamespace = "Mips64";
746 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000747}
748
749class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
750 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
751 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
752 let mayLoad = 1;
753}
754
755class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
756 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
757 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
758 let mayStore = 1;
759 let Constraints = "$rt = $dst";
760}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000761
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000762//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000764//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000767let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000768def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000769 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000770 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000771def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000772 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000773 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000774}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000775
Eric Christopher3c999a22007-10-26 04:00:13 +0000776// When handling PIC code the assembler needs .cpload and .cprestore
777// directives. If the real instructions corresponding these directives
778// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000779// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000780let neverHasSideEffects = 1 in
781def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc, CPURegs:$gp),
782 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000783
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000784// For O32 ABI & PIC & non-fixed global base register, the following instruction
785// seqeunce is emitted to set the global base register:
786//
787// 0. lui $2, %hi(_gp_disp)
788// 1. addiu $2, $2, %lo(_gp_disp)
789// 2. addu $globalbasereg, $2, $t9
790//
791// SETGP01 is emitted during Prologue/Epilogue insertion and then converted to
792// instructions 0 and 1 in the sequence above during MC lowering.
793// SETGP2 is emitted just before register allocation and converted to
794// instruction 2 just prior to post-RA scheduling.
Akira Hatanaka980a9992012-02-28 03:18:43 +0000795//
796// These pseudo instructions are needed to ensure no instructions are inserted
797// before or between instructions 0 and 1, which is a limitation imposed by
798// GNU linker.
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000799
Akira Hatanaka02365942012-04-03 02:51:09 +0000800let isTerminator = 1, isBarrier = 1 in
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000801def SETGP01 : MipsPseudo<(outs CPURegs:$dst), (ins), "", []>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000802
803let neverHasSideEffects = 1 in
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000804def SETGP2 : MipsPseudo<(outs CPURegs:$globalreg), (ins CPURegs:$picreg), "",
805 []>;
806
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000808 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
809 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
810 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
811 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
812 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
813 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
814 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
815 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
816 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
817 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
818 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
819 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
820 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
821 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
822 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
823 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
824 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
825 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826
Akira Hatanaka59068062011-11-11 04:14:30 +0000827 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
828 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
829 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
832 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
833 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834}
835
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000836//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000837// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000838//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000839
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000840//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000841// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000842//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000843
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000844/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000845def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
846def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000847def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
848def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000849def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
850def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
851def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000852def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000853
854/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000855def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
856def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000857def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
858def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000859def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
860def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000861def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
862def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
863def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000864def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000865
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000866/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000867def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
868def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
869def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000870def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
871def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
872def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000873
874// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000875let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000876 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000877 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000878}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000879
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000880/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000881/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000882defm LB : LoadM32<0x20, "lb", sextloadi8>;
883defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
884defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
885defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
886defm LW : LoadM32<0x23, "lw", load_a>;
887defm SB : StoreM32<0x28, "sb", truncstorei8>;
888defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
889defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000890
891/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000892defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
893defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
894defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
895defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
896defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897
Akira Hatanaka421455f2011-11-23 22:19:28 +0000898/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000899defm LWL : LoadUnAlign32<0x22>;
900defm LWR : LoadUnAlign32<0x26>;
901defm SWL : StoreUnAlign32<0x2A>;
902defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000903
Akira Hatanakadb548262011-07-19 23:30:50 +0000904let hasSideEffects = 1 in
905def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000906 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000907{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000908 bits<5> stype;
909 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000910 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000911 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000912 let Inst{5-0} = 15;
913}
914
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000916def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000917def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]> {
918 let DecoderNamespace = "Mips64";
919}
920
Akira Hatanaka59068062011-11-11 04:14:30 +0000921def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000922def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]> {
923 let DecoderNamespace = "Mips64";
924}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000926/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000927def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000928def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000929def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000930def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
931def BNE : CBranch<0x05, "bne", setne, CPURegs>;
932def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
933def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000934def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000935def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000936
Akira Hatanakab2930b92012-03-01 22:27:29 +0000937def JAL : JumpLink<0x03, "jal">;
938def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
939def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
940def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000942let isReturn=1, isTerminator=1, hasDelaySlot=1, isCodeGenOnly=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000943 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
944 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000945 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
946
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000947/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000948def MULT : Mult32<0x18, "mult", IIImul>;
949def MULTu : Mult32<0x19, "multu", IIImul>;
950def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
951def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000952
Akira Hatanaka89d30662011-10-17 18:24:15 +0000953def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
954def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
955def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
956def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000958/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000959def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
960def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000961
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000962/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000963def CLZ : CountLeading0<0x20, "clz", CPURegs>;
964def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000965
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000966/// Word Swap Bytes Within Halfwords
967def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000968
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000969/// No operation
970let addr=0 in
971 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
972
Eric Christopher3c999a22007-10-26 04:00:13 +0000973// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000974// instructions. The same not happens for stack address copies, so an
975// add op with mem ComplexPattern is used and the stack address copy
976// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000977def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
978 let isCodeGenOnly = 1;
979}
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000980
Akira Hatanaka21afc632011-06-21 00:40:49 +0000981// DynAlloc node points to dynamically allocated stack space.
982// $sp is added to the list of implicitly used registers to prevent dead code
983// elimination from removing instructions that modify $sp.
984let Uses = [SP] in
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000985def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
986 let isCodeGenOnly = 1;
987}
Akira Hatanaka21afc632011-06-21 00:40:49 +0000988
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000989// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000990def MADD : MArithR<0, "madd", MipsMAdd, 1>;
991def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000992def MSUB : MArithR<4, "msub", MipsMSub>;
993def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000994
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000995// MUL is a assembly macro in the current used ISAs. In recent ISA's
996// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000997def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
998 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000999
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001000def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001001
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001002def EXT : ExtBase<0, "ext", CPURegs>;
1003def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001004
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001005//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001006// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001007//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001008
1009// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +00001010def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001011 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +00001012def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001013 (ORi ZERO, imm:$in)>;
Akira Hatanaka20103252012-01-04 03:09:26 +00001014def : Pat<(i32 immLow16Zero:$in),
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +00001015 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001016
1017// Arbitrary immediates
1018def : Pat<(i32 imm:$imm),
1019 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1020
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001021// Carry patterns
1022def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
1023 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1024def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
1025 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +00001026def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001027 (ADDiu CPURegs:$src, imm:$imm)>;
1028
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001029// Call
1030def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1031 (JAL tglobaladdr:$dst)>;
1032def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
1033 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +00001034//def : Pat<(MipsJmpLink CPURegs:$dst),
1035// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001036
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001037// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001039def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001040def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1041def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001042def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001043
Akira Hatanakaa4b97f32011-09-13 20:13:58 +00001044def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1045def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001046def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1047def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001048def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001049
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001050def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001051 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001052def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1053 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001054def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1055 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001056def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1057 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001058def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1059 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001060
1061// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001062def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +00001063 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001064def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001065 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001066
Akira Hatanaka342837d2011-05-28 01:07:07 +00001067// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001068class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
1069 Pat<(MipsWrapper RC:$gp, node:$in),
1070 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001071
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001072def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1073def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1074def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1075def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1076def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1077def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001078
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001079// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001080def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001081 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001082
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001083// extended loads
1084let Predicates = [NotN64] in {
1085 def : Pat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1086 def : Pat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1087 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1088 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
1089}
1090let Predicates = [IsN64] in {
1091 def : Pat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1092 def : Pat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1093 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1094 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
1095}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001096
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001097// peepholes
Akira Hatanakac7541c42011-12-21 00:31:10 +00001098let Predicates = [NotN64] in {
1099 def : Pat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1100 def : Pat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
1101}
1102let Predicates = [IsN64] in {
1103 def : Pat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1104 def : Pat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
1105}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001106
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001107// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001108multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1109 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1110 Instruction SLTiuOp, Register ZEROReg> {
1111def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1112 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1113def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1114 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001115
Akira Hatanaka06f82312011-10-11 19:09:09 +00001116def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1117 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1118def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1119 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1120def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1121 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1122def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1123 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001124
Akira Hatanaka06f82312011-10-11 19:09:09 +00001125def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1126 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1127def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1128 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001129
Akira Hatanaka06f82312011-10-11 19:09:09 +00001130def : Pat<(brcond RC:$cond, bb:$dst),
1131 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1132}
1133
1134defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001135
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001136// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001137multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1138 Instruction SLTuOp, Register ZEROReg> {
1139 def : Pat<(seteq RC:$lhs, RC:$rhs),
1140 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1141 def : Pat<(setne RC:$lhs, RC:$rhs),
1142 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1143}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001144
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001145multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1146 def : Pat<(setle RC:$lhs, RC:$rhs),
1147 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1148 def : Pat<(setule RC:$lhs, RC:$rhs),
1149 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1150}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001151
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001152multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1153 def : Pat<(setgt RC:$lhs, RC:$rhs),
1154 (SLTOp RC:$rhs, RC:$lhs)>;
1155 def : Pat<(setugt RC:$lhs, RC:$rhs),
1156 (SLTuOp RC:$rhs, RC:$lhs)>;
1157}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001158
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001159multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1160 def : Pat<(setge RC:$lhs, RC:$rhs),
1161 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1162 def : Pat<(setuge RC:$lhs, RC:$rhs),
1163 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1164}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001165
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001166multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1167 Instruction SLTiuOp> {
1168 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1169 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1170 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1171 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1172}
1173
1174defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1175defm : SetlePats<CPURegs, SLT, SLTu>;
1176defm : SetgtPats<CPURegs, SLT, SLTu>;
1177defm : SetgePats<CPURegs, SLT, SLTu>;
1178defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001179
Akira Hatanaka21afc632011-06-21 00:40:49 +00001180// select MipsDynAlloc
1181def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1182
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001183// bswap pattern
Jia Liubb481f82012-02-28 07:46:26 +00001184def : Pat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001185
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001187// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001188//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001189
1190include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001191include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001192include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001193