blob: 4170b5a7021145fdca9f0761363f9d527a30152f [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 }
464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000482
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000484
Scott Michele07d3de2008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendlingb4202b82009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michelf0569be2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000541}
542
Scott Michel266bc8f2007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman475871a2008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Scott Michel266bc8f2007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000597
Scott Michelf0569be2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000620 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629 }
Scott Michelf0569be2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637
Scott Michelf0569be2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000664 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel30ee7df2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697 }
698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000701 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000703 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704
Dale Johannesen33c960f2009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000714 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000720 }
721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
Scott Michelf0569be2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000751
Scott Michelf0569be2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Scott Michel430a5552008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000961
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000965 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000969 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000977}
978
Nate Begemanccef5802008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000991
Scott Michel170783a2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000997 }
998
Dan Gohman475871a2008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001000}
1001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals)
1009 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001014 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001015
1016 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1017 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001018
Scott Michel266bc8f2007-12-04 22:23:35 +00001019 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1020 unsigned ArgRegIdx = 0;
1021 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001022
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001024
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001027 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001028 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001029 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001030
Scott Micheld976c212008-10-30 01:51:48 +00001031 if (ArgRegIdx < NumArgRegs) {
1032 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001035 default:
1036 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1037 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001039 ArgRegClass = &SPU::R8CRegClass;
1040 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001042 ArgRegClass = &SPU::R16CRegClass;
1043 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R32CRegClass;
1046 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001048 ArgRegClass = &SPU::R64CRegClass;
1049 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001051 ArgRegClass = &SPU::GPRCRegClass;
1052 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R32FPRegClass;
1055 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R64FPRegClass;
1058 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 case MVT::v2f64:
1060 case MVT::v4f32:
1061 case MVT::v2i64:
1062 case MVT::v4i32:
1063 case MVT::v8i16:
1064 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001065 ArgRegClass = &SPU::VECREGRegClass;
1066 break;
Scott Micheld976c212008-10-30 01:51:48 +00001067 }
1068
1069 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1070 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001072 ++ArgRegIdx;
1073 } else {
1074 // We need to load the argument to a virtual register if we determined
1075 // above that we ran out of physical registers of the appropriate type
1076 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001077 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001079 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 ArgOffset += StackSlotSize;
1081 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001084 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001087
Scott Micheld976c212008-10-30 01:51:48 +00001088 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001089 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001090 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1091 // We will spill (79-3)+1 registers to the stack
1092 SmallVector<SDValue, 79-3+1> MemOps;
1093
1094 // Create the frame slot
1095
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001097 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001098 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001099 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001100 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1101 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001102 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1103 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001105 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001106
1107 // Increment address by stack slot size for the next stored argument
1108 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001109 }
1110 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001113 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001114
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001116}
1117
1118/// isLSAAddress - Return the immediate to use if the specified
1119/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001120static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001121 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001122 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001123
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001124 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001125 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1126 (Addr << 14 >> 14) != Addr)
1127 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001128
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001130}
1131
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001133SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001135 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 const SmallVectorImpl<ISD::OutputArg> &Outs,
1137 const SmallVectorImpl<ISD::InputArg> &Ins,
1138 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001139 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001140 // CellSPU target does not yet support tail call optimization.
1141 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142
1143 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1144 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001145 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1146 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1147 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1148
1149 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001150 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001151
Scott Michel266bc8f2007-12-04 22:23:35 +00001152 // Set up a copy of the stack pointer for use loading and storing any
1153 // arguments that may not fit in the registers available for argument
1154 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001156
Scott Michel266bc8f2007-12-04 22:23:35 +00001157 // Figure out which arguments are going to go in registers, and which in
1158 // memory.
1159 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1160 unsigned ArgRegIdx = 0;
1161
1162 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001163 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001164 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001165 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001166
1167 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001169
Scott Michel266bc8f2007-12-04 22:23:35 +00001170 // PtrOff will be used to store the current argument to the stack if a
1171 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001173 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001174
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001176 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 case MVT::i8:
1178 case MVT::i16:
1179 case MVT::i32:
1180 case MVT::i64:
1181 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001182 if (ArgRegIdx != NumArgRegs) {
1183 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1184 } else {
David Greene73657df2010-02-15 16:55:58 +00001185 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1186 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001187 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001188 }
1189 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 case MVT::f32:
1191 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001192 if (ArgRegIdx != NumArgRegs) {
1193 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1194 } else {
David Greene73657df2010-02-15 16:55:58 +00001195 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1196 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001197 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001198 }
1199 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 case MVT::v2i64:
1201 case MVT::v2f64:
1202 case MVT::v4f32:
1203 case MVT::v4i32:
1204 case MVT::v8i16:
1205 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001206 if (ArgRegIdx != NumArgRegs) {
1207 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1208 } else {
David Greene73657df2010-02-15 16:55:58 +00001209 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1210 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001211 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 }
1213 break;
1214 }
1215 }
1216
Bill Wendlingce90c242009-12-28 01:31:11 +00001217 // Accumulate how many bytes are to be pushed on the stack, including the
1218 // linkage area, and parameter passing area. According to the SPU ABI,
1219 // we minimally need space for [LR] and [SP].
1220 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1221
1222 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001223 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1224 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001225
1226 if (!MemOpChains.empty()) {
1227 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001229 &MemOpChains[0], MemOpChains.size());
1230 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001231
Scott Michel266bc8f2007-12-04 22:23:35 +00001232 // Build a sequence of copy-to-reg nodes chained together with token chain
1233 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001234 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001237 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 InFlag = Chain.getValue(1);
1239 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001240
Dan Gohman475871a2008-07-27 21:46:04 +00001241 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001243
Bill Wendling056292f2008-09-16 21:48:12 +00001244 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1245 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1246 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001247 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001248 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001249 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Zero = DAG.getConstant(0, PtrVT);
1251 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001252
Scott Michel9de5d0d2008-01-11 02:53:15 +00001253 if (!ST->usingLargeMem()) {
1254 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1255 // style calls, otherwise, external symbols are BRASL calls. This assumes
1256 // that declared/defined symbols are in the same compilation unit and can
1257 // be reached through PC-relative jumps.
1258 //
1259 // NOTE:
1260 // This may be an unsafe assumption for JIT and really large compilation
1261 // units.
1262 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001263 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001264 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001265 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001266 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001267 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001268 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1269 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001270 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001271 }
Scott Michel1df30c42008-12-29 03:23:36 +00001272 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001273 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001274 SDValue Zero = DAG.getConstant(0, PtrVT);
1275 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1276 Callee.getValueType());
1277
1278 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001279 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001280 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001281 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001282 }
1283 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001284 // If this is an absolute destination address that appears to be a legal
1285 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001286 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001287 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001288
1289 Ops.push_back(Chain);
1290 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001291
Scott Michel266bc8f2007-12-04 22:23:35 +00001292 // Add argument registers to the end of the list so that they are known live
1293 // into the call.
1294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001295 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001296 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001297
Gabor Greifba36cb52008-08-28 21:40:38 +00001298 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001300 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001301 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001302 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001303 InFlag = Chain.getValue(1);
1304
Chris Lattnere563bbc2008-10-11 22:08:30 +00001305 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1306 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001308 InFlag = Chain.getValue(1);
1309
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 // If the function returns void, just return the chain.
1311 if (Ins.empty())
1312 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001313
Scott Michel266bc8f2007-12-04 22:23:35 +00001314 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001316 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 case MVT::Other: break;
1318 case MVT::i32:
1319 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001320 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001324 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001326 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001328 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001332 case MVT::i8:
1333 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 case MVT::f32:
1337 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 case MVT::v2f64:
1339 case MVT::v2i64:
1340 case MVT::v4f32:
1341 case MVT::v4i32:
1342 case MVT::v8i16:
1343 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 break;
1348 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001351}
1352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353SDValue
1354SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001355 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001357 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1361 RVLocs, *DAG.getContext());
1362 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001363
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 // If this is the first return lowered for this function, add the regs to the
1365 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001366 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001367 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001368 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 }
1370
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001372
Scott Michel266bc8f2007-12-04 22:23:35 +00001373 // Copy the result values into the output registers.
1374 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1375 CCValAssign &VA = RVLocs[i];
1376 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001377 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001379 Flag = Chain.getValue(1);
1380 }
1381
Gabor Greifba36cb52008-08-28 21:40:38 +00001382 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001384 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001386}
1387
1388
1389//===----------------------------------------------------------------------===//
1390// Vector related lowering:
1391//===----------------------------------------------------------------------===//
1392
1393static ConstantSDNode *
1394getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001396
Scott Michel266bc8f2007-12-04 22:23:35 +00001397 // Check to see if this buildvec has a single non-undef value in its elements.
1398 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1399 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001400 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001401 OpVal = N->getOperand(i);
1402 else if (OpVal != N->getOperand(i))
1403 return 0;
1404 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001405
Gabor Greifba36cb52008-08-28 21:40:38 +00001406 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001407 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001408 return CN;
1409 }
1410 }
1411
Scott Michel7ea02ff2009-03-17 01:15:45 +00001412 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001413}
1414
1415/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1416/// and the value fits into an unsigned 18-bit constant, and if so, return the
1417/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001418SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001419 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001421 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001423 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001424 uint32_t upper = uint32_t(UValue >> 32);
1425 uint32_t lower = uint32_t(UValue);
1426 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001427 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001428 Value = Value >> 32;
1429 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001430 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001431 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001432 }
1433
Dan Gohman475871a2008-07-27 21:46:04 +00001434 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001435}
1436
1437/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1438/// and the value fits into a signed 16-bit constant, and if so, return the
1439/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001440SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001441 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001442 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001443 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001445 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001446 uint32_t upper = uint32_t(UValue >> 32);
1447 uint32_t lower = uint32_t(UValue);
1448 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001449 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001450 Value = Value >> 32;
1451 }
Scott Michelad2715e2008-03-05 23:02:02 +00001452 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001453 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001454 }
1455 }
1456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001458}
1459
1460/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1461/// and the value fits into a signed 10-bit constant, and if so, return the
1462/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001463SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001464 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001465 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001466 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001468 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001469 uint32_t upper = uint32_t(UValue >> 32);
1470 uint32_t lower = uint32_t(UValue);
1471 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001472 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001473 Value = Value >> 32;
1474 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001475 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001476 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 }
1478
Dan Gohman475871a2008-07-27 21:46:04 +00001479 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001480}
1481
1482/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1483/// and the value fits into a signed 8-bit constant, and if so, return the
1484/// constant.
1485///
1486/// @note: The incoming vector is v16i8 because that's the only way we can load
1487/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1488/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001489SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001490 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001491 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001492 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001494 && Value <= 0xffff /* truncated from uint64_t */
1495 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001496 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001498 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001499 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001500 }
1501
Dan Gohman475871a2008-07-27 21:46:04 +00001502 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001503}
1504
1505/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1506/// and the value fits into a signed 16-bit constant, and if so, return the
1507/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001508SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001510 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001511 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001513 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001515 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001516 }
1517
Dan Gohman475871a2008-07-27 21:46:04 +00001518 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001519}
1520
1521/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001522SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001523 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001525 }
1526
Dan Gohman475871a2008-07-27 21:46:04 +00001527 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001528}
1529
1530/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001531SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001534 }
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001537}
1538
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001539//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001540static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001541LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT VT = Op.getValueType();
1543 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001544 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001545 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1546 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1547 unsigned minSplatBits = EltVT.getSizeInBits();
1548
1549 if (minSplatBits < 16)
1550 minSplatBits = 16;
1551
1552 APInt APSplatBits, APSplatUndef;
1553 unsigned SplatBitSize;
1554 bool HasAnyUndefs;
1555
1556 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1557 HasAnyUndefs, minSplatBits)
1558 || minSplatBits < SplatBitSize)
1559 return SDValue(); // Wasn't a constant vector or splat exceeded min
1560
1561 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001562
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001564 default:
1565 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1566 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001567 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001569 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001570 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001571 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001572 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 SDValue T = DAG.getConstant(Value32, MVT::i32);
1574 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1575 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001576 break;
1577 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001579 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001580 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001581 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001582 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 SDValue T = DAG.getConstant(f64val, MVT::i64);
1584 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1585 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001586 break;
1587 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001589 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001590 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1591 SmallVector<SDValue, 8> Ops;
1592
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001594 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001596 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001598 unsigned short Value16 = SplatBits;
1599 SDValue T = DAG.getConstant(Value16, EltVT);
1600 SmallVector<SDValue, 8> Ops;
1601
1602 Ops.assign(8, T);
1603 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001604 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001606 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001607 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001608 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001610 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001611 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001614 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001615 }
1616 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001617
Dan Gohman475871a2008-07-27 21:46:04 +00001618 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001619}
1620
Scott Michel7ea02ff2009-03-17 01:15:45 +00001621/*!
1622 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001623SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001624SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001625 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001626 uint32_t upper = uint32_t(SplatVal >> 32);
1627 uint32_t lower = uint32_t(SplatVal);
1628
1629 if (upper == lower) {
1630 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001632 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001634 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001635 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001636 bool upper_special, lower_special;
1637
1638 // NOTE: This code creates common-case shuffle masks that can be easily
1639 // detected as common expressions. It is not attempting to create highly
1640 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1641
1642 // Detect if the upper or lower half is a special shuffle mask pattern:
1643 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1644 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1645
Scott Michel7ea02ff2009-03-17 01:15:45 +00001646 // Both upper and lower are special, lower to a constant pool load:
1647 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1649 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001650 SplatValCN, SplatValCN);
1651 }
1652
1653 SDValue LO32;
1654 SDValue HI32;
1655 SmallVector<SDValue, 16> ShufBytes;
1656 SDValue Result;
1657
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001658 // Create lower vector if not a special pattern
1659 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001661 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001663 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001664 }
1665
1666 // Create upper vector if not a special pattern
1667 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001669 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001671 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001672 }
1673
1674 // If either upper or lower are special, then the two input operands are
1675 // the same (basically, one of them is a "don't care")
1676 if (lower_special)
1677 LO32 = HI32;
1678 if (upper_special)
1679 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001680
1681 for (int i = 0; i < 4; ++i) {
1682 uint64_t val = 0;
1683 for (int j = 0; j < 4; ++j) {
1684 SDValue V;
1685 bool process_upper, process_lower;
1686 val <<= 8;
1687 process_upper = (upper_special && (i & 1) == 0);
1688 process_lower = (lower_special && (i & 1) == 1);
1689
1690 if (process_upper || process_lower) {
1691 if ((process_upper && upper == 0)
1692 || (process_lower && lower == 0))
1693 val |= 0x80;
1694 else if ((process_upper && upper == 0xffffffff)
1695 || (process_lower && lower == 0xffffffff))
1696 val |= 0xc0;
1697 else if ((process_upper && upper == 0x80000000)
1698 || (process_lower && lower == 0x80000000))
1699 val |= (j == 0 ? 0xe0 : 0x80);
1700 } else
1701 val |= i * 4 + j + ((i & 1) * 16);
1702 }
1703
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001705 }
1706
Dale Johannesened2eee62009-02-06 01:31:28 +00001707 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001709 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001710 }
1711}
1712
Scott Michel266bc8f2007-12-04 22:23:35 +00001713/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1714/// which the Cell can operate. The code inspects V3 to ascertain whether the
1715/// permutation vector, V3, is monotonically increasing with one "exception"
1716/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001717/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001718/// In either case, the net result is going to eventually invoke SHUFB to
1719/// permute/shuffle the bytes from V1 and V2.
1720/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001721/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001722/// control word for byte/halfword/word insertion. This takes care of a single
1723/// element move from V2 into V1.
1724/// \note
1725/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001726static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001727 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue V1 = Op.getOperand(0);
1729 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001730 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001731
Scott Michel266bc8f2007-12-04 22:23:35 +00001732 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001733
Scott Michel266bc8f2007-12-04 22:23:35 +00001734 // If we have a single element being moved from V1 to V2, this can be handled
1735 // using the C*[DX] compute mask instructions, but the vector elements have
1736 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001737 EVT VecVT = V1.getValueType();
1738 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001739 unsigned EltsFromV2 = 0;
1740 unsigned V2Elt = 0;
1741 unsigned V2EltIdx0 = 0;
1742 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001743 unsigned MaxElts = VecVT.getVectorNumElements();
1744 unsigned PrevElt = 0;
1745 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001746 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001747 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001748 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001749
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001751 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001752 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001753 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001754 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001755 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001757 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001758 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001760 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001761 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001762 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001763 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001764
Nate Begeman9008ca62009-04-27 18:41:29 +00001765 for (unsigned i = 0; i != MaxElts; ++i) {
1766 if (SVN->getMaskElt(i) < 0)
1767 continue;
1768
1769 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001770
Nate Begeman9008ca62009-04-27 18:41:29 +00001771 if (monotonic) {
1772 if (SrcElt >= V2EltIdx0) {
1773 if (1 >= (++EltsFromV2)) {
1774 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001775 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001776 } else if (CurrElt != SrcElt) {
1777 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001778 }
1779
Nate Begeman9008ca62009-04-27 18:41:29 +00001780 ++CurrElt;
1781 }
1782
1783 if (rotate) {
1784 if (PrevElt > 0 && SrcElt < MaxElts) {
1785 if ((PrevElt == SrcElt - 1)
1786 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001787 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001788 if (SrcElt == 0)
1789 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001790 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001791 rotate = false;
1792 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001793 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 // First time through, need to keep track of previous element
1795 PrevElt = SrcElt;
1796 } else {
1797 // This isn't a rotation, takes elements from vector 2
1798 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001799 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001800 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001801 }
1802
1803 if (EltsFromV2 == 1 && monotonic) {
1804 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001806
1807 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1808 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1809 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1810 DAG.getRegister(SPU::R1, PtrVT),
1811 DAG.getConstant(V2Elt, MVT::i32));
1812 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1813 maskVT, Pointer);
1814
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001816 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001817 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001818 } else if (rotate) {
1819 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001820
Dale Johannesena05dca42009-02-04 23:02:30 +00001821 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001823 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001824 // Convert the SHUFFLE_VECTOR mask's input element units to the
1825 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001826 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001829 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1830 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001831
Nate Begeman9008ca62009-04-27 18:41:29 +00001832 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001834 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001835
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001837 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001838 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 }
1840}
1841
Dan Gohman475871a2008-07-27 21:46:04 +00001842static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1843 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001844 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001845
Gabor Greifba36cb52008-08-28 21:40:38 +00001846 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001847 // For a constant, build the appropriate constant vector, which will
1848 // eventually simplify to a vector register load.
1849
Gabor Greifba36cb52008-08-28 21:40:38 +00001850 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001851 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001852 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 size_t n_copies;
1854
1855 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001857 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001858 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1860 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1861 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1862 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1863 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1864 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001865 }
1866
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001867 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001868 for (size_t j = 0; j < n_copies; ++j)
1869 ConstVecValues.push_back(CValue);
1870
Evan Chenga87008d2009-02-25 22:49:59 +00001871 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1872 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001873 } else {
1874 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001876 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 case MVT::i8:
1878 case MVT::i16:
1879 case MVT::i32:
1880 case MVT::i64:
1881 case MVT::f32:
1882 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001883 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001884 }
1885 }
1886
Dan Gohman475871a2008-07-27 21:46:04 +00001887 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001888}
1889
Dan Gohman475871a2008-07-27 21:46:04 +00001890static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001891 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue N = Op.getOperand(0);
1893 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001894 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001895 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001896
Scott Michel7a1c9e92008-11-22 23:50:42 +00001897 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1898 // Constant argument:
1899 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001900
Scott Michel7a1c9e92008-11-22 23:50:42 +00001901 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001903 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001905 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001907 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001909 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001910
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001912 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001913 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001914 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001915
Scott Michel7a1c9e92008-11-22 23:50:42 +00001916 // Need to generate shuffle mask and extract:
1917 int prefslot_begin = -1, prefslot_end = -1;
1918 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1919
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001921 default:
1922 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001924 prefslot_begin = prefslot_end = 3;
1925 break;
1926 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 prefslot_begin = 2; prefslot_end = 3;
1929 break;
1930 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 case MVT::i32:
1932 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001933 prefslot_begin = 0; prefslot_end = 3;
1934 break;
1935 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 case MVT::i64:
1937 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001938 prefslot_begin = 0; prefslot_end = 7;
1939 break;
1940 }
1941 }
1942
1943 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1944 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1945
Scott Michel9b2420d2009-08-24 21:53:27 +00001946 unsigned int ShufBytes[16] = {
1947 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1948 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001949 for (int i = 0; i < 16; ++i) {
1950 // zero fill uppper part of preferred slot, don't care about the
1951 // other slots:
1952 unsigned int mask_val;
1953 if (i <= prefslot_end) {
1954 mask_val =
1955 ((i < prefslot_begin)
1956 ? 0x80
1957 : elt_byte + (i - prefslot_begin));
1958
1959 ShufBytes[i] = mask_val;
1960 } else
1961 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1962 }
1963
1964 SDValue ShufMask[4];
1965 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001966 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001967 unsigned int bits = ((ShufBytes[bidx] << 24) |
1968 (ShufBytes[bidx+1] << 16) |
1969 (ShufBytes[bidx+2] << 8) |
1970 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001972 }
1973
Scott Michel7ea02ff2009-03-17 01:15:45 +00001974 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001976 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001977
Dale Johannesened2eee62009-02-06 01:31:28 +00001978 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1979 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001980 N, N, ShufMaskVec));
1981 } else {
1982 // Variable index: Rotate the requested element into slot 0, then replicate
1983 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001984 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001985 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00001986 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00001987 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001988 }
1989
1990 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 if (Elt.getValueType() != MVT::i32)
1992 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001993
1994 // Scale the index to a bit/byte shift quantity
1995 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001996 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1997 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001999
Scott Michel104de432008-11-24 17:11:17 +00002000 if (scaleShift > 0) {
2001 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2003 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002004 }
2005
Dale Johannesened2eee62009-02-06 01:31:28 +00002006 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002007
2008 // Replicate the bytes starting at byte 0 across the entire vector (for
2009 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002010 SDValue replicate;
2011
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002014 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002015 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 case MVT::i8: {
2018 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2019 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002020 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 break;
2022 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 case MVT::i16: {
2024 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2025 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002026 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 break;
2028 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 case MVT::i32:
2030 case MVT::f32: {
2031 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2032 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002033 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002034 break;
2035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 case MVT::i64:
2037 case MVT::f64: {
2038 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2039 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2040 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002041 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002042 break;
2043 }
2044 }
2045
Dale Johannesened2eee62009-02-06 01:31:28 +00002046 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2047 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002048 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002049 }
2050
Scott Michel7a1c9e92008-11-22 23:50:42 +00002051 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002052}
2053
Dan Gohman475871a2008-07-27 21:46:04 +00002054static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2055 SDValue VecOp = Op.getOperand(0);
2056 SDValue ValOp = Op.getOperand(1);
2057 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002058 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002059 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002060
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002061 // use 0 when the lane to insert to is 'undef'
2062 int64_t Idx=0;
2063 if (IdxOp.getOpcode() != ISD::UNDEF) {
2064 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2065 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2066 Idx = (CN->getSExtValue());
2067 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002068
Owen Andersone50ed302009-08-10 22:56:29 +00002069 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002070 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002071 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002072 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002073 DAG.getConstant(Idx, PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002074 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002075
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002077 DAG.getNode(SPUISD::SHUFB, dl, VT,
2078 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002079 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002081
2082 return result;
2083}
2084
Scott Michelf0569be2008-12-27 04:51:36 +00002085static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2086 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002087{
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002090 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002091
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002093 switch (Opc) {
2094 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002095 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002096 /*NOTREACHED*/
2097 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002098 case ISD::ADD: {
2099 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2100 // the result:
2101 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2103 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2104 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2105 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002106
2107 }
2108
Scott Michel266bc8f2007-12-04 22:23:35 +00002109 case ISD::SUB: {
2110 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2111 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2114 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2115 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2116 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002117 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002118 case ISD::ROTR:
2119 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002121 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002122
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002124 if (!N1VT.bitsEq(ShiftVT)) {
2125 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2126 ? ISD::ZERO_EXTEND
2127 : ISD::TRUNCATE;
2128 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2129 }
2130
2131 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2134 DAG.getNode(ISD::SHL, dl, MVT::i16,
2135 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002136
2137 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2139 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002140 }
2141 case ISD::SRL:
2142 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002144 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002145
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002147 if (!N1VT.bitsEq(ShiftVT)) {
2148 unsigned N1Opc = ISD::ZERO_EXTEND;
2149
2150 if (N1.getValueType().bitsGT(ShiftVT))
2151 N1Opc = ISD::TRUNCATE;
2152
2153 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2154 }
2155
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2157 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002158 }
2159 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002160 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002161 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002162
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002164 if (!N1VT.bitsEq(ShiftVT)) {
2165 unsigned N1Opc = ISD::SIGN_EXTEND;
2166
2167 if (N1VT.bitsGT(ShiftVT))
2168 N1Opc = ISD::TRUNCATE;
2169 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2170 }
2171
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2173 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002174 }
2175 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002177
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2179 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2180 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2181 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002182 break;
2183 }
2184 }
2185
Dan Gohman475871a2008-07-27 21:46:04 +00002186 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002187}
2188
2189//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002190static SDValue
2191LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2192 SDValue ConstVec;
2193 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002194 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002195 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002196
2197 ConstVec = Op.getOperand(0);
2198 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002199 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2200 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002201 ConstVec = ConstVec.getOperand(0);
2202 } else {
2203 ConstVec = Op.getOperand(1);
2204 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002205 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002206 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002207 }
2208 }
2209 }
2210
Gabor Greifba36cb52008-08-28 21:40:38 +00002211 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002212 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2213 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002214
Scott Michel7ea02ff2009-03-17 01:15:45 +00002215 APInt APSplatBits, APSplatUndef;
2216 unsigned SplatBitSize;
2217 bool HasAnyUndefs;
2218 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2219
2220 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2221 HasAnyUndefs, minSplatBits)
2222 && minSplatBits <= SplatBitSize) {
2223 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002225
Scott Michel7ea02ff2009-03-17 01:15:45 +00002226 SmallVector<SDValue, 16> tcVec;
2227 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002228 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002229 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002230 }
2231 }
Scott Michel9de57a92009-01-26 22:33:37 +00002232
Nate Begeman24dc3462008-07-29 19:07:27 +00002233 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2234 // lowered. Return the operation, rather than a null SDValue.
2235 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002236}
2237
Scott Michel266bc8f2007-12-04 22:23:35 +00002238//! Custom lowering for CTPOP (count population)
2239/*!
2240 Custom lowering code that counts the number ones in the input
2241 operand. SPU has such an instruction, but it counts the number of
2242 ones per byte, which then have to be accumulated.
2243*/
Dan Gohman475871a2008-07-27 21:46:04 +00002244static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002245 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002246 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2247 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002248 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002249
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002251 default:
2252 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002256
Dale Johannesena05dca42009-02-04 23:02:30 +00002257 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2258 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002259
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002261 }
2262
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002264 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002265 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002266
Chris Lattner84bc5422007-12-31 04:13:23 +00002267 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002268
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2271 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2272 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002273
Dale Johannesena05dca42009-02-04 23:02:30 +00002274 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2275 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276
2277 // CNTB_result becomes the chain to which all of the virtual registers
2278 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002281
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002283 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002284
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002286
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 return DAG.getNode(ISD::AND, dl, MVT::i16,
2288 DAG.getNode(ISD::ADD, dl, MVT::i16,
2289 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002290 Tmp1, Shift1),
2291 Tmp1),
2292 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002293 }
2294
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002296 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002297 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002298
Chris Lattner84bc5422007-12-31 04:13:23 +00002299 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2300 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2304 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2305 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2306 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002307
Dale Johannesena05dca42009-02-04 23:02:30 +00002308 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2309 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
2311 // CNTB_result becomes the chain to which all of the virtual registers
2312 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002315
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002317 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 DAG.getNode(ISD::SRL, dl, MVT::i32,
2321 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002322 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002323
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2326 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002327
Dan Gohman475871a2008-07-27 21:46:04 +00002328 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002329 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 DAG.getNode(ISD::SRL, dl, MVT::i32,
2333 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002334 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2337 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002338
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002340 }
2341
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002343 break;
2344 }
2345
Dan Gohman475871a2008-07-27 21:46:04 +00002346 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002347}
2348
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002349//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002350/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002351 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2352 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002353 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002354static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002355 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002357 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002358 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002359
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2361 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002362 // Convert f32 / f64 to i32 / i64 via libcall.
2363 RTLIB::Libcall LC =
2364 (Op.getOpcode() == ISD::FP_TO_SINT)
2365 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2366 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2367 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2368 SDValue Dummy;
2369 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2370 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002371
Eli Friedman36df4992009-05-27 00:47:34 +00002372 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002374
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002375//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2376/*!
2377 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2378 All conversions from i64 are expanded to a libcall.
2379 */
2380static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002381 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002383 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002385
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2387 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002388 // Convert i32, i64 to f64 via libcall:
2389 RTLIB::Libcall LC =
2390 (Op.getOpcode() == ISD::SINT_TO_FP)
2391 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2392 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2393 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2394 SDValue Dummy;
2395 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2396 }
2397
Eli Friedman36df4992009-05-27 00:47:34 +00002398 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002399}
2400
2401//! Lower ISD::SETCC
2402/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002404 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002405static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2406 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002407 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002408 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002409 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2410
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002411 SDValue lhs = Op.getOperand(0);
2412 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002413 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002415
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002417 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002419
2420 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2421 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002422 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002423 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002425 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002427 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 DAG.getNode(ISD::AND, dl, MVT::i32,
2429 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002430 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002432
2433 // SETO and SETUO only use the lhs operand:
2434 if (CC->get() == ISD::SETO) {
2435 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2436 // SETUO
2437 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002438 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2439 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002440 lhs, DAG.getConstantFP(0.0, lhsVT),
2441 ISD::SETUO),
2442 DAG.getConstant(ccResultAllOnes, ccResultVT));
2443 } else if (CC->get() == ISD::SETUO) {
2444 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002445 return DAG.getNode(ISD::AND, dl, ccResultVT,
2446 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002449 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002450 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002453 ISD::SETGT));
2454 }
2455
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002456 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002459 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461
2462 // If a value is negative, subtract from the sign magnitude constant:
2463 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2464
2465 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002466 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002468 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002470 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002471 lhsSelectMask, lhsSignMag2TC, i64lhs);
2472
Dale Johannesenf5d97892009-02-04 01:48:28 +00002473 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002475 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002477 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478 rhsSelectMask, rhsSignMag2TC, i64rhs);
2479
2480 unsigned compareOp;
2481
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002482 switch (CC->get()) {
2483 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002484 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485 compareOp = ISD::SETEQ; break;
2486 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002487 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 compareOp = ISD::SETGT; break;
2489 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002490 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 compareOp = ISD::SETGE; break;
2492 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002493 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002494 compareOp = ISD::SETLT; break;
2495 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002498 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499 case ISD::SETONE:
2500 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002502 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002503 }
2504
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002506 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002507 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508
2509 if ((CC->get() & 0x8) == 0) {
2510 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002511 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002514 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002517 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518
Dale Johannesenf5d97892009-02-04 01:48:28 +00002519 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 }
2521
2522 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002523}
2524
Scott Michel7a1c9e92008-11-22 23:50:42 +00002525//! Lower ISD::SELECT_CC
2526/*!
2527 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2528 SELB instruction.
2529
2530 \note Need to revisit this in the future: if the code path through the true
2531 and false value computations is longer than the latency of a branch (6
2532 cycles), then it would be more advantageous to branch and insert a new basic
2533 block and branch on the condition. However, this code does not make that
2534 assumption, given the simplisitc uses so far.
2535 */
2536
Scott Michelf0569be2008-12-27 04:51:36 +00002537static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2538 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002540 SDValue lhs = Op.getOperand(0);
2541 SDValue rhs = Op.getOperand(1);
2542 SDValue trueval = Op.getOperand(2);
2543 SDValue falseval = Op.getOperand(3);
2544 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002545 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002546
Scott Michelf0569be2008-12-27 04:51:36 +00002547 // NOTE: SELB's arguments: $rA, $rB, $mask
2548 //
2549 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2550 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2551 // condition was true and 0s where the condition was false. Hence, the
2552 // arguments to SELB get reversed.
2553
Scott Michel7a1c9e92008-11-22 23:50:42 +00002554 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2555 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2556 // with another "cannot select select_cc" assert:
2557
Dale Johannesende064702009-02-06 21:50:26 +00002558 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002559 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002560 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002561 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002562}
2563
Scott Michelb30e8f62008-12-02 19:53:53 +00002564//! Custom lower ISD::TRUNCATE
2565static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2566{
Scott Michel6e1d1472009-03-16 18:47:25 +00002567 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002568 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002570 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2571 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002572 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002573
Scott Michel6e1d1472009-03-16 18:47:25 +00002574 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002575 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002577
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002579 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002580 unsigned maskHigh = 0x08090a0b;
2581 unsigned maskLow = 0x0c0d0e0f;
2582 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2584 DAG.getConstant(maskHigh, MVT::i32),
2585 DAG.getConstant(maskLow, MVT::i32),
2586 DAG.getConstant(maskHigh, MVT::i32),
2587 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002588
Scott Michel6e1d1472009-03-16 18:47:25 +00002589 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2590 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002591
Scott Michel6e1d1472009-03-16 18:47:25 +00002592 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002593 }
2594
Scott Michelf0569be2008-12-27 04:51:36 +00002595 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002596}
2597
Scott Michel77f452d2009-08-25 22:37:34 +00002598/*!
2599 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2600 * algorithm is to duplicate the sign bit using rotmai to generate at
2601 * least one byte full of sign bits. Then propagate the "sign-byte" into
2602 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2603 *
2604 * @param Op The sext operand
2605 * @param DAG The current DAG
2606 * @return The SDValue with the entire instruction sequence
2607 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002608static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2609{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002610 DebugLoc dl = Op.getDebugLoc();
2611
Scott Michel77f452d2009-08-25 22:37:34 +00002612 // Type to extend to
2613 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002614
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002615 // Type to extend from
2616 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002617 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002618
Scott Michel77f452d2009-08-25 22:37:34 +00002619 // The type to extend to needs to be a i128 and
2620 // the type to extend from needs to be i64 or i32.
2621 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002622 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2623
2624 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002625 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2626 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2627 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002628 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2629 DAG.getConstant(mask1, MVT::i32),
2630 DAG.getConstant(mask1, MVT::i32),
2631 DAG.getConstant(mask2, MVT::i32),
2632 DAG.getConstant(mask3, MVT::i32));
2633
Scott Michel77f452d2009-08-25 22:37:34 +00002634 // Word wise arithmetic right shift to generate at least one byte
2635 // that contains sign bits.
2636 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002637 SDValue sraVal = DAG.getNode(ISD::SRA,
2638 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002639 mvt,
2640 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002641 DAG.getConstant(31, MVT::i32));
2642
Scott Michel77f452d2009-08-25 22:37:34 +00002643 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2644 // and the input value into the lower 64 bits.
2645 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2646 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002647
2648 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2649}
2650
Scott Michel7a1c9e92008-11-22 23:50:42 +00002651//! Custom (target-specific) lowering entry point
2652/*!
2653 This is where LLVM's DAG selection process calls to do target-specific
2654 lowering of nodes.
2655 */
Dan Gohman475871a2008-07-27 21:46:04 +00002656SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002657SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002658{
Scott Michela59d4692008-02-23 18:41:37 +00002659 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002661
2662 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002663 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002664#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002665 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2666 errs() << "Op.getOpcode() = " << Opc << "\n";
2667 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002668 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002669#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002670 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002671 }
2672 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002673 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002674 case ISD::SEXTLOAD:
2675 case ISD::ZEXTLOAD:
2676 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2677 case ISD::STORE:
2678 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2679 case ISD::ConstantPool:
2680 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2681 case ISD::GlobalAddress:
2682 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2683 case ISD::JumpTable:
2684 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002685 case ISD::ConstantFP:
2686 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002687
Scott Michel02d711b2008-12-30 23:28:25 +00002688 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002689 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002690 case ISD::SUB:
2691 case ISD::ROTR:
2692 case ISD::ROTL:
2693 case ISD::SRL:
2694 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002695 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002697 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002698 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002699 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002700
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002701 case ISD::FP_TO_SINT:
2702 case ISD::FP_TO_UINT:
2703 return LowerFP_TO_INT(Op, DAG, *this);
2704
2705 case ISD::SINT_TO_FP:
2706 case ISD::UINT_TO_FP:
2707 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002708
Scott Michel266bc8f2007-12-04 22:23:35 +00002709 // Vector-related lowering.
2710 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002711 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002712 case ISD::SCALAR_TO_VECTOR:
2713 return LowerSCALAR_TO_VECTOR(Op, DAG);
2714 case ISD::VECTOR_SHUFFLE:
2715 return LowerVECTOR_SHUFFLE(Op, DAG);
2716 case ISD::EXTRACT_VECTOR_ELT:
2717 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2718 case ISD::INSERT_VECTOR_ELT:
2719 return LowerINSERT_VECTOR_ELT(Op, DAG);
2720
2721 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2722 case ISD::AND:
2723 case ISD::OR:
2724 case ISD::XOR:
2725 return LowerByteImmed(Op, DAG);
2726
2727 // Vector and i8 multiply:
2728 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002729 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002730 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002731
Scott Michel266bc8f2007-12-04 22:23:35 +00002732 case ISD::CTPOP:
2733 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002734
2735 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002736 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002737
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002738 case ISD::SETCC:
2739 return LowerSETCC(Op, DAG, *this);
2740
Scott Michelb30e8f62008-12-02 19:53:53 +00002741 case ISD::TRUNCATE:
2742 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002743
2744 case ISD::SIGN_EXTEND:
2745 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002746 }
2747
Dan Gohman475871a2008-07-27 21:46:04 +00002748 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002749}
2750
Duncan Sands1607f052008-12-01 11:39:25 +00002751void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2752 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002753 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002754{
2755#if 0
2756 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002757 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002758
2759 switch (Opc) {
2760 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002761 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2762 errs() << "Op.getOpcode() = " << Opc << "\n";
2763 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002764 N->dump();
2765 abort();
2766 /*NOTREACHED*/
2767 }
2768 }
2769#endif
2770
2771 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002772}
2773
Scott Michel266bc8f2007-12-04 22:23:35 +00002774//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002775// Target Optimization Hooks
2776//===----------------------------------------------------------------------===//
2777
Dan Gohman475871a2008-07-27 21:46:04 +00002778SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002779SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2780{
2781#if 0
2782 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002783#endif
2784 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002785 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002786 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT NodeVT = N->getValueType(0); // The node's value type
2788 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002789 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002790 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002791
2792 switch (N->getOpcode()) {
2793 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002794 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002795 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002796
Scott Michelf0569be2008-12-27 04:51:36 +00002797 if (Op0.getOpcode() == SPUISD::IndirectAddr
2798 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2799 // Normalize the operands to reduce repeated code
2800 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002801
Scott Michelf0569be2008-12-27 04:51:36 +00002802 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2803 IndirectArg = Op1;
2804 AddArg = Op0;
2805 }
2806
2807 if (isa<ConstantSDNode>(AddArg)) {
2808 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2809 SDValue IndOp1 = IndirectArg.getOperand(1);
2810
2811 if (CN0->isNullValue()) {
2812 // (add (SPUindirect <arg>, <arg>), 0) ->
2813 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002814
Scott Michel23f2ff72008-12-04 17:16:59 +00002815#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002816 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002817 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002818 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2819 << "With: (SPUindirect <arg>, <arg>)\n";
2820 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002821#endif
2822
Scott Michelf0569be2008-12-27 04:51:36 +00002823 return IndirectArg;
2824 } else if (isa<ConstantSDNode>(IndOp1)) {
2825 // (add (SPUindirect <arg>, <const>), <const>) ->
2826 // (SPUindirect <arg>, <const + const>)
2827 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2828 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2829 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002830
Scott Michelf0569be2008-12-27 04:51:36 +00002831#if !defined(NDEBUG)
2832 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002833 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002834 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2835 << "), " << CN0->getSExtValue() << ")\n"
2836 << "With: (SPUindirect <arg>, "
2837 << combinedConst << ")\n";
2838 }
2839#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002840
Dale Johannesende064702009-02-06 21:50:26 +00002841 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002842 IndirectArg, combinedValue);
2843 }
Scott Michel053c1da2008-01-29 02:16:57 +00002844 }
2845 }
Scott Michela59d4692008-02-23 18:41:37 +00002846 break;
2847 }
2848 case ISD::SIGN_EXTEND:
2849 case ISD::ZERO_EXTEND:
2850 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002851 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002852 // (any_extend (SPUextract_elt0 <arg>)) ->
2853 // (SPUextract_elt0 <arg>)
2854 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002855#if !defined(NDEBUG)
2856 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002857 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002858 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002859 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002860 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002861 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002862 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002863#endif
Scott Michela59d4692008-02-23 18:41:37 +00002864
2865 return Op0;
2866 }
2867 break;
2868 }
2869 case SPUISD::IndirectAddr: {
2870 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002871 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002872 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002873 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2874 // (SPUaform <addr>, 0)
2875
Chris Lattner4437ae22009-08-23 07:05:07 +00002876 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002877 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002879 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002880 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002881
2882 return Op0;
2883 }
Scott Michelf0569be2008-12-27 04:51:36 +00002884 } else if (Op0.getOpcode() == ISD::ADD) {
2885 SDValue Op1 = N->getOperand(1);
2886 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2887 // (SPUindirect (add <arg>, <arg>), 0) ->
2888 // (SPUindirect <arg>, <arg>)
2889 if (CN1->isNullValue()) {
2890
2891#if !defined(NDEBUG)
2892 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002893 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002894 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2895 << "With: (SPUindirect <arg>, <arg>)\n";
2896 }
2897#endif
2898
Dale Johannesende064702009-02-06 21:50:26 +00002899 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002900 Op0.getOperand(0), Op0.getOperand(1));
2901 }
2902 }
Scott Michela59d4692008-02-23 18:41:37 +00002903 }
2904 break;
2905 }
2906 case SPUISD::SHLQUAD_L_BITS:
2907 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002908 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002909 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002910
Scott Michelf0569be2008-12-27 04:51:36 +00002911 // Kill degenerate vector shifts:
2912 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2913 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002914 Result = Op0;
2915 }
2916 }
2917 break;
2918 }
Scott Michelf0569be2008-12-27 04:51:36 +00002919 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002920 switch (Op0.getOpcode()) {
2921 default:
2922 break;
2923 case ISD::ANY_EXTEND:
2924 case ISD::ZERO_EXTEND:
2925 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002926 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002927 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002928 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002929 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002930 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002931 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002932 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002933 Result = Op000;
2934 }
2935 }
2936 break;
2937 }
Scott Michel104de432008-11-24 17:11:17 +00002938 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002939 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002940 // <arg>
2941 Result = Op0.getOperand(0);
2942 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002943 }
Scott Michela59d4692008-02-23 18:41:37 +00002944 }
2945 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002946 }
2947 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002948
Scott Michel58c58182008-01-17 20:38:41 +00002949 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002950#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002951 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002952 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002953 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002954 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002955 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002956 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002957 }
2958#endif
2959
2960 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002961}
2962
2963//===----------------------------------------------------------------------===//
2964// Inline Assembly Support
2965//===----------------------------------------------------------------------===//
2966
2967/// getConstraintType - Given a constraint letter, return the type of
2968/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002969SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002970SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2971 if (ConstraintLetter.size() == 1) {
2972 switch (ConstraintLetter[0]) {
2973 default: break;
2974 case 'b':
2975 case 'r':
2976 case 'f':
2977 case 'v':
2978 case 'y':
2979 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002980 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002981 }
2982 return TargetLowering::getConstraintType(ConstraintLetter);
2983}
2984
Scott Michel5af8f0e2008-07-16 17:17:29 +00002985std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002986SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002987 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002988{
2989 if (Constraint.size() == 1) {
2990 // GCC RS6000 Constraint Letters
2991 switch (Constraint[0]) {
2992 case 'b': // R1-R31
2993 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002995 return std::make_pair(0U, SPU::R64CRegisterClass);
2996 return std::make_pair(0U, SPU::R32CRegisterClass);
2997 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00002999 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003001 return std::make_pair(0U, SPU::R64FPRegisterClass);
3002 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003003 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003004 return std::make_pair(0U, SPU::GPRCRegisterClass);
3005 }
3006 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003007
Scott Michel266bc8f2007-12-04 22:23:35 +00003008 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3009}
3010
Scott Michela59d4692008-02-23 18:41:37 +00003011//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003012void
Dan Gohman475871a2008-07-27 21:46:04 +00003013SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003014 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003015 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003016 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003017 const SelectionDAG &DAG,
3018 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003019#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003020 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003021
3022 switch (Op.getOpcode()) {
3023 default:
3024 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3025 break;
Scott Michela59d4692008-02-23 18:41:37 +00003026 case CALL:
3027 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003028 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003029 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003030 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003031 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003032 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003033 case SPUISD::SHLQUAD_L_BITS:
3034 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003035 case SPUISD::VEC_ROTL:
3036 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003037 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003038 case SPUISD::SELECT_MASK:
3039 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003040 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003041#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003042}
Scott Michel02d711b2008-12-30 23:28:25 +00003043
Scott Michelf0569be2008-12-27 04:51:36 +00003044unsigned
3045SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3046 unsigned Depth) const {
3047 switch (Op.getOpcode()) {
3048 default:
3049 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003050
Scott Michelf0569be2008-12-27 04:51:36 +00003051 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003052 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003053
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3055 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003056 }
3057 return VT.getSizeInBits();
3058 }
3059 }
3060}
Scott Michel1df30c42008-12-29 03:23:36 +00003061
Scott Michel203b2d62008-04-30 00:30:08 +00003062// LowerAsmOperandForConstraint
3063void
Dan Gohman475871a2008-07-27 21:46:04 +00003064SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003065 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003066 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003067 SelectionDAG &DAG) const {
3068 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003069 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003070}
3071
Scott Michel266bc8f2007-12-04 22:23:35 +00003072/// isLegalAddressImmediate - Return true if the integer value can be used
3073/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003074bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3075 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003076 // SPU's addresses are 256K:
3077 return (V > -(1 << 18) && V < (1 << 18) - 1);
3078}
3079
3080bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003081 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003082}
Dan Gohman6520e202008-10-18 02:06:02 +00003083
3084bool
3085SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3086 // The SPU target isn't yet aware of offsets.
3087 return false;
3088}