Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1 | ///===-- FastISel.cpp - Implementation of the FastISel class --------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the implementation of the FastISel class. |
| 11 | // |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 12 | // "Fast" instruction selection is designed to emit very poor code quickly. |
| 13 | // Also, it is not designed to be able to do much lowering, so most illegal |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 14 | // types (e.g. i64 on 32-bit targets) and operations are not supported. It is |
| 15 | // also not intended to be able to do much optimization, except in a few cases |
| 16 | // where doing optimizations reduces overall compile time. For example, folding |
| 17 | // constants into immediate fields is often done, because it's cheap and it |
| 18 | // reduces the number of instructions later phases have to examine. |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 19 | // |
| 20 | // "Fast" instruction selection is able to fail gracefully and transfer |
| 21 | // control to the SelectionDAG selector for operations that it doesn't |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 22 | // support. In many cases, this allows us to avoid duplicating a lot of |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 23 | // the complicated lowering logic that SelectionDAG currently has. |
| 24 | // |
| 25 | // The intended use for "fast" instruction selection is "-O0" mode |
| 26 | // compilation, where the quality of the generated code is irrelevant when |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 27 | // weighed against the speed at which the code can be generated. Also, |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 28 | // at -O0, the LLVM optimizers are not running, and this makes the |
| 29 | // compile time of codegen a much higher portion of the overall compile |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 30 | // time. Despite its limitations, "fast" instruction selection is able to |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 31 | // handle enough code on its own to provide noticeable overall speedups |
| 32 | // in -O0 compiles. |
| 33 | // |
| 34 | // Basic operations are supported in a target-independent way, by reading |
| 35 | // the same instruction descriptions that the SelectionDAG selector reads, |
| 36 | // and identifying simple arithmetic operations that can be directly selected |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 37 | // from simple operators. More complicated operations currently require |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 38 | // target-specific code. |
| 39 | // |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
| 41 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 42 | #include "llvm/Function.h" |
| 43 | #include "llvm/GlobalVariable.h" |
Dan Gohman | 6f2766d | 2008-08-19 22:31:46 +0000 | [diff] [blame] | 44 | #include "llvm/Instructions.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 45 | #include "llvm/IntrinsicInst.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 46 | #include "llvm/CodeGen/FastISel.h" |
| 47 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 48 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 49 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 50 | #include "llvm/Analysis/DebugInfo.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 51 | #include "llvm/Target/TargetData.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 52 | #include "llvm/Target/TargetInstrInfo.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 53 | #include "llvm/Target/TargetLowering.h" |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 54 | #include "llvm/Target/TargetMachine.h" |
Dan Gohman | 66336ed | 2009-11-23 17:42:46 +0000 | [diff] [blame] | 55 | #include "FunctionLoweringInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 56 | using namespace llvm; |
| 57 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 58 | unsigned FastISel::getRegForValue(Value *V) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 59 | EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true); |
Dan Gohman | 4fd5528 | 2009-04-07 20:40:11 +0000 | [diff] [blame] | 60 | // Don't handle non-simple values in FastISel. |
| 61 | if (!RealVT.isSimple()) |
| 62 | return 0; |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 63 | |
| 64 | // Ignore illegal types. We must do this before looking up the value |
| 65 | // in ValueMap because Arguments are given virtual registers regardless |
| 66 | // of whether FastISel can handle them. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | MVT VT = RealVT.getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 68 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 69 | // Promote MVT::i1 to a legal type though, because it's common and easy. |
| 70 | if (VT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 71 | VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 72 | else |
| 73 | return 0; |
| 74 | } |
| 75 | |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 76 | // Look up the value to see if we already have a register for it. We |
| 77 | // cache values defined by Instructions across blocks, and other values |
| 78 | // only locally. This is because Instructions already have the SSA |
Dan Gohman | 5c9cf19 | 2010-01-12 04:30:26 +0000 | [diff] [blame] | 79 | // def-dominates-use requirement enforced. |
Owen Anderson | 99aaf10 | 2008-09-03 17:37:03 +0000 | [diff] [blame] | 80 | if (ValueMap.count(V)) |
| 81 | return ValueMap[V]; |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 82 | unsigned Reg = LocalValueMap[V]; |
| 83 | if (Reg != 0) |
| 84 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 85 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 86 | if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 87 | if (CI->getValue().getActiveBits() <= 64) |
| 88 | Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue()); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 89 | } else if (isa<AllocaInst>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 90 | Reg = TargetMaterializeAlloca(cast<AllocaInst>(V)); |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 91 | } else if (isa<ConstantPointerNull>(V)) { |
Dan Gohman | 1e9e8c3 | 2008-10-07 22:03:27 +0000 | [diff] [blame] | 92 | // Translate this as an integer zero so that it can be |
| 93 | // local-CSE'd with actual integer zeros. |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 94 | Reg = |
| 95 | getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext()))); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 96 | } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 97 | Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 98 | |
| 99 | if (!Reg) { |
| 100 | const APFloat &Flt = CF->getValueAPF(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 101 | EVT IntVT = TLI.getPointerTy(); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 102 | |
| 103 | uint64_t x[2]; |
| 104 | uint32_t IntBitWidth = IntVT.getSizeInBits(); |
Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 105 | bool isExact; |
| 106 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, |
| 107 | APFloat::rmTowardZero, &isExact); |
| 108 | if (isExact) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 109 | APInt IntVal(IntBitWidth, 2, x); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 110 | |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 111 | unsigned IntegerReg = |
Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 112 | getRegForValue(ConstantInt::get(V->getContext(), IntVal)); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 113 | if (IntegerReg != 0) |
| 114 | Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg); |
| 115 | } |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 116 | } |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 117 | } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) { |
| 118 | if (!SelectOperator(CE, CE->getOpcode())) return 0; |
| 119 | Reg = LocalValueMap[CE]; |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 120 | } else if (isa<UndefValue>(V)) { |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 121 | Reg = createResultReg(TLI.getRegClassFor(VT)); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 122 | BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 123 | } |
Owen Anderson | d5d81a4 | 2008-09-03 17:51:57 +0000 | [diff] [blame] | 124 | |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 125 | // If target-independent code couldn't handle the value, give target-specific |
| 126 | // code a try. |
Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 127 | if (!Reg && isa<Constant>(V)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 128 | Reg = TargetMaterializeConstant(cast<Constant>(V)); |
Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 129 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 130 | // Don't cache constant materializations in the general ValueMap. |
| 131 | // To do so would require tracking what uses they dominate. |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 132 | if (Reg != 0) |
| 133 | LocalValueMap[V] = Reg; |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 134 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 135 | } |
| 136 | |
Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 137 | unsigned FastISel::lookUpRegForValue(Value *V) { |
| 138 | // Look up the value to see if we already have a register for it. We |
| 139 | // cache values defined by Instructions across blocks, and other values |
| 140 | // only locally. This is because Instructions already have the SSA |
| 141 | // def-dominatess-use requirement enforced. |
| 142 | if (ValueMap.count(V)) |
| 143 | return ValueMap[V]; |
| 144 | return LocalValueMap[V]; |
| 145 | } |
| 146 | |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 147 | /// UpdateValueMap - Update the value map to include the new mapping for this |
| 148 | /// instruction, or insert an extra copy to get the result in a previous |
| 149 | /// determined register. |
| 150 | /// NOTE: This is only necessary because we might select a block that uses |
| 151 | /// a value before we select the block that defines the value. It might be |
| 152 | /// possible to fix this by selecting blocks in reverse postorder. |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 153 | unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) { |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 154 | if (!isa<Instruction>(I)) { |
| 155 | LocalValueMap[I] = Reg; |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 156 | return Reg; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 157 | } |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 158 | |
| 159 | unsigned &AssignedReg = ValueMap[I]; |
| 160 | if (AssignedReg == 0) |
| 161 | AssignedReg = Reg; |
Chris Lattner | 36e3946 | 2009-04-12 07:46:30 +0000 | [diff] [blame] | 162 | else if (Reg != AssignedReg) { |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 163 | const TargetRegisterClass *RegClass = MRI.getRegClass(Reg); |
| 164 | TII.copyRegToReg(*MBB, MBB->end(), AssignedReg, |
| 165 | Reg, RegClass, RegClass); |
| 166 | } |
| 167 | return AssignedReg; |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 170 | unsigned FastISel::getRegForGEPIndex(Value *Idx) { |
| 171 | unsigned IdxN = getRegForValue(Idx); |
| 172 | if (IdxN == 0) |
| 173 | // Unhandled operand. Halt "fast" selection and bail. |
| 174 | return 0; |
| 175 | |
| 176 | // If the index is smaller or larger than intptr_t, truncate or extend it. |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 177 | MVT PtrVT = TLI.getPointerTy(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 178 | EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 179 | if (IdxVT.bitsLT(PtrVT)) |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 180 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 181 | else if (IdxVT.bitsGT(PtrVT)) |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 182 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 183 | return IdxN; |
| 184 | } |
| 185 | |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 186 | /// SelectBinaryOp - Select and emit code for a binary operator instruction, |
| 187 | /// which has an opcode which directly corresponds to the given ISD opcode. |
| 188 | /// |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 189 | bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 190 | EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 191 | if (VT == MVT::Other || !VT.isSimple()) |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 192 | // Unhandled type. Halt "fast" selection and bail. |
| 193 | return false; |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 194 | |
Dan Gohman | b71fea2 | 2008-08-26 20:52:40 +0000 | [diff] [blame] | 195 | // We only handle legal types. For example, on x86-32 the instruction |
| 196 | // selector contains all of the 64-bit instructions from x86-64, |
| 197 | // under the assumption that i64 won't be used if the target doesn't |
| 198 | // support it. |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 199 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | // MVT::i1 is special. Allow AND, OR, or XOR because they |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 201 | // don't require additional zeroing, which makes them easy. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | if (VT == MVT::i1 && |
Dan Gohman | 5dd9c2e | 2008-09-25 17:22:52 +0000 | [diff] [blame] | 203 | (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR || |
| 204 | ISDOpcode == ISD::XOR)) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 205 | VT = TLI.getTypeToTransformTo(I->getContext(), VT); |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 206 | else |
| 207 | return false; |
| 208 | } |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 209 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 210 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 211 | if (Op0 == 0) |
| 212 | // Unhandled operand. Halt "fast" selection and bail. |
| 213 | return false; |
| 214 | |
| 215 | // Check if the second operand is a constant and handle it appropriately. |
| 216 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 217 | unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(), |
| 218 | ISDOpcode, Op0, CI->getZExtValue()); |
| 219 | if (ResultReg != 0) { |
| 220 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 221 | UpdateValueMap(I, ResultReg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 222 | return true; |
| 223 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 226 | // Check if the second operand is a constant float. |
| 227 | if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 228 | unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(), |
| 229 | ISDOpcode, Op0, CF); |
| 230 | if (ResultReg != 0) { |
| 231 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 232 | UpdateValueMap(I, ResultReg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 233 | return true; |
| 234 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 235 | } |
| 236 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 237 | unsigned Op1 = getRegForValue(I->getOperand(1)); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 238 | if (Op1 == 0) |
| 239 | // Unhandled operand. Halt "fast" selection and bail. |
| 240 | return false; |
| 241 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 242 | // Now we have both operands in registers. Emit the instruction. |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 243 | unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(), |
| 244 | ISDOpcode, Op0, Op1); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 245 | if (ResultReg == 0) |
| 246 | // Target-specific code wasn't able to find a machine opcode for |
| 247 | // the given ISD opcode and type. Halt "fast" selection and bail. |
| 248 | return false; |
| 249 | |
Dan Gohman | 8014e86 | 2008-08-20 00:23:20 +0000 | [diff] [blame] | 250 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 251 | UpdateValueMap(I, ResultReg); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 252 | return true; |
| 253 | } |
| 254 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 255 | bool FastISel::SelectGetElementPtr(User *I) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 256 | unsigned N = getRegForValue(I->getOperand(0)); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 257 | if (N == 0) |
| 258 | // Unhandled operand. Halt "fast" selection and bail. |
| 259 | return false; |
| 260 | |
| 261 | const Type *Ty = I->getOperand(0)->getType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 262 | MVT VT = TLI.getPointerTy(); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 263 | for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end(); |
| 264 | OI != E; ++OI) { |
| 265 | Value *Idx = *OI; |
| 266 | if (const StructType *StTy = dyn_cast<StructType>(Ty)) { |
| 267 | unsigned Field = cast<ConstantInt>(Idx)->getZExtValue(); |
| 268 | if (Field) { |
| 269 | // N = N + Offset |
| 270 | uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field); |
| 271 | // FIXME: This can be optimized by combining the add with a |
| 272 | // subsequent one. |
Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 273 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 274 | if (N == 0) |
| 275 | // Unhandled operand. Halt "fast" selection and bail. |
| 276 | return false; |
| 277 | } |
| 278 | Ty = StTy->getElementType(Field); |
| 279 | } else { |
| 280 | Ty = cast<SequentialType>(Ty)->getElementType(); |
| 281 | |
| 282 | // If this is a constant subscript, handle it quickly. |
| 283 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { |
| 284 | if (CI->getZExtValue() == 0) continue; |
| 285 | uint64_t Offs = |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 286 | TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); |
Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 287 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 288 | if (N == 0) |
| 289 | // Unhandled operand. Halt "fast" selection and bail. |
| 290 | return false; |
| 291 | continue; |
| 292 | } |
| 293 | |
| 294 | // N = N + Idx * ElementSize; |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 295 | uint64_t ElementSize = TD.getTypeAllocSize(Ty); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 296 | unsigned IdxN = getRegForGEPIndex(Idx); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 297 | if (IdxN == 0) |
| 298 | // Unhandled operand. Halt "fast" selection and bail. |
| 299 | return false; |
| 300 | |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 301 | if (ElementSize != 1) { |
Dan Gohman | f93cf79 | 2008-08-21 17:37:05 +0000 | [diff] [blame] | 302 | IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT); |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 303 | if (IdxN == 0) |
| 304 | // Unhandled operand. Halt "fast" selection and bail. |
| 305 | return false; |
| 306 | } |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 307 | N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 308 | if (N == 0) |
| 309 | // Unhandled operand. Halt "fast" selection and bail. |
| 310 | return false; |
| 311 | } |
| 312 | } |
| 313 | |
| 314 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 315 | UpdateValueMap(I, N); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 316 | return true; |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 317 | } |
| 318 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 319 | bool FastISel::SelectCall(User *I) { |
| 320 | Function *F = cast<CallInst>(I)->getCalledFunction(); |
| 321 | if (!F) return false; |
| 322 | |
| 323 | unsigned IID = F->getIntrinsicID(); |
| 324 | switch (IID) { |
| 325 | default: break; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 326 | case Intrinsic::dbg_declare: { |
| 327 | DbgDeclareInst *DI = cast<DbgDeclareInst>(I); |
Chris Lattner | d850ac7 | 2010-04-05 02:19:28 +0000 | [diff] [blame] | 328 | if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None) || |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 329 | !MF.getMMI().hasDebugInfo()) |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 330 | return true; |
| 331 | |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 332 | Value *Address = DI->getAddress(); |
Dale Johannesen | dc91856 | 2010-02-06 02:26:02 +0000 | [diff] [blame] | 333 | if (!Address) |
| 334 | return true; |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 335 | AllocaInst *AI = dyn_cast<AllocaInst>(Address); |
| 336 | // Don't handle byval struct arguments or VLAs, for example. |
| 337 | if (!AI) break; |
| 338 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 339 | StaticAllocaMap.find(AI); |
| 340 | if (SI == StaticAllocaMap.end()) break; // VLAs. |
| 341 | int FI = SI->second; |
Chris Lattner | de4845c | 2010-04-02 19:42:39 +0000 | [diff] [blame] | 342 | if (!DI->getDebugLoc().isUnknown()) |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 343 | MF.getMMI().setVariableDbgInfo(DI->getVariable(), FI, DI->getDebugLoc()); |
Chris Lattner | 870cfcf | 2010-03-31 03:34:40 +0000 | [diff] [blame] | 344 | |
Dale Johannesen | 10fedd2 | 2010-02-10 00:11:11 +0000 | [diff] [blame] | 345 | // Building the map above is target independent. Generating DBG_VALUE |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 346 | // inline is target dependent; do this now. |
| 347 | (void)TargetSelectInstruction(cast<Instruction>(I)); |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 348 | return true; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 349 | } |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 350 | case Intrinsic::dbg_value: { |
| 351 | // This requires target support, but right now X86 is the only Fast target. |
| 352 | DbgValueInst *DI = cast<DbgValueInst>(I); |
| 353 | const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE); |
| 354 | Value *V = DI->getValue(); |
| 355 | if (!V) { |
| 356 | // Currently the optimizer can produce this; insert an undef to |
| 357 | // help debugging. Probably the optimizer should not do this. |
| 358 | BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()). |
| 359 | addMetadata(DI->getVariable()); |
| 360 | } else if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
| 361 | BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()). |
| 362 | addMetadata(DI->getVariable()); |
| 363 | } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
| 364 | BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()). |
| 365 | addMetadata(DI->getVariable()); |
| 366 | } else if (unsigned Reg = lookUpRegForValue(V)) { |
| 367 | BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()). |
| 368 | addMetadata(DI->getVariable()); |
| 369 | } else { |
| 370 | // We can't yet handle anything else here because it would require |
| 371 | // generating code, thus altering codegen because of debug info. |
| 372 | // Insert an undef so we can see what we dropped. |
| 373 | BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()). |
| 374 | addMetadata(DI->getVariable()); |
| 375 | } |
| 376 | return true; |
| 377 | } |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 378 | case Intrinsic::eh_exception: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 379 | EVT VT = TLI.getValueType(I->getType()); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 380 | switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) { |
| 381 | default: break; |
| 382 | case TargetLowering::Expand: { |
Duncan Sands | b0f1e17 | 2009-05-22 20:36:31 +0000 | [diff] [blame] | 383 | assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!"); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 384 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 385 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); |
| 386 | unsigned ResultReg = createResultReg(RC); |
| 387 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 388 | Reg, RC, RC); |
| 389 | assert(InsertedCopy && "Can't copy address registers!"); |
Evan Cheng | 24ac408 | 2008-11-24 07:09:49 +0000 | [diff] [blame] | 390 | InsertedCopy = InsertedCopy; |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 391 | UpdateValueMap(I, ResultReg); |
| 392 | return true; |
| 393 | } |
| 394 | } |
| 395 | break; |
| 396 | } |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 397 | case Intrinsic::eh_selector: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 398 | EVT VT = TLI.getValueType(I->getType()); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 399 | switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) { |
| 400 | default: break; |
| 401 | case TargetLowering::Expand: { |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 402 | if (MBB->isLandingPad()) |
| 403 | AddCatchInfo(*cast<CallInst>(I), &MF.getMMI(), MBB); |
| 404 | else { |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 405 | #ifndef NDEBUG |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 406 | CatchInfoLost.insert(cast<CallInst>(I)); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 407 | #endif |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 408 | // FIXME: Mark exception selector register as live in. Hack for PR1508. |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 409 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 410 | if (Reg) MBB->addLiveIn(Reg); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 411 | } |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame^] | 412 | |
| 413 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
| 414 | EVT SrcVT = TLI.getPointerTy(); |
| 415 | const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT); |
| 416 | unsigned ResultReg = createResultReg(RC); |
| 417 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg, |
| 418 | RC, RC); |
| 419 | assert(InsertedCopy && "Can't copy address registers!"); |
| 420 | InsertedCopy = InsertedCopy; |
| 421 | |
| 422 | // Cast the register to the type of the selector. |
| 423 | if (SrcVT.bitsGT(MVT::i32)) |
| 424 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE, |
| 425 | ResultReg); |
| 426 | else if (SrcVT.bitsLT(MVT::i32)) |
| 427 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, |
| 428 | ISD::SIGN_EXTEND, ResultReg); |
| 429 | if (ResultReg == 0) |
| 430 | // Unhandled operand. Halt "fast" selection and bail. |
| 431 | return false; |
| 432 | |
| 433 | UpdateValueMap(I, ResultReg); |
| 434 | |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 435 | return true; |
| 436 | } |
| 437 | } |
| 438 | break; |
| 439 | } |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 440 | } |
| 441 | return false; |
| 442 | } |
| 443 | |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 444 | bool FastISel::SelectCast(User *I, unsigned Opcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 445 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 446 | EVT DstVT = TLI.getValueType(I->getType()); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 447 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 448 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 449 | DstVT == MVT::Other || !DstVT.isSimple()) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 450 | // Unhandled type. Halt "fast" selection and bail. |
| 451 | return false; |
| 452 | |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 453 | // Check if the destination type is legal. Or as a special case, |
| 454 | // it may be i1 if we're doing a truncate because that's |
| 455 | // easy and somewhat common. |
| 456 | if (!TLI.isTypeLegal(DstVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 457 | if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE) |
Dan Gohman | 91b6f97 | 2008-10-03 01:28:47 +0000 | [diff] [blame] | 458 | // Unhandled type. Halt "fast" selection and bail. |
| 459 | return false; |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 460 | |
| 461 | // Check if the source operand is legal. Or as a special case, |
| 462 | // it may be i1 if we're doing zero-extension because that's |
| 463 | // easy and somewhat common. |
| 464 | if (!TLI.isTypeLegal(SrcVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 465 | if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND) |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 466 | // Unhandled type. Halt "fast" selection and bail. |
| 467 | return false; |
| 468 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 469 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 470 | if (!InputReg) |
| 471 | // Unhandled operand. Halt "fast" selection and bail. |
| 472 | return false; |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 473 | |
| 474 | // If the operand is i1, arrange for the high bits in the register to be zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 475 | if (SrcVT == MVT::i1) { |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 476 | SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 477 | InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg); |
| 478 | if (!InputReg) |
| 479 | return false; |
| 480 | } |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 481 | // If the result is i1, truncate to the target's type for i1 first. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 482 | if (DstVT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 483 | DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 484 | |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 485 | unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(), |
| 486 | DstVT.getSimpleVT(), |
| 487 | Opcode, |
| 488 | InputReg); |
| 489 | if (!ResultReg) |
| 490 | return false; |
| 491 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 492 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 493 | return true; |
| 494 | } |
| 495 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 496 | bool FastISel::SelectBitCast(User *I) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 497 | // If the bitcast doesn't change the type, just use the operand value. |
| 498 | if (I->getType() == I->getOperand(0)->getType()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 499 | unsigned Reg = getRegForValue(I->getOperand(0)); |
Dan Gohman | a318dab | 2008-08-27 20:41:38 +0000 | [diff] [blame] | 500 | if (Reg == 0) |
| 501 | return false; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 502 | UpdateValueMap(I, Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 503 | return true; |
| 504 | } |
| 505 | |
| 506 | // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 507 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 508 | EVT DstVT = TLI.getValueType(I->getType()); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 509 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 510 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 511 | DstVT == MVT::Other || !DstVT.isSimple() || |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 512 | !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT)) |
| 513 | // Unhandled type. Halt "fast" selection and bail. |
| 514 | return false; |
| 515 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 516 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 517 | if (Op0 == 0) |
| 518 | // Unhandled operand. Halt "fast" selection and bail. |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 519 | return false; |
| 520 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 521 | // First, try to perform the bitcast by inserting a reg-reg copy. |
| 522 | unsigned ResultReg = 0; |
| 523 | if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) { |
| 524 | TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT); |
| 525 | TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT); |
| 526 | ResultReg = createResultReg(DstClass); |
| 527 | |
| 528 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 529 | Op0, DstClass, SrcClass); |
| 530 | if (!InsertedCopy) |
| 531 | ResultReg = 0; |
| 532 | } |
| 533 | |
| 534 | // If the reg-reg copy failed, select a BIT_CONVERT opcode. |
| 535 | if (!ResultReg) |
| 536 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), |
| 537 | ISD::BIT_CONVERT, Op0); |
| 538 | |
| 539 | if (!ResultReg) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 540 | return false; |
| 541 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 542 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 543 | return true; |
| 544 | } |
| 545 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 546 | bool |
| 547 | FastISel::SelectInstruction(Instruction *I) { |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 548 | // First, try doing target-independent selection. |
| 549 | if (SelectOperator(I, I->getOpcode())) |
| 550 | return true; |
| 551 | |
| 552 | // Next, try calling the target to attempt to handle the instruction. |
| 553 | if (TargetSelectInstruction(I)) |
| 554 | return true; |
| 555 | |
| 556 | return false; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 559 | /// FastEmitBranch - Emit an unconditional branch to the given block, |
| 560 | /// unless it is the immediate (fall-through) successor, and update |
| 561 | /// the CFG. |
| 562 | void |
| 563 | FastISel::FastEmitBranch(MachineBasicBlock *MSucc) { |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 564 | if (MBB->isLayoutSuccessor(MSucc)) { |
| 565 | // The unconditional fall-through case, which needs no instructions. |
| 566 | } else { |
| 567 | // The unconditional branch case. |
| 568 | TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>()); |
| 569 | } |
| 570 | MBB->addSuccessor(MSucc); |
| 571 | } |
| 572 | |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 573 | /// SelectFNeg - Emit an FNeg operation. |
| 574 | /// |
| 575 | bool |
| 576 | FastISel::SelectFNeg(User *I) { |
| 577 | unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I)); |
| 578 | if (OpReg == 0) return false; |
| 579 | |
Dan Gohman | 4a215a1 | 2009-09-11 00:36:43 +0000 | [diff] [blame] | 580 | // If the target has ISD::FNEG, use it. |
| 581 | EVT VT = TLI.getValueType(I->getType()); |
| 582 | unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(), |
| 583 | ISD::FNEG, OpReg); |
| 584 | if (ResultReg != 0) { |
| 585 | UpdateValueMap(I, ResultReg); |
| 586 | return true; |
| 587 | } |
| 588 | |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 589 | // Bitcast the value to integer, twiddle the sign bit with xor, |
| 590 | // and then bitcast it back to floating-point. |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 591 | if (VT.getSizeInBits() > 64) return false; |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 592 | EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits()); |
| 593 | if (!TLI.isTypeLegal(IntVT)) |
| 594 | return false; |
| 595 | |
| 596 | unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(), |
| 597 | ISD::BIT_CONVERT, OpReg); |
| 598 | if (IntReg == 0) |
| 599 | return false; |
| 600 | |
| 601 | unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg, |
| 602 | UINT64_C(1) << (VT.getSizeInBits()-1), |
| 603 | IntVT.getSimpleVT()); |
| 604 | if (IntResultReg == 0) |
| 605 | return false; |
| 606 | |
| 607 | ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(), |
| 608 | ISD::BIT_CONVERT, IntResultReg); |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 609 | if (ResultReg == 0) |
| 610 | return false; |
| 611 | |
| 612 | UpdateValueMap(I, ResultReg); |
| 613 | return true; |
| 614 | } |
| 615 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 616 | bool |
| 617 | FastISel::SelectOperator(User *I, unsigned Opcode) { |
| 618 | switch (Opcode) { |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 619 | case Instruction::Add: |
| 620 | return SelectBinaryOp(I, ISD::ADD); |
| 621 | case Instruction::FAdd: |
| 622 | return SelectBinaryOp(I, ISD::FADD); |
| 623 | case Instruction::Sub: |
| 624 | return SelectBinaryOp(I, ISD::SUB); |
| 625 | case Instruction::FSub: |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 626 | // FNeg is currently represented in LLVM IR as a special case of FSub. |
| 627 | if (BinaryOperator::isFNeg(I)) |
| 628 | return SelectFNeg(I); |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 629 | return SelectBinaryOp(I, ISD::FSUB); |
| 630 | case Instruction::Mul: |
| 631 | return SelectBinaryOp(I, ISD::MUL); |
| 632 | case Instruction::FMul: |
| 633 | return SelectBinaryOp(I, ISD::FMUL); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 634 | case Instruction::SDiv: |
| 635 | return SelectBinaryOp(I, ISD::SDIV); |
| 636 | case Instruction::UDiv: |
| 637 | return SelectBinaryOp(I, ISD::UDIV); |
| 638 | case Instruction::FDiv: |
| 639 | return SelectBinaryOp(I, ISD::FDIV); |
| 640 | case Instruction::SRem: |
| 641 | return SelectBinaryOp(I, ISD::SREM); |
| 642 | case Instruction::URem: |
| 643 | return SelectBinaryOp(I, ISD::UREM); |
| 644 | case Instruction::FRem: |
| 645 | return SelectBinaryOp(I, ISD::FREM); |
| 646 | case Instruction::Shl: |
| 647 | return SelectBinaryOp(I, ISD::SHL); |
| 648 | case Instruction::LShr: |
| 649 | return SelectBinaryOp(I, ISD::SRL); |
| 650 | case Instruction::AShr: |
| 651 | return SelectBinaryOp(I, ISD::SRA); |
| 652 | case Instruction::And: |
| 653 | return SelectBinaryOp(I, ISD::AND); |
| 654 | case Instruction::Or: |
| 655 | return SelectBinaryOp(I, ISD::OR); |
| 656 | case Instruction::Xor: |
| 657 | return SelectBinaryOp(I, ISD::XOR); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 658 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 659 | case Instruction::GetElementPtr: |
| 660 | return SelectGetElementPtr(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 661 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 662 | case Instruction::Br: { |
| 663 | BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 664 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 665 | if (BI->isUnconditional()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 666 | BasicBlock *LLVMSucc = BI->getSuccessor(0); |
| 667 | MachineBasicBlock *MSucc = MBBMap[LLVMSucc]; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 668 | FastEmitBranch(MSucc); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 669 | return true; |
Owen Anderson | 9d5b416 | 2008-08-27 00:31:01 +0000 | [diff] [blame] | 670 | } |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 671 | |
| 672 | // Conditional branches are not handed yet. |
| 673 | // Halt "fast" selection and bail. |
| 674 | return false; |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 675 | } |
| 676 | |
Dan Gohman | 087c850 | 2008-09-05 01:08:41 +0000 | [diff] [blame] | 677 | case Instruction::Unreachable: |
| 678 | // Nothing to emit. |
| 679 | return true; |
| 680 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 681 | case Instruction::PHI: |
| 682 | // PHI nodes are already emitted. |
| 683 | return true; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 684 | |
| 685 | case Instruction::Alloca: |
| 686 | // FunctionLowering has the static-sized case covered. |
| 687 | if (StaticAllocaMap.count(cast<AllocaInst>(I))) |
| 688 | return true; |
| 689 | |
| 690 | // Dynamic-sized alloca is not handled yet. |
| 691 | return false; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 692 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 693 | case Instruction::Call: |
| 694 | return SelectCall(I); |
| 695 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 696 | case Instruction::BitCast: |
| 697 | return SelectBitCast(I); |
| 698 | |
| 699 | case Instruction::FPToSI: |
| 700 | return SelectCast(I, ISD::FP_TO_SINT); |
| 701 | case Instruction::ZExt: |
| 702 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 703 | case Instruction::SExt: |
| 704 | return SelectCast(I, ISD::SIGN_EXTEND); |
| 705 | case Instruction::Trunc: |
| 706 | return SelectCast(I, ISD::TRUNCATE); |
| 707 | case Instruction::SIToFP: |
| 708 | return SelectCast(I, ISD::SINT_TO_FP); |
| 709 | |
| 710 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 711 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 712 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 713 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 714 | if (DstVT.bitsGT(SrcVT)) |
| 715 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 716 | if (DstVT.bitsLT(SrcVT)) |
| 717 | return SelectCast(I, ISD::TRUNCATE); |
| 718 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 719 | if (Reg == 0) return false; |
| 720 | UpdateValueMap(I, Reg); |
| 721 | return true; |
| 722 | } |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 723 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 724 | default: |
| 725 | // Unhandled instruction. Halt "fast" selection and bail. |
| 726 | return false; |
| 727 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 728 | } |
| 729 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 730 | FastISel::FastISel(MachineFunction &mf, |
| 731 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 732 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 733 | DenseMap<const AllocaInst *, int> &am |
| 734 | #ifndef NDEBUG |
| 735 | , SmallSet<Instruction*, 8> &cil |
| 736 | #endif |
| 737 | ) |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 738 | : MBB(0), |
| 739 | ValueMap(vm), |
| 740 | MBBMap(bm), |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 741 | StaticAllocaMap(am), |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 742 | #ifndef NDEBUG |
| 743 | CatchInfoLost(cil), |
| 744 | #endif |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 745 | MF(mf), |
| 746 | MRI(MF.getRegInfo()), |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 747 | MFI(*MF.getFrameInfo()), |
| 748 | MCP(*MF.getConstantPool()), |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 749 | TM(MF.getTarget()), |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 750 | TD(*TM.getTargetData()), |
| 751 | TII(*TM.getInstrInfo()), |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 752 | TLI(*TM.getTargetLowering()) { |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 753 | } |
| 754 | |
Dan Gohman | e285a74 | 2008-08-14 21:51:29 +0000 | [diff] [blame] | 755 | FastISel::~FastISel() {} |
| 756 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 757 | unsigned FastISel::FastEmit_(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 758 | unsigned) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 759 | return 0; |
| 760 | } |
| 761 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 762 | unsigned FastISel::FastEmit_r(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 763 | unsigned, unsigned /*Op0*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 764 | return 0; |
| 765 | } |
| 766 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 767 | unsigned FastISel::FastEmit_rr(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 768 | unsigned, unsigned /*Op0*/, |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 769 | unsigned /*Op0*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 770 | return 0; |
| 771 | } |
| 772 | |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 773 | unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 774 | return 0; |
| 775 | } |
| 776 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 777 | unsigned FastISel::FastEmit_f(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 778 | unsigned, ConstantFP * /*FPImm*/) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 779 | return 0; |
| 780 | } |
| 781 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 782 | unsigned FastISel::FastEmit_ri(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 783 | unsigned, unsigned /*Op0*/, |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 784 | uint64_t /*Imm*/) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 785 | return 0; |
| 786 | } |
| 787 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 788 | unsigned FastISel::FastEmit_rf(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 789 | unsigned, unsigned /*Op0*/, |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 790 | ConstantFP * /*FPImm*/) { |
| 791 | return 0; |
| 792 | } |
| 793 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 794 | unsigned FastISel::FastEmit_rri(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 795 | unsigned, |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 796 | unsigned /*Op0*/, unsigned /*Op1*/, |
| 797 | uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 798 | return 0; |
| 799 | } |
| 800 | |
| 801 | /// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries |
| 802 | /// to emit an instruction with an immediate operand using FastEmit_ri. |
| 803 | /// If that fails, it materializes the immediate into a register and try |
| 804 | /// FastEmit_rr instead. |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 805 | unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode, |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 806 | unsigned Op0, uint64_t Imm, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 807 | MVT ImmType) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 808 | // First check if immediate type is legal. If not, we can't use the ri form. |
Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 809 | unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 810 | if (ResultReg != 0) |
| 811 | return ResultReg; |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 812 | unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 813 | if (MaterialReg == 0) |
| 814 | return 0; |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 815 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 816 | } |
| 817 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 818 | /// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries |
| 819 | /// to emit an instruction with a floating-point immediate operand using |
| 820 | /// FastEmit_rf. If that fails, it materializes the immediate into a register |
| 821 | /// and try FastEmit_rr instead. |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 822 | unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode, |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 823 | unsigned Op0, ConstantFP *FPImm, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 824 | MVT ImmType) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 825 | // First check if immediate type is legal. If not, we can't use the rf form. |
Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 826 | unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm); |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 827 | if (ResultReg != 0) |
| 828 | return ResultReg; |
| 829 | |
| 830 | // Materialize the constant in a register. |
| 831 | unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm); |
| 832 | if (MaterialReg == 0) { |
Dan Gohman | 96a9999 | 2008-08-27 18:01:42 +0000 | [diff] [blame] | 833 | // If the target doesn't have a way to directly enter a floating-point |
| 834 | // value into a register, use an alternate approach. |
| 835 | // TODO: The current approach only supports floating-point constants |
| 836 | // that can be constructed by conversion from integer values. This should |
| 837 | // be replaced by code that creates a load from a constant-pool entry, |
| 838 | // which will require some target-specific work. |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 839 | const APFloat &Flt = FPImm->getValueAPF(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 840 | EVT IntVT = TLI.getPointerTy(); |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 841 | |
| 842 | uint64_t x[2]; |
| 843 | uint32_t IntBitWidth = IntVT.getSizeInBits(); |
Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 844 | bool isExact; |
| 845 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, |
| 846 | APFloat::rmTowardZero, &isExact); |
| 847 | if (!isExact) |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 848 | return 0; |
| 849 | APInt IntVal(IntBitWidth, 2, x); |
| 850 | |
| 851 | unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(), |
| 852 | ISD::Constant, IntVal.getZExtValue()); |
| 853 | if (IntegerReg == 0) |
| 854 | return 0; |
| 855 | MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT, |
| 856 | ISD::SINT_TO_FP, IntegerReg); |
| 857 | if (MaterialReg == 0) |
| 858 | return 0; |
| 859 | } |
| 860 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); |
| 861 | } |
| 862 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 863 | unsigned FastISel::createResultReg(const TargetRegisterClass* RC) { |
| 864 | return MRI.createVirtualRegister(RC); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 865 | } |
| 866 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 867 | unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode, |
Dan Gohman | 77ad796 | 2008-08-20 18:09:38 +0000 | [diff] [blame] | 868 | const TargetRegisterClass* RC) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 869 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 870 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 871 | |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 872 | BuildMI(MBB, DL, II, ResultReg); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 873 | return ResultReg; |
| 874 | } |
| 875 | |
| 876 | unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode, |
| 877 | const TargetRegisterClass *RC, |
| 878 | unsigned Op0) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 879 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 880 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 881 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 882 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 883 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 884 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 885 | BuildMI(MBB, DL, II).addReg(Op0); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 886 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 887 | II.ImplicitDefs[0], RC, RC); |
| 888 | if (!InsertedCopy) |
| 889 | ResultReg = 0; |
| 890 | } |
| 891 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 892 | return ResultReg; |
| 893 | } |
| 894 | |
| 895 | unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode, |
| 896 | const TargetRegisterClass *RC, |
| 897 | unsigned Op0, unsigned Op1) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 898 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 899 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 900 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 901 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 902 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 903 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 904 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 905 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 906 | II.ImplicitDefs[0], RC, RC); |
| 907 | if (!InsertedCopy) |
| 908 | ResultReg = 0; |
| 909 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 910 | return ResultReg; |
| 911 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 912 | |
| 913 | unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode, |
| 914 | const TargetRegisterClass *RC, |
| 915 | unsigned Op0, uint64_t Imm) { |
| 916 | unsigned ResultReg = createResultReg(RC); |
| 917 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 918 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 919 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 920 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 921 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 922 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 923 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 924 | II.ImplicitDefs[0], RC, RC); |
| 925 | if (!InsertedCopy) |
| 926 | ResultReg = 0; |
| 927 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 928 | return ResultReg; |
| 929 | } |
| 930 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 931 | unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode, |
| 932 | const TargetRegisterClass *RC, |
| 933 | unsigned Op0, ConstantFP *FPImm) { |
| 934 | unsigned ResultReg = createResultReg(RC); |
| 935 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 936 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 937 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 938 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 939 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 940 | BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 941 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 942 | II.ImplicitDefs[0], RC, RC); |
| 943 | if (!InsertedCopy) |
| 944 | ResultReg = 0; |
| 945 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 946 | return ResultReg; |
| 947 | } |
| 948 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 949 | unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode, |
| 950 | const TargetRegisterClass *RC, |
| 951 | unsigned Op0, unsigned Op1, uint64_t Imm) { |
| 952 | unsigned ResultReg = createResultReg(RC); |
| 953 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 954 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 955 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 956 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 957 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 958 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 959 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 960 | II.ImplicitDefs[0], RC, RC); |
| 961 | if (!InsertedCopy) |
| 962 | ResultReg = 0; |
| 963 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 964 | return ResultReg; |
| 965 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 966 | |
| 967 | unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode, |
| 968 | const TargetRegisterClass *RC, |
| 969 | uint64_t Imm) { |
| 970 | unsigned ResultReg = createResultReg(RC); |
| 971 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 972 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 973 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 974 | BuildMI(MBB, DL, II, ResultReg).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 975 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 976 | BuildMI(MBB, DL, II).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 977 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 978 | II.ImplicitDefs[0], RC, RC); |
| 979 | if (!InsertedCopy) |
| 980 | ResultReg = 0; |
| 981 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 982 | return ResultReg; |
Evan Cheng | b41aec5 | 2008-08-25 22:20:39 +0000 | [diff] [blame] | 983 | } |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 984 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 985 | unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT, |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 986 | unsigned Op0, uint32_t Idx) { |
Owen Anderson | 40a468f | 2008-08-28 17:47:37 +0000 | [diff] [blame] | 987 | const TargetRegisterClass* RC = MRI.getRegClass(Op0); |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 988 | |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 989 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 990 | const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG); |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 991 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 992 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 993 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 994 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 995 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 996 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 997 | II.ImplicitDefs[0], RC, RC); |
| 998 | if (!InsertedCopy) |
| 999 | ResultReg = 0; |
| 1000 | } |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 1001 | return ResultReg; |
| 1002 | } |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 1003 | |
| 1004 | /// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op |
| 1005 | /// with all but the least significant bit set to zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1006 | unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) { |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 1007 | return FastEmit_ri(VT, VT, ISD::AND, Op, 1); |
| 1008 | } |