blob: 6b9085b5d3721c6087a18b24c34d9a7ffa7ef9dc [file] [log] [blame]
Vikram S. Adve243dd452001-09-18 13:03:13 +00001// $Id$
Chris Lattner20b1ea02001-09-14 03:47:57 +00002//***************************************************************************
3// File:
4// SparcInstrSelection.cpp
5//
6// Purpose:
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00007// BURS instruction selection for SPARC V9 architecture.
Chris Lattner20b1ea02001-09-14 03:47:57 +00008//
9// History:
10// 7/02/01 - Vikram Adve - Created
11//**************************************************************************/
12
13#include "SparcInternals.h"
Vikram S. Adve7fe27872001-10-18 00:26:20 +000014#include "SparcInstrSelectionSupport.h"
Vikram S. Adve74825322002-03-18 03:15:35 +000015#include "SparcRegClassInfo.h"
Vikram S. Adve8557b222001-10-10 20:56:33 +000016#include "llvm/CodeGen/InstrSelectionSupport.h"
Chris Lattner20b1ea02001-09-14 03:47:57 +000017#include "llvm/CodeGen/MachineInstr.h"
Vikram S. Adve242a8082002-05-19 15:25:51 +000018#include "llvm/CodeGen/MachineInstrAnnot.h"
Chris Lattner20b1ea02001-09-14 03:47:57 +000019#include "llvm/CodeGen/InstrForest.h"
20#include "llvm/CodeGen/InstrSelection.h"
Chris Lattner9c461082002-02-03 07:50:56 +000021#include "llvm/CodeGen/MachineCodeForMethod.h"
22#include "llvm/CodeGen/MachineCodeForInstruction.h"
Chris Lattner20b1ea02001-09-14 03:47:57 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/iTerminators.h"
25#include "llvm/iMemory.h"
26#include "llvm/iOther.h"
27#include "llvm/BasicBlock.h"
Chris Lattner2fbfdcf2002-04-07 20:49:59 +000028#include "llvm/Function.h"
Chris Lattner31bcdb82002-04-28 19:55:58 +000029#include "llvm/Constants.h"
Chris Lattnercee8f9a2001-11-27 00:03:19 +000030#include "Support/MathExtras.h"
Chris Lattner749655f2001-10-13 06:54:30 +000031#include <math.h>
Chris Lattner697954c2002-01-20 22:54:45 +000032using std::vector;
Chris Lattner20b1ea02001-09-14 03:47:57 +000033
34//************************* Forward Declarations ***************************/
35
36
Vikram S. Adve74825322002-03-18 03:15:35 +000037static void SetMemOperands_Internal (vector<MachineInstr*>& mvec,
38 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000039 const InstructionNode* vmInstrNode,
40 Value* ptrVal,
Vikram S. Advefd3900a2002-03-24 03:33:02 +000041 std::vector<Value*>& idxVec,
Vikram S. Adve242a8082002-05-19 15:25:51 +000042 bool allConstantIndices,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000043 const TargetMachine& target);
Chris Lattner20b1ea02001-09-14 03:47:57 +000044
45
46//************************ Internal Functions ******************************/
47
Chris Lattner20b1ea02001-09-14 03:47:57 +000048
Chris Lattner20b1ea02001-09-14 03:47:57 +000049static inline MachineOpCode
50ChooseBprInstruction(const InstructionNode* instrNode)
51{
52 MachineOpCode opCode;
53
54 Instruction* setCCInstr =
55 ((InstructionNode*) instrNode->leftChild())->getInstruction();
56
57 switch(setCCInstr->getOpcode())
58 {
59 case Instruction::SetEQ: opCode = BRZ; break;
60 case Instruction::SetNE: opCode = BRNZ; break;
61 case Instruction::SetLE: opCode = BRLEZ; break;
62 case Instruction::SetGE: opCode = BRGEZ; break;
63 case Instruction::SetLT: opCode = BRLZ; break;
64 case Instruction::SetGT: opCode = BRGZ; break;
65 default:
66 assert(0 && "Unrecognized VM instruction!");
67 opCode = INVALID_OPCODE;
68 break;
69 }
70
71 return opCode;
72}
73
74
75static inline MachineOpCode
Chris Lattner20b1ea02001-09-14 03:47:57 +000076ChooseBpccInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000077 const BinaryOperator* setCCInstr)
Chris Lattner20b1ea02001-09-14 03:47:57 +000078{
79 MachineOpCode opCode = INVALID_OPCODE;
80
81 bool isSigned = setCCInstr->getOperand(0)->getType()->isSigned();
82
83 if (isSigned)
84 {
85 switch(setCCInstr->getOpcode())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +000086 {
87 case Instruction::SetEQ: opCode = BE; break;
88 case Instruction::SetNE: opCode = BNE; break;
89 case Instruction::SetLE: opCode = BLE; break;
90 case Instruction::SetGE: opCode = BGE; break;
91 case Instruction::SetLT: opCode = BL; break;
92 case Instruction::SetGT: opCode = BG; break;
93 default:
94 assert(0 && "Unrecognized VM instruction!");
95 break;
96 }
Chris Lattner20b1ea02001-09-14 03:47:57 +000097 }
98 else
99 {
100 switch(setCCInstr->getOpcode())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000101 {
102 case Instruction::SetEQ: opCode = BE; break;
103 case Instruction::SetNE: opCode = BNE; break;
104 case Instruction::SetLE: opCode = BLEU; break;
105 case Instruction::SetGE: opCode = BCC; break;
106 case Instruction::SetLT: opCode = BCS; break;
107 case Instruction::SetGT: opCode = BGU; break;
108 default:
109 assert(0 && "Unrecognized VM instruction!");
110 break;
111 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000112 }
113
114 return opCode;
115}
116
117static inline MachineOpCode
118ChooseBFpccInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000119 const BinaryOperator* setCCInstr)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000120{
121 MachineOpCode opCode = INVALID_OPCODE;
122
123 switch(setCCInstr->getOpcode())
124 {
125 case Instruction::SetEQ: opCode = FBE; break;
126 case Instruction::SetNE: opCode = FBNE; break;
127 case Instruction::SetLE: opCode = FBLE; break;
128 case Instruction::SetGE: opCode = FBGE; break;
129 case Instruction::SetLT: opCode = FBL; break;
130 case Instruction::SetGT: opCode = FBG; break;
131 default:
132 assert(0 && "Unrecognized VM instruction!");
133 break;
134 }
135
136 return opCode;
137}
138
139
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000140// Create a unique TmpInstruction for a boolean value,
141// representing the CC register used by a branch on that value.
142// For now, hack this using a little static cache of TmpInstructions.
143// Eventually the entire BURG instruction selection should be put
144// into a separate class that can hold such information.
Vikram S. Adveff5a09e2001-11-08 05:04:09 +0000145// The static cache is not too bad because the memory for these
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000146// TmpInstructions will be freed along with the rest of the Function anyway.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000147//
148static TmpInstruction*
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000149GetTmpForCC(Value* boolVal, const Function *F, const Type* ccType)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000150{
Chris Lattner09ff1122002-07-24 21:21:32 +0000151 typedef hash_map<const Value*, TmpInstruction*> BoolTmpCache;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000152 static BoolTmpCache boolToTmpCache; // Map boolVal -> TmpInstruction*
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000153 static const Function *lastFunction = 0;// Use to flush cache between funcs
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000154
155 assert(boolVal->getType() == Type::BoolTy && "Weird but ok! Delete assert");
156
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000157 if (lastFunction != F)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000158 {
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000159 lastFunction = F;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000160 boolToTmpCache.clear();
161 }
162
Vikram S. Adveff5a09e2001-11-08 05:04:09 +0000163 // Look for tmpI and create a new one otherwise. The new value is
164 // directly written to map using the ref returned by operator[].
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000165 TmpInstruction*& tmpI = boolToTmpCache[boolVal];
166 if (tmpI == NULL)
Chris Lattner9c461082002-02-03 07:50:56 +0000167 tmpI = new TmpInstruction(ccType, boolVal);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +0000168
169 return tmpI;
170}
171
172
Chris Lattner20b1ea02001-09-14 03:47:57 +0000173static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000174ChooseBccInstruction(const InstructionNode* instrNode,
175 bool& isFPBranch)
176{
177 InstructionNode* setCCNode = (InstructionNode*) instrNode->leftChild();
178 BinaryOperator* setCCInstr = (BinaryOperator*) setCCNode->getInstruction();
179 const Type* setCCType = setCCInstr->getOperand(0)->getType();
180
Vikram S. Adve242a8082002-05-19 15:25:51 +0000181 isFPBranch = setCCType->isFloatingPoint(); // Return value: don't delete!
182
183 if (isFPBranch)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000184 return ChooseBFpccInstruction(instrNode, setCCInstr);
185 else
186 return ChooseBpccInstruction(instrNode, setCCInstr);
187}
188
189
190static inline MachineOpCode
Chris Lattner20b1ea02001-09-14 03:47:57 +0000191ChooseMovFpccInstruction(const InstructionNode* instrNode)
192{
193 MachineOpCode opCode = INVALID_OPCODE;
194
195 switch(instrNode->getInstruction()->getOpcode())
196 {
197 case Instruction::SetEQ: opCode = MOVFE; break;
198 case Instruction::SetNE: opCode = MOVFNE; break;
199 case Instruction::SetLE: opCode = MOVFLE; break;
200 case Instruction::SetGE: opCode = MOVFGE; break;
201 case Instruction::SetLT: opCode = MOVFL; break;
202 case Instruction::SetGT: opCode = MOVFG; break;
203 default:
204 assert(0 && "Unrecognized VM instruction!");
205 break;
206 }
207
208 return opCode;
209}
210
211
212// Assumes that SUBcc v1, v2 -> v3 has been executed.
213// In most cases, we want to clear v3 and then follow it by instruction
214// MOVcc 1 -> v3.
215// Set mustClearReg=false if v3 need not be cleared before conditional move.
216// Set valueToMove=0 if we want to conditionally move 0 instead of 1
217// (i.e., we want to test inverse of a condition)
Vikram S. Adve243dd452001-09-18 13:03:13 +0000218// (The latter two cases do not seem to arise because SetNE needs nothing.)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000219//
220static MachineOpCode
221ChooseMovpccAfterSub(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000222 bool& mustClearReg,
223 int& valueToMove)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000224{
225 MachineOpCode opCode = INVALID_OPCODE;
226 mustClearReg = true;
227 valueToMove = 1;
228
229 switch(instrNode->getInstruction()->getOpcode())
230 {
Vikram S. Adve243dd452001-09-18 13:03:13 +0000231 case Instruction::SetEQ: opCode = MOVE; break;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000232 case Instruction::SetLE: opCode = MOVLE; break;
233 case Instruction::SetGE: opCode = MOVGE; break;
234 case Instruction::SetLT: opCode = MOVL; break;
235 case Instruction::SetGT: opCode = MOVG; break;
Vikram S. Adve243dd452001-09-18 13:03:13 +0000236 case Instruction::SetNE: assert(0 && "No move required!"); break;
237 default: assert(0 && "Unrecognized VM instr!"); break;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000238 }
239
240 return opCode;
241}
242
Chris Lattner20b1ea02001-09-14 03:47:57 +0000243static inline MachineOpCode
Vikram S. Advedbc4fad2002-04-25 04:37:51 +0000244ChooseConvertToFloatInstr(OpLabel vopCode, const Type* opType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000245{
246 MachineOpCode opCode = INVALID_OPCODE;
247
Vikram S. Advedbc4fad2002-04-25 04:37:51 +0000248 switch(vopCode)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000249 {
250 case ToFloatTy:
251 if (opType == Type::SByteTy || opType == Type::ShortTy || opType == Type::IntTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000252 opCode = FITOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000253 else if (opType == Type::LongTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000254 opCode = FXTOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000255 else if (opType == Type::DoubleTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000256 opCode = FDTOS;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000257 else if (opType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000258 ;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000259 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000260 assert(0 && "Cannot convert this type to FLOAT on SPARC");
Chris Lattner20b1ea02001-09-14 03:47:57 +0000261 break;
262
263 case ToDoubleTy:
Vikram S. Adve74825322002-03-18 03:15:35 +0000264 // This is usually used in conjunction with CreateCodeToCopyIntToFloat().
265 // Both functions should treat the integer as a 32-bit value for types
266 // of 4 bytes or less, and as a 64-bit value otherwise.
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000267 if (opType == Type::SByteTy || opType == Type::UByteTy ||
268 opType == Type::ShortTy || opType == Type::UShortTy ||
269 opType == Type::IntTy || opType == Type::UIntTy)
Vikram S. Adve74825322002-03-18 03:15:35 +0000270 opCode = FITOD;
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000271 else if (opType == Type::LongTy || opType == Type::ULongTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000272 opCode = FXTOD;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000273 else if (opType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000274 opCode = FSTOD;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000275 else if (opType == Type::DoubleTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000276 ;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000277 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000278 assert(0 && "Cannot convert this type to DOUBLE on SPARC");
Chris Lattner20b1ea02001-09-14 03:47:57 +0000279 break;
280
281 default:
282 break;
283 }
284
285 return opCode;
286}
287
288static inline MachineOpCode
Vikram S. Adve1e606692002-07-31 21:01:34 +0000289ChooseConvertToIntInstr(Type::PrimitiveID tid, const Type* opType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000290{
291 MachineOpCode opCode = INVALID_OPCODE;;
292
Vikram S. Adve1e606692002-07-31 21:01:34 +0000293 if (tid==Type::SByteTyID || tid==Type::ShortTyID || tid==Type::IntTyID ||
294 tid==Type::UByteTyID || tid==Type::UShortTyID || tid==Type::UIntTyID)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000295 {
296 switch (opType->getPrimitiveID())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000297 {
Chris Lattner20b1ea02001-09-14 03:47:57 +0000298 case Type::FloatTyID: opCode = FSTOI; break;
299 case Type::DoubleTyID: opCode = FDTOI; break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000300 default:
301 assert(0 && "Non-numeric non-bool type cannot be converted to Int");
302 break;
303 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000304 }
Vikram S. Adve1e606692002-07-31 21:01:34 +0000305 else if (tid==Type::LongTyID || tid==Type::ULongTyID)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000306 {
307 switch (opType->getPrimitiveID())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000308 {
Chris Lattner20b1ea02001-09-14 03:47:57 +0000309 case Type::FloatTyID: opCode = FSTOX; break;
310 case Type::DoubleTyID: opCode = FDTOX; break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000311 default:
312 assert(0 && "Non-numeric non-bool type cannot be converted to Long");
313 break;
314 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000315 }
316 else
317 assert(0 && "Should not get here, Mo!");
318
319 return opCode;
320}
321
Vikram S. Advedbc4fad2002-04-25 04:37:51 +0000322MachineInstr*
Vikram S. Adve1e606692002-07-31 21:01:34 +0000323CreateConvertToIntInstr(Type::PrimitiveID destTID, Value* srcVal,Value* destVal)
Vikram S. Advedbc4fad2002-04-25 04:37:51 +0000324{
Vikram S. Adve1e606692002-07-31 21:01:34 +0000325 MachineOpCode opCode = ChooseConvertToIntInstr(destTID, srcVal->getType());
Vikram S. Advedbc4fad2002-04-25 04:37:51 +0000326 assert(opCode != INVALID_OPCODE && "Expected to need conversion!");
327
328 MachineInstr* M = new MachineInstr(opCode);
329 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, srcVal);
330 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, destVal);
331 return M;
332}
Chris Lattner20b1ea02001-09-14 03:47:57 +0000333
Vikram S. Adve1e606692002-07-31 21:01:34 +0000334// CreateCodeToConvertIntToFloat: Convert FP value to signed or unsigned integer
335// The FP value must be converted to the dest type in an FP register,
336// and the result is then copied from FP to int register via memory.
337static void
338CreateCodeToConvertIntToFloat (const TargetMachine& target,
339 Value* opVal,
340 Instruction* destI,
341 std::vector<MachineInstr*>& mvec,
342 MachineCodeForInstruction& mcfi)
343{
344 // Create a temporary to represent the FP register into which the
345 // int value will placed after conversion. The type of this temporary
346 // depends on the type of FP register to use: single-prec for a 32-bit
347 // int or smaller; double-prec for a 64-bit int.
348 //
349 const Type* destTypeToUse = (destI->getType() == Type::LongTy)? Type::DoubleTy
350 : Type::FloatTy;
351 Value* destForCast = new TmpInstruction(destTypeToUse, opVal);
352 mcfi.addTemp(destForCast);
353
354 // Create the fp-to-int conversion code
355 MachineInstr* M = CreateConvertToIntInstr(destI->getType()->getPrimitiveID(),
356 opVal, destForCast);
357 mvec.push_back(M);
358
359 // Create the fpreg-to-intreg copy code
360 target.getInstrInfo().
361 CreateCodeToCopyFloatToInt(target, destI->getParent()->getParent(),
362 (TmpInstruction*)destForCast, destI, mvec, mcfi);
363}
364
365
Chris Lattner20b1ea02001-09-14 03:47:57 +0000366static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000367ChooseAddInstruction(const InstructionNode* instrNode)
368{
369 return ChooseAddInstructionByType(instrNode->getInstruction()->getType());
370}
371
372
Chris Lattner20b1ea02001-09-14 03:47:57 +0000373static inline MachineInstr*
374CreateMovFloatInstruction(const InstructionNode* instrNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000375 const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000376{
377 MachineInstr* minstr = new MachineInstr((resultType == Type::FloatTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000378 ? FMOVS : FMOVD);
Vikram S. Adve74825322002-03-18 03:15:35 +0000379 minstr->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
380 instrNode->leftChild()->getValue());
381 minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
382 instrNode->getValue());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000383 return minstr;
384}
385
386static inline MachineInstr*
387CreateAddConstInstruction(const InstructionNode* instrNode)
388{
389 MachineInstr* minstr = NULL;
390
391 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000392 assert(isa<Constant>(constOp));
Chris Lattner20b1ea02001-09-14 03:47:57 +0000393
394 // Cases worth optimizing are:
395 // (1) Add with 0 for float or double: use an FMOV of appropriate type,
396 // instead of an FADD (1 vs 3 cycles). There is no integer MOV.
397 //
Chris Lattner9b625032002-05-06 16:15:30 +0000398 if (ConstantFP *FPC = dyn_cast<ConstantFP>(constOp)) {
399 double dval = FPC->getValue();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000400 if (dval == 0.0)
Vikram S. Adve242a8082002-05-19 15:25:51 +0000401 minstr = CreateMovFloatInstruction(instrNode,
402 instrNode->getInstruction()->getType());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000403 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000404
405 return minstr;
406}
407
408
409static inline MachineOpCode
Vikram S. Adve510eec72001-11-04 21:59:14 +0000410ChooseSubInstructionByType(const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000411{
412 MachineOpCode opCode = INVALID_OPCODE;
413
Chris Lattner9b625032002-05-06 16:15:30 +0000414 if (resultType->isIntegral() || isa<PointerType>(resultType))
Chris Lattner20b1ea02001-09-14 03:47:57 +0000415 {
416 opCode = SUB;
417 }
418 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000419 switch(resultType->getPrimitiveID())
420 {
421 case Type::FloatTyID: opCode = FSUBS; break;
422 case Type::DoubleTyID: opCode = FSUBD; break;
423 default: assert(0 && "Invalid type for SUB instruction"); break;
424 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000425
426 return opCode;
427}
428
429
430static inline MachineInstr*
431CreateSubConstInstruction(const InstructionNode* instrNode)
432{
433 MachineInstr* minstr = NULL;
434
435 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000436 assert(isa<Constant>(constOp));
Chris Lattner20b1ea02001-09-14 03:47:57 +0000437
438 // Cases worth optimizing are:
439 // (1) Sub with 0 for float or double: use an FMOV of appropriate type,
440 // instead of an FSUB (1 vs 3 cycles). There is no integer MOV.
441 //
Chris Lattner9b625032002-05-06 16:15:30 +0000442 if (ConstantFP *FPC = dyn_cast<ConstantFP>(constOp)) {
443 double dval = FPC->getValue();
444 if (dval == 0.0)
Vikram S. Adve242a8082002-05-19 15:25:51 +0000445 minstr = CreateMovFloatInstruction(instrNode,
446 instrNode->getInstruction()->getType());
Chris Lattner9b625032002-05-06 16:15:30 +0000447 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000448
449 return minstr;
450}
451
452
453static inline MachineOpCode
454ChooseFcmpInstruction(const InstructionNode* instrNode)
455{
456 MachineOpCode opCode = INVALID_OPCODE;
457
458 Value* operand = ((InstrTreeNode*) instrNode->leftChild())->getValue();
459 switch(operand->getType()->getPrimitiveID()) {
460 case Type::FloatTyID: opCode = FCMPS; break;
461 case Type::DoubleTyID: opCode = FCMPD; break;
462 default: assert(0 && "Invalid type for FCMP instruction"); break;
463 }
464
465 return opCode;
466}
467
468
469// Assumes that leftArg and rightArg are both cast instructions.
470//
471static inline bool
472BothFloatToDouble(const InstructionNode* instrNode)
473{
474 InstrTreeNode* leftArg = instrNode->leftChild();
475 InstrTreeNode* rightArg = instrNode->rightChild();
476 InstrTreeNode* leftArgArg = leftArg->leftChild();
477 InstrTreeNode* rightArgArg = rightArg->leftChild();
478 assert(leftArg->getValue()->getType() == rightArg->getValue()->getType());
479
480 // Check if both arguments are floats cast to double
481 return (leftArg->getValue()->getType() == Type::DoubleTy &&
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000482 leftArgArg->getValue()->getType() == Type::FloatTy &&
483 rightArgArg->getValue()->getType() == Type::FloatTy);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000484}
485
486
487static inline MachineOpCode
Vikram S. Adve510eec72001-11-04 21:59:14 +0000488ChooseMulInstructionByType(const Type* resultType)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000489{
490 MachineOpCode opCode = INVALID_OPCODE;
491
Chris Lattner20b1ea02001-09-14 03:47:57 +0000492 if (resultType->isIntegral())
Vikram S. Adve510eec72001-11-04 21:59:14 +0000493 opCode = MULX;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000494 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000495 switch(resultType->getPrimitiveID())
496 {
497 case Type::FloatTyID: opCode = FMULS; break;
498 case Type::DoubleTyID: opCode = FMULD; break;
499 default: assert(0 && "Invalid type for MUL instruction"); break;
500 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000501
502 return opCode;
503}
504
505
Vikram S. Adve510eec72001-11-04 21:59:14 +0000506
Chris Lattner20b1ea02001-09-14 03:47:57 +0000507static inline MachineInstr*
Vikram S. Adve74825322002-03-18 03:15:35 +0000508CreateIntNegInstruction(const TargetMachine& target,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000509 Value* vreg)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000510{
511 MachineInstr* minstr = new MachineInstr(SUB);
Vikram S. Adve74825322002-03-18 03:15:35 +0000512 minstr->SetMachineOperandReg(0, target.getRegInfo().getZeroRegNum());
513 minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, vreg);
514 minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, vreg);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000515 return minstr;
516}
517
518
Vikram S. Adve242a8082002-05-19 15:25:51 +0000519// Create instruction sequence for any shift operation.
520// SLL or SLLX on an operand smaller than the integer reg. size (64bits)
521// requires a second instruction for explicit sign-extension.
522// Note that we only have to worry about a sign-bit appearing in the
523// most significant bit of the operand after shifting (e.g., bit 32 of
524// Int or bit 16 of Short), so we do not have to worry about results
525// that are as large as a normal integer register.
526//
527static inline void
528CreateShiftInstructions(const TargetMachine& target,
529 Function* F,
530 MachineOpCode shiftOpCode,
531 Value* argVal1,
532 Value* optArgVal2, /* Use optArgVal2 if not NULL */
533 unsigned int optShiftNum, /* else use optShiftNum */
534 Instruction* destVal,
535 vector<MachineInstr*>& mvec,
536 MachineCodeForInstruction& mcfi)
537{
538 assert((optArgVal2 != NULL || optShiftNum <= 64) &&
539 "Large shift sizes unexpected, but can be handled below: "
540 "You need to check whether or not it fits in immed field below");
541
542 // If this is a logical left shift of a type smaller than the standard
543 // integer reg. size, we have to extend the sign-bit into upper bits
544 // of dest, so we need to put the result of the SLL into a temporary.
545 //
546 Value* shiftDest = destVal;
547 const Type* opType = argVal1->getType();
548 unsigned opSize = target.DataLayout.getTypeSize(argVal1->getType());
549 if ((shiftOpCode == SLL || shiftOpCode == SLLX)
550 && opSize < target.DataLayout.getIntegerRegize())
551 { // put SLL result into a temporary
552 shiftDest = new TmpInstruction(argVal1, optArgVal2, "sllTmp");
553 mcfi.addTemp(shiftDest);
554 }
555
556 MachineInstr* M = (optArgVal2 != NULL)
557 ? Create3OperandInstr(shiftOpCode, argVal1, optArgVal2, shiftDest)
558 : Create3OperandInstr_UImmed(shiftOpCode, argVal1, optShiftNum, shiftDest);
559 mvec.push_back(M);
560
561 if (shiftDest != destVal)
562 { // extend the sign-bit of the result into all upper bits of dest
563 assert(8*opSize <= 32 && "Unexpected type size > 4 and < IntRegSize?");
564 target.getInstrInfo().
565 CreateSignExtensionInstructions(target, F, shiftDest, 8*opSize,
566 destVal, mvec, mcfi);
567 }
568}
569
570
Vikram S. Adve74825322002-03-18 03:15:35 +0000571// Does not create any instructions if we cannot exploit constant to
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000572// create a cheaper instruction.
573// This returns the approximate cost of the instructions generated,
574// which is used to pick the cheapest when both operands are constant.
575static inline unsigned int
Vikram S. Adve242a8082002-05-19 15:25:51 +0000576CreateMulConstInstruction(const TargetMachine &target, Function* F,
577 Value* lval, Value* rval, Instruction* destVal,
578 vector<MachineInstr*>& mvec,
579 MachineCodeForInstruction& mcfi)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000580{
Vikram S. Adve242a8082002-05-19 15:25:51 +0000581 /* Use max. multiply cost, viz., cost of MULX */
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000582 unsigned int cost = target.getInstrInfo().minLatency(MULX);
Vikram S. Adve242a8082002-05-19 15:25:51 +0000583 unsigned int firstNewInstr = mvec.size();
Vikram S. Adve74825322002-03-18 03:15:35 +0000584
585 Value* constOp = rval;
586 if (! isa<Constant>(constOp))
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000587 return cost;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000588
589 // Cases worth optimizing are:
590 // (1) Multiply by 0 or 1 for any type: replace with copy (ADD or FMOV)
591 // (2) Multiply by 2^x for integer types: replace with Shift
592 //
Vikram S. Adve74825322002-03-18 03:15:35 +0000593 const Type* resultType = destVal->getType();
Chris Lattner20b1ea02001-09-14 03:47:57 +0000594
Chris Lattner9b625032002-05-06 16:15:30 +0000595 if (resultType->isIntegral() || isa<PointerType>(resultType))
Chris Lattner20b1ea02001-09-14 03:47:57 +0000596 {
Chris Lattner20b1ea02001-09-14 03:47:57 +0000597 bool isValidConst;
598 int64_t C = GetConstantValueAsSignedInt(constOp, isValidConst);
599 if (isValidConst)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000600 {
Vikram S. Adve242a8082002-05-19 15:25:51 +0000601 unsigned pow;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000602 bool needNeg = false;
603 if (C < 0)
604 {
605 needNeg = true;
606 C = -C;
607 }
608
609 if (C == 0 || C == 1)
610 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000611 cost = target.getInstrInfo().minLatency(ADD);
Vikram S. Adve242a8082002-05-19 15:25:51 +0000612 MachineInstr* M = (C == 0)
613 ? Create3OperandInstr_Reg(ADD,
614 target.getRegInfo().getZeroRegNum(),
615 target.getRegInfo().getZeroRegNum(),
616 destVal)
617 : Create3OperandInstr_Reg(ADD, lval,
618 target.getRegInfo().getZeroRegNum(),
619 destVal);
620 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000621 }
Chris Lattner36346c72002-05-19 21:20:19 +0000622 else if (isPowerOf2(C, pow))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000623 {
Vikram S. Adve242a8082002-05-19 15:25:51 +0000624 unsigned int opSize = target.DataLayout.getTypeSize(resultType);
625 MachineOpCode opCode = (opSize <= 32)? SLL : SLLX;
626 CreateShiftInstructions(target, F, opCode, lval, NULL, pow,
627 destVal, mvec, mcfi);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000628 }
629
Vikram S. Adve242a8082002-05-19 15:25:51 +0000630 if (mvec.size() > 0 && needNeg)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000631 { // insert <reg = SUB 0, reg> after the instr to flip the sign
Vikram S. Adve242a8082002-05-19 15:25:51 +0000632 MachineInstr* M = CreateIntNegInstruction(target, destVal);
633 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000634 }
635 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000636 }
637 else
638 {
Chris Lattner9b625032002-05-06 16:15:30 +0000639 if (ConstantFP *FPC = dyn_cast<ConstantFP>(constOp))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000640 {
Chris Lattner9b625032002-05-06 16:15:30 +0000641 double dval = FPC->getValue();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000642 if (fabs(dval) == 1)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000643 {
Vikram S. Adve242a8082002-05-19 15:25:51 +0000644 MachineOpCode opCode = (dval < 0)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000645 ? (resultType == Type::FloatTy? FNEGS : FNEGD)
646 : (resultType == Type::FloatTy? FMOVS : FMOVD);
Vikram S. Adve242a8082002-05-19 15:25:51 +0000647 MachineInstr* M = Create2OperandInstr(opCode, lval, destVal);
648 mvec.push_back(M);
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000649 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000650 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000651 }
652
Vikram S. Adve242a8082002-05-19 15:25:51 +0000653 if (firstNewInstr < mvec.size())
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000654 {
Vikram S. Adve242a8082002-05-19 15:25:51 +0000655 cost = 0;
656 for (unsigned int i=firstNewInstr; i < mvec.size(); ++i)
657 cost += target.getInstrInfo().minLatency(mvec[i]->getOpCode());
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000658 }
659
660 return cost;
Vikram S. Adve74825322002-03-18 03:15:35 +0000661}
662
663
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000664// Does not create any instructions if we cannot exploit constant to
665// create a cheaper instruction.
666//
667static inline void
668CreateCheapestMulConstInstruction(const TargetMachine &target,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000669 Function* F,
670 Value* lval, Value* rval,
671 Instruction* destVal,
672 vector<MachineInstr*>& mvec,
673 MachineCodeForInstruction& mcfi)
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000674{
675 Value* constOp;
676 if (isa<Constant>(lval) && isa<Constant>(rval))
677 { // both operands are constant: try both orders!
678 vector<MachineInstr*> mvec1, mvec2;
Vikram S. Adve242a8082002-05-19 15:25:51 +0000679 unsigned int lcost = CreateMulConstInstruction(target, F, lval, rval,
680 destVal, mvec1, mcfi);
681 unsigned int rcost = CreateMulConstInstruction(target, F, rval, lval,
682 destVal, mvec2, mcfi);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000683 vector<MachineInstr*>& mincostMvec = (lcost <= rcost)? mvec1 : mvec2;
684 vector<MachineInstr*>& maxcostMvec = (lcost <= rcost)? mvec2 : mvec1;
685 mvec.insert(mvec.end(), mincostMvec.begin(), mincostMvec.end());
686
687 for (unsigned int i=0; i < maxcostMvec.size(); ++i)
688 delete maxcostMvec[i];
689 }
690 else if (isa<Constant>(rval)) // rval is constant, but not lval
Vikram S. Adve242a8082002-05-19 15:25:51 +0000691 CreateMulConstInstruction(target, F, lval, rval, destVal, mvec, mcfi);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000692 else if (isa<Constant>(lval)) // lval is constant, but not rval
Vikram S. Adve242a8082002-05-19 15:25:51 +0000693 CreateMulConstInstruction(target, F, lval, rval, destVal, mvec, mcfi);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000694
695 // else neither is constant
696 return;
697}
698
Vikram S. Adve74825322002-03-18 03:15:35 +0000699// Return NULL if we cannot exploit constant to create a cheaper instruction
700static inline void
Vikram S. Adve242a8082002-05-19 15:25:51 +0000701CreateMulInstruction(const TargetMachine &target, Function* F,
702 Value* lval, Value* rval, Instruction* destVal,
Vikram S. Adve74825322002-03-18 03:15:35 +0000703 vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000704 MachineCodeForInstruction& mcfi,
Vikram S. Adve74825322002-03-18 03:15:35 +0000705 MachineOpCode forceMulOp = INVALID_MACHINE_OPCODE)
706{
707 unsigned int L = mvec.size();
Vikram S. Adve242a8082002-05-19 15:25:51 +0000708 CreateCheapestMulConstInstruction(target,F, lval, rval, destVal, mvec, mcfi);
Vikram S. Adve74825322002-03-18 03:15:35 +0000709 if (mvec.size() == L)
710 { // no instructions were added so create MUL reg, reg, reg.
711 // Use FSMULD if both operands are actually floats cast to doubles.
712 // Otherwise, use the default opcode for the appropriate type.
713 MachineOpCode mulOp = ((forceMulOp != INVALID_MACHINE_OPCODE)
714 ? forceMulOp
715 : ChooseMulInstructionByType(destVal->getType()));
716 MachineInstr* M = new MachineInstr(mulOp);
717 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, lval);
718 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, rval);
719 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, destVal);
720 mvec.push_back(M);
721 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000722}
723
724
Vikram S. Adve510eec72001-11-04 21:59:14 +0000725// Generate a divide instruction for Div or Rem.
726// For Rem, this assumes that the operand type will be signed if the result
727// type is signed. This is correct because they must have the same sign.
728//
Chris Lattner20b1ea02001-09-14 03:47:57 +0000729static inline MachineOpCode
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000730ChooseDivInstruction(TargetMachine &target,
731 const InstructionNode* instrNode)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000732{
733 MachineOpCode opCode = INVALID_OPCODE;
734
735 const Type* resultType = instrNode->getInstruction()->getType();
736
737 if (resultType->isIntegral())
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000738 opCode = resultType->isSigned()? SDIVX : UDIVX;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000739 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000740 switch(resultType->getPrimitiveID())
741 {
742 case Type::FloatTyID: opCode = FDIVS; break;
743 case Type::DoubleTyID: opCode = FDIVD; break;
744 default: assert(0 && "Invalid type for DIV instruction"); break;
745 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000746
747 return opCode;
748}
749
750
Vikram S. Adve74825322002-03-18 03:15:35 +0000751// Return NULL if we cannot exploit constant to create a cheaper instruction
752static inline void
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000753CreateDivConstInstruction(TargetMachine &target,
754 const InstructionNode* instrNode,
Vikram S. Adve74825322002-03-18 03:15:35 +0000755 vector<MachineInstr*>& mvec)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000756{
Vikram S. Adve74825322002-03-18 03:15:35 +0000757 MachineInstr* minstr1 = NULL;
758 MachineInstr* minstr2 = NULL;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000759
760 Value* constOp = ((InstrTreeNode*) instrNode->rightChild())->getValue();
Vikram S. Adve74825322002-03-18 03:15:35 +0000761 if (! isa<Constant>(constOp))
762 return;
Chris Lattner20b1ea02001-09-14 03:47:57 +0000763
764 // Cases worth optimizing are:
765 // (1) Divide by 1 for any type: replace with copy (ADD or FMOV)
766 // (2) Divide by 2^x for integer types: replace with SR[L or A]{X}
767 //
768 const Type* resultType = instrNode->getInstruction()->getType();
769
770 if (resultType->isIntegral())
771 {
772 unsigned pow;
773 bool isValidConst;
774 int64_t C = GetConstantValueAsSignedInt(constOp, isValidConst);
775 if (isValidConst)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000776 {
777 bool needNeg = false;
778 if (C < 0)
779 {
780 needNeg = true;
781 C = -C;
782 }
783
784 if (C == 1)
785 {
Vikram S. Adve74825322002-03-18 03:15:35 +0000786 minstr1 = new MachineInstr(ADD);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000787 minstr1->SetMachineOperandVal(0,
788 MachineOperand::MO_VirtualRegister,
789 instrNode->leftChild()->getValue());
790 minstr1->SetMachineOperandReg(1,
791 target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000792 }
Chris Lattner36346c72002-05-19 21:20:19 +0000793 else if (isPowerOf2(C, pow))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000794 {
795 MachineOpCode opCode= ((resultType->isSigned())
796 ? (resultType==Type::LongTy)? SRAX : SRA
797 : (resultType==Type::LongTy)? SRLX : SRL);
Vikram S. Adve74825322002-03-18 03:15:35 +0000798 minstr1 = new MachineInstr(opCode);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000799 minstr1->SetMachineOperandVal(0,
800 MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000801 instrNode->leftChild()->getValue());
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000802 minstr1->SetMachineOperandConst(1,
803 MachineOperand::MO_UnextendedImmed,
804 pow);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000805 }
806
Vikram S. Adve74825322002-03-18 03:15:35 +0000807 if (minstr1 && needNeg)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000808 { // insert <reg = SUB 0, reg> after the instr to flip the sign
Vikram S. Adve74825322002-03-18 03:15:35 +0000809 minstr2 = CreateIntNegInstruction(target,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000810 instrNode->getValue());
811 }
812 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000813 }
814 else
815 {
Chris Lattner9b625032002-05-06 16:15:30 +0000816 if (ConstantFP *FPC = dyn_cast<ConstantFP>(constOp))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000817 {
Chris Lattner9b625032002-05-06 16:15:30 +0000818 double dval = FPC->getValue();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +0000819 if (fabs(dval) == 1)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000820 {
821 bool needNeg = (dval < 0);
822
823 MachineOpCode opCode = needNeg
824 ? (resultType == Type::FloatTy? FNEGS : FNEGD)
825 : (resultType == Type::FloatTy? FMOVS : FMOVD);
826
Vikram S. Adve74825322002-03-18 03:15:35 +0000827 minstr1 = new MachineInstr(opCode);
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000828 minstr1->SetMachineOperandVal(0,
829 MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000830 instrNode->leftChild()->getValue());
831 }
832 }
Chris Lattner20b1ea02001-09-14 03:47:57 +0000833 }
834
Vikram S. Adve74825322002-03-18 03:15:35 +0000835 if (minstr1 != NULL)
836 minstr1->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
837 instrNode->getValue());
Chris Lattner20b1ea02001-09-14 03:47:57 +0000838
Vikram S. Adve74825322002-03-18 03:15:35 +0000839 if (minstr1)
840 mvec.push_back(minstr1);
841 if (minstr2)
842 mvec.push_back(minstr2);
Chris Lattner20b1ea02001-09-14 03:47:57 +0000843}
844
845
Vikram S. Adve74825322002-03-18 03:15:35 +0000846static void
847CreateCodeForVariableSizeAlloca(const TargetMachine& target,
848 Instruction* result,
849 unsigned int tsize,
850 Value* numElementsVal,
851 vector<MachineInstr*>& getMvec)
852{
853 MachineInstr* M;
854
855 // Create a Value to hold the (constant) element size
856 Value* tsizeVal = ConstantSInt::get(Type::IntTy, tsize);
857
858 // Get the constant offset from SP for dynamically allocated storage
859 // and create a temporary Value to hold it.
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000860 assert(result && result->getParent() && "Result value is not part of a fn?");
861 Function *F = result->getParent()->getParent();
862 MachineCodeForMethod& mcInfo = MachineCodeForMethod::get(F);
Vikram S. Adve74825322002-03-18 03:15:35 +0000863 bool growUp;
864 ConstantSInt* dynamicAreaOffset =
865 ConstantSInt::get(Type::IntTy,
866 target.getFrameInfo().getDynamicAreaOffset(mcInfo,growUp));
867 assert(! growUp && "Has SPARC v9 stack frame convention changed?");
868
869 // Create a temporary value to hold the result of MUL
870 TmpInstruction* tmpProd = new TmpInstruction(numElementsVal, tsizeVal);
871 MachineCodeForInstruction::get(result).addTemp(tmpProd);
872
873 // Instruction 1: mul numElements, typeSize -> tmpProd
874 M = new MachineInstr(MULX);
875 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, numElementsVal);
876 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, tsizeVal);
877 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, tmpProd);
878 getMvec.push_back(M);
879
880 // Instruction 2: sub %sp, tmpProd -> %sp
881 M = new MachineInstr(SUB);
882 M->SetMachineOperandReg(0, target.getRegInfo().getStackPointer());
883 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, tmpProd);
884 M->SetMachineOperandReg(2, target.getRegInfo().getStackPointer());
885 getMvec.push_back(M);
886
887 // Instruction 3: add %sp, frameSizeBelowDynamicArea -> result
888 M = new MachineInstr(ADD);
889 M->SetMachineOperandReg(0, target.getRegInfo().getStackPointer());
890 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, dynamicAreaOffset);
891 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, result);
892 getMvec.push_back(M);
893}
894
895
896static void
897CreateCodeForFixedSizeAlloca(const TargetMachine& target,
898 Instruction* result,
899 unsigned int tsize,
900 unsigned int numElements,
901 vector<MachineInstr*>& getMvec)
902{
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000903 assert(result && result->getParent() &&
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000904 "Result value is not part of a function?");
905 Function *F = result->getParent()->getParent();
906 MachineCodeForMethod &mcInfo = MachineCodeForMethod::get(F);
Vikram S. Adve74825322002-03-18 03:15:35 +0000907
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000908 // Check if the offset would small enough to use as an immediate in
909 // load/stores (check LDX because all load/stores have the same-size immediate
910 // field). If not, put the variable in the dynamically sized area of the
911 // frame.
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000912 unsigned int paddedSizeIgnored;
Vikram S. Adve74825322002-03-18 03:15:35 +0000913 int offsetFromFP = mcInfo.computeOffsetforLocalVar(target, result,
Vikram S. Advefd3900a2002-03-24 03:33:02 +0000914 paddedSizeIgnored,
Vikram S. Adve74825322002-03-18 03:15:35 +0000915 tsize * numElements);
916 if (! target.getInstrInfo().constantFitsInImmedField(LDX, offsetFromFP))
917 {
918 CreateCodeForVariableSizeAlloca(target, result, tsize,
919 ConstantSInt::get(Type::IntTy,numElements),
920 getMvec);
921 return;
922 }
923
924 // else offset fits in immediate field so go ahead and allocate it.
925 offsetFromFP = mcInfo.allocateLocalVar(target, result, tsize * numElements);
926
927 // Create a temporary Value to hold the constant offset.
928 // This is needed because it may not fit in the immediate field.
929 ConstantSInt* offsetVal = ConstantSInt::get(Type::IntTy, offsetFromFP);
930
931 // Instruction 1: add %fp, offsetFromFP -> result
932 MachineInstr* M = new MachineInstr(ADD);
933 M->SetMachineOperandReg(0, target.getRegInfo().getFramePointer());
934 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, offsetVal);
935 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, result);
936
937 getMvec.push_back(M);
938}
939
940
941
Vikram S. Adveed3fefb2002-08-03 13:48:21 +0000942// Check for a constant (uint) 0.
943inline bool
944IsZero(Value* idx)
945{
946 return (isa<ConstantInt>(idx) && cast<ConstantInt>(idx)->isNullValue());
947}
Vikram S. Adve242a8082002-05-19 15:25:51 +0000948
949
Chris Lattner20b1ea02001-09-14 03:47:57 +0000950//------------------------------------------------------------------------
951// Function SetOperandsForMemInstr
952//
953// Choose addressing mode for the given load or store instruction.
954// Use [reg+reg] if it is an indexed reference, and the index offset is
955// not a constant or if it cannot fit in the offset field.
956// Use [reg+offset] in all other cases.
957//
958// This assumes that all array refs are "lowered" to one of these forms:
959// %x = load (subarray*) ptr, constant ; single constant offset
960// %x = load (subarray*) ptr, offsetVal ; single non-constant offset
961// Generally, this should happen via strength reduction + LICM.
962// Also, strength reduction should take care of using the same register for
963// the loop index variable and an array index, when that is profitable.
964//------------------------------------------------------------------------
965
966static void
Vikram S. Adve74825322002-03-18 03:15:35 +0000967SetOperandsForMemInstr(vector<MachineInstr*>& mvec,
968 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000969 const InstructionNode* vmInstrNode,
970 const TargetMachine& target)
Chris Lattner20b1ea02001-09-14 03:47:57 +0000971{
972 MemAccessInst* memInst = (MemAccessInst*) vmInstrNode->getInstruction();
973
Vikram S. Adve242a8082002-05-19 15:25:51 +0000974 // Variables to hold the index vector and ptr value.
Chris Lattner20b1ea02001-09-14 03:47:57 +0000975 // The major work here is to extract these for all 3 instruction types
Vikram S. Adve242a8082002-05-19 15:25:51 +0000976 // and to try to fold chains of constant indices into a single offset.
977 // After that, we call SetMemOperands_Internal(), which creates the
978 // appropriate operands for the machine instruction.
Vikram S. Advea10d1a72002-03-31 19:07:35 +0000979 vector<Value*> idxVec;
Vikram S. Adve242a8082002-05-19 15:25:51 +0000980 bool allConstantIndices = true;
981 Value* ptrVal = memInst->getPointerOperand();
Vikram S. Adveed3fefb2002-08-03 13:48:21 +0000982
Vikram S. Advea10d1a72002-03-31 19:07:35 +0000983 // If there is a GetElemPtr instruction to fold in to this instr,
984 // it must be in the left child for Load and GetElemPtr, and in the
985 // right child for Store instructions.
Chris Lattner20b1ea02001-09-14 03:47:57 +0000986 InstrTreeNode* ptrChild = (vmInstrNode->getOpLabel() == Instruction::Store
Vikram S. Adve4cecdd22001-10-01 00:12:53 +0000987 ? vmInstrNode->rightChild()
988 : vmInstrNode->leftChild());
Vikram S. Adveed3fefb2002-08-03 13:48:21 +0000989
Vikram S. Adve242a8082002-05-19 15:25:51 +0000990 // Check if all indices are constant for this instruction
Vikram S. Adveed3fefb2002-08-03 13:48:21 +0000991 for (MemAccessInst::op_iterator OI=memInst->idx_begin(),OE=memInst->idx_end();
992 allConstantIndices && OI != OE; ++OI)
993 if (! isa<Constant>(*OI))
994 allConstantIndices = false;
995
Vikram S. Adve242a8082002-05-19 15:25:51 +0000996 // If we have only constant indices, fold chains of constant indices
997 // in this and any preceding GetElemPtr instructions.
998 if (allConstantIndices &&
Vikram S. Adveed3fefb2002-08-03 13:48:21 +0000999 (ptrChild->getOpLabel() == Instruction::GetElementPtr ||
1000 ptrChild->getOpLabel() == GetElemPtrIdx))
1001 if (Value* newPtr = FoldGetElemChain((InstructionNode*) ptrChild, idxVec))
1002 ptrVal = newPtr;
1003
Vikram S. Adve242a8082002-05-19 15:25:51 +00001004 // Append the index vector of the current instruction, if any.
1005 // Discard any leading [0] index.
Vikram S. Adveed3fefb2002-08-03 13:48:21 +00001006 if (memInst->getNumIndices() > 0)
1007 idxVec.insert(idxVec.end(), memInst->idx_begin()
1008 + (IndexIsZero(*memInst->idx_begin())? 1 : 0),
1009 memInst->idx_end());
1010
Vikram S. Adve242a8082002-05-19 15:25:51 +00001011 // Now create the appropriate operands for the machine instruction
1012 SetMemOperands_Internal(mvec, mvecI, vmInstrNode,
1013 ptrVal, idxVec, allConstantIndices, target);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001014}
1015
1016
Vikram S. Adve74825322002-03-18 03:15:35 +00001017// Generate the correct operands (and additional instructions if needed)
1018// for the given pointer and given index vector.
1019//
Chris Lattner20b1ea02001-09-14 03:47:57 +00001020static void
Vikram S. Adve74825322002-03-18 03:15:35 +00001021SetMemOperands_Internal(vector<MachineInstr*>& mvec,
1022 vector<MachineInstr*>::iterator mvecI,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001023 const InstructionNode* vmInstrNode,
1024 Value* ptrVal,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001025 vector<Value*>& idxVec,
Vikram S. Adve242a8082002-05-19 15:25:51 +00001026 bool allConstantIndices,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001027 const TargetMachine& target)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001028{
1029 MemAccessInst* memInst = (MemAccessInst*) vmInstrNode->getInstruction();
1030
1031 // Initialize so we default to storing the offset in a register.
Chris Lattner8e5c0b42001-11-07 14:01:59 +00001032 int64_t smallConstOffset = 0;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001033 Value* valueForRegOffset = NULL;
Vikram S. Adveed3fefb2002-08-03 13:48:21 +00001034 MachineOperand::MachineOperandType offsetOpType =
1035 MachineOperand::MO_VirtualRegister;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001036
Vikram S. Adve74825322002-03-18 03:15:35 +00001037 // Check if there is an index vector and if so, compute the
1038 // right offset for structures and for arrays
Chris Lattner20b1ea02001-09-14 03:47:57 +00001039 //
1040 if (idxVec.size() > 0)
1041 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001042 const PointerType* ptrType = cast<PointerType>(ptrVal->getType());
Chris Lattner20b1ea02001-09-14 03:47:57 +00001043
Vikram S. Adve242a8082002-05-19 15:25:51 +00001044 // If all indices are constant, compute the combined offset directly.
1045 if (allConstantIndices)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001046 {
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001047 // Compute the offset value using the index vector. Create a
1048 // virtual reg. for it since it may not fit in the immed field.
Vikram S. Adve242a8082002-05-19 15:25:51 +00001049 uint64_t offset = target.DataLayout.getIndexedOffset(ptrType,idxVec);
1050 valueForRegOffset = ConstantSInt::get(Type::LongTy, offset);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001051 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001052 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001053 {
Vikram S. Adve242a8082002-05-19 15:25:51 +00001054 // There is at least one non-constant offset. Therefore, this must
Vikram S. Adveed3fefb2002-08-03 13:48:21 +00001055 // be an array ref, and must have been lowered to a single non-zero
1056 // offset. (An extra leading zero offset, if any, can be ignored.)
1057 // Generate code sequence to compute address from index.
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001058 //
Vikram S. Adveed3fefb2002-08-03 13:48:21 +00001059 bool firstIndexIsZero = IndexIsZero(idxVec[0]);
1060
1061 assert(idxVec.size() == 1 + (unsigned) (firstIndexIsZero? 1 : 0)
1062 && "Array refs must be lowered before Instruction Selection");
1063
1064 Value* idxVal = idxVec[(firstIndexIsZero? 1 : 0)];
1065
1066 vector<MachineInstr*> mulVec;
1067 Instruction* addr = new TmpInstruction(Type::UIntTy, memInst);
1068 MachineCodeForInstruction::get(memInst).addTemp(addr);
1069
1070 // The call to getTypeSize() will fail if size is not constant.
1071 unsigned int eltSize =
1072 target.DataLayout.getTypeSize(ptrType->getElementType());
1073 assert(eltSize > 0 && "Invalid or non-const array element size");
1074 ConstantUInt* eltVal = ConstantUInt::get(Type::UIntTy, eltSize);
1075
1076 // CreateMulInstruction() folds constants intelligently enough.
1077 CreateMulInstruction(target,
1078 memInst->getParent()->getParent(),
1079 idxVal, /* lval, not likely const */
1080 eltVal, /* rval, likely constant */
1081 addr, /* result*/
1082 mulVec,
1083 MachineCodeForInstruction::get(memInst),
1084 INVALID_MACHINE_OPCODE);
1085
1086 // Insert mulVec[] before *mvecI in mvec[] and update mvecI
1087 // to point to the same instruction it pointed to before.
1088 assert(mulVec.size() > 0 && "No multiply code created?");
1089 vector<MachineInstr*>::iterator oldMvecI = mvecI;
1090 for (unsigned i=0, N=mulVec.size(); i < N; ++i)
1091 mvecI = mvec.insert(mvecI, mulVec[i]) + 1; // pts to mem instr
1092
1093 valueForRegOffset = addr;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001094 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001095 }
1096 else
1097 {
1098 offsetOpType = MachineOperand::MO_SignExtendedImmed;
1099 smallConstOffset = 0;
1100 }
Vikram S. Adveed3fefb2002-08-03 13:48:21 +00001101
Vikram S. Advea10d1a72002-03-31 19:07:35 +00001102 // For STORE:
1103 // Operand 0 is value, operand 1 is ptr, operand 2 is offset
1104 // For LOAD or GET_ELEMENT_PTR,
1105 // Operand 0 is ptr, operand 1 is offset, operand 2 is result.
1106 //
1107 unsigned offsetOpNum, ptrOpNum;
1108 if (memInst->getOpcode() == Instruction::Store)
1109 {
1110 (*mvecI)->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1111 vmInstrNode->leftChild()->getValue());
1112 ptrOpNum = 1;
1113 offsetOpNum = 2;
1114 }
1115 else
1116 {
1117 ptrOpNum = 0;
1118 offsetOpNum = 1;
1119 (*mvecI)->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
1120 memInst);
1121 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001122
Vikram S. Advea10d1a72002-03-31 19:07:35 +00001123 (*mvecI)->SetMachineOperandVal(ptrOpNum, MachineOperand::MO_VirtualRegister,
1124 ptrVal);
1125
Chris Lattner20b1ea02001-09-14 03:47:57 +00001126 if (offsetOpType == MachineOperand::MO_VirtualRegister)
1127 {
1128 assert(valueForRegOffset != NULL);
Vikram S. Adve74825322002-03-18 03:15:35 +00001129 (*mvecI)->SetMachineOperandVal(offsetOpNum, offsetOpType,
1130 valueForRegOffset);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001131 }
1132 else
Vikram S. Adve74825322002-03-18 03:15:35 +00001133 (*mvecI)->SetMachineOperandConst(offsetOpNum, offsetOpType,
1134 smallConstOffset);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001135}
1136
1137
Chris Lattner20b1ea02001-09-14 03:47:57 +00001138//
1139// Substitute operand `operandNum' of the instruction in node `treeNode'
Vikram S. Advec025fc12001-10-14 23:28:43 +00001140// in place of the use(s) of that instruction in node `parent'.
1141// Check both explicit and implicit operands!
Vikram S. Adve74825322002-03-18 03:15:35 +00001142// Also make sure to skip over a parent who:
1143// (1) is a list node in the Burg tree, or
1144// (2) itself had its results forwarded to its parent
Chris Lattner20b1ea02001-09-14 03:47:57 +00001145//
1146static void
1147ForwardOperand(InstructionNode* treeNode,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001148 InstrTreeNode* parent,
1149 int operandNum)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001150{
Vikram S. Adve243dd452001-09-18 13:03:13 +00001151 assert(treeNode && parent && "Invalid invocation of ForwardOperand");
1152
Chris Lattner20b1ea02001-09-14 03:47:57 +00001153 Instruction* unusedOp = treeNode->getInstruction();
1154 Value* fwdOp = unusedOp->getOperand(operandNum);
Vikram S. Adve243dd452001-09-18 13:03:13 +00001155
1156 // The parent itself may be a list node, so find the real parent instruction
1157 while (parent->getNodeType() != InstrTreeNode::NTInstructionNode)
1158 {
1159 parent = parent->parent();
1160 assert(parent && "ERROR: Non-instruction node has no parent in tree.");
1161 }
1162 InstructionNode* parentInstrNode = (InstructionNode*) parent;
1163
1164 Instruction* userInstr = parentInstrNode->getInstruction();
Chris Lattner9c461082002-02-03 07:50:56 +00001165 MachineCodeForInstruction &mvec = MachineCodeForInstruction::get(userInstr);
Vikram S. Adve74825322002-03-18 03:15:35 +00001166
1167 // The parent's mvec would be empty if it was itself forwarded.
1168 // Recursively call ForwardOperand in that case...
1169 //
1170 if (mvec.size() == 0)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001171 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001172 assert(parent->parent() != NULL &&
1173 "Parent could not have been forwarded, yet has no instructions?");
1174 ForwardOperand(treeNode, parent->parent(), operandNum);
1175 }
1176 else
1177 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001178 for (unsigned i=0, N=mvec.size(); i < N; i++)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001179 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001180 MachineInstr* minstr = mvec[i];
1181 for (unsigned i=0, numOps=minstr->getNumOperands(); i < numOps; ++i)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001182 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001183 const MachineOperand& mop = minstr->getOperand(i);
1184 if (mop.getOperandType() == MachineOperand::MO_VirtualRegister &&
1185 mop.getVRegValue() == unusedOp)
Vikram S. Adve242a8082002-05-19 15:25:51 +00001186 minstr->SetMachineOperandVal(i,
Vikram S. Adve74825322002-03-18 03:15:35 +00001187 MachineOperand::MO_VirtualRegister, fwdOp);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001188 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001189
1190 for (unsigned i=0,numOps=minstr->getNumImplicitRefs(); i<numOps; ++i)
1191 if (minstr->getImplicitRef(i) == unusedOp)
Vikram S. Adve242a8082002-05-19 15:25:51 +00001192 minstr->setImplicitRef(i, fwdOp,
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001193 minstr->implicitRefIsDefined(i),
1194 minstr->implicitRefIsDefinedAndUsed(i));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001195 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001196 }
1197}
1198
1199
Vikram S. Adve242a8082002-05-19 15:25:51 +00001200inline bool
1201AllUsesAreBranches(const Instruction* setccI)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001202{
Vikram S. Adve242a8082002-05-19 15:25:51 +00001203 for (Value::use_const_iterator UI=setccI->use_begin(), UE=setccI->use_end();
1204 UI != UE; ++UI)
1205 if (! isa<TmpInstruction>(*UI) // ignore tmp instructions here
1206 && cast<Instruction>(*UI)->getOpcode() != Instruction::Br)
1207 return false;
1208 return true;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001209}
1210
Vikram S. Advefb361122001-10-22 13:36:31 +00001211//******************* Externally Visible Functions *************************/
1212
Vikram S. Advefb361122001-10-22 13:36:31 +00001213//------------------------------------------------------------------------
1214// External Function: ThisIsAChainRule
1215//
1216// Purpose:
1217// Check if a given BURG rule is a chain rule.
1218//------------------------------------------------------------------------
1219
1220extern bool
1221ThisIsAChainRule(int eruleno)
1222{
1223 switch(eruleno)
1224 {
1225 case 111: // stmt: reg
1226 case 113: // stmt: bool
1227 case 123:
1228 case 124:
1229 case 125:
1230 case 126:
1231 case 127:
1232 case 128:
1233 case 129:
1234 case 130:
1235 case 131:
1236 case 132:
1237 case 133:
1238 case 155:
1239 case 221:
1240 case 222:
1241 case 241:
1242 case 242:
1243 case 243:
1244 case 244:
Vikram S. Adve85e1e9c2002-04-01 20:28:48 +00001245 case 321:
Vikram S. Advefb361122001-10-22 13:36:31 +00001246 return true; break;
1247
1248 default:
1249 return false; break;
1250 }
1251}
Chris Lattner20b1ea02001-09-14 03:47:57 +00001252
1253
1254//------------------------------------------------------------------------
1255// External Function: GetInstructionsByRule
1256//
1257// Purpose:
1258// Choose machine instructions for the SPARC according to the
1259// patterns chosen by the BURG-generated parser.
1260//------------------------------------------------------------------------
1261
Vikram S. Adve74825322002-03-18 03:15:35 +00001262void
Chris Lattner20b1ea02001-09-14 03:47:57 +00001263GetInstructionsByRule(InstructionNode* subtreeRoot,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001264 int ruleForNode,
1265 short* nts,
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001266 TargetMachine &target,
Vikram S. Adve74825322002-03-18 03:15:35 +00001267 vector<MachineInstr*>& mvec)
Chris Lattner20b1ea02001-09-14 03:47:57 +00001268{
Chris Lattner20b1ea02001-09-14 03:47:57 +00001269 bool checkCast = false; // initialize here to use fall-through
Chris Lattner20b1ea02001-09-14 03:47:57 +00001270 int nextRule;
1271 int forwardOperandNum = -1;
Vikram S. Adve74825322002-03-18 03:15:35 +00001272 unsigned int allocaSize = 0;
1273 MachineInstr* M, *M2;
1274 unsigned int L;
1275
1276 mvec.clear();
Chris Lattner20b1ea02001-09-14 03:47:57 +00001277
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001278 // If the code for this instruction was folded into the parent (user),
1279 // then do nothing!
1280 if (subtreeRoot->isFoldedIntoParent())
1281 return;
1282
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001283 //
1284 // Let's check for chain rules outside the switch so that we don't have
1285 // to duplicate the list of chain rule production numbers here again
1286 //
1287 if (ThisIsAChainRule(ruleForNode))
Chris Lattner20b1ea02001-09-14 03:47:57 +00001288 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001289 // Chain rules have a single nonterminal on the RHS.
1290 // Get the rule that matches the RHS non-terminal and use that instead.
1291 //
1292 assert(nts[0] && ! nts[1]
1293 && "A chain rule should have only one RHS non-terminal!");
1294 nextRule = burm_rule(subtreeRoot->state, nts[0]);
1295 nts = burm_nts[nextRule];
Vikram S. Adve74825322002-03-18 03:15:35 +00001296 GetInstructionsByRule(subtreeRoot, nextRule, nts, target, mvec);
Chris Lattner20b1ea02001-09-14 03:47:57 +00001297 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001298 else
Chris Lattner20b1ea02001-09-14 03:47:57 +00001299 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001300 switch(ruleForNode) {
1301 case 1: // stmt: Ret
1302 case 2: // stmt: RetValue(reg)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001303 { // NOTE: Prepass of register allocation is responsible
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001304 // for moving return value to appropriate register.
1305 // Mark the return-address register as a hidden virtual reg.
Vikram S. Advea995e602001-10-11 04:23:19 +00001306 // Mark the return value register as an implicit ref of
1307 // the machine instruction.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001308 // Finally put a NOP in the delay slot.
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001309 ReturnInst *returnInstr =
1310 cast<ReturnInst>(subtreeRoot->getInstruction());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001311 assert(returnInstr->getOpcode() == Instruction::Ret);
1312
Chris Lattner9c461082002-02-03 07:50:56 +00001313 Instruction* returnReg = new TmpInstruction(returnInstr);
1314 MachineCodeForInstruction::get(returnInstr).addTemp(returnReg);
Vikram S. Advefb361122001-10-22 13:36:31 +00001315
Vikram S. Adve74825322002-03-18 03:15:35 +00001316 M = new MachineInstr(JMPLRET);
1317 M->SetMachineOperandReg(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001318 returnReg);
Vikram S. Adve74825322002-03-18 03:15:35 +00001319 M->SetMachineOperandConst(1,MachineOperand::MO_SignExtendedImmed,
Chris Lattner697954c2002-01-20 22:54:45 +00001320 (int64_t)8);
Vikram S. Adve74825322002-03-18 03:15:35 +00001321 M->SetMachineOperandReg(2, target.getRegInfo().getZeroRegNum());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001322
Vikram S. Advea995e602001-10-11 04:23:19 +00001323 if (returnInstr->getReturnValue() != NULL)
Vikram S. Adve74825322002-03-18 03:15:35 +00001324 M->addImplicitRef(returnInstr->getReturnValue());
Vikram S. Advea995e602001-10-11 04:23:19 +00001325
Vikram S. Adve74825322002-03-18 03:15:35 +00001326 mvec.push_back(M);
1327 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001328
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001329 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001330 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001331
1332 case 3: // stmt: Store(reg,reg)
1333 case 4: // stmt: Store(reg,ptrreg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001334 mvec.push_back(new MachineInstr(
1335 ChooseStoreInstruction(
1336 subtreeRoot->leftChild()->getValue()->getType())));
1337 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001338 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001339
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001340 case 5: // stmt: BrUncond
Vikram S. Adve74825322002-03-18 03:15:35 +00001341 M = new MachineInstr(BA);
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001342 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001343 cast<BranchInst>(subtreeRoot->getInstruction())->getSuccessor(0));
Vikram S. Adve74825322002-03-18 03:15:35 +00001344 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001345
1346 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001347 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001348 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001349
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001350 case 206: // stmt: BrCond(setCCconst)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001351 { // setCCconst => boolean was computed with `%b = setCC type reg1 const'
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001352 // If the constant is ZERO, we can use the branch-on-integer-register
1353 // instructions and avoid the SUBcc instruction entirely.
1354 // Otherwise this is just the same as case 5, so just fall through.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001355 //
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001356 InstrTreeNode* constNode = subtreeRoot->leftChild()->rightChild();
1357 assert(constNode &&
1358 constNode->getNodeType() ==InstrTreeNode::NTConstNode);
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001359 Constant *constVal = cast<Constant>(constNode->getValue());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001360 bool isValidConst;
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001361
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001362 if ((constVal->getType()->isIntegral()
Chris Lattner9b625032002-05-06 16:15:30 +00001363 || isa<PointerType>(constVal->getType()))
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001364 && GetConstantValueAsSignedInt(constVal, isValidConst) == 0
1365 && isValidConst)
1366 {
1367 // That constant is a zero after all...
1368 // Use the left child of setCC as the first argument!
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001369 // Mark the setCC node so that no code is generated for it.
1370 InstructionNode* setCCNode = (InstructionNode*)
1371 subtreeRoot->leftChild();
1372 assert(setCCNode->getOpLabel() == SetCCOp);
1373 setCCNode->markFoldedIntoParent();
1374
1375 BranchInst* brInst=cast<BranchInst>(subtreeRoot->getInstruction());
1376
Vikram S. Adve74825322002-03-18 03:15:35 +00001377 M = new MachineInstr(ChooseBprInstruction(subtreeRoot));
1378 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001379 setCCNode->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001380 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
1381 brInst->getSuccessor(0));
1382 mvec.push_back(M);
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001383
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001384 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001385 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001386
1387 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001388 M = new MachineInstr(BA);
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001389 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001390 brInst->getSuccessor(1));
Vikram S. Adve74825322002-03-18 03:15:35 +00001391 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001392
1393 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001394 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001395
1396 break;
1397 }
1398 // ELSE FALL THROUGH
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001399 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001400
1401 case 6: // stmt: BrCond(bool)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001402 { // bool => boolean was computed with some boolean operator
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001403 // (SetCC, Not, ...). We need to check whether the type was a FP,
1404 // signed int or unsigned int, and check the branching condition in
1405 // order to choose the branch to use.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001406 // If it is an integer CC, we also need to find the unique
1407 // TmpInstruction representing that CC.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001408 //
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001409 BranchInst* brInst = cast<BranchInst>(subtreeRoot->getInstruction());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001410 bool isFPBranch;
Vikram S. Adve74825322002-03-18 03:15:35 +00001411 M = new MachineInstr(ChooseBccInstruction(subtreeRoot, isFPBranch));
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001412
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001413 Value* ccValue = GetTmpForCC(subtreeRoot->leftChild()->getValue(),
1414 brInst->getParent()->getParent(),
1415 isFPBranch? Type::FloatTy : Type::IntTy);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001416
Vikram S. Adve74825322002-03-18 03:15:35 +00001417 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister, ccValue);
1418 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
1419 brInst->getSuccessor(0));
1420 mvec.push_back(M);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001421
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001422 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001423 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001424
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001425 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001426 M = new MachineInstr(BA);
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001427 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
Vikram S. Adve74825322002-03-18 03:15:35 +00001428 brInst->getSuccessor(1));
1429 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001430
1431 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001432 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001433 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001434 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001435
1436 case 208: // stmt: BrCond(boolconst)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001437 {
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001438 // boolconst => boolean is a constant; use BA to first or second label
Chris Lattnere9bb2df2001-12-03 22:26:30 +00001439 Constant* constVal =
1440 cast<Constant>(subtreeRoot->leftChild()->getValue());
1441 unsigned dest = cast<ConstantBool>(constVal)->getValue()? 0 : 1;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001442
Vikram S. Adve74825322002-03-18 03:15:35 +00001443 M = new MachineInstr(BA);
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001444 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
Chris Lattner35504202002-04-27 03:14:39 +00001445 cast<BranchInst>(subtreeRoot->getInstruction())->getSuccessor(dest));
Vikram S. Adve74825322002-03-18 03:15:35 +00001446 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001447
1448 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001449 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001450 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001451 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001452
1453 case 8: // stmt: BrCond(boolreg)
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001454 { // boolreg => boolean is stored in an existing register.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001455 // Just use the branch-on-integer-register instruction!
1456 //
Vikram S. Adve74825322002-03-18 03:15:35 +00001457 M = new MachineInstr(BRNZ);
1458 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001459 subtreeRoot->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001460 M->SetMachineOperandVal(1, MachineOperand::MO_PCRelativeDisp,
Chris Lattner35504202002-04-27 03:14:39 +00001461 cast<BranchInst>(subtreeRoot->getInstruction())->getSuccessor(0));
Vikram S. Adve74825322002-03-18 03:15:35 +00001462 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001463
1464 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001465 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001466
1467 // false branch
Vikram S. Adve74825322002-03-18 03:15:35 +00001468 M = new MachineInstr(BA);
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001469 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
Chris Lattner35504202002-04-27 03:14:39 +00001470 cast<BranchInst>(subtreeRoot->getInstruction())->getSuccessor(1));
Vikram S. Adve74825322002-03-18 03:15:35 +00001471 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001472
1473 // delay slot
Vikram S. Adve74825322002-03-18 03:15:35 +00001474 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001475 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001476 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00001477
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001478 case 9: // stmt: Switch(reg)
1479 assert(0 && "*** SWITCH instruction is not implemented yet.");
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001480 break;
Chris Lattner20b1ea02001-09-14 03:47:57 +00001481
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001482 case 10: // reg: VRegList(reg, reg)
1483 assert(0 && "VRegList should never be the topmost non-chain rule");
1484 break;
1485
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001486 case 21: // bool: Not(bool): Both these are implemented as:
Vikram S. Adve85e1e9c2002-04-01 20:28:48 +00001487 case 421: // reg: BNot(reg) : reg = reg XOR-NOT 0
Vikram S. Adve74825322002-03-18 03:15:35 +00001488 M = new MachineInstr(XNOR);
1489 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1490 subtreeRoot->leftChild()->getValue());
1491 M->SetMachineOperandReg(1, target.getRegInfo().getZeroRegNum());
1492 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
1493 subtreeRoot->getValue());
1494 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001495 break;
1496
1497 case 322: // reg: ToBoolTy(bool):
1498 case 22: // reg: ToBoolTy(reg):
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001499 {
1500 const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Chris Lattner9b625032002-05-06 16:15:30 +00001501 assert(opType->isIntegral() || isa<PointerType>(opType)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001502 || opType == Type::BoolTy);
Vikram S. Adve74825322002-03-18 03:15:35 +00001503 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001504 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001505 }
1506
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001507 case 23: // reg: ToUByteTy(reg)
1508 case 25: // reg: ToUShortTy(reg)
1509 case 27: // reg: ToUIntTy(reg)
1510 case 29: // reg: ToULongTy(reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001511 {
Vikram S. Adve242a8082002-05-19 15:25:51 +00001512 Instruction* destI = subtreeRoot->getInstruction();
1513 Value* opVal = subtreeRoot->leftChild()->getValue();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001514 const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Vikram S. Adve1e606692002-07-31 21:01:34 +00001515 if (opType->isIntegral()
1516 || isa<PointerType>(opType)
1517 || opType == Type::BoolTy)
1518 {
1519 unsigned opSize = target.DataLayout.getTypeSize(opType);
1520 unsigned destSize = target.DataLayout.getTypeSize(destI->getType());
1521 if (opSize > destSize ||
1522 (opType->isSigned()
1523 && destSize < target.DataLayout.getIntegerRegize()))
1524 { // operand is larger than dest,
1525 // OR both are equal but smaller than the full register size
1526 // AND operand is signed, so it may have extra sign bits:
1527 // mask high bits using AND
1528 M = Create3OperandInstr(AND, opVal,
1529 ConstantUInt::get(Type::ULongTy,
1530 ((uint64_t) 1 << 8*destSize) - 1),
1531 destI);
1532 mvec.push_back(M);
1533 }
1534 else
1535 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve242a8082002-05-19 15:25:51 +00001536 }
Vikram S. Adve1e606692002-07-31 21:01:34 +00001537 else if (opType->isFloatingPoint())
1538 CreateCodeToConvertIntToFloat(target, opVal, destI, mvec,
1539 MachineCodeForInstruction::get(destI));
Vikram S. Adve242a8082002-05-19 15:25:51 +00001540 else
Vikram S. Adve1e606692002-07-31 21:01:34 +00001541 assert(0 && "Unrecognized operand type for convert-to-unsigned");
1542
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001543 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001544 }
1545
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001546 case 24: // reg: ToSByteTy(reg)
1547 case 26: // reg: ToShortTy(reg)
1548 case 28: // reg: ToIntTy(reg)
1549 case 30: // reg: ToLongTy(reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001550 {
Vikram S. Adve242a8082002-05-19 15:25:51 +00001551 Instruction* destI = subtreeRoot->getInstruction();
1552 Value* opVal = subtreeRoot->leftChild()->getValue();
1553 MachineCodeForInstruction& mcfi =MachineCodeForInstruction::get(destI);
Vikram S. Adve1e606692002-07-31 21:01:34 +00001554
Vikram S. Adve242a8082002-05-19 15:25:51 +00001555 const Type* opType = opVal->getType();
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001556 if (opType->isIntegral()
Chris Lattner9b625032002-05-06 16:15:30 +00001557 || isa<PointerType>(opType)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001558 || opType == Type::BoolTy)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001559 {
Vikram S. Adve242a8082002-05-19 15:25:51 +00001560 // These operand types have the same format as the destination,
1561 // but may have different size: add sign bits or mask as needed.
1562 //
1563 const Type* destType = destI->getType();
1564 unsigned opSize = target.DataLayout.getTypeSize(opType);
1565 unsigned destSize = target.DataLayout.getTypeSize(destType);
Vikram S. Adve1e606692002-07-31 21:01:34 +00001566 if (opSize < destSize && !opType->isSigned())
1567 { // operand is unsigned and smaller than dest: sign-extend
Vikram S. Adve242a8082002-05-19 15:25:51 +00001568 target.getInstrInfo().CreateSignExtensionInstructions(target, destI->getParent()->getParent(), opVal, 8*opSize, destI, mvec, mcfi);
1569 }
1570 else if (opSize > destSize)
1571 { // operand is larger than dest: mask high bits using AND
1572 // and then sign-extend using SRA by 0!
1573 //
1574 TmpInstruction *tmpI = new TmpInstruction(destType, opVal,
1575 destI, "maskHi");
1576 mcfi.addTemp(tmpI);
1577 M = Create3OperandInstr(AND, opVal,
1578 ConstantUInt::get(Type::UIntTy,
1579 ((uint64_t) 1 << 8*destSize)-1),
1580 tmpI);
1581 mvec.push_back(M);
1582
1583 target.getInstrInfo().CreateSignExtensionInstructions(target, destI->getParent()->getParent(), tmpI, 8*destSize, destI, mvec, mcfi);
1584 }
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001585 else
Vikram S. Adve1e606692002-07-31 21:01:34 +00001586 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001587 }
Vikram S. Adve1e606692002-07-31 21:01:34 +00001588 else if (opType->isFloatingPoint())
1589 CreateCodeToConvertIntToFloat(target, opVal, destI, mvec, mcfi);
1590 else
1591 assert(0 && "Unrecognized operand type for convert-to-signed");
1592
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001593 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001594 }
1595
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001596 case 31: // reg: ToFloatTy(reg):
1597 case 32: // reg: ToDoubleTy(reg):
1598 case 232: // reg: ToDoubleTy(Constant):
1599
1600 // If this instruction has a parent (a user) in the tree
1601 // and the user is translated as an FsMULd instruction,
1602 // then the cast is unnecessary. So check that first.
1603 // In the future, we'll want to do the same for the FdMULq instruction,
1604 // so do the check here instead of only for ToFloatTy(reg).
1605 //
1606 if (subtreeRoot->parent() != NULL &&
Chris Lattner9c461082002-02-03 07:50:56 +00001607 MachineCodeForInstruction::get(((InstructionNode*)subtreeRoot->parent())->getInstruction())[0]->getOpCode() == FSMULD)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001608 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001609 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001610 }
1611 else
1612 {
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001613 Value* leftVal = subtreeRoot->leftChild()->getValue();
1614 const Type* opType = leftVal->getType();
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00001615 MachineOpCode opCode=ChooseConvertToFloatInstr(
1616 subtreeRoot->getOpLabel(), opType);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001617 if (opCode == INVALID_OPCODE) // no conversion needed
1618 {
Vikram S. Adve74825322002-03-18 03:15:35 +00001619 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001620 }
1621 else
1622 {
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001623 // If the source operand is a non-FP type it must be
1624 // first copied from int to float register via memory!
1625 Instruction *dest = subtreeRoot->getInstruction();
1626 Value* srcForCast;
1627 int n = 0;
Vikram S. Adve242a8082002-05-19 15:25:51 +00001628 if (! opType->isFloatingPoint())
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001629 {
1630 // Create a temporary to represent the FP register
1631 // into which the integer will be copied via memory.
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001632 // The type of this temporary will determine the FP
1633 // register used: single-prec for a 32-bit int or smaller,
1634 // double-prec for a 64-bit int.
1635 //
1636 const Type* srcTypeToUse =
1637 (leftVal->getType() == Type::LongTy)? Type::DoubleTy
1638 : Type::FloatTy;
1639
Chris Lattner9c461082002-02-03 07:50:56 +00001640 srcForCast = new TmpInstruction(srcTypeToUse, dest);
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00001641 MachineCodeForInstruction &destMCFI =
Chris Lattner9c461082002-02-03 07:50:56 +00001642 MachineCodeForInstruction::get(dest);
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00001643 destMCFI.addTemp(srcForCast);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001644
Vikram S. Adve242a8082002-05-19 15:25:51 +00001645 target.getInstrInfo().CreateCodeToCopyIntToFloat(target,
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001646 dest->getParent()->getParent(),
1647 leftVal, (TmpInstruction*) srcForCast,
Vikram S. Adve242a8082002-05-19 15:25:51 +00001648 mvec, destMCFI);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001649 }
1650 else
1651 srcForCast = leftVal;
1652
Vikram S. Adve74825322002-03-18 03:15:35 +00001653 M = new MachineInstr(opCode);
1654 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
1655 srcForCast);
1656 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
1657 dest);
1658 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001659 }
1660 }
1661 break;
1662
1663 case 19: // reg: ToArrayTy(reg):
1664 case 20: // reg: ToPointerTy(reg):
Vikram S. Adve74825322002-03-18 03:15:35 +00001665 forwardOperandNum = 0; // forward first operand to user
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001666 break;
1667
1668 case 233: // reg: Add(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001669 M = CreateAddConstInstruction(subtreeRoot);
1670 if (M != NULL)
1671 {
1672 mvec.push_back(M);
1673 break;
1674 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001675 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001676
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001677 case 33: // reg: Add(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001678 mvec.push_back(new MachineInstr(ChooseAddInstruction(subtreeRoot)));
1679 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001680 break;
1681
1682 case 234: // reg: Sub(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001683 M = CreateSubConstInstruction(subtreeRoot);
1684 if (M != NULL)
1685 {
1686 mvec.push_back(M);
1687 break;
1688 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001689 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001690
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001691 case 34: // reg: Sub(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001692 mvec.push_back(new MachineInstr(ChooseSubInstructionByType(
1693 subtreeRoot->getInstruction()->getType())));
1694 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001695 break;
1696
1697 case 135: // reg: Mul(todouble, todouble)
1698 checkCast = true;
1699 // FALL THROUGH
1700
1701 case 35: // reg: Mul(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001702 {
1703 MachineOpCode forceOp = ((checkCast && BothFloatToDouble(subtreeRoot))
1704 ? FSMULD
1705 : INVALID_MACHINE_OPCODE);
Vikram S. Adve242a8082002-05-19 15:25:51 +00001706 Instruction* mulInstr = subtreeRoot->getInstruction();
1707 CreateMulInstruction(target, mulInstr->getParent()->getParent(),
Vikram S. Adve74825322002-03-18 03:15:35 +00001708 subtreeRoot->leftChild()->getValue(),
1709 subtreeRoot->rightChild()->getValue(),
Vikram S. Adve242a8082002-05-19 15:25:51 +00001710 mulInstr, mvec,
1711 MachineCodeForInstruction::get(mulInstr),forceOp);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001712 break;
Vikram S. Adve74825322002-03-18 03:15:35 +00001713 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001714 case 335: // reg: Mul(todouble, todoubleConst)
1715 checkCast = true;
1716 // FALL THROUGH
1717
1718 case 235: // reg: Mul(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001719 {
1720 MachineOpCode forceOp = ((checkCast && BothFloatToDouble(subtreeRoot))
1721 ? FSMULD
1722 : INVALID_MACHINE_OPCODE);
Vikram S. Adve242a8082002-05-19 15:25:51 +00001723 Instruction* mulInstr = subtreeRoot->getInstruction();
1724 CreateMulInstruction(target, mulInstr->getParent()->getParent(),
Vikram S. Adve74825322002-03-18 03:15:35 +00001725 subtreeRoot->leftChild()->getValue(),
1726 subtreeRoot->rightChild()->getValue(),
Vikram S. Adve242a8082002-05-19 15:25:51 +00001727 mulInstr, mvec,
1728 MachineCodeForInstruction::get(mulInstr),
1729 forceOp);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001730 break;
Vikram S. Adve74825322002-03-18 03:15:35 +00001731 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001732 case 236: // reg: Div(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001733 L = mvec.size();
1734 CreateDivConstInstruction(target, subtreeRoot, mvec);
1735 if (mvec.size() > L)
1736 break;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001737 // ELSE FALL THROUGH
Vikram S. Adve74825322002-03-18 03:15:35 +00001738
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001739 case 36: // reg: Div(reg, reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001740 mvec.push_back(new MachineInstr(ChooseDivInstruction(target, subtreeRoot)));
1741 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001742 break;
1743
1744 case 37: // reg: Rem(reg, reg)
1745 case 237: // reg: Rem(reg, Constant)
Vikram S. Adve510eec72001-11-04 21:59:14 +00001746 {
1747 Instruction* remInstr = subtreeRoot->getInstruction();
1748
Chris Lattner9c461082002-02-03 07:50:56 +00001749 TmpInstruction* quot = new TmpInstruction(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001750 subtreeRoot->leftChild()->getValue(),
1751 subtreeRoot->rightChild()->getValue());
Chris Lattner9c461082002-02-03 07:50:56 +00001752 TmpInstruction* prod = new TmpInstruction(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001753 quot,
1754 subtreeRoot->rightChild()->getValue());
Chris Lattner9c461082002-02-03 07:50:56 +00001755 MachineCodeForInstruction::get(remInstr).addTemp(quot).addTemp(prod);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001756
Vikram S. Adve74825322002-03-18 03:15:35 +00001757 M = new MachineInstr(ChooseDivInstruction(target, subtreeRoot));
1758 Set3OperandsFromInstr(M, subtreeRoot, target);
1759 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,quot);
1760 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001761
Vikram S. Adve74825322002-03-18 03:15:35 +00001762 M = new MachineInstr(ChooseMulInstructionByType(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001763 subtreeRoot->getInstruction()->getType()));
Vikram S. Adve74825322002-03-18 03:15:35 +00001764 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,quot);
1765 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
Vikram S. Adve510eec72001-11-04 21:59:14 +00001766 subtreeRoot->rightChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001767 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,prod);
1768 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001769
Vikram S. Adve74825322002-03-18 03:15:35 +00001770 M = new MachineInstr(ChooseSubInstructionByType(
Vikram S. Adve510eec72001-11-04 21:59:14 +00001771 subtreeRoot->getInstruction()->getType()));
Vikram S. Adve74825322002-03-18 03:15:35 +00001772 Set3OperandsFromInstr(M, subtreeRoot, target);
1773 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,prod);
1774 mvec.push_back(M);
Vikram S. Adve510eec72001-11-04 21:59:14 +00001775
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001776 break;
Vikram S. Adve510eec72001-11-04 21:59:14 +00001777 }
1778
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001779 case 38: // bool: And(bool, bool)
1780 case 238: // bool: And(bool, boolconst)
1781 case 338: // reg : BAnd(reg, reg)
1782 case 538: // reg : BAnd(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001783 mvec.push_back(new MachineInstr(AND));
1784 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001785 break;
1786
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001787 case 138: // bool: And(bool, not)
1788 case 438: // bool: BAnd(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001789 mvec.push_back(new MachineInstr(ANDN));
1790 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001791 break;
1792
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001793 case 39: // bool: Or(bool, bool)
1794 case 239: // bool: Or(bool, boolconst)
1795 case 339: // reg : BOr(reg, reg)
1796 case 539: // reg : BOr(reg, Constant)
Vikram S. Adve242a8082002-05-19 15:25:51 +00001797 mvec.push_back(new MachineInstr(OR));
Vikram S. Adve74825322002-03-18 03:15:35 +00001798 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001799 break;
1800
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001801 case 139: // bool: Or(bool, not)
1802 case 439: // bool: BOr(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001803 mvec.push_back(new MachineInstr(ORN));
1804 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001805 break;
1806
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001807 case 40: // bool: Xor(bool, bool)
1808 case 240: // bool: Xor(bool, boolconst)
1809 case 340: // reg : BXor(reg, reg)
1810 case 540: // reg : BXor(reg, Constant)
Vikram S. Adve74825322002-03-18 03:15:35 +00001811 mvec.push_back(new MachineInstr(XOR));
1812 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001813 break;
1814
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001815 case 140: // bool: Xor(bool, not)
1816 case 440: // bool: BXor(bool, not)
Vikram S. Adve74825322002-03-18 03:15:35 +00001817 mvec.push_back(new MachineInstr(XNOR));
1818 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001819 break;
1820
1821 case 41: // boolconst: SetCC(reg, Constant)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001822 //
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001823 // If the SetCC was folded into the user (parent), it will be
1824 // caught above. All other cases are the same as case 42,
1825 // so just fall through.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001826 //
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001827 case 42: // bool: SetCC(reg, reg):
1828 {
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001829 // This generates a SUBCC instruction, putting the difference in
1830 // a result register, and setting a condition code.
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001831 //
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001832 // If the boolean result of the SetCC is used by anything other
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001833 // than a branch instruction, or if it is used outside the current
1834 // basic block, the boolean must be
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001835 // computed and stored in the result register. Otherwise, discard
1836 // the difference (by using %g0) and keep only the condition code.
1837 //
1838 // To compute the boolean result in a register we use a conditional
1839 // move, unless the result of the SUBCC instruction can be used as
1840 // the bool! This assumes that zero is FALSE and any non-zero
1841 // integer is TRUE.
1842 //
1843 InstructionNode* parentNode = (InstructionNode*) subtreeRoot->parent();
1844 Instruction* setCCInstr = subtreeRoot->getInstruction();
Vikram S. Adve242a8082002-05-19 15:25:51 +00001845
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001846 bool keepBoolVal = parentNode == NULL ||
1847 ! AllUsesAreBranches(setCCInstr);
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001848 bool subValIsBoolVal = setCCInstr->getOpcode() == Instruction::SetNE;
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001849 bool keepSubVal = keepBoolVal && subValIsBoolVal;
1850 bool computeBoolVal = keepBoolVal && ! subValIsBoolVal;
1851
1852 bool mustClearReg;
1853 int valueToMove;
Chris Lattner8e5c0b42001-11-07 14:01:59 +00001854 MachineOpCode movOpCode = 0;
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001855
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001856 // Mark the 4th operand as being a CC register, and as a def
1857 // A TmpInstruction is created to represent the CC "result".
1858 // Unlike other instances of TmpInstruction, this one is used
1859 // by machine code of multiple LLVM instructions, viz.,
1860 // the SetCC and the branch. Make sure to get the same one!
1861 // Note that we do this even for FP CC registers even though they
1862 // are explicit operands, because the type of the operand
1863 // needs to be a floating point condition code, not an integer
1864 // condition code. Think of this as casting the bool result to
1865 // a FP condition code register.
1866 //
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00001867 Value* leftVal = subtreeRoot->leftChild()->getValue();
Chris Lattner9b625032002-05-06 16:15:30 +00001868 bool isFPCompare = leftVal->getType()->isFloatingPoint();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001869
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001870 TmpInstruction* tmpForCC = GetTmpForCC(setCCInstr,
1871 setCCInstr->getParent()->getParent(),
Chris Lattner9b625032002-05-06 16:15:30 +00001872 isFPCompare ? Type::FloatTy : Type::IntTy);
Chris Lattner9c461082002-02-03 07:50:56 +00001873 MachineCodeForInstruction::get(setCCInstr).addTemp(tmpForCC);
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001874
1875 if (! isFPCompare)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001876 {
1877 // Integer condition: dest. should be %g0 or an integer register.
1878 // If result must be saved but condition is not SetEQ then we need
1879 // a separate instruction to compute the bool result, so discard
1880 // result of SUBcc instruction anyway.
1881 //
Vikram S. Adve74825322002-03-18 03:15:35 +00001882 M = new MachineInstr(SUBcc);
1883 Set3OperandsFromInstr(M, subtreeRoot, target, ! keepSubVal);
1884 M->SetMachineOperandVal(3, MachineOperand::MO_CCRegister,
1885 tmpForCC, /*def*/true);
1886 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001887
1888 if (computeBoolVal)
1889 { // recompute bool using the integer condition codes
1890 movOpCode =
1891 ChooseMovpccAfterSub(subtreeRoot,mustClearReg,valueToMove);
1892 }
1893 }
1894 else
1895 {
1896 // FP condition: dest of FCMP should be some FCCn register
Vikram S. Adve74825322002-03-18 03:15:35 +00001897 M = new MachineInstr(ChooseFcmpInstruction(subtreeRoot));
1898 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
Vikram S. Adveff5a09e2001-11-08 05:04:09 +00001899 tmpForCC);
Vikram S. Adve74825322002-03-18 03:15:35 +00001900 M->SetMachineOperandVal(1,MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001901 subtreeRoot->leftChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001902 M->SetMachineOperandVal(2,MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001903 subtreeRoot->rightChild()->getValue());
Vikram S. Adve74825322002-03-18 03:15:35 +00001904 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001905
1906 if (computeBoolVal)
1907 {// recompute bool using the FP condition codes
1908 mustClearReg = true;
1909 valueToMove = 1;
1910 movOpCode = ChooseMovFpccInstruction(subtreeRoot);
1911 }
1912 }
1913
1914 if (computeBoolVal)
1915 {
1916 if (mustClearReg)
1917 {// Unconditionally set register to 0
Vikram S. Adve74825322002-03-18 03:15:35 +00001918 M = new MachineInstr(SETHI);
1919 M->SetMachineOperandConst(0,MachineOperand::MO_UnextendedImmed,
1920 (int64_t)0);
1921 M->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,
1922 setCCInstr);
1923 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001924 }
1925
1926 // Now conditionally move `valueToMove' (0 or 1) into the register
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001927 // Mark the register as a use (as well as a def) because the old
1928 // value should be retained if the condition is false.
Vikram S. Adve74825322002-03-18 03:15:35 +00001929 M = new MachineInstr(movOpCode);
1930 M->SetMachineOperandVal(0, MachineOperand::MO_CCRegister,
1931 tmpForCC);
1932 M->SetMachineOperandConst(1, MachineOperand::MO_UnextendedImmed,
1933 valueToMove);
1934 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
Vikram S. Adve6418eac2002-07-08 23:30:14 +00001935 setCCInstr, /*isDef*/ true,
1936 /*isDefAndUse*/ true);
Vikram S. Adve74825322002-03-18 03:15:35 +00001937 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001938 }
1939 break;
1940 }
1941
1942 case 43: // boolreg: VReg
1943 case 44: // boolreg: Constant
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001944 break;
1945
1946 case 51: // reg: Load(reg)
1947 case 52: // reg: Load(ptrreg)
1948 case 53: // reg: LoadIdx(reg,reg)
1949 case 54: // reg: LoadIdx(ptrreg,reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00001950 mvec.push_back(new MachineInstr(ChooseLoadInstruction(
1951 subtreeRoot->getValue()->getType())));
1952 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001953 break;
1954
1955 case 55: // reg: GetElemPtr(reg)
1956 case 56: // reg: GetElemPtrIdx(reg,reg)
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001957 // If the GetElemPtr was folded into the user (parent), it will be
1958 // caught above. For other cases, we have to compute the address.
Vikram S. Adve74825322002-03-18 03:15:35 +00001959 mvec.push_back(new MachineInstr(ADD));
1960 SetOperandsForMemInstr(mvec, mvec.end()-1, subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001961 break;
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001962
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001963 case 57: // reg: Alloca: Implement as 1 instruction:
1964 { // add %fp, offsetFromFP -> result
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001965 AllocationInst* instr =
1966 cast<AllocationInst>(subtreeRoot->getInstruction());
1967 unsigned int tsize =
1968 target.findOptimalStorageSize(instr->getAllocatedType());
Vikram S. Adve74825322002-03-18 03:15:35 +00001969 assert(tsize != 0);
1970 CreateCodeForFixedSizeAlloca(target, instr, tsize, 1, mvec);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001971 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001972 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001973
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001974 case 58: // reg: Alloca(reg): Implement as 3 instructions:
1975 // mul num, typeSz -> tmp
1976 // sub %sp, tmp -> %sp
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001977 { // add %sp, frameSizeBelowDynamicArea -> result
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001978 AllocationInst* instr =
1979 cast<AllocationInst>(subtreeRoot->getInstruction());
Vikram S. Adve74825322002-03-18 03:15:35 +00001980 const Type* eltType = instr->getAllocatedType();
1981
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001982 // If #elements is constant, use simpler code for fixed-size allocas
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001983 int tsize = (int) target.findOptimalStorageSize(eltType);
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001984 Value* numElementsVal = NULL;
1985 bool isArray = instr->isArrayAllocation();
1986
1987 if (!isArray ||
1988 isa<Constant>(numElementsVal = instr->getArraySize()))
1989 { // total size is constant: generate code for fixed-size alloca
1990 unsigned int numElements = isArray?
1991 cast<ConstantUInt>(numElementsVal)->getValue() : 1;
1992 CreateCodeForFixedSizeAlloca(target, instr, tsize,
1993 numElements, mvec);
1994 }
Vikram S. Adve74825322002-03-18 03:15:35 +00001995 else // total size is not constant.
1996 CreateCodeForVariableSizeAlloca(target, instr, tsize,
Vikram S. Advefd3900a2002-03-24 03:33:02 +00001997 numElementsVal, mvec);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00001998 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00001999 }
Vikram S. Adve74825322002-03-18 03:15:35 +00002000
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002001 case 61: // reg: Call
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00002002 { // Generate a direct (CALL) or indirect (JMPL). depending
2003 // Mark the return-address register and the indirection
2004 // register (if any) as hidden virtual registers.
Vikram S. Advea995e602001-10-11 04:23:19 +00002005 // Also, mark the operands of the Call and return value (if
2006 // any) as implicit operands of the CALL machine instruction.
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002007 //
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00002008 // If this is a varargs function, floating point arguments
2009 // have to passed in integer registers so insert
2010 // copy-float-to-int instructions for each float operand.
2011 //
Chris Lattnerb00c5822001-10-02 03:41:24 +00002012 CallInst *callInstr = cast<CallInst>(subtreeRoot->getInstruction());
Chris Lattner749655f2001-10-13 06:54:30 +00002013 Value *callee = callInstr->getCalledValue();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002014
Vikram S. Advea10d1a72002-03-31 19:07:35 +00002015 // Create hidden virtual register for return address, with type void*.
Vikram S. Adve242a8082002-05-19 15:25:51 +00002016 TmpInstruction* retAddrReg =
Vikram S. Advea10d1a72002-03-31 19:07:35 +00002017 new TmpInstruction(PointerType::get(Type::VoidTy), callInstr);
Chris Lattner9c461082002-02-03 07:50:56 +00002018 MachineCodeForInstruction::get(callInstr).addTemp(retAddrReg);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002019
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002020 // Generate the machine instruction and its operands.
2021 // Use CALL for direct function calls; this optimistically assumes
2022 // the PC-relative address fits in the CALL address field (22 bits).
2023 // Use JMPL for indirect calls.
2024 //
Chris Lattnerb0d04722002-03-26 17:58:12 +00002025 if (isa<Function>(callee))
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002026 { // direct function call
Vikram S. Adve74825322002-03-18 03:15:35 +00002027 M = new MachineInstr(CALL);
2028 M->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp,
2029 callee);
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002030 }
2031 else
2032 { // indirect function call
Vikram S. Adve74825322002-03-18 03:15:35 +00002033 M = new MachineInstr(JMPLCALL);
2034 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
2035 callee);
2036 M->SetMachineOperandConst(1, MachineOperand::MO_SignExtendedImmed,
2037 (int64_t) 0);
2038 M->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,
2039 retAddrReg);
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002040 }
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002041
Vikram S. Adve74825322002-03-18 03:15:35 +00002042 mvec.push_back(M);
Vikram S. Advea10d1a72002-03-31 19:07:35 +00002043
Vikram S. Adve242a8082002-05-19 15:25:51 +00002044 const FunctionType* funcType =
2045 cast<FunctionType>(cast<PointerType>(callee->getType())
2046 ->getElementType());
2047 bool isVarArgs = funcType->isVarArg();
2048 bool noPrototype = isVarArgs && funcType->getNumParams() == 0;
Vikram S. Advedbc4fad2002-04-25 04:37:51 +00002049
Vikram S. Adve242a8082002-05-19 15:25:51 +00002050 // Use an annotation to pass information about call arguments
2051 // to the register allocator.
2052 CallArgsDescriptor* argDesc = new CallArgsDescriptor(callInstr,
2053 retAddrReg, isVarArgs, noPrototype);
2054 M->addAnnotation(argDesc);
Vikram S. Advea995e602001-10-11 04:23:19 +00002055
Vikram S. Adve242a8082002-05-19 15:25:51 +00002056 assert(callInstr->getOperand(0) == callee
2057 && "This is assumed in the loop below!");
2058
2059 for (unsigned i=1, N=callInstr->getNumOperands(); i < N; ++i)
2060 {
2061 Value* argVal = callInstr->getOperand(i);
2062 Instruction* intArgReg = NULL;
2063
2064 // Check for FP arguments to varargs functions.
2065 // Any such argument in the first $K$ args must be passed in an
2066 // integer register, where K = #integer argument registers.
2067 if (isVarArgs && argVal->getType()->isFloatingPoint())
2068 {
2069 // If it is a function with no prototype, pass value
2070 // as an FP value as well as a varargs value
2071 if (noPrototype)
2072 argDesc->getArgInfo(i-1).setUseFPArgReg();
2073
2074 // If this arg. is in the first $K$ regs, add a copy
2075 // float-to-int instruction to pass the value as an integer.
2076 if (i < target.getRegInfo().GetNumOfIntArgRegs())
2077 {
2078 MachineCodeForInstruction &destMCFI =
2079 MachineCodeForInstruction::get(callInstr);
2080 intArgReg = new TmpInstruction(Type::IntTy, argVal);
2081 destMCFI.addTemp(intArgReg);
2082
2083 vector<MachineInstr*> copyMvec;
2084 target.getInstrInfo().CreateCodeToCopyFloatToInt(target,
2085 callInstr->getParent()->getParent(),
2086 argVal, (TmpInstruction*) intArgReg,
2087 copyMvec, destMCFI);
2088 mvec.insert(mvec.begin(),copyMvec.begin(),copyMvec.end());
2089
2090 argDesc->getArgInfo(i-1).setUseIntArgReg();
2091 argDesc->getArgInfo(i-1).setArgCopy(intArgReg);
2092 }
2093 else
2094 // Cannot fit in first $K$ regs so pass the arg on the stack
2095 argDesc->getArgInfo(i-1).setUseStackSlot();
2096 }
2097
2098 if (intArgReg)
2099 mvec.back()->addImplicitRef(intArgReg);
2100
2101 mvec.back()->addImplicitRef(argVal);
2102 }
2103
2104 // Add the return value as an implicit ref. The call operands
2105 // were added above.
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002106 if (callInstr->getType() != Type::VoidTy)
Vikram S. Adve74825322002-03-18 03:15:35 +00002107 mvec.back()->addImplicitRef(callInstr, /*isDef*/ true);
Vikram S. Advea995e602001-10-11 04:23:19 +00002108
Vikram S. Adveea21a6c2001-10-20 20:57:06 +00002109 // For the CALL instruction, the ret. addr. reg. is also implicit
Chris Lattnerb0d04722002-03-26 17:58:12 +00002110 if (isa<Function>(callee))
Vikram S. Adve74825322002-03-18 03:15:35 +00002111 mvec.back()->addImplicitRef(retAddrReg, /*isDef*/ true);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002112
Vikram S. Adve74825322002-03-18 03:15:35 +00002113 // delay slot
2114 mvec.push_back(new MachineInstr(NOP));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002115 break;
Vikram S. Adveb7f06f42001-11-04 19:34:49 +00002116 }
Vikram S. Adve242a8082002-05-19 15:25:51 +00002117
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002118 case 62: // reg: Shl(reg, reg)
Vikram S. Adve242a8082002-05-19 15:25:51 +00002119 {
2120 Value* argVal1 = subtreeRoot->leftChild()->getValue();
2121 Value* argVal2 = subtreeRoot->rightChild()->getValue();
2122 Instruction* shlInstr = subtreeRoot->getInstruction();
2123
2124 const Type* opType = argVal1->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002125 assert(opType->isIntegral()
Vikram S. Adve242a8082002-05-19 15:25:51 +00002126 || opType == Type::BoolTy
2127 || isa<PointerType>(opType)&&"Shl unsupported for other types");
2128
2129 CreateShiftInstructions(target, shlInstr->getParent()->getParent(),
2130 (opType == Type::LongTy)? SLLX : SLL,
2131 argVal1, argVal2, 0, shlInstr, mvec,
2132 MachineCodeForInstruction::get(shlInstr));
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002133 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002134 }
2135
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002136 case 63: // reg: Shr(reg, reg)
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002137 { const Type* opType = subtreeRoot->leftChild()->getValue()->getType();
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002138 assert(opType->isIntegral()
Vikram S. Adve242a8082002-05-19 15:25:51 +00002139 || isa<PointerType>(opType)&&"Shr unsupported for other types");
Vikram S. Adve74825322002-03-18 03:15:35 +00002140 mvec.push_back(new MachineInstr((opType->isSigned()
2141 ? ((opType == Type::LongTy)? SRAX : SRA)
2142 : ((opType == Type::LongTy)? SRLX : SRL))));
2143 Set3OperandsFromInstr(mvec.back(), subtreeRoot, target);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002144 break;
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002145 }
2146
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002147 case 64: // reg: Phi(reg,reg)
Vikram S. Adve74825322002-03-18 03:15:35 +00002148 break; // don't forward the value
2149
Vikram S. Adve3438b212001-11-12 18:54:11 +00002150#undef NEED_PHI_MACHINE_INSTRS
2151#ifdef NEED_PHI_MACHINE_INSTRS
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002152 { // This instruction has variable #operands, so resultPos is 0.
2153 Instruction* phi = subtreeRoot->getInstruction();
Vikram S. Adve74825322002-03-18 03:15:35 +00002154 M = new MachineInstr(PHI, 1 + phi->getNumOperands());
2155 M->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister,
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002156 subtreeRoot->getValue());
2157 for (unsigned i=0, N=phi->getNumOperands(); i < N; i++)
Vikram S. Adve74825322002-03-18 03:15:35 +00002158 M->SetMachineOperandVal(i+1, MachineOperand::MO_VirtualRegister,
2159 phi->getOperand(i));
2160 mvec.push_back(M);
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002161 break;
2162 }
Chris Lattner697954c2002-01-20 22:54:45 +00002163#endif // NEED_PHI_MACHINE_INSTRS
Vikram S. Adve6ad7c552001-11-09 02:18:16 +00002164
Vikram S. Adve74825322002-03-18 03:15:35 +00002165
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002166 case 71: // reg: VReg
2167 case 72: // reg: Constant
Vikram S. Adve74825322002-03-18 03:15:35 +00002168 break; // don't forward the value
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002169
2170 default:
2171 assert(0 && "Unrecognized BURG rule");
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002172 break;
2173 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002174 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002175
2176 if (forwardOperandNum >= 0)
2177 { // We did not generate a machine instruction but need to use operand.
2178 // If user is in the same tree, replace Value in its machine operand.
2179 // If not, insert a copy instruction which should get coalesced away
2180 // by register allocation.
2181 if (subtreeRoot->parent() != NULL)
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002182 ForwardOperand(subtreeRoot, subtreeRoot->parent(), forwardOperandNum);
Chris Lattner20b1ea02001-09-14 03:47:57 +00002183 else
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002184 {
Vikram S. Adve7fe27872001-10-18 00:26:20 +00002185 vector<MachineInstr*> minstrVec;
Vikram S. Adve242a8082002-05-19 15:25:51 +00002186 Instruction* instr = subtreeRoot->getInstruction();
2187 target.getInstrInfo().
2188 CreateCopyInstructionsByType(target,
2189 instr->getParent()->getParent(),
2190 instr->getOperand(forwardOperandNum),
2191 instr, minstrVec,
2192 MachineCodeForInstruction::get(instr));
Vikram S. Adve7fe27872001-10-18 00:26:20 +00002193 assert(minstrVec.size() > 0);
Vikram S. Adve74825322002-03-18 03:15:35 +00002194 mvec.insert(mvec.end(), minstrVec.begin(), minstrVec.end());
Vikram S. Adve4cecdd22001-10-01 00:12:53 +00002195 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002196 }
Chris Lattner20b1ea02001-09-14 03:47:57 +00002197}